cache.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994 - 2003 by Ralf Baechle
  7. */
  8. #include <linux/config.h>
  9. #include <linux/init.h>
  10. #include <linux/kernel.h>
  11. #include <linux/module.h>
  12. #include <linux/sched.h>
  13. #include <linux/mm.h>
  14. #include <asm/cacheflush.h>
  15. #include <asm/processor.h>
  16. #include <asm/cpu.h>
  17. #include <asm/cpu-features.h>
  18. /* Cache operations. */
  19. void (*flush_cache_all)(void);
  20. void (*__flush_cache_all)(void);
  21. void (*flush_cache_mm)(struct mm_struct *mm);
  22. void (*flush_cache_range)(struct vm_area_struct *vma, unsigned long start,
  23. unsigned long end);
  24. void (*flush_cache_page)(struct vm_area_struct *vma, unsigned long page,
  25. unsigned long pfn);
  26. void (*flush_icache_range)(unsigned long __user start,
  27. unsigned long __user end);
  28. void (*flush_icache_page)(struct vm_area_struct *vma, struct page *page);
  29. /* MIPS specific cache operations */
  30. void (*flush_cache_sigtramp)(unsigned long addr);
  31. void (*flush_data_cache_page)(unsigned long addr);
  32. void (*flush_icache_all)(void);
  33. EXPORT_SYMBOL(flush_data_cache_page);
  34. #ifdef CONFIG_DMA_NONCOHERENT
  35. /* DMA cache operations. */
  36. void (*_dma_cache_wback_inv)(unsigned long start, unsigned long size);
  37. void (*_dma_cache_wback)(unsigned long start, unsigned long size);
  38. void (*_dma_cache_inv)(unsigned long start, unsigned long size);
  39. EXPORT_SYMBOL(_dma_cache_wback_inv);
  40. EXPORT_SYMBOL(_dma_cache_wback);
  41. EXPORT_SYMBOL(_dma_cache_inv);
  42. #endif /* CONFIG_DMA_NONCOHERENT */
  43. /*
  44. * We could optimize the case where the cache argument is not BCACHE but
  45. * that seems very atypical use ...
  46. */
  47. asmlinkage int sys_cacheflush(unsigned long __user addr,
  48. unsigned long bytes, unsigned int cache)
  49. {
  50. if (bytes == 0)
  51. return 0;
  52. if (!access_ok(VERIFY_WRITE, (void __user *) addr, bytes))
  53. return -EFAULT;
  54. flush_icache_range(addr, addr + bytes);
  55. return 0;
  56. }
  57. void __flush_dcache_page(struct page *page)
  58. {
  59. struct address_space *mapping = page_mapping(page);
  60. unsigned long addr;
  61. if (mapping && !mapping_mapped(mapping)) {
  62. SetPageDcacheDirty(page);
  63. return;
  64. }
  65. /*
  66. * We could delay the flush for the !page_mapping case too. But that
  67. * case is for exec env/arg pages and those are %99 certainly going to
  68. * get faulted into the tlb (and thus flushed) anyways.
  69. */
  70. addr = (unsigned long) page_address(page);
  71. flush_data_cache_page(addr);
  72. }
  73. EXPORT_SYMBOL(__flush_dcache_page);
  74. void __update_cache(struct vm_area_struct *vma, unsigned long address,
  75. pte_t pte)
  76. {
  77. struct page *page;
  78. unsigned long pfn, addr;
  79. pfn = pte_pfn(pte);
  80. if (pfn_valid(pfn) && (page = pfn_to_page(pfn), page_mapping(page)) &&
  81. Page_dcache_dirty(page)) {
  82. if (pages_do_alias((unsigned long)page_address(page),
  83. address & PAGE_MASK)) {
  84. addr = (unsigned long) page_address(page);
  85. flush_data_cache_page(addr);
  86. }
  87. ClearPageDcacheDirty(page);
  88. }
  89. }
  90. #define __weak __attribute__((weak))
  91. static char cache_panic[] __initdata = "Yeee, unsupported cache architecture.";
  92. void __init cpu_cache_init(void)
  93. {
  94. if (cpu_has_3k_cache) {
  95. extern void __weak r3k_cache_init(void);
  96. r3k_cache_init();
  97. return;
  98. }
  99. if (cpu_has_6k_cache) {
  100. extern void __weak r6k_cache_init(void);
  101. r6k_cache_init();
  102. return;
  103. }
  104. if (cpu_has_4k_cache) {
  105. extern void __weak r4k_cache_init(void);
  106. r4k_cache_init();
  107. return;
  108. }
  109. if (cpu_has_8k_cache) {
  110. extern void __weak r8k_cache_init(void);
  111. r8k_cache_init();
  112. return;
  113. }
  114. if (cpu_has_tx39_cache) {
  115. extern void __weak tx39_cache_init(void);
  116. tx39_cache_init();
  117. return;
  118. }
  119. if (cpu_has_sb1_cache) {
  120. extern void __weak sb1_cache_init(void);
  121. sb1_cache_init();
  122. return;
  123. }
  124. panic(cache_panic);
  125. }