malta_int.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252
  1. /*
  2. * Carsten Langgaard, carstenl@mips.com
  3. * Copyright (C) 2000, 2001, 2004 MIPS Technologies, Inc.
  4. * Copyright (C) 2001 Ralf Baechle
  5. *
  6. * This program is free software; you can distribute it and/or modify it
  7. * under the terms of the GNU General Public License (Version 2) as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  13. * for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, write to the Free Software Foundation, Inc.,
  17. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  18. *
  19. * Routines for generic manipulation of the interrupts found on the MIPS
  20. * Malta board.
  21. * The interrupt controller is located in the South Bridge a PIIX4 device
  22. * with two internal 82C95 interrupt controllers.
  23. */
  24. #include <linux/init.h>
  25. #include <linux/irq.h>
  26. #include <linux/sched.h>
  27. #include <linux/slab.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/kernel_stat.h>
  30. #include <linux/random.h>
  31. #include <asm/i8259.h>
  32. #include <asm/irq_cpu.h>
  33. #include <asm/io.h>
  34. #include <asm/mips-boards/malta.h>
  35. #include <asm/mips-boards/maltaint.h>
  36. #include <asm/mips-boards/piix4.h>
  37. #include <asm/gt64120.h>
  38. #include <asm/mips-boards/generic.h>
  39. #include <asm/mips-boards/msc01_pci.h>
  40. #include <asm/msc01_ic.h>
  41. extern asmlinkage void mipsIRQ(void);
  42. extern void mips_timer_interrupt(void);
  43. static DEFINE_SPINLOCK(mips_irq_lock);
  44. static inline int mips_pcibios_iack(void)
  45. {
  46. int irq;
  47. u32 dummy;
  48. /*
  49. * Determine highest priority pending interrupt by performing
  50. * a PCI Interrupt Acknowledge cycle.
  51. */
  52. switch(mips_revision_corid) {
  53. case MIPS_REVISION_CORID_CORE_MSC:
  54. case MIPS_REVISION_CORID_CORE_FPGA2:
  55. case MIPS_REVISION_CORID_CORE_FPGA3:
  56. case MIPS_REVISION_CORID_CORE_EMUL_MSC:
  57. MSC_READ(MSC01_PCI_IACK, irq);
  58. irq &= 0xff;
  59. break;
  60. case MIPS_REVISION_CORID_QED_RM5261:
  61. case MIPS_REVISION_CORID_CORE_LV:
  62. case MIPS_REVISION_CORID_CORE_FPGA:
  63. case MIPS_REVISION_CORID_CORE_FPGAR2:
  64. irq = GT_READ(GT_PCI0_IACK_OFS);
  65. irq &= 0xff;
  66. break;
  67. case MIPS_REVISION_CORID_BONITO64:
  68. case MIPS_REVISION_CORID_CORE_20K:
  69. case MIPS_REVISION_CORID_CORE_EMUL_BON:
  70. /* The following will generate a PCI IACK cycle on the
  71. * Bonito controller. It's a little bit kludgy, but it
  72. * was the easiest way to implement it in hardware at
  73. * the given time.
  74. */
  75. BONITO_PCIMAP_CFG = 0x20000;
  76. /* Flush Bonito register block */
  77. dummy = BONITO_PCIMAP_CFG;
  78. iob(); /* sync */
  79. irq = *(volatile u32 *)(_pcictrl_bonito_pcicfg);
  80. iob(); /* sync */
  81. irq &= 0xff;
  82. BONITO_PCIMAP_CFG = 0;
  83. break;
  84. default:
  85. printk("Unknown Core card, don't know the system controller.\n");
  86. return -1;
  87. }
  88. return irq;
  89. }
  90. static inline int get_int(void)
  91. {
  92. unsigned long flags;
  93. int irq;
  94. spin_lock_irqsave(&mips_irq_lock, flags);
  95. irq = mips_pcibios_iack();
  96. /*
  97. * The only way we can decide if an interrupt is spurious
  98. * is by checking the 8259 registers. This needs a spinlock
  99. * on an SMP system, so leave it up to the generic code...
  100. */
  101. spin_unlock_irqrestore(&mips_irq_lock, flags);
  102. return irq;
  103. }
  104. void malta_hw0_irqdispatch(struct pt_regs *regs)
  105. {
  106. int irq;
  107. irq = get_int();
  108. if (irq < 0)
  109. return; /* interrupt has already been cleared */
  110. do_IRQ(MALTA_INT_BASE+irq, regs);
  111. }
  112. void corehi_irqdispatch(struct pt_regs *regs)
  113. {
  114. unsigned int intrcause,datalo,datahi;
  115. unsigned int pcimstat, intisr, inten, intpol, intedge, intsteer, pcicmd, pcibadaddr;
  116. printk("CoreHI interrupt, shouldn't happen, so we die here!!!\n");
  117. printk("epc : %08lx\nStatus: %08lx\nCause : %08lx\nbadVaddr : %08lx\n"
  118. , regs->cp0_epc, regs->cp0_status, regs->cp0_cause, regs->cp0_badvaddr);
  119. /* Read all the registers and then print them as there is a
  120. problem with interspersed printk's upsetting the Bonito controller.
  121. Do it for the others too.
  122. */
  123. switch(mips_revision_corid) {
  124. case MIPS_REVISION_CORID_CORE_MSC:
  125. case MIPS_REVISION_CORID_CORE_FPGA2:
  126. case MIPS_REVISION_CORID_CORE_FPGA3:
  127. case MIPS_REVISION_CORID_CORE_EMUL_MSC:
  128. ll_msc_irq(regs);
  129. break;
  130. case MIPS_REVISION_CORID_QED_RM5261:
  131. case MIPS_REVISION_CORID_CORE_LV:
  132. case MIPS_REVISION_CORID_CORE_FPGA:
  133. case MIPS_REVISION_CORID_CORE_FPGAR2:
  134. intrcause = GT_READ(GT_INTRCAUSE_OFS);
  135. datalo = GT_READ(GT_CPUERR_ADDRLO_OFS);
  136. datahi = GT_READ(GT_CPUERR_ADDRHI_OFS);
  137. printk("GT_INTRCAUSE = %08x\n", intrcause);
  138. printk("GT_CPUERR_ADDR = %02x%08x\n", datahi, datalo);
  139. break;
  140. case MIPS_REVISION_CORID_BONITO64:
  141. case MIPS_REVISION_CORID_CORE_20K:
  142. case MIPS_REVISION_CORID_CORE_EMUL_BON:
  143. pcibadaddr = BONITO_PCIBADADDR;
  144. pcimstat = BONITO_PCIMSTAT;
  145. intisr = BONITO_INTISR;
  146. inten = BONITO_INTEN;
  147. intpol = BONITO_INTPOL;
  148. intedge = BONITO_INTEDGE;
  149. intsteer = BONITO_INTSTEER;
  150. pcicmd = BONITO_PCICMD;
  151. printk("BONITO_INTISR = %08x\n", intisr);
  152. printk("BONITO_INTEN = %08x\n", inten);
  153. printk("BONITO_INTPOL = %08x\n", intpol);
  154. printk("BONITO_INTEDGE = %08x\n", intedge);
  155. printk("BONITO_INTSTEER = %08x\n", intsteer);
  156. printk("BONITO_PCICMD = %08x\n", pcicmd);
  157. printk("BONITO_PCIBADADDR = %08x\n", pcibadaddr);
  158. printk("BONITO_PCIMSTAT = %08x\n", pcimstat);
  159. break;
  160. }
  161. /* We die here*/
  162. die("CoreHi interrupt", regs);
  163. }
  164. static struct irqaction i8259irq = {
  165. .handler = no_action,
  166. .name = "XT-PIC cascade"
  167. };
  168. static struct irqaction corehi_irqaction = {
  169. .handler = no_action,
  170. .name = "CoreHi"
  171. };
  172. msc_irqmap_t __initdata msc_irqmap[] = {
  173. {MSC01C_INT_TMR, MSC01_IRQ_EDGE, 0},
  174. {MSC01C_INT_PCI, MSC01_IRQ_LEVEL, 0},
  175. };
  176. int __initdata msc_nr_irqs = sizeof(msc_irqmap)/sizeof(msc_irqmap_t);
  177. msc_irqmap_t __initdata msc_eicirqmap[] = {
  178. {MSC01E_INT_SW0, MSC01_IRQ_LEVEL, 0},
  179. {MSC01E_INT_SW1, MSC01_IRQ_LEVEL, 0},
  180. {MSC01E_INT_I8259A, MSC01_IRQ_LEVEL, 0},
  181. {MSC01E_INT_SMI, MSC01_IRQ_LEVEL, 0},
  182. {MSC01E_INT_COREHI, MSC01_IRQ_LEVEL, 0},
  183. {MSC01E_INT_CORELO, MSC01_IRQ_LEVEL, 0},
  184. {MSC01E_INT_TMR, MSC01_IRQ_EDGE, 0},
  185. {MSC01E_INT_PCI, MSC01_IRQ_LEVEL, 0},
  186. {MSC01E_INT_PERFCTR, MSC01_IRQ_LEVEL, 0},
  187. {MSC01E_INT_CPUCTR, MSC01_IRQ_LEVEL, 0}
  188. };
  189. int __initdata msc_nr_eicirqs = sizeof(msc_eicirqmap)/sizeof(msc_irqmap_t);
  190. void __init arch_init_irq(void)
  191. {
  192. set_except_vector(0, mipsIRQ);
  193. init_i8259_irqs();
  194. if (!cpu_has_veic)
  195. mips_cpu_irq_init (MIPSCPU_INT_BASE);
  196. switch(mips_revision_corid) {
  197. case MIPS_REVISION_CORID_CORE_MSC:
  198. case MIPS_REVISION_CORID_CORE_FPGA2:
  199. case MIPS_REVISION_CORID_CORE_FPGA3:
  200. case MIPS_REVISION_CORID_CORE_EMUL_MSC:
  201. if (cpu_has_veic)
  202. init_msc_irqs (MSC01E_INT_BASE, msc_eicirqmap, msc_nr_eicirqs);
  203. else
  204. init_msc_irqs (MSC01C_INT_BASE, msc_irqmap, msc_nr_irqs);
  205. }
  206. if (cpu_has_veic) {
  207. set_vi_handler (MSC01E_INT_I8259A, malta_hw0_irqdispatch);
  208. set_vi_handler (MSC01E_INT_COREHI, corehi_irqdispatch);
  209. setup_irq (MSC01E_INT_BASE+MSC01E_INT_I8259A, &i8259irq);
  210. setup_irq (MSC01E_INT_BASE+MSC01E_INT_COREHI, &corehi_irqaction);
  211. }
  212. else if (cpu_has_vint) {
  213. set_vi_handler (MIPSCPU_INT_I8259A, malta_hw0_irqdispatch);
  214. set_vi_handler (MIPSCPU_INT_COREHI, corehi_irqdispatch);
  215. setup_irq (MIPSCPU_INT_BASE+MIPSCPU_INT_I8259A, &i8259irq);
  216. setup_irq (MIPSCPU_INT_BASE+MIPSCPU_INT_COREHI, &corehi_irqaction);
  217. }
  218. else {
  219. set_except_vector(0, mipsIRQ);
  220. setup_irq (MIPSCPU_INT_BASE+MIPSCPU_INT_I8259A, &i8259irq);
  221. setup_irq (MIPSCPU_INT_BASE+MIPSCPU_INT_COREHI, &corehi_irqaction);
  222. }
  223. }