setup.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534
  1. /***********************************************************************
  2. *
  3. * Copyright 2001 MontaVista Software Inc.
  4. * Author: MontaVista Software, Inc.
  5. * ahennessy@mvista.com
  6. *
  7. * Based on arch/mips/ddb5xxx/ddb5477/setup.c
  8. *
  9. * Setup file for JMR3927.
  10. *
  11. * Copyright (C) 2000-2001 Toshiba Corporation
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. *
  18. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  19. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  20. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  21. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  22. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  23. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  24. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  25. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  26. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  27. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  28. *
  29. * You should have received a copy of the GNU General Public License along
  30. * with this program; if not, write to the Free Software Foundation, Inc.,
  31. * 675 Mass Ave, Cambridge, MA 02139, USA.
  32. *
  33. ***********************************************************************
  34. */
  35. #include <linux/config.h>
  36. #include <linux/init.h>
  37. #include <linux/kernel.h>
  38. #include <linux/kdev_t.h>
  39. #include <linux/types.h>
  40. #include <linux/sched.h>
  41. #include <linux/pci.h>
  42. #include <linux/ide.h>
  43. #include <linux/ioport.h>
  44. #include <linux/param.h> /* for HZ */
  45. #include <linux/delay.h>
  46. #ifdef CONFIG_SERIAL_TXX9
  47. #include <linux/tty.h>
  48. #include <linux/serial.h>
  49. #include <linux/serial_core.h>
  50. #endif
  51. #include <asm/addrspace.h>
  52. #include <asm/time.h>
  53. #include <asm/bcache.h>
  54. #include <asm/irq.h>
  55. #include <asm/reboot.h>
  56. #include <asm/gdb-stub.h>
  57. #include <asm/jmr3927/jmr3927.h>
  58. #include <asm/mipsregs.h>
  59. #include <asm/traps.h>
  60. extern void puts(unsigned char *cp);
  61. /* Tick Timer divider */
  62. #define JMR3927_TIMER_CCD 0 /* 1/2 */
  63. #define JMR3927_TIMER_CLK (JMR3927_IMCLK / (2 << JMR3927_TIMER_CCD))
  64. unsigned char led_state = 0xf;
  65. struct {
  66. struct resource ram0;
  67. struct resource ram1;
  68. struct resource pcimem;
  69. struct resource iob;
  70. struct resource ioc;
  71. struct resource pciio;
  72. struct resource jmy1394;
  73. struct resource rom1;
  74. struct resource rom0;
  75. struct resource sio0;
  76. struct resource sio1;
  77. } jmr3927_resources = {
  78. { "RAM0", 0, 0x01FFFFFF, IORESOURCE_MEM },
  79. { "RAM1", 0x02000000, 0x03FFFFFF, IORESOURCE_MEM },
  80. { "PCIMEM", 0x08000000, 0x07FFFFFF, IORESOURCE_MEM },
  81. { "IOB", 0x10000000, 0x13FFFFFF },
  82. { "IOC", 0x14000000, 0x14FFFFFF },
  83. { "PCIIO", 0x15000000, 0x15FFFFFF },
  84. { "JMY1394", 0x1D000000, 0x1D3FFFFF },
  85. { "ROM1", 0x1E000000, 0x1E3FFFFF },
  86. { "ROM0", 0x1FC00000, 0x1FFFFFFF },
  87. { "SIO0", 0xFFFEF300, 0xFFFEF3FF },
  88. { "SIO1", 0xFFFEF400, 0xFFFEF4FF },
  89. };
  90. /* don't enable - see errata */
  91. int jmr3927_ccfg_toeon = 0;
  92. static inline void do_reset(void)
  93. {
  94. #ifdef CONFIG_TC35815
  95. extern void tc35815_killall(void);
  96. tc35815_killall();
  97. #endif
  98. #if 1 /* Resetting PCI bus */
  99. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  100. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_PCI, JMR3927_IOC_RESET_ADDR);
  101. (void)jmr3927_ioc_reg_in(JMR3927_IOC_RESET_ADDR); /* flush WB */
  102. mdelay(1);
  103. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  104. #endif
  105. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_CPU, JMR3927_IOC_RESET_ADDR);
  106. }
  107. static void jmr3927_machine_restart(char *command)
  108. {
  109. local_irq_disable();
  110. puts("Rebooting...");
  111. do_reset();
  112. }
  113. static void jmr3927_machine_halt(void)
  114. {
  115. puts("JMR-TX3927 halted.\n");
  116. while (1);
  117. }
  118. static void jmr3927_machine_power_off(void)
  119. {
  120. puts("JMR-TX3927 halted. Please turn off the power.\n");
  121. while (1);
  122. }
  123. #define USE_RTC_DS1742
  124. #ifdef USE_RTC_DS1742
  125. extern void rtc_ds1742_init(unsigned long base);
  126. #endif
  127. static void __init jmr3927_time_init(void)
  128. {
  129. #ifdef USE_RTC_DS1742
  130. if (jmr3927_have_nvram()) {
  131. rtc_ds1742_init(JMR3927_IOC_NVRAMB_ADDR);
  132. }
  133. #endif
  134. }
  135. unsigned long jmr3927_do_gettimeoffset(void);
  136. extern int setup_irq(unsigned int irq, struct irqaction *irqaction);
  137. static void __init jmr3927_timer_setup(struct irqaction *irq)
  138. {
  139. do_gettimeoffset = jmr3927_do_gettimeoffset;
  140. jmr3927_tmrptr->cpra = JMR3927_TIMER_CLK / HZ;
  141. jmr3927_tmrptr->itmr = TXx927_TMTITMR_TIIE | TXx927_TMTITMR_TZCE;
  142. jmr3927_tmrptr->ccdr = JMR3927_TIMER_CCD;
  143. jmr3927_tmrptr->tcr =
  144. TXx927_TMTCR_TCE | TXx927_TMTCR_CCDE | TXx927_TMTCR_TMODE_ITVL;
  145. setup_irq(JMR3927_IRQ_TICK, irq);
  146. }
  147. #define USECS_PER_JIFFY (1000000/HZ)
  148. unsigned long jmr3927_do_gettimeoffset(void)
  149. {
  150. unsigned long count;
  151. unsigned long res = 0;
  152. /* MUST read TRR before TISR. */
  153. count = jmr3927_tmrptr->trr;
  154. if (jmr3927_tmrptr->tisr & TXx927_TMTISR_TIIS) {
  155. /* timer interrupt is pending. use Max value. */
  156. res = USECS_PER_JIFFY - 1;
  157. } else {
  158. /* convert to usec */
  159. /* res = count / (JMR3927_TIMER_CLK / 1000000); */
  160. res = (count << 7) / ((JMR3927_TIMER_CLK << 7) / 1000000);
  161. /*
  162. * Due to possible jiffies inconsistencies, we need to check
  163. * the result so that we'll get a timer that is monotonic.
  164. */
  165. if (res >= USECS_PER_JIFFY)
  166. res = USECS_PER_JIFFY-1;
  167. }
  168. return res;
  169. }
  170. //#undef DO_WRITE_THROUGH
  171. #define DO_WRITE_THROUGH
  172. #define DO_ENABLE_CACHE
  173. extern char * __init prom_getcmdline(void);
  174. static void jmr3927_board_init(void);
  175. extern struct resource pci_io_resource;
  176. extern struct resource pci_mem_resource;
  177. void __init plat_setup(void)
  178. {
  179. char *argptr;
  180. set_io_port_base(JMR3927_PORT_BASE + JMR3927_PCIIO);
  181. board_time_init = jmr3927_time_init;
  182. board_timer_setup = jmr3927_timer_setup;
  183. _machine_restart = jmr3927_machine_restart;
  184. _machine_halt = jmr3927_machine_halt;
  185. _machine_power_off = jmr3927_machine_power_off;
  186. /*
  187. * IO/MEM resources.
  188. */
  189. ioport_resource.start = pci_io_resource.start;
  190. ioport_resource.end = pci_io_resource.end;
  191. iomem_resource.start = 0;
  192. iomem_resource.end = 0xffffffff;
  193. /* Reboot on panic */
  194. panic_timeout = 180;
  195. {
  196. unsigned int conf;
  197. conf = read_c0_conf();
  198. }
  199. #if 1
  200. /* cache setup */
  201. {
  202. unsigned int conf;
  203. #ifdef DO_ENABLE_CACHE
  204. int mips_ic_disable = 0, mips_dc_disable = 0;
  205. #else
  206. int mips_ic_disable = 1, mips_dc_disable = 1;
  207. #endif
  208. #ifdef DO_WRITE_THROUGH
  209. int mips_config_cwfon = 0;
  210. int mips_config_wbon = 0;
  211. #else
  212. int mips_config_cwfon = 1;
  213. int mips_config_wbon = 1;
  214. #endif
  215. conf = read_c0_conf();
  216. conf &= ~(TX39_CONF_ICE | TX39_CONF_DCE | TX39_CONF_WBON | TX39_CONF_CWFON);
  217. conf |= mips_ic_disable ? 0 : TX39_CONF_ICE;
  218. conf |= mips_dc_disable ? 0 : TX39_CONF_DCE;
  219. conf |= mips_config_wbon ? TX39_CONF_WBON : 0;
  220. conf |= mips_config_cwfon ? TX39_CONF_CWFON : 0;
  221. write_c0_conf(conf);
  222. write_c0_cache(0);
  223. }
  224. #endif
  225. /* initialize board */
  226. jmr3927_board_init();
  227. argptr = prom_getcmdline();
  228. if ((argptr = strstr(argptr, "toeon")) != NULL) {
  229. jmr3927_ccfg_toeon = 1;
  230. }
  231. argptr = prom_getcmdline();
  232. if ((argptr = strstr(argptr, "ip=")) == NULL) {
  233. argptr = prom_getcmdline();
  234. strcat(argptr, " ip=bootp");
  235. }
  236. #ifdef CONFIG_SERIAL_TXX9
  237. {
  238. extern int early_serial_txx9_setup(struct uart_port *port);
  239. int i;
  240. struct uart_port req;
  241. for(i = 0; i < 2; i++) {
  242. memset(&req, 0, sizeof(req));
  243. req.line = i;
  244. req.iotype = UPIO_MEM;
  245. req.membase = (char *)TX3927_SIO_REG(i);
  246. req.mapbase = TX3927_SIO_REG(i);
  247. req.irq = i == 0 ?
  248. JMR3927_IRQ_IRC_SIO0 : JMR3927_IRQ_IRC_SIO1;
  249. if (i == 0)
  250. req.flags |= UPF_BUGGY_UART /*HAVE_CTS_LINE*/;
  251. req.uartclk = JMR3927_IMCLK;
  252. early_serial_txx9_setup(&req);
  253. }
  254. }
  255. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  256. argptr = prom_getcmdline();
  257. if ((argptr = strstr(argptr, "console=")) == NULL) {
  258. argptr = prom_getcmdline();
  259. strcat(argptr, " console=ttyS1,115200");
  260. }
  261. #endif
  262. #endif
  263. }
  264. static void tx3927_setup(void);
  265. #ifdef CONFIG_PCI
  266. unsigned long mips_pci_io_base;
  267. unsigned long mips_pci_io_size;
  268. unsigned long mips_pci_mem_base;
  269. unsigned long mips_pci_mem_size;
  270. /* for legacy I/O, PCI I/O PCI Bus address must be 0 */
  271. unsigned long mips_pci_io_pciaddr = 0;
  272. #endif
  273. static void __init jmr3927_board_init(void)
  274. {
  275. char *argptr;
  276. #ifdef CONFIG_PCI
  277. mips_pci_io_base = JMR3927_PCIIO;
  278. mips_pci_io_size = JMR3927_PCIIO_SIZE;
  279. mips_pci_mem_base = JMR3927_PCIMEM;
  280. mips_pci_mem_size = JMR3927_PCIMEM_SIZE;
  281. #endif
  282. tx3927_setup();
  283. if (jmr3927_have_isac()) {
  284. #ifdef CONFIG_FB_E1355
  285. argptr = prom_getcmdline();
  286. if ((argptr = strstr(argptr, "video=")) == NULL) {
  287. argptr = prom_getcmdline();
  288. strcat(argptr, " video=e1355fb:crt16h");
  289. }
  290. #endif
  291. #ifdef CONFIG_BLK_DEV_IDE
  292. /* overrides PCI-IDE */
  293. #endif
  294. }
  295. /* SIO0 DTR on */
  296. jmr3927_ioc_reg_out(0, JMR3927_IOC_DTR_ADDR);
  297. jmr3927_led_set(0);
  298. if (jmr3927_have_isac())
  299. jmr3927_io_led_set(0);
  300. printk("JMR-TX3927 (Rev %d) --- IOC(Rev %d) DIPSW:%d,%d,%d,%d\n",
  301. jmr3927_ioc_reg_in(JMR3927_IOC_BREV_ADDR) & JMR3927_REV_MASK,
  302. jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR) & JMR3927_REV_MASK,
  303. jmr3927_dipsw1(), jmr3927_dipsw2(),
  304. jmr3927_dipsw3(), jmr3927_dipsw4());
  305. if (jmr3927_have_isac())
  306. printk("JMI-3927IO2 --- ISAC(Rev %d) DIPSW:%01x\n",
  307. jmr3927_isac_reg_in(JMR3927_ISAC_REV_ADDR) & JMR3927_REV_MASK,
  308. jmr3927_io_dipsw());
  309. }
  310. void __init tx3927_setup(void)
  311. {
  312. int i;
  313. /* SDRAMC are configured by PROM */
  314. /* ROMC */
  315. tx3927_romcptr->cr[1] = JMR3927_ROMCE1 | 0x00030048;
  316. tx3927_romcptr->cr[2] = JMR3927_ROMCE2 | 0x000064c8;
  317. tx3927_romcptr->cr[3] = JMR3927_ROMCE3 | 0x0003f698;
  318. tx3927_romcptr->cr[5] = JMR3927_ROMCE5 | 0x0000f218;
  319. /* CCFG */
  320. /* enable Timeout BusError */
  321. if (jmr3927_ccfg_toeon)
  322. tx3927_ccfgptr->ccfg |= TX3927_CCFG_TOE;
  323. /* clear BusErrorOnWrite flag */
  324. tx3927_ccfgptr->ccfg &= ~TX3927_CCFG_BEOW;
  325. /* Disable PCI snoop */
  326. tx3927_ccfgptr->ccfg &= ~TX3927_CCFG_PSNP;
  327. #ifdef DO_WRITE_THROUGH
  328. /* Enable PCI SNOOP - with write through only */
  329. tx3927_ccfgptr->ccfg |= TX3927_CCFG_PSNP;
  330. #endif
  331. /* Pin selection */
  332. tx3927_ccfgptr->pcfg &= ~TX3927_PCFG_SELALL;
  333. tx3927_ccfgptr->pcfg |=
  334. TX3927_PCFG_SELSIOC(0) | TX3927_PCFG_SELSIO_ALL |
  335. (TX3927_PCFG_SELDMA_ALL & ~TX3927_PCFG_SELDMA(1));
  336. printk("TX3927 -- CRIR:%08lx CCFG:%08lx PCFG:%08lx\n",
  337. tx3927_ccfgptr->crir,
  338. tx3927_ccfgptr->ccfg, tx3927_ccfgptr->pcfg);
  339. /* IRC */
  340. /* disable interrupt control */
  341. tx3927_ircptr->cer = 0;
  342. /* mask all IRC interrupts */
  343. tx3927_ircptr->imr = 0;
  344. for (i = 0; i < TX3927_NUM_IR / 2; i++) {
  345. tx3927_ircptr->ilr[i] = 0;
  346. }
  347. /* setup IRC interrupt mode (Low Active) */
  348. for (i = 0; i < TX3927_NUM_IR / 8; i++) {
  349. tx3927_ircptr->cr[i] = 0;
  350. }
  351. /* TMR */
  352. /* disable all timers */
  353. for (i = 0; i < TX3927_NR_TMR; i++) {
  354. tx3927_tmrptr(i)->tcr = TXx927_TMTCR_CRE;
  355. tx3927_tmrptr(i)->tisr = 0;
  356. tx3927_tmrptr(i)->cpra = 0xffffffff;
  357. tx3927_tmrptr(i)->itmr = 0;
  358. tx3927_tmrptr(i)->ccdr = 0;
  359. tx3927_tmrptr(i)->pgmr = 0;
  360. }
  361. /* DMA */
  362. tx3927_dmaptr->mcr = 0;
  363. for (i = 0; i < sizeof(tx3927_dmaptr->ch) / sizeof(tx3927_dmaptr->ch[0]); i++) {
  364. /* reset channel */
  365. tx3927_dmaptr->ch[i].ccr = TX3927_DMA_CCR_CHRST;
  366. tx3927_dmaptr->ch[i].ccr = 0;
  367. }
  368. /* enable DMA */
  369. #ifdef __BIG_ENDIAN
  370. tx3927_dmaptr->mcr = TX3927_DMA_MCR_MSTEN;
  371. #else
  372. tx3927_dmaptr->mcr = TX3927_DMA_MCR_MSTEN | TX3927_DMA_MCR_LE;
  373. #endif
  374. #ifdef CONFIG_PCI
  375. /* PCIC */
  376. printk("TX3927 PCIC -- DID:%04x VID:%04x RID:%02x Arbiter:",
  377. tx3927_pcicptr->did, tx3927_pcicptr->vid,
  378. tx3927_pcicptr->rid);
  379. if (!(tx3927_ccfgptr->ccfg & TX3927_CCFG_PCIXARB)) {
  380. printk("External\n");
  381. /* XXX */
  382. } else {
  383. printk("Internal\n");
  384. /* Reset PCI Bus */
  385. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  386. udelay(100);
  387. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_PCI,
  388. JMR3927_IOC_RESET_ADDR);
  389. udelay(100);
  390. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  391. /* Disable External PCI Config. Access */
  392. tx3927_pcicptr->lbc = TX3927_PCIC_LBC_EPCAD;
  393. #ifdef __BIG_ENDIAN
  394. tx3927_pcicptr->lbc |= TX3927_PCIC_LBC_IBSE |
  395. TX3927_PCIC_LBC_TIBSE |
  396. TX3927_PCIC_LBC_TMFBSE | TX3927_PCIC_LBC_MSDSE;
  397. #endif
  398. /* LB->PCI mappings */
  399. tx3927_pcicptr->iomas = ~(mips_pci_io_size - 1);
  400. tx3927_pcicptr->ilbioma = mips_pci_io_base;
  401. tx3927_pcicptr->ipbioma = mips_pci_io_pciaddr;
  402. tx3927_pcicptr->mmas = ~(mips_pci_mem_size - 1);
  403. tx3927_pcicptr->ilbmma = mips_pci_mem_base;
  404. tx3927_pcicptr->ipbmma = mips_pci_mem_base;
  405. /* PCI->LB mappings */
  406. tx3927_pcicptr->iobas = 0xffffffff;
  407. tx3927_pcicptr->ioba = 0;
  408. tx3927_pcicptr->tlbioma = 0;
  409. tx3927_pcicptr->mbas = ~(mips_pci_mem_size - 1);
  410. tx3927_pcicptr->mba = 0;
  411. tx3927_pcicptr->tlbmma = 0;
  412. #ifndef JMR3927_INIT_INDIRECT_PCI
  413. /* Enable Direct mapping Address Space Decoder */
  414. tx3927_pcicptr->lbc |= TX3927_PCIC_LBC_ILMDE | TX3927_PCIC_LBC_ILIDE;
  415. #endif
  416. /* Clear All Local Bus Status */
  417. tx3927_pcicptr->lbstat = TX3927_PCIC_LBIM_ALL;
  418. /* Enable All Local Bus Interrupts */
  419. tx3927_pcicptr->lbim = TX3927_PCIC_LBIM_ALL;
  420. /* Clear All PCI Status Error */
  421. tx3927_pcicptr->pcistat = TX3927_PCIC_PCISTATIM_ALL;
  422. /* Enable All PCI Status Error Interrupts */
  423. tx3927_pcicptr->pcistatim = TX3927_PCIC_PCISTATIM_ALL;
  424. /* PCIC Int => IRC IRQ10 */
  425. tx3927_pcicptr->il = TX3927_IR_PCI;
  426. #if 1
  427. /* Target Control (per errata) */
  428. tx3927_pcicptr->tc = TX3927_PCIC_TC_OF8E | TX3927_PCIC_TC_IF8E;
  429. #endif
  430. /* Enable Bus Arbiter */
  431. #if 0
  432. tx3927_pcicptr->req_trace = 0x73737373;
  433. #endif
  434. tx3927_pcicptr->pbapmc = TX3927_PCIC_PBAPMC_PBAEN;
  435. tx3927_pcicptr->pcicmd = PCI_COMMAND_MASTER |
  436. PCI_COMMAND_MEMORY |
  437. #if 1
  438. PCI_COMMAND_IO |
  439. #endif
  440. PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  441. }
  442. #endif /* CONFIG_PCI */
  443. /* PIO */
  444. /* PIO[15:12] connected to LEDs */
  445. tx3927_pioptr->dir = 0x0000f000;
  446. tx3927_pioptr->maskcpu = 0;
  447. tx3927_pioptr->maskext = 0;
  448. {
  449. unsigned int conf;
  450. conf = read_c0_conf();
  451. if (!(conf & TX39_CONF_ICE))
  452. printk("TX3927 I-Cache disabled.\n");
  453. if (!(conf & TX39_CONF_DCE))
  454. printk("TX3927 D-Cache disabled.\n");
  455. else if (!(conf & TX39_CONF_WBON))
  456. printk("TX3927 D-Cache WriteThrough.\n");
  457. else if (!(conf & TX39_CONF_CWFON))
  458. printk("TX3927 D-Cache WriteBack.\n");
  459. else
  460. printk("TX3927 D-Cache WriteBack (CWF) .\n");
  461. }
  462. }