irq.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476
  1. /*
  2. * Copyright 2001 MontaVista Software Inc.
  3. * Author: MontaVista Software, Inc.
  4. * ahennessy@mvista.com
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. *
  10. * Copyright (C) 2000-2001 Toshiba Corporation
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. *
  17. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  18. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  19. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  20. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  21. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  22. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  23. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  24. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  25. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  26. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  27. *
  28. * You should have received a copy of the GNU General Public License along
  29. * with this program; if not, write to the Free Software Foundation, Inc.,
  30. * 675 Mass Ave, Cambridge, MA 02139, USA.
  31. */
  32. #include <linux/config.h>
  33. #include <linux/init.h>
  34. #include <linux/errno.h>
  35. #include <linux/irq.h>
  36. #include <linux/kernel_stat.h>
  37. #include <linux/signal.h>
  38. #include <linux/sched.h>
  39. #include <linux/types.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/ioport.h>
  42. #include <linux/timex.h>
  43. #include <linux/slab.h>
  44. #include <linux/random.h>
  45. #include <linux/smp.h>
  46. #include <linux/smp_lock.h>
  47. #include <linux/bitops.h>
  48. #include <asm/io.h>
  49. #include <asm/mipsregs.h>
  50. #include <asm/system.h>
  51. #include <asm/ptrace.h>
  52. #include <asm/processor.h>
  53. #include <asm/jmr3927/irq.h>
  54. #include <asm/debug.h>
  55. #include <asm/jmr3927/jmr3927.h>
  56. #if JMR3927_IRQ_END > NR_IRQS
  57. #error JMR3927_IRQ_END > NR_IRQS
  58. #endif
  59. struct tb_irq_space* tb_irq_spaces;
  60. static int jmr3927_irq_base = -1;
  61. #ifdef CONFIG_PCI
  62. static int jmr3927_gen_iack(void)
  63. {
  64. /* generate ACK cycle */
  65. #ifdef __BIG_ENDIAN
  66. return (tx3927_pcicptr->iiadp >> 24) & 0xff;
  67. #else
  68. return tx3927_pcicptr->iiadp & 0xff;
  69. #endif
  70. }
  71. #endif
  72. extern asmlinkage void jmr3927_IRQ(void);
  73. #define irc_dlevel 0
  74. #define irc_elevel 1
  75. static unsigned char irc_level[TX3927_NUM_IR] = {
  76. 5, 5, 5, 5, 5, 5, /* INT[5:0] */
  77. 7, 7, /* SIO */
  78. 5, 5, 5, 0, 0, /* DMA, PIO, PCI */
  79. 6, 6, 6 /* TMR */
  80. };
  81. static void jmr3927_irq_disable(unsigned int irq_nr);
  82. static void jmr3927_irq_enable(unsigned int irq_nr);
  83. static DEFINE_SPINLOCK(jmr3927_irq_lock);
  84. static unsigned int jmr3927_irq_startup(unsigned int irq)
  85. {
  86. jmr3927_irq_enable(irq);
  87. return 0;
  88. }
  89. #define jmr3927_irq_shutdown jmr3927_irq_disable
  90. static void jmr3927_irq_ack(unsigned int irq)
  91. {
  92. if (irq == JMR3927_IRQ_IRC_TMR0)
  93. jmr3927_tmrptr->tisr = 0; /* ack interrupt */
  94. jmr3927_irq_disable(irq);
  95. }
  96. static void jmr3927_irq_end(unsigned int irq)
  97. {
  98. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  99. jmr3927_irq_enable(irq);
  100. }
  101. static void jmr3927_irq_disable(unsigned int irq_nr)
  102. {
  103. struct tb_irq_space* sp;
  104. unsigned long flags;
  105. spin_lock_irqsave(&jmr3927_irq_lock, flags);
  106. for (sp = tb_irq_spaces; sp; sp = sp->next) {
  107. if (sp->start_irqno <= irq_nr &&
  108. irq_nr < sp->start_irqno + sp->nr_irqs) {
  109. if (sp->mask_func)
  110. sp->mask_func(irq_nr - sp->start_irqno,
  111. sp->space_id);
  112. break;
  113. }
  114. }
  115. spin_unlock_irqrestore(&jmr3927_irq_lock, flags);
  116. }
  117. static void jmr3927_irq_enable(unsigned int irq_nr)
  118. {
  119. struct tb_irq_space* sp;
  120. unsigned long flags;
  121. spin_lock_irqsave(&jmr3927_irq_lock, flags);
  122. for (sp = tb_irq_spaces; sp; sp = sp->next) {
  123. if (sp->start_irqno <= irq_nr &&
  124. irq_nr < sp->start_irqno + sp->nr_irqs) {
  125. if (sp->unmask_func)
  126. sp->unmask_func(irq_nr - sp->start_irqno,
  127. sp->space_id);
  128. break;
  129. }
  130. }
  131. spin_unlock_irqrestore(&jmr3927_irq_lock, flags);
  132. }
  133. /*
  134. * CP0_STATUS is a thread's resource (saved/restored on context switch).
  135. * So disable_irq/enable_irq MUST handle IOC/ISAC/IRC registers.
  136. */
  137. static void mask_irq_isac(int irq_nr, int space_id)
  138. {
  139. /* 0: mask */
  140. unsigned char imask =
  141. jmr3927_isac_reg_in(JMR3927_ISAC_INTM_ADDR);
  142. unsigned int bit = 1 << irq_nr;
  143. jmr3927_isac_reg_out(imask & ~bit, JMR3927_ISAC_INTM_ADDR);
  144. /* flush write buffer */
  145. (void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR);
  146. }
  147. static void unmask_irq_isac(int irq_nr, int space_id)
  148. {
  149. /* 0: mask */
  150. unsigned char imask = jmr3927_isac_reg_in(JMR3927_ISAC_INTM_ADDR);
  151. unsigned int bit = 1 << irq_nr;
  152. jmr3927_isac_reg_out(imask | bit, JMR3927_ISAC_INTM_ADDR);
  153. /* flush write buffer */
  154. (void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR);
  155. }
  156. static void mask_irq_ioc(int irq_nr, int space_id)
  157. {
  158. /* 0: mask */
  159. unsigned char imask = jmr3927_ioc_reg_in(JMR3927_IOC_INTM_ADDR);
  160. unsigned int bit = 1 << irq_nr;
  161. jmr3927_ioc_reg_out(imask & ~bit, JMR3927_IOC_INTM_ADDR);
  162. /* flush write buffer */
  163. (void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR);
  164. }
  165. static void unmask_irq_ioc(int irq_nr, int space_id)
  166. {
  167. /* 0: mask */
  168. unsigned char imask = jmr3927_ioc_reg_in(JMR3927_IOC_INTM_ADDR);
  169. unsigned int bit = 1 << irq_nr;
  170. jmr3927_ioc_reg_out(imask | bit, JMR3927_IOC_INTM_ADDR);
  171. /* flush write buffer */
  172. (void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR);
  173. }
  174. static void mask_irq_irc(int irq_nr, int space_id)
  175. {
  176. volatile unsigned long *ilrp = &tx3927_ircptr->ilr[irq_nr / 2];
  177. if (irq_nr & 1)
  178. *ilrp = (*ilrp & 0x00ff) | (irc_dlevel << 8);
  179. else
  180. *ilrp = (*ilrp & 0xff00) | irc_dlevel;
  181. /* update IRCSR */
  182. tx3927_ircptr->imr = 0;
  183. tx3927_ircptr->imr = irc_elevel;
  184. /* flush write buffer */
  185. (void)tx3927_ircptr->ssr;
  186. }
  187. static void unmask_irq_irc(int irq_nr, int space_id)
  188. {
  189. volatile unsigned long *ilrp = &tx3927_ircptr->ilr[irq_nr / 2];
  190. if (irq_nr & 1)
  191. *ilrp = (*ilrp & 0x00ff) | (irc_level[irq_nr] << 8);
  192. else
  193. *ilrp = (*ilrp & 0xff00) | irc_level[irq_nr];
  194. /* update IRCSR */
  195. tx3927_ircptr->imr = 0;
  196. tx3927_ircptr->imr = irc_elevel;
  197. }
  198. struct tb_irq_space jmr3927_isac_irqspace = {
  199. .next = NULL,
  200. .start_irqno = JMR3927_IRQ_ISAC,
  201. nr_irqs : JMR3927_NR_IRQ_ISAC,
  202. .mask_func = mask_irq_isac,
  203. .unmask_func = unmask_irq_isac,
  204. .name = "ISAC",
  205. .space_id = 0,
  206. can_share : 0
  207. };
  208. struct tb_irq_space jmr3927_ioc_irqspace = {
  209. .next = NULL,
  210. .start_irqno = JMR3927_IRQ_IOC,
  211. nr_irqs : JMR3927_NR_IRQ_IOC,
  212. .mask_func = mask_irq_ioc,
  213. .unmask_func = unmask_irq_ioc,
  214. .name = "IOC",
  215. .space_id = 0,
  216. can_share : 1
  217. };
  218. struct tb_irq_space jmr3927_irc_irqspace = {
  219. .next = NULL,
  220. .start_irqno = JMR3927_IRQ_IRC,
  221. nr_irqs : JMR3927_NR_IRQ_IRC,
  222. .mask_func = mask_irq_irc,
  223. .unmask_func = unmask_irq_irc,
  224. .name = "on-chip",
  225. .space_id = 0,
  226. can_share : 0
  227. };
  228. void jmr3927_spurious(struct pt_regs *regs)
  229. {
  230. #ifdef CONFIG_TX_BRANCH_LIKELY_BUG_WORKAROUND
  231. tx_branch_likely_bug_fixup(regs);
  232. #endif
  233. printk(KERN_WARNING "spurious interrupt (cause 0x%lx, pc 0x%lx, ra 0x%lx).\n",
  234. regs->cp0_cause, regs->cp0_epc, regs->regs[31]);
  235. }
  236. void jmr3927_irc_irqdispatch(struct pt_regs *regs)
  237. {
  238. int irq;
  239. #ifdef CONFIG_TX_BRANCH_LIKELY_BUG_WORKAROUND
  240. tx_branch_likely_bug_fixup(regs);
  241. #endif
  242. if ((regs->cp0_cause & CAUSEF_IP7) == 0) {
  243. #if 0
  244. jmr3927_spurious(regs);
  245. #endif
  246. return;
  247. }
  248. irq = (regs->cp0_cause >> CAUSEB_IP2) & 0x0f;
  249. do_IRQ(irq + JMR3927_IRQ_IRC, regs);
  250. }
  251. static irqreturn_t jmr3927_ioc_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  252. {
  253. unsigned char istat = jmr3927_ioc_reg_in(JMR3927_IOC_INTS2_ADDR);
  254. int i;
  255. for (i = 0; i < JMR3927_NR_IRQ_IOC; i++) {
  256. if (istat & (1 << i)) {
  257. irq = JMR3927_IRQ_IOC + i;
  258. do_IRQ(irq, regs);
  259. }
  260. }
  261. return IRQ_HANDLED;
  262. }
  263. static struct irqaction ioc_action = {
  264. jmr3927_ioc_interrupt, 0, CPU_MASK_NONE, "IOC", NULL, NULL,
  265. };
  266. static irqreturn_t jmr3927_isac_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  267. {
  268. unsigned char istat = jmr3927_isac_reg_in(JMR3927_ISAC_INTS2_ADDR);
  269. int i;
  270. for (i = 0; i < JMR3927_NR_IRQ_ISAC; i++) {
  271. if (istat & (1 << i)) {
  272. irq = JMR3927_IRQ_ISAC + i;
  273. do_IRQ(irq, regs);
  274. }
  275. }
  276. return IRQ_HANDLED;
  277. }
  278. static struct irqaction isac_action = {
  279. jmr3927_isac_interrupt, 0, CPU_MASK_NONE, "ISAC", NULL, NULL,
  280. };
  281. static irqreturn_t jmr3927_isaerr_interrupt(int irq, void * dev_id, struct pt_regs * regs)
  282. {
  283. printk(KERN_WARNING "ISA error interrupt (irq 0x%x).\n", irq);
  284. return IRQ_HANDLED;
  285. }
  286. static struct irqaction isaerr_action = {
  287. jmr3927_isaerr_interrupt, 0, CPU_MASK_NONE, "ISA error", NULL, NULL,
  288. };
  289. static irqreturn_t jmr3927_pcierr_interrupt(int irq, void * dev_id, struct pt_regs * regs)
  290. {
  291. printk(KERN_WARNING "PCI error interrupt (irq 0x%x).\n", irq);
  292. printk(KERN_WARNING "pcistat:%02x, lbstat:%04lx\n",
  293. tx3927_pcicptr->pcistat, tx3927_pcicptr->lbstat);
  294. return IRQ_HANDLED;
  295. }
  296. static struct irqaction pcierr_action = {
  297. jmr3927_pcierr_interrupt, 0, CPU_MASK_NONE, "PCI error", NULL, NULL,
  298. };
  299. int jmr3927_ether1_irq = 0;
  300. void jmr3927_irq_init(u32 irq_base);
  301. void __init arch_init_irq(void)
  302. {
  303. /* look for io board's presence */
  304. int have_isac = jmr3927_have_isac();
  305. /* Now, interrupt control disabled, */
  306. /* all IRC interrupts are masked, */
  307. /* all IRC interrupt mode are Low Active. */
  308. if (have_isac) {
  309. /* ETHER1 (NE2000 compatible 10M-Ether) parameter setup */
  310. /* temporary enable interrupt control */
  311. tx3927_ircptr->cer = 1;
  312. /* ETHER1 Int. Is High-Active. */
  313. if (tx3927_ircptr->ssr & (1 << 0))
  314. jmr3927_ether1_irq = JMR3927_IRQ_IRC_INT0;
  315. #if 0 /* INT3 may be asserted by ether0 (even after reboot...) */
  316. else if (tx3927_ircptr->ssr & (1 << 3))
  317. jmr3927_ether1_irq = JMR3927_IRQ_IRC_INT3;
  318. #endif
  319. /* disable interrupt control */
  320. tx3927_ircptr->cer = 0;
  321. /* Ether1: High Active */
  322. if (jmr3927_ether1_irq) {
  323. int ether1_irc = jmr3927_ether1_irq - JMR3927_IRQ_IRC;
  324. tx3927_ircptr->cr[ether1_irc / 8] |=
  325. TX3927_IRCR_HIGH << ((ether1_irc % 8) * 2);
  326. }
  327. }
  328. /* mask all IOC interrupts */
  329. jmr3927_ioc_reg_out(0, JMR3927_IOC_INTM_ADDR);
  330. /* setup IOC interrupt mode (SOFT:High Active, Others:Low Active) */
  331. jmr3927_ioc_reg_out(JMR3927_IOC_INTF_SOFT, JMR3927_IOC_INTP_ADDR);
  332. if (have_isac) {
  333. /* mask all ISAC interrupts */
  334. jmr3927_isac_reg_out(0, JMR3927_ISAC_INTM_ADDR);
  335. /* setup ISAC interrupt mode (ISAIRQ3,ISAIRQ5:Low Active ???) */
  336. jmr3927_isac_reg_out(JMR3927_ISAC_INTF_IRQ3|JMR3927_ISAC_INTF_IRQ5, JMR3927_ISAC_INTP_ADDR);
  337. }
  338. /* clear PCI Soft interrupts */
  339. jmr3927_ioc_reg_out(0, JMR3927_IOC_INTS1_ADDR);
  340. /* clear PCI Reset interrupts */
  341. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  342. /* enable interrupt control */
  343. tx3927_ircptr->cer = TX3927_IRCER_ICE;
  344. tx3927_ircptr->imr = irc_elevel;
  345. jmr3927_irq_init(NR_ISA_IRQS);
  346. set_except_vector(0, jmr3927_IRQ);
  347. /* setup irq space */
  348. add_tb_irq_space(&jmr3927_isac_irqspace);
  349. add_tb_irq_space(&jmr3927_ioc_irqspace);
  350. add_tb_irq_space(&jmr3927_irc_irqspace);
  351. /* setup IOC interrupt 1 (PCI, MODEM) */
  352. setup_irq(JMR3927_IRQ_IOCINT, &ioc_action);
  353. if (have_isac) {
  354. setup_irq(JMR3927_IRQ_ISACINT, &isac_action);
  355. setup_irq(JMR3927_IRQ_ISAC_ISAER, &isaerr_action);
  356. }
  357. #ifdef CONFIG_PCI
  358. setup_irq(JMR3927_IRQ_IRC_PCI, &pcierr_action);
  359. #endif
  360. /* enable all CPU interrupt bits. */
  361. set_c0_status(ST0_IM); /* IE bit is still 0. */
  362. }
  363. static hw_irq_controller jmr3927_irq_controller = {
  364. .typename = "jmr3927_irq",
  365. .startup = jmr3927_irq_startup,
  366. .shutdown = jmr3927_irq_shutdown,
  367. .enable = jmr3927_irq_enable,
  368. .disable = jmr3927_irq_disable,
  369. .ack = jmr3927_irq_ack,
  370. .end = jmr3927_irq_end,
  371. };
  372. void jmr3927_irq_init(u32 irq_base)
  373. {
  374. u32 i;
  375. for (i= irq_base; i< irq_base + JMR3927_NR_IRQ_IRC + JMR3927_NR_IRQ_IOC; i++) {
  376. irq_desc[i].status = IRQ_DISABLED;
  377. irq_desc[i].action = NULL;
  378. irq_desc[i].depth = 1;
  379. irq_desc[i].handler = &jmr3927_irq_controller;
  380. }
  381. jmr3927_irq_base = irq_base;
  382. }
  383. #ifdef CONFIG_TX_BRANCH_LIKELY_BUG_WORKAROUND
  384. static int tx_branch_likely_bug_count = 0;
  385. static int have_tx_branch_likely_bug = 0;
  386. void tx_branch_likely_bug_fixup(struct pt_regs *regs)
  387. {
  388. /* TX39/49-BUG: Under this condition, the insn in delay slot
  389. of the branch likely insn is executed (not nullified) even
  390. the branch condition is false. */
  391. if (!have_tx_branch_likely_bug)
  392. return;
  393. if ((regs->cp0_epc & 0xfff) == 0xffc &&
  394. KSEGX(regs->cp0_epc) != KSEG0 &&
  395. KSEGX(regs->cp0_epc) != KSEG1) {
  396. unsigned int insn = *(unsigned int*)(regs->cp0_epc - 4);
  397. /* beql,bnel,blezl,bgtzl */
  398. /* bltzl,bgezl,blezall,bgezall */
  399. /* bczfl, bcztl */
  400. if ((insn & 0xf0000000) == 0x50000000 ||
  401. (insn & 0xfc0e0000) == 0x04020000 ||
  402. (insn & 0xf3fe0000) == 0x41020000) {
  403. regs->cp0_epc -= 4;
  404. tx_branch_likely_bug_count++;
  405. printk(KERN_INFO
  406. "fix branch-likery bug in %s (insn %08x)\n",
  407. current->comm, insn);
  408. }
  409. }
  410. }
  411. #endif