setup.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767
  1. /*
  2. * System-specific setup, especially interrupts.
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 1998 Harald Koerfgen
  9. * Copyright (C) 2000, 2001, 2002, 2003, 2005 Maciej W. Rozycki
  10. */
  11. #include <linux/console.h>
  12. #include <linux/init.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/ioport.h>
  15. #include <linux/module.h>
  16. #include <linux/param.h>
  17. #include <linux/sched.h>
  18. #include <linux/spinlock.h>
  19. #include <linux/types.h>
  20. #include <asm/bootinfo.h>
  21. #include <asm/cpu.h>
  22. #include <asm/cpu-features.h>
  23. #include <asm/irq.h>
  24. #include <asm/irq_cpu.h>
  25. #include <asm/mipsregs.h>
  26. #include <asm/reboot.h>
  27. #include <asm/time.h>
  28. #include <asm/traps.h>
  29. #include <asm/wbflush.h>
  30. #include <asm/dec/interrupts.h>
  31. #include <asm/dec/ioasic.h>
  32. #include <asm/dec/ioasic_addrs.h>
  33. #include <asm/dec/ioasic_ints.h>
  34. #include <asm/dec/kn01.h>
  35. #include <asm/dec/kn02.h>
  36. #include <asm/dec/kn02ba.h>
  37. #include <asm/dec/kn02ca.h>
  38. #include <asm/dec/kn03.h>
  39. #include <asm/dec/kn230.h>
  40. #include <asm/dec/system.h>
  41. extern void dec_machine_restart(char *command);
  42. extern void dec_machine_halt(void);
  43. extern void dec_machine_power_off(void);
  44. extern irqreturn_t dec_intr_halt(int irq, void *dev_id, struct pt_regs *regs);
  45. extern asmlinkage void decstation_handle_int(void);
  46. unsigned long dec_kn_slot_base, dec_kn_slot_size;
  47. EXPORT_SYMBOL(dec_kn_slot_base);
  48. EXPORT_SYMBOL(dec_kn_slot_size);
  49. spinlock_t ioasic_ssr_lock;
  50. volatile u32 *ioasic_base;
  51. EXPORT_SYMBOL(ioasic_base);
  52. /*
  53. * IRQ routing and priority tables. Priorites are set as follows:
  54. *
  55. * KN01 KN230 KN02 KN02-BA KN02-CA KN03
  56. *
  57. * MEMORY CPU CPU CPU ASIC CPU CPU
  58. * RTC CPU CPU CPU ASIC CPU CPU
  59. * DMA - - - ASIC ASIC ASIC
  60. * SERIAL0 CPU CPU CSR ASIC ASIC ASIC
  61. * SERIAL1 - - - ASIC - ASIC
  62. * SCSI CPU CPU CSR ASIC ASIC ASIC
  63. * ETHERNET CPU * CSR ASIC ASIC ASIC
  64. * other - - - ASIC - -
  65. * TC2 - - CSR CPU ASIC ASIC
  66. * TC1 - - CSR CPU ASIC ASIC
  67. * TC0 - - CSR CPU ASIC ASIC
  68. * other - CPU - CPU ASIC ASIC
  69. * other - - - - CPU CPU
  70. *
  71. * * -- shared with SCSI
  72. */
  73. int dec_interrupt[DEC_NR_INTS] = {
  74. [0 ... DEC_NR_INTS - 1] = -1
  75. };
  76. EXPORT_SYMBOL(dec_interrupt);
  77. int_ptr cpu_mask_nr_tbl[DEC_MAX_CPU_INTS][2] = {
  78. { { .i = ~0 }, { .p = dec_intr_unimplemented } },
  79. };
  80. int_ptr asic_mask_nr_tbl[DEC_MAX_ASIC_INTS][2] = {
  81. { { .i = ~0 }, { .p = asic_intr_unimplemented } },
  82. };
  83. int cpu_fpu_mask = DEC_CPU_IRQ_MASK(DEC_CPU_INR_FPU);
  84. static struct irqaction ioirq = {
  85. .handler = no_action,
  86. .name = "cascade",
  87. };
  88. static struct irqaction fpuirq = {
  89. .handler = no_action,
  90. .name = "fpu",
  91. };
  92. static struct irqaction busirq = {
  93. .flags = SA_INTERRUPT,
  94. .name = "bus error",
  95. };
  96. static struct irqaction haltirq = {
  97. .handler = dec_intr_halt,
  98. .name = "halt",
  99. };
  100. /*
  101. * Bus error (DBE/IBE exceptions and bus interrupts) handling setup.
  102. */
  103. static void __init dec_be_init(void)
  104. {
  105. switch (mips_machtype) {
  106. case MACH_DS23100: /* DS2100/DS3100 Pmin/Pmax */
  107. board_be_handler = dec_kn01_be_handler;
  108. busirq.handler = dec_kn01_be_interrupt;
  109. busirq.flags |= SA_SHIRQ;
  110. dec_kn01_be_init();
  111. break;
  112. case MACH_DS5000_1XX: /* DS5000/1xx 3min */
  113. case MACH_DS5000_XX: /* DS5000/xx Maxine */
  114. board_be_handler = dec_kn02xa_be_handler;
  115. busirq.handler = dec_kn02xa_be_interrupt;
  116. dec_kn02xa_be_init();
  117. break;
  118. case MACH_DS5000_200: /* DS5000/200 3max */
  119. case MACH_DS5000_2X0: /* DS5000/240 3max+ */
  120. case MACH_DS5900: /* DS5900 bigmax */
  121. board_be_handler = dec_ecc_be_handler;
  122. busirq.handler = dec_ecc_be_interrupt;
  123. dec_ecc_be_init();
  124. break;
  125. }
  126. }
  127. extern void dec_time_init(void);
  128. extern void dec_timer_setup(struct irqaction *);
  129. void __init plat_setup(void)
  130. {
  131. board_be_init = dec_be_init;
  132. board_time_init = dec_time_init;
  133. board_timer_setup = dec_timer_setup;
  134. wbflush_setup();
  135. _machine_restart = dec_machine_restart;
  136. _machine_halt = dec_machine_halt;
  137. _machine_power_off = dec_machine_power_off;
  138. ioport_resource.start = ~0UL;
  139. ioport_resource.end = 0UL;
  140. }
  141. /*
  142. * Machine-specific initialisation for KN01, aka DS2100 (aka Pmin)
  143. * or DS3100 (aka Pmax).
  144. */
  145. static int kn01_interrupt[DEC_NR_INTS] __initdata = {
  146. [DEC_IRQ_CASCADE] = -1,
  147. [DEC_IRQ_AB_RECV] = -1,
  148. [DEC_IRQ_AB_XMIT] = -1,
  149. [DEC_IRQ_DZ11] = DEC_CPU_IRQ_NR(KN01_CPU_INR_DZ11),
  150. [DEC_IRQ_ASC] = -1,
  151. [DEC_IRQ_FLOPPY] = -1,
  152. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  153. [DEC_IRQ_HALT] = -1,
  154. [DEC_IRQ_ISDN] = -1,
  155. [DEC_IRQ_LANCE] = DEC_CPU_IRQ_NR(KN01_CPU_INR_LANCE),
  156. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN01_CPU_INR_BUS),
  157. [DEC_IRQ_PSU] = -1,
  158. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN01_CPU_INR_RTC),
  159. [DEC_IRQ_SCC0] = -1,
  160. [DEC_IRQ_SCC1] = -1,
  161. [DEC_IRQ_SII] = DEC_CPU_IRQ_NR(KN01_CPU_INR_SII),
  162. [DEC_IRQ_TC0] = -1,
  163. [DEC_IRQ_TC1] = -1,
  164. [DEC_IRQ_TC2] = -1,
  165. [DEC_IRQ_TIMER] = -1,
  166. [DEC_IRQ_VIDEO] = DEC_CPU_IRQ_NR(KN01_CPU_INR_VIDEO),
  167. [DEC_IRQ_ASC_MERR] = -1,
  168. [DEC_IRQ_ASC_ERR] = -1,
  169. [DEC_IRQ_ASC_DMA] = -1,
  170. [DEC_IRQ_FLOPPY_ERR] = -1,
  171. [DEC_IRQ_ISDN_ERR] = -1,
  172. [DEC_IRQ_ISDN_RXDMA] = -1,
  173. [DEC_IRQ_ISDN_TXDMA] = -1,
  174. [DEC_IRQ_LANCE_MERR] = -1,
  175. [DEC_IRQ_SCC0A_RXERR] = -1,
  176. [DEC_IRQ_SCC0A_RXDMA] = -1,
  177. [DEC_IRQ_SCC0A_TXERR] = -1,
  178. [DEC_IRQ_SCC0A_TXDMA] = -1,
  179. [DEC_IRQ_AB_RXERR] = -1,
  180. [DEC_IRQ_AB_RXDMA] = -1,
  181. [DEC_IRQ_AB_TXERR] = -1,
  182. [DEC_IRQ_AB_TXDMA] = -1,
  183. [DEC_IRQ_SCC1A_RXERR] = -1,
  184. [DEC_IRQ_SCC1A_RXDMA] = -1,
  185. [DEC_IRQ_SCC1A_TXERR] = -1,
  186. [DEC_IRQ_SCC1A_TXDMA] = -1,
  187. };
  188. static int_ptr kn01_cpu_mask_nr_tbl[][2] __initdata = {
  189. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_BUS) },
  190. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_BUS) } },
  191. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_RTC) },
  192. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_RTC) } },
  193. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_DZ11) },
  194. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_DZ11) } },
  195. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_SII) },
  196. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_SII) } },
  197. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_LANCE) },
  198. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_LANCE) } },
  199. { { .i = DEC_CPU_IRQ_ALL },
  200. { .p = cpu_all_int } },
  201. };
  202. static void __init dec_init_kn01(void)
  203. {
  204. /* IRQ routing. */
  205. memcpy(&dec_interrupt, &kn01_interrupt,
  206. sizeof(kn01_interrupt));
  207. /* CPU IRQ priorities. */
  208. memcpy(&cpu_mask_nr_tbl, &kn01_cpu_mask_nr_tbl,
  209. sizeof(kn01_cpu_mask_nr_tbl));
  210. mips_cpu_irq_init(DEC_CPU_IRQ_BASE);
  211. } /* dec_init_kn01 */
  212. /*
  213. * Machine-specific initialisation for KN230, aka DS5100, aka MIPSmate.
  214. */
  215. static int kn230_interrupt[DEC_NR_INTS] __initdata = {
  216. [DEC_IRQ_CASCADE] = -1,
  217. [DEC_IRQ_AB_RECV] = -1,
  218. [DEC_IRQ_AB_XMIT] = -1,
  219. [DEC_IRQ_DZ11] = DEC_CPU_IRQ_NR(KN230_CPU_INR_DZ11),
  220. [DEC_IRQ_ASC] = -1,
  221. [DEC_IRQ_FLOPPY] = -1,
  222. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  223. [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN230_CPU_INR_HALT),
  224. [DEC_IRQ_ISDN] = -1,
  225. [DEC_IRQ_LANCE] = DEC_CPU_IRQ_NR(KN230_CPU_INR_LANCE),
  226. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN230_CPU_INR_BUS),
  227. [DEC_IRQ_PSU] = -1,
  228. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN230_CPU_INR_RTC),
  229. [DEC_IRQ_SCC0] = -1,
  230. [DEC_IRQ_SCC1] = -1,
  231. [DEC_IRQ_SII] = DEC_CPU_IRQ_NR(KN230_CPU_INR_SII),
  232. [DEC_IRQ_TC0] = -1,
  233. [DEC_IRQ_TC1] = -1,
  234. [DEC_IRQ_TC2] = -1,
  235. [DEC_IRQ_TIMER] = -1,
  236. [DEC_IRQ_VIDEO] = -1,
  237. [DEC_IRQ_ASC_MERR] = -1,
  238. [DEC_IRQ_ASC_ERR] = -1,
  239. [DEC_IRQ_ASC_DMA] = -1,
  240. [DEC_IRQ_FLOPPY_ERR] = -1,
  241. [DEC_IRQ_ISDN_ERR] = -1,
  242. [DEC_IRQ_ISDN_RXDMA] = -1,
  243. [DEC_IRQ_ISDN_TXDMA] = -1,
  244. [DEC_IRQ_LANCE_MERR] = -1,
  245. [DEC_IRQ_SCC0A_RXERR] = -1,
  246. [DEC_IRQ_SCC0A_RXDMA] = -1,
  247. [DEC_IRQ_SCC0A_TXERR] = -1,
  248. [DEC_IRQ_SCC0A_TXDMA] = -1,
  249. [DEC_IRQ_AB_RXERR] = -1,
  250. [DEC_IRQ_AB_RXDMA] = -1,
  251. [DEC_IRQ_AB_TXERR] = -1,
  252. [DEC_IRQ_AB_TXDMA] = -1,
  253. [DEC_IRQ_SCC1A_RXERR] = -1,
  254. [DEC_IRQ_SCC1A_RXDMA] = -1,
  255. [DEC_IRQ_SCC1A_TXERR] = -1,
  256. [DEC_IRQ_SCC1A_TXDMA] = -1,
  257. };
  258. static int_ptr kn230_cpu_mask_nr_tbl[][2] __initdata = {
  259. { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_BUS) },
  260. { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_BUS) } },
  261. { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_RTC) },
  262. { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_RTC) } },
  263. { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_DZ11) },
  264. { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_DZ11) } },
  265. { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_SII) },
  266. { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_SII) } },
  267. { { .i = DEC_CPU_IRQ_ALL },
  268. { .p = cpu_all_int } },
  269. };
  270. static void __init dec_init_kn230(void)
  271. {
  272. /* IRQ routing. */
  273. memcpy(&dec_interrupt, &kn230_interrupt,
  274. sizeof(kn230_interrupt));
  275. /* CPU IRQ priorities. */
  276. memcpy(&cpu_mask_nr_tbl, &kn230_cpu_mask_nr_tbl,
  277. sizeof(kn230_cpu_mask_nr_tbl));
  278. mips_cpu_irq_init(DEC_CPU_IRQ_BASE);
  279. } /* dec_init_kn230 */
  280. /*
  281. * Machine-specific initialisation for KN02, aka DS5000/200, aka 3max.
  282. */
  283. static int kn02_interrupt[DEC_NR_INTS] __initdata = {
  284. [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN02_CPU_INR_CASCADE),
  285. [DEC_IRQ_AB_RECV] = -1,
  286. [DEC_IRQ_AB_XMIT] = -1,
  287. [DEC_IRQ_DZ11] = KN02_IRQ_NR(KN02_CSR_INR_DZ11),
  288. [DEC_IRQ_ASC] = KN02_IRQ_NR(KN02_CSR_INR_ASC),
  289. [DEC_IRQ_FLOPPY] = -1,
  290. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  291. [DEC_IRQ_HALT] = -1,
  292. [DEC_IRQ_ISDN] = -1,
  293. [DEC_IRQ_LANCE] = KN02_IRQ_NR(KN02_CSR_INR_LANCE),
  294. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN02_CPU_INR_BUS),
  295. [DEC_IRQ_PSU] = -1,
  296. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN02_CPU_INR_RTC),
  297. [DEC_IRQ_SCC0] = -1,
  298. [DEC_IRQ_SCC1] = -1,
  299. [DEC_IRQ_SII] = -1,
  300. [DEC_IRQ_TC0] = KN02_IRQ_NR(KN02_CSR_INR_TC0),
  301. [DEC_IRQ_TC1] = KN02_IRQ_NR(KN02_CSR_INR_TC1),
  302. [DEC_IRQ_TC2] = KN02_IRQ_NR(KN02_CSR_INR_TC2),
  303. [DEC_IRQ_TIMER] = -1,
  304. [DEC_IRQ_VIDEO] = -1,
  305. [DEC_IRQ_ASC_MERR] = -1,
  306. [DEC_IRQ_ASC_ERR] = -1,
  307. [DEC_IRQ_ASC_DMA] = -1,
  308. [DEC_IRQ_FLOPPY_ERR] = -1,
  309. [DEC_IRQ_ISDN_ERR] = -1,
  310. [DEC_IRQ_ISDN_RXDMA] = -1,
  311. [DEC_IRQ_ISDN_TXDMA] = -1,
  312. [DEC_IRQ_LANCE_MERR] = -1,
  313. [DEC_IRQ_SCC0A_RXERR] = -1,
  314. [DEC_IRQ_SCC0A_RXDMA] = -1,
  315. [DEC_IRQ_SCC0A_TXERR] = -1,
  316. [DEC_IRQ_SCC0A_TXDMA] = -1,
  317. [DEC_IRQ_AB_RXERR] = -1,
  318. [DEC_IRQ_AB_RXDMA] = -1,
  319. [DEC_IRQ_AB_TXERR] = -1,
  320. [DEC_IRQ_AB_TXDMA] = -1,
  321. [DEC_IRQ_SCC1A_RXERR] = -1,
  322. [DEC_IRQ_SCC1A_RXDMA] = -1,
  323. [DEC_IRQ_SCC1A_TXERR] = -1,
  324. [DEC_IRQ_SCC1A_TXDMA] = -1,
  325. };
  326. static int_ptr kn02_cpu_mask_nr_tbl[][2] __initdata = {
  327. { { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_BUS) },
  328. { .i = DEC_CPU_IRQ_NR(KN02_CPU_INR_BUS) } },
  329. { { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_RTC) },
  330. { .i = DEC_CPU_IRQ_NR(KN02_CPU_INR_RTC) } },
  331. { { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_CASCADE) },
  332. { .p = kn02_io_int } },
  333. { { .i = DEC_CPU_IRQ_ALL },
  334. { .p = cpu_all_int } },
  335. };
  336. static int_ptr kn02_asic_mask_nr_tbl[][2] __initdata = {
  337. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_DZ11) },
  338. { .i = KN02_IRQ_NR(KN02_CSR_INR_DZ11) } },
  339. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_ASC) },
  340. { .i = KN02_IRQ_NR(KN02_CSR_INR_ASC) } },
  341. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_LANCE) },
  342. { .i = KN02_IRQ_NR(KN02_CSR_INR_LANCE) } },
  343. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC2) },
  344. { .i = KN02_IRQ_NR(KN02_CSR_INR_TC2) } },
  345. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC1) },
  346. { .i = KN02_IRQ_NR(KN02_CSR_INR_TC1) } },
  347. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC0) },
  348. { .i = KN02_IRQ_NR(KN02_CSR_INR_TC0) } },
  349. { { .i = KN02_IRQ_ALL },
  350. { .p = kn02_all_int } },
  351. };
  352. static void __init dec_init_kn02(void)
  353. {
  354. /* IRQ routing. */
  355. memcpy(&dec_interrupt, &kn02_interrupt,
  356. sizeof(kn02_interrupt));
  357. /* CPU IRQ priorities. */
  358. memcpy(&cpu_mask_nr_tbl, &kn02_cpu_mask_nr_tbl,
  359. sizeof(kn02_cpu_mask_nr_tbl));
  360. /* KN02 CSR IRQ priorities. */
  361. memcpy(&asic_mask_nr_tbl, &kn02_asic_mask_nr_tbl,
  362. sizeof(kn02_asic_mask_nr_tbl));
  363. mips_cpu_irq_init(DEC_CPU_IRQ_BASE);
  364. init_kn02_irqs(KN02_IRQ_BASE);
  365. } /* dec_init_kn02 */
  366. /*
  367. * Machine-specific initialisation for KN02-BA, aka DS5000/1xx
  368. * (xx = 20, 25, 33), aka 3min. Also applies to KN04(-BA), aka
  369. * DS5000/150, aka 4min.
  370. */
  371. static int kn02ba_interrupt[DEC_NR_INTS] __initdata = {
  372. [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_CASCADE),
  373. [DEC_IRQ_AB_RECV] = -1,
  374. [DEC_IRQ_AB_XMIT] = -1,
  375. [DEC_IRQ_DZ11] = -1,
  376. [DEC_IRQ_ASC] = IO_IRQ_NR(KN02BA_IO_INR_ASC),
  377. [DEC_IRQ_FLOPPY] = -1,
  378. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  379. [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_HALT),
  380. [DEC_IRQ_ISDN] = -1,
  381. [DEC_IRQ_LANCE] = IO_IRQ_NR(KN02BA_IO_INR_LANCE),
  382. [DEC_IRQ_BUS] = IO_IRQ_NR(KN02BA_IO_INR_BUS),
  383. [DEC_IRQ_PSU] = IO_IRQ_NR(KN02BA_IO_INR_PSU),
  384. [DEC_IRQ_RTC] = IO_IRQ_NR(KN02BA_IO_INR_RTC),
  385. [DEC_IRQ_SCC0] = IO_IRQ_NR(KN02BA_IO_INR_SCC0),
  386. [DEC_IRQ_SCC1] = IO_IRQ_NR(KN02BA_IO_INR_SCC1),
  387. [DEC_IRQ_SII] = -1,
  388. [DEC_IRQ_TC0] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC0),
  389. [DEC_IRQ_TC1] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC1),
  390. [DEC_IRQ_TC2] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC2),
  391. [DEC_IRQ_TIMER] = -1,
  392. [DEC_IRQ_VIDEO] = -1,
  393. [DEC_IRQ_ASC_MERR] = IO_IRQ_NR(IO_INR_ASC_MERR),
  394. [DEC_IRQ_ASC_ERR] = IO_IRQ_NR(IO_INR_ASC_ERR),
  395. [DEC_IRQ_ASC_DMA] = IO_IRQ_NR(IO_INR_ASC_DMA),
  396. [DEC_IRQ_FLOPPY_ERR] = -1,
  397. [DEC_IRQ_ISDN_ERR] = -1,
  398. [DEC_IRQ_ISDN_RXDMA] = -1,
  399. [DEC_IRQ_ISDN_TXDMA] = -1,
  400. [DEC_IRQ_LANCE_MERR] = IO_IRQ_NR(IO_INR_LANCE_MERR),
  401. [DEC_IRQ_SCC0A_RXERR] = IO_IRQ_NR(IO_INR_SCC0A_RXERR),
  402. [DEC_IRQ_SCC0A_RXDMA] = IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
  403. [DEC_IRQ_SCC0A_TXERR] = IO_IRQ_NR(IO_INR_SCC0A_TXERR),
  404. [DEC_IRQ_SCC0A_TXDMA] = IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
  405. [DEC_IRQ_AB_RXERR] = -1,
  406. [DEC_IRQ_AB_RXDMA] = -1,
  407. [DEC_IRQ_AB_TXERR] = -1,
  408. [DEC_IRQ_AB_TXDMA] = -1,
  409. [DEC_IRQ_SCC1A_RXERR] = IO_IRQ_NR(IO_INR_SCC1A_RXERR),
  410. [DEC_IRQ_SCC1A_RXDMA] = IO_IRQ_NR(IO_INR_SCC1A_RXDMA),
  411. [DEC_IRQ_SCC1A_TXERR] = IO_IRQ_NR(IO_INR_SCC1A_TXERR),
  412. [DEC_IRQ_SCC1A_TXDMA] = IO_IRQ_NR(IO_INR_SCC1A_TXDMA),
  413. };
  414. static int_ptr kn02ba_cpu_mask_nr_tbl[][2] __initdata = {
  415. { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_CASCADE) },
  416. { .p = kn02xa_io_int } },
  417. { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC2) },
  418. { .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC2) } },
  419. { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC1) },
  420. { .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC1) } },
  421. { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC0) },
  422. { .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC0) } },
  423. { { .i = DEC_CPU_IRQ_ALL },
  424. { .p = cpu_all_int } },
  425. };
  426. static int_ptr kn02ba_asic_mask_nr_tbl[][2] __initdata = {
  427. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_BUS) },
  428. { .i = IO_IRQ_NR(KN02BA_IO_INR_BUS) } },
  429. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_RTC) },
  430. { .i = IO_IRQ_NR(KN02BA_IO_INR_RTC) } },
  431. { { .i = IO_IRQ_DMA },
  432. { .p = asic_dma_int } },
  433. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_SCC0) },
  434. { .i = IO_IRQ_NR(KN02BA_IO_INR_SCC0) } },
  435. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_SCC1) },
  436. { .i = IO_IRQ_NR(KN02BA_IO_INR_SCC1) } },
  437. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_ASC) },
  438. { .i = IO_IRQ_NR(KN02BA_IO_INR_ASC) } },
  439. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_LANCE) },
  440. { .i = IO_IRQ_NR(KN02BA_IO_INR_LANCE) } },
  441. { { .i = IO_IRQ_ALL },
  442. { .p = asic_all_int } },
  443. };
  444. static void __init dec_init_kn02ba(void)
  445. {
  446. /* IRQ routing. */
  447. memcpy(&dec_interrupt, &kn02ba_interrupt,
  448. sizeof(kn02ba_interrupt));
  449. /* CPU IRQ priorities. */
  450. memcpy(&cpu_mask_nr_tbl, &kn02ba_cpu_mask_nr_tbl,
  451. sizeof(kn02ba_cpu_mask_nr_tbl));
  452. /* I/O ASIC IRQ priorities. */
  453. memcpy(&asic_mask_nr_tbl, &kn02ba_asic_mask_nr_tbl,
  454. sizeof(kn02ba_asic_mask_nr_tbl));
  455. mips_cpu_irq_init(DEC_CPU_IRQ_BASE);
  456. init_ioasic_irqs(IO_IRQ_BASE);
  457. } /* dec_init_kn02ba */
  458. /*
  459. * Machine-specific initialisation for KN02-CA, aka DS5000/xx,
  460. * (xx = 20, 25, 33), aka MAXine. Also applies to KN04(-CA), aka
  461. * DS5000/50, aka 4MAXine.
  462. */
  463. static int kn02ca_interrupt[DEC_NR_INTS] __initdata = {
  464. [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_CASCADE),
  465. [DEC_IRQ_AB_RECV] = IO_IRQ_NR(KN02CA_IO_INR_AB_RECV),
  466. [DEC_IRQ_AB_XMIT] = IO_IRQ_NR(KN02CA_IO_INR_AB_XMIT),
  467. [DEC_IRQ_DZ11] = -1,
  468. [DEC_IRQ_ASC] = IO_IRQ_NR(KN02CA_IO_INR_ASC),
  469. [DEC_IRQ_FLOPPY] = IO_IRQ_NR(KN02CA_IO_INR_FLOPPY),
  470. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  471. [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_HALT),
  472. [DEC_IRQ_ISDN] = IO_IRQ_NR(KN02CA_IO_INR_ISDN),
  473. [DEC_IRQ_LANCE] = IO_IRQ_NR(KN02CA_IO_INR_LANCE),
  474. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_BUS),
  475. [DEC_IRQ_PSU] = -1,
  476. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_RTC),
  477. [DEC_IRQ_SCC0] = IO_IRQ_NR(KN02CA_IO_INR_SCC0),
  478. [DEC_IRQ_SCC1] = -1,
  479. [DEC_IRQ_SII] = -1,
  480. [DEC_IRQ_TC0] = IO_IRQ_NR(KN02CA_IO_INR_TC0),
  481. [DEC_IRQ_TC1] = IO_IRQ_NR(KN02CA_IO_INR_TC1),
  482. [DEC_IRQ_TC2] = -1,
  483. [DEC_IRQ_TIMER] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_TIMER),
  484. [DEC_IRQ_VIDEO] = IO_IRQ_NR(KN02CA_IO_INR_VIDEO),
  485. [DEC_IRQ_ASC_MERR] = IO_IRQ_NR(IO_INR_ASC_MERR),
  486. [DEC_IRQ_ASC_ERR] = IO_IRQ_NR(IO_INR_ASC_ERR),
  487. [DEC_IRQ_ASC_DMA] = IO_IRQ_NR(IO_INR_ASC_DMA),
  488. [DEC_IRQ_FLOPPY_ERR] = IO_IRQ_NR(IO_INR_FLOPPY_ERR),
  489. [DEC_IRQ_ISDN_ERR] = IO_IRQ_NR(IO_INR_ISDN_ERR),
  490. [DEC_IRQ_ISDN_RXDMA] = IO_IRQ_NR(IO_INR_ISDN_RXDMA),
  491. [DEC_IRQ_ISDN_TXDMA] = IO_IRQ_NR(IO_INR_ISDN_TXDMA),
  492. [DEC_IRQ_LANCE_MERR] = IO_IRQ_NR(IO_INR_LANCE_MERR),
  493. [DEC_IRQ_SCC0A_RXERR] = IO_IRQ_NR(IO_INR_SCC0A_RXERR),
  494. [DEC_IRQ_SCC0A_RXDMA] = IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
  495. [DEC_IRQ_SCC0A_TXERR] = IO_IRQ_NR(IO_INR_SCC0A_TXERR),
  496. [DEC_IRQ_SCC0A_TXDMA] = IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
  497. [DEC_IRQ_AB_RXERR] = IO_IRQ_NR(IO_INR_AB_RXERR),
  498. [DEC_IRQ_AB_RXDMA] = IO_IRQ_NR(IO_INR_AB_RXDMA),
  499. [DEC_IRQ_AB_TXERR] = IO_IRQ_NR(IO_INR_AB_TXERR),
  500. [DEC_IRQ_AB_TXDMA] = IO_IRQ_NR(IO_INR_AB_TXDMA),
  501. [DEC_IRQ_SCC1A_RXERR] = -1,
  502. [DEC_IRQ_SCC1A_RXDMA] = -1,
  503. [DEC_IRQ_SCC1A_TXERR] = -1,
  504. [DEC_IRQ_SCC1A_TXDMA] = -1,
  505. };
  506. static int_ptr kn02ca_cpu_mask_nr_tbl[][2] __initdata = {
  507. { { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_BUS) },
  508. { .i = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_BUS) } },
  509. { { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_RTC) },
  510. { .i = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_RTC) } },
  511. { { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_CASCADE) },
  512. { .p = kn02xa_io_int } },
  513. { { .i = DEC_CPU_IRQ_ALL },
  514. { .p = cpu_all_int } },
  515. };
  516. static int_ptr kn02ca_asic_mask_nr_tbl[][2] __initdata = {
  517. { { .i = IO_IRQ_DMA },
  518. { .p = asic_dma_int } },
  519. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_SCC0) },
  520. { .i = IO_IRQ_NR(KN02CA_IO_INR_SCC0) } },
  521. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_ASC) },
  522. { .i = IO_IRQ_NR(KN02CA_IO_INR_ASC) } },
  523. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_LANCE) },
  524. { .i = IO_IRQ_NR(KN02CA_IO_INR_LANCE) } },
  525. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_TC1) },
  526. { .i = IO_IRQ_NR(KN02CA_IO_INR_TC1) } },
  527. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_TC0) },
  528. { .i = IO_IRQ_NR(KN02CA_IO_INR_TC0) } },
  529. { { .i = IO_IRQ_ALL },
  530. { .p = asic_all_int } },
  531. };
  532. static void __init dec_init_kn02ca(void)
  533. {
  534. /* IRQ routing. */
  535. memcpy(&dec_interrupt, &kn02ca_interrupt,
  536. sizeof(kn02ca_interrupt));
  537. /* CPU IRQ priorities. */
  538. memcpy(&cpu_mask_nr_tbl, &kn02ca_cpu_mask_nr_tbl,
  539. sizeof(kn02ca_cpu_mask_nr_tbl));
  540. /* I/O ASIC IRQ priorities. */
  541. memcpy(&asic_mask_nr_tbl, &kn02ca_asic_mask_nr_tbl,
  542. sizeof(kn02ca_asic_mask_nr_tbl));
  543. mips_cpu_irq_init(DEC_CPU_IRQ_BASE);
  544. init_ioasic_irqs(IO_IRQ_BASE);
  545. } /* dec_init_kn02ca */
  546. /*
  547. * Machine-specific initialisation for KN03, aka DS5000/240,
  548. * aka 3max+ and DS5900, aka BIGmax. Also applies to KN05, aka
  549. * DS5000/260, aka 4max+ and DS5900/260.
  550. */
  551. static int kn03_interrupt[DEC_NR_INTS] __initdata = {
  552. [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN03_CPU_INR_CASCADE),
  553. [DEC_IRQ_AB_RECV] = -1,
  554. [DEC_IRQ_AB_XMIT] = -1,
  555. [DEC_IRQ_DZ11] = -1,
  556. [DEC_IRQ_ASC] = IO_IRQ_NR(KN03_IO_INR_ASC),
  557. [DEC_IRQ_FLOPPY] = -1,
  558. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  559. [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN03_CPU_INR_HALT),
  560. [DEC_IRQ_ISDN] = -1,
  561. [DEC_IRQ_LANCE] = IO_IRQ_NR(KN03_IO_INR_LANCE),
  562. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN03_CPU_INR_BUS),
  563. [DEC_IRQ_PSU] = IO_IRQ_NR(KN03_IO_INR_PSU),
  564. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN03_CPU_INR_RTC),
  565. [DEC_IRQ_SCC0] = IO_IRQ_NR(KN03_IO_INR_SCC0),
  566. [DEC_IRQ_SCC1] = IO_IRQ_NR(KN03_IO_INR_SCC1),
  567. [DEC_IRQ_SII] = -1,
  568. [DEC_IRQ_TC0] = IO_IRQ_NR(KN03_IO_INR_TC0),
  569. [DEC_IRQ_TC1] = IO_IRQ_NR(KN03_IO_INR_TC1),
  570. [DEC_IRQ_TC2] = IO_IRQ_NR(KN03_IO_INR_TC2),
  571. [DEC_IRQ_TIMER] = -1,
  572. [DEC_IRQ_VIDEO] = -1,
  573. [DEC_IRQ_ASC_MERR] = IO_IRQ_NR(IO_INR_ASC_MERR),
  574. [DEC_IRQ_ASC_ERR] = IO_IRQ_NR(IO_INR_ASC_ERR),
  575. [DEC_IRQ_ASC_DMA] = IO_IRQ_NR(IO_INR_ASC_DMA),
  576. [DEC_IRQ_FLOPPY_ERR] = -1,
  577. [DEC_IRQ_ISDN_ERR] = -1,
  578. [DEC_IRQ_ISDN_RXDMA] = -1,
  579. [DEC_IRQ_ISDN_TXDMA] = -1,
  580. [DEC_IRQ_LANCE_MERR] = IO_IRQ_NR(IO_INR_LANCE_MERR),
  581. [DEC_IRQ_SCC0A_RXERR] = IO_IRQ_NR(IO_INR_SCC0A_RXERR),
  582. [DEC_IRQ_SCC0A_RXDMA] = IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
  583. [DEC_IRQ_SCC0A_TXERR] = IO_IRQ_NR(IO_INR_SCC0A_TXERR),
  584. [DEC_IRQ_SCC0A_TXDMA] = IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
  585. [DEC_IRQ_AB_RXERR] = -1,
  586. [DEC_IRQ_AB_RXDMA] = -1,
  587. [DEC_IRQ_AB_TXERR] = -1,
  588. [DEC_IRQ_AB_TXDMA] = -1,
  589. [DEC_IRQ_SCC1A_RXERR] = IO_IRQ_NR(IO_INR_SCC1A_RXERR),
  590. [DEC_IRQ_SCC1A_RXDMA] = IO_IRQ_NR(IO_INR_SCC1A_RXDMA),
  591. [DEC_IRQ_SCC1A_TXERR] = IO_IRQ_NR(IO_INR_SCC1A_TXERR),
  592. [DEC_IRQ_SCC1A_TXDMA] = IO_IRQ_NR(IO_INR_SCC1A_TXDMA),
  593. };
  594. static int_ptr kn03_cpu_mask_nr_tbl[][2] __initdata = {
  595. { { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_BUS) },
  596. { .i = DEC_CPU_IRQ_NR(KN03_CPU_INR_BUS) } },
  597. { { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_RTC) },
  598. { .i = DEC_CPU_IRQ_NR(KN03_CPU_INR_RTC) } },
  599. { { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_CASCADE) },
  600. { .p = kn03_io_int } },
  601. { { .i = DEC_CPU_IRQ_ALL },
  602. { .p = cpu_all_int } },
  603. };
  604. static int_ptr kn03_asic_mask_nr_tbl[][2] __initdata = {
  605. { { .i = IO_IRQ_DMA },
  606. { .p = asic_dma_int } },
  607. { { .i = IO_IRQ_MASK(KN03_IO_INR_SCC0) },
  608. { .i = IO_IRQ_NR(KN03_IO_INR_SCC0) } },
  609. { { .i = IO_IRQ_MASK(KN03_IO_INR_SCC1) },
  610. { .i = IO_IRQ_NR(KN03_IO_INR_SCC1) } },
  611. { { .i = IO_IRQ_MASK(KN03_IO_INR_ASC) },
  612. { .i = IO_IRQ_NR(KN03_IO_INR_ASC) } },
  613. { { .i = IO_IRQ_MASK(KN03_IO_INR_LANCE) },
  614. { .i = IO_IRQ_NR(KN03_IO_INR_LANCE) } },
  615. { { .i = IO_IRQ_MASK(KN03_IO_INR_TC2) },
  616. { .i = IO_IRQ_NR(KN03_IO_INR_TC2) } },
  617. { { .i = IO_IRQ_MASK(KN03_IO_INR_TC1) },
  618. { .i = IO_IRQ_NR(KN03_IO_INR_TC1) } },
  619. { { .i = IO_IRQ_MASK(KN03_IO_INR_TC0) },
  620. { .i = IO_IRQ_NR(KN03_IO_INR_TC0) } },
  621. { { .i = IO_IRQ_ALL },
  622. { .p = asic_all_int } },
  623. };
  624. static void __init dec_init_kn03(void)
  625. {
  626. /* IRQ routing. */
  627. memcpy(&dec_interrupt, &kn03_interrupt,
  628. sizeof(kn03_interrupt));
  629. /* CPU IRQ priorities. */
  630. memcpy(&cpu_mask_nr_tbl, &kn03_cpu_mask_nr_tbl,
  631. sizeof(kn03_cpu_mask_nr_tbl));
  632. /* I/O ASIC IRQ priorities. */
  633. memcpy(&asic_mask_nr_tbl, &kn03_asic_mask_nr_tbl,
  634. sizeof(kn03_asic_mask_nr_tbl));
  635. mips_cpu_irq_init(DEC_CPU_IRQ_BASE);
  636. init_ioasic_irqs(IO_IRQ_BASE);
  637. } /* dec_init_kn03 */
  638. void __init arch_init_irq(void)
  639. {
  640. switch (mips_machtype) {
  641. case MACH_DS23100: /* DS2100/DS3100 Pmin/Pmax */
  642. dec_init_kn01();
  643. break;
  644. case MACH_DS5100: /* DS5100 MIPSmate */
  645. dec_init_kn230();
  646. break;
  647. case MACH_DS5000_200: /* DS5000/200 3max */
  648. dec_init_kn02();
  649. break;
  650. case MACH_DS5000_1XX: /* DS5000/1xx 3min */
  651. dec_init_kn02ba();
  652. break;
  653. case MACH_DS5000_2X0: /* DS5000/240 3max+ */
  654. case MACH_DS5900: /* DS5900 bigmax */
  655. dec_init_kn03();
  656. break;
  657. case MACH_DS5000_XX: /* Personal DS5000/xx */
  658. dec_init_kn02ca();
  659. break;
  660. case MACH_DS5800: /* DS5800 Isis */
  661. panic("Don't know how to set this up!");
  662. break;
  663. case MACH_DS5400: /* DS5400 MIPSfair */
  664. panic("Don't know how to set this up!");
  665. break;
  666. case MACH_DS5500: /* DS5500 MIPSfair-2 */
  667. panic("Don't know how to set this up!");
  668. break;
  669. }
  670. set_except_vector(0, decstation_handle_int);
  671. /* Free the FPU interrupt if the exception is present. */
  672. if (!cpu_has_nofpuex) {
  673. cpu_fpu_mask = 0;
  674. dec_interrupt[DEC_IRQ_FPU] = -1;
  675. }
  676. /* Register board interrupts: FPU and cascade. */
  677. if (dec_interrupt[DEC_IRQ_FPU] >= 0)
  678. setup_irq(dec_interrupt[DEC_IRQ_FPU], &fpuirq);
  679. if (dec_interrupt[DEC_IRQ_CASCADE] >= 0)
  680. setup_irq(dec_interrupt[DEC_IRQ_CASCADE], &ioirq);
  681. /* Register the bus error interrupt. */
  682. if (dec_interrupt[DEC_IRQ_BUS] >= 0 && busirq.handler)
  683. setup_irq(dec_interrupt[DEC_IRQ_BUS], &busirq);
  684. /* Register the HALT interrupt. */
  685. if (dec_interrupt[DEC_IRQ_HALT] >= 0)
  686. setup_irq(dec_interrupt[DEC_IRQ_HALT], &haltirq);
  687. }