int-handler.S 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. /*
  2. * arch/mips/dec/int-handler.S
  3. *
  4. * Copyright (C) 1995, 1996, 1997 Paul M. Antoine and Harald Koerfgen
  5. * Copyright (C) 2000, 2001, 2002, 2003, 2005 Maciej W. Rozycki
  6. *
  7. * Written by Ralf Baechle and Andreas Busse, modified for DECstation
  8. * support by Paul Antoine and Harald Koerfgen.
  9. *
  10. * completly rewritten:
  11. * Copyright (C) 1998 Harald Koerfgen
  12. *
  13. * Rewritten extensively for controller-driven IRQ support
  14. * by Maciej W. Rozycki.
  15. */
  16. #include <linux/config.h>
  17. #include <asm/addrspace.h>
  18. #include <asm/asm.h>
  19. #include <asm/mipsregs.h>
  20. #include <asm/regdef.h>
  21. #include <asm/stackframe.h>
  22. #include <asm/dec/interrupts.h>
  23. #include <asm/dec/ioasic_addrs.h>
  24. #include <asm/dec/ioasic_ints.h>
  25. #include <asm/dec/kn01.h>
  26. #include <asm/dec/kn02.h>
  27. #include <asm/dec/kn02xa.h>
  28. #include <asm/dec/kn03.h>
  29. #define KN02_CSR_BASE CKSEG1ADDR(KN02_SLOT_BASE + KN02_CSR)
  30. #define KN02XA_IOASIC_BASE CKSEG1ADDR(KN02XA_SLOT_BASE + IOASIC_IOCTL)
  31. #define KN03_IOASIC_BASE CKSEG1ADDR(KN03_SLOT_BASE + IOASIC_IOCTL)
  32. .text
  33. .set noreorder
  34. /*
  35. * decstation_handle_int: Interrupt handler for DECstations
  36. *
  37. * We follow the model in the Indy interrupt code by David Miller, where he
  38. * says: a lot of complication here is taken away because:
  39. *
  40. * 1) We handle one interrupt and return, sitting in a loop
  41. * and moving across all the pending IRQ bits in the cause
  42. * register is _NOT_ the answer, the common case is one
  43. * pending IRQ so optimize in that direction.
  44. *
  45. * 2) We need not check against bits in the status register
  46. * IRQ mask, that would make this routine slow as hell.
  47. *
  48. * 3) Linux only thinks in terms of all IRQs on or all IRQs
  49. * off, nothing in between like BSD spl() brain-damage.
  50. *
  51. * Furthermore, the IRQs on the DECstations look basically (barring
  52. * software IRQs which we don't use at all) like...
  53. *
  54. * DS2100/3100's, aka kn01, aka Pmax:
  55. *
  56. * MIPS IRQ Source
  57. * -------- ------
  58. * 0 Software (ignored)
  59. * 1 Software (ignored)
  60. * 2 SCSI
  61. * 3 Lance Ethernet
  62. * 4 DZ11 serial
  63. * 5 RTC
  64. * 6 Memory Controller & Video
  65. * 7 FPU
  66. *
  67. * DS5000/200, aka kn02, aka 3max:
  68. *
  69. * MIPS IRQ Source
  70. * -------- ------
  71. * 0 Software (ignored)
  72. * 1 Software (ignored)
  73. * 2 TurboChannel
  74. * 3 RTC
  75. * 4 Reserved
  76. * 5 Memory Controller
  77. * 6 Reserved
  78. * 7 FPU
  79. *
  80. * DS5000/1xx's, aka kn02ba, aka 3min:
  81. *
  82. * MIPS IRQ Source
  83. * -------- ------
  84. * 0 Software (ignored)
  85. * 1 Software (ignored)
  86. * 2 TurboChannel Slot 0
  87. * 3 TurboChannel Slot 1
  88. * 4 TurboChannel Slot 2
  89. * 5 TurboChannel Slot 3 (ASIC)
  90. * 6 Halt button
  91. * 7 FPU/R4k timer
  92. *
  93. * DS5000/2x's, aka kn02ca, aka maxine:
  94. *
  95. * MIPS IRQ Source
  96. * -------- ------
  97. * 0 Software (ignored)
  98. * 1 Software (ignored)
  99. * 2 Periodic Interrupt (100usec)
  100. * 3 RTC
  101. * 4 I/O write timeout
  102. * 5 TurboChannel (ASIC)
  103. * 6 Halt Keycode from Access.Bus keyboard (CTRL-ALT-ENTER)
  104. * 7 FPU/R4k timer
  105. *
  106. * DS5000/2xx's, aka kn03, aka 3maxplus:
  107. *
  108. * MIPS IRQ Source
  109. * -------- ------
  110. * 0 Software (ignored)
  111. * 1 Software (ignored)
  112. * 2 System Board (ASIC)
  113. * 3 RTC
  114. * 4 Reserved
  115. * 5 Memory
  116. * 6 Halt Button
  117. * 7 FPU/R4k timer
  118. *
  119. * We handle the IRQ according to _our_ priority (see setup.c),
  120. * then we just return. If multiple IRQs are pending then we will
  121. * just take another exception, big deal.
  122. */
  123. .align 5
  124. NESTED(decstation_handle_int, PT_SIZE, ra)
  125. .set noat
  126. SAVE_ALL
  127. CLI # TEST: interrupts should be off
  128. .set at
  129. .set noreorder
  130. /*
  131. * Get pending Interrupts
  132. */
  133. mfc0 t0,CP0_CAUSE # get pending interrupts
  134. mfc0 t1,CP0_STATUS
  135. #ifdef CONFIG_32BIT
  136. lw t2,cpu_fpu_mask
  137. #endif
  138. andi t0,ST0_IM # CAUSE.CE may be non-zero!
  139. and t0,t1 # isolate allowed ones
  140. beqz t0,spurious
  141. #ifdef CONFIG_32BIT
  142. and t2,t0
  143. bnez t2,fpu # handle FPU immediately
  144. #endif
  145. /*
  146. * Find irq with highest priority
  147. */
  148. PTR_LA t1,cpu_mask_nr_tbl
  149. 1: lw t2,(t1)
  150. nop
  151. and t2,t0
  152. beqz t2,1b
  153. addu t1,2*PTRSIZE # delay slot
  154. /*
  155. * Do the low-level stuff
  156. */
  157. lw a0,(-PTRSIZE)(t1)
  158. nop
  159. bgez a0,handle_it # irq_nr >= 0?
  160. # irq_nr < 0: it is an address
  161. nop
  162. jr a0
  163. # a trick to save a branch:
  164. lui t2,(KN03_IOASIC_BASE>>16)&0xffff
  165. # upper part of IOASIC Address
  166. /*
  167. * Handle "IRQ Controller" Interrupts
  168. * Masked Interrupts are still visible and have to be masked "by hand".
  169. */
  170. FEXPORT(kn02_io_int) # 3max
  171. lui t0,(KN02_CSR_BASE>>16)&0xffff
  172. # get interrupt status and mask
  173. lw t0,(t0)
  174. nop
  175. andi t1,t0,KN02_IRQ_ALL
  176. b 1f
  177. srl t0,16 # shift interrupt mask
  178. FEXPORT(kn02xa_io_int) # 3min/maxine
  179. lui t2,(KN02XA_IOASIC_BASE>>16)&0xffff
  180. # upper part of IOASIC Address
  181. FEXPORT(kn03_io_int) # 3max+ (t2 loaded earlier)
  182. lw t0,IO_REG_SIR(t2) # get status: IOASIC sir
  183. lw t1,IO_REG_SIMR(t2) # get mask: IOASIC simr
  184. nop
  185. 1: and t0,t1 # mask out allowed ones
  186. beqz t0,spurious
  187. /*
  188. * Find irq with highest priority
  189. */
  190. PTR_LA t1,asic_mask_nr_tbl
  191. 2: lw t2,(t1)
  192. nop
  193. and t2,t0
  194. beq zero,t2,2b
  195. addu t1,2*PTRSIZE # delay slot
  196. /*
  197. * Do the low-level stuff
  198. */
  199. lw a0,%lo(-PTRSIZE)(t1)
  200. nop
  201. bgez a0,handle_it # irq_nr >= 0?
  202. # irq_nr < 0: it is an address
  203. nop
  204. jr a0
  205. nop # delay slot
  206. /*
  207. * Dispatch low-priority interrupts. We reconsider all status
  208. * bits again, which looks like a lose, but it makes the code
  209. * simple and O(log n), so it gets compensated.
  210. */
  211. FEXPORT(cpu_all_int) # HALT, timers, software junk
  212. li a0,DEC_CPU_IRQ_BASE
  213. srl t0,CAUSEB_IP
  214. li t1,CAUSEF_IP>>CAUSEB_IP # mask
  215. b 1f
  216. li t2,4 # nr of bits / 2
  217. FEXPORT(kn02_all_int) # impossible ?
  218. li a0,KN02_IRQ_BASE
  219. li t1,KN02_IRQ_ALL # mask
  220. b 1f
  221. li t2,4 # nr of bits / 2
  222. FEXPORT(asic_all_int) # various I/O ASIC junk
  223. li a0,IO_IRQ_BASE
  224. li t1,IO_IRQ_ALL # mask
  225. b 1f
  226. li t2,8 # nr of bits / 2
  227. /*
  228. * Dispatch DMA interrupts -- O(log n).
  229. */
  230. FEXPORT(asic_dma_int) # I/O ASIC DMA events
  231. li a0,IO_IRQ_BASE+IO_INR_DMA
  232. srl t0,IO_INR_DMA
  233. li t1,IO_IRQ_DMA>>IO_INR_DMA # mask
  234. li t2,8 # nr of bits / 2
  235. /*
  236. * Find irq with highest priority.
  237. * Highest irq number takes precedence.
  238. */
  239. 1: srlv t3,t1,t2
  240. 2: xor t1,t3
  241. and t3,t0,t1
  242. beqz t3,3f
  243. nop
  244. move t0,t3
  245. addu a0,t2
  246. 3: srl t2,1
  247. bnez t2,2b
  248. srlv t3,t1,t2
  249. handle_it:
  250. jal do_IRQ
  251. move a1,sp
  252. j ret_from_irq
  253. nop
  254. #ifdef CONFIG_32BIT
  255. fpu:
  256. j handle_fpe_int
  257. nop
  258. #endif
  259. spurious:
  260. j spurious_interrupt
  261. nop
  262. END(decstation_handle_int)
  263. /*
  264. * Generic unimplemented interrupt routines -- cpu_mask_nr_tbl
  265. * and asic_mask_nr_tbl are initialized to point all interrupts here.
  266. * The tables are then filled in by machine-specific initialisation
  267. * in dec_setup().
  268. */
  269. FEXPORT(dec_intr_unimplemented)
  270. move a1,t0 # cheats way of printing an arg!
  271. PANIC("Unimplemented cpu interrupt! CP0_CAUSE: 0x%08x");
  272. FEXPORT(asic_intr_unimplemented)
  273. move a1,t0 # cheats way of printing an arg!
  274. PANIC("Unimplemented asic interrupt! ASIC ISR: 0x%08x");