ecc-berr.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282
  1. /*
  2. * linux/arch/mips/dec/ecc-berr.c
  3. *
  4. * Bus error event handling code for systems equipped with ECC
  5. * handling logic, i.e. DECstation/DECsystem 5000/200 (KN02),
  6. * 5000/240 (KN03), 5000/260 (KN05) and DECsystem 5900 (KN03),
  7. * 5900/260 (KN05) systems.
  8. *
  9. * Copyright (c) 2003, 2005 Maciej W. Rozycki
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/kernel.h>
  19. #include <linux/sched.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/types.h>
  22. #include <asm/addrspace.h>
  23. #include <asm/bootinfo.h>
  24. #include <asm/cpu.h>
  25. #include <asm/processor.h>
  26. #include <asm/system.h>
  27. #include <asm/traps.h>
  28. #include <asm/dec/ecc.h>
  29. #include <asm/dec/kn02.h>
  30. #include <asm/dec/kn03.h>
  31. #include <asm/dec/kn05.h>
  32. static volatile u32 *kn0x_erraddr;
  33. static volatile u32 *kn0x_chksyn;
  34. static inline void dec_ecc_be_ack(void)
  35. {
  36. *kn0x_erraddr = 0; /* any write clears the IRQ */
  37. iob();
  38. }
  39. static int dec_ecc_be_backend(struct pt_regs *regs, int is_fixup, int invoker)
  40. {
  41. static const char excstr[] = "exception";
  42. static const char intstr[] = "interrupt";
  43. static const char cpustr[] = "CPU";
  44. static const char dmastr[] = "DMA";
  45. static const char readstr[] = "read";
  46. static const char mreadstr[] = "memory read";
  47. static const char writestr[] = "write";
  48. static const char mwritstr[] = "partial memory write";
  49. static const char timestr[] = "timeout";
  50. static const char overstr[] = "overrun";
  51. static const char eccstr[] = "ECC error";
  52. const char *kind, *agent, *cycle, *event;
  53. const char *status = "", *xbit = "", *fmt = "";
  54. unsigned long address;
  55. u16 syn = 0, sngl;
  56. int i = 0;
  57. u32 erraddr = *kn0x_erraddr;
  58. u32 chksyn = *kn0x_chksyn;
  59. int action = MIPS_BE_FATAL;
  60. /* For non-ECC ack ASAP, so that any subsequent errors get caught. */
  61. if ((erraddr & (KN0X_EAR_VALID | KN0X_EAR_ECCERR)) == KN0X_EAR_VALID)
  62. dec_ecc_be_ack();
  63. kind = invoker ? intstr : excstr;
  64. if (!(erraddr & KN0X_EAR_VALID)) {
  65. /* No idea what happened. */
  66. printk(KERN_ALERT "Unidentified bus error %s\n", kind);
  67. return action;
  68. }
  69. agent = (erraddr & KN0X_EAR_CPU) ? cpustr : dmastr;
  70. if (erraddr & KN0X_EAR_ECCERR) {
  71. /* An ECC error on a CPU or DMA transaction. */
  72. cycle = (erraddr & KN0X_EAR_WRITE) ? mwritstr : mreadstr;
  73. event = eccstr;
  74. } else {
  75. /* A CPU timeout or a DMA overrun. */
  76. cycle = (erraddr & KN0X_EAR_WRITE) ? writestr : readstr;
  77. event = (erraddr & KN0X_EAR_CPU) ? timestr : overstr;
  78. }
  79. address = erraddr & KN0X_EAR_ADDRESS;
  80. /* For ECC errors on reads adjust for MT pipelining. */
  81. if ((erraddr & (KN0X_EAR_WRITE | KN0X_EAR_ECCERR)) == KN0X_EAR_ECCERR)
  82. address = (address & ~0xfffLL) | ((address - 5) & 0xfffLL);
  83. address <<= 2;
  84. /* Only CPU errors are fixable. */
  85. if (erraddr & KN0X_EAR_CPU && is_fixup)
  86. action = MIPS_BE_FIXUP;
  87. if (erraddr & KN0X_EAR_ECCERR) {
  88. static const u8 data_sbit[32] = {
  89. 0x4f, 0x4a, 0x52, 0x54, 0x57, 0x58, 0x5b, 0x5d,
  90. 0x23, 0x25, 0x26, 0x29, 0x2a, 0x2c, 0x31, 0x34,
  91. 0x0e, 0x0b, 0x13, 0x15, 0x16, 0x19, 0x1a, 0x1c,
  92. 0x62, 0x64, 0x67, 0x68, 0x6b, 0x6d, 0x70, 0x75,
  93. };
  94. static const u8 data_mbit[25] = {
  95. 0x07, 0x0d, 0x1f,
  96. 0x2f, 0x32, 0x37, 0x38, 0x3b, 0x3d, 0x3e,
  97. 0x43, 0x45, 0x46, 0x49, 0x4c, 0x51, 0x5e,
  98. 0x61, 0x6e, 0x73, 0x76, 0x79, 0x7a, 0x7c, 0x7f,
  99. };
  100. static const char sbestr[] = "corrected single";
  101. static const char dbestr[] = "uncorrectable double";
  102. static const char mbestr[] = "uncorrectable multiple";
  103. if (!(address & 0x4))
  104. syn = chksyn; /* Low bank. */
  105. else
  106. syn = chksyn >> 16; /* High bank. */
  107. if (!(syn & KN0X_ESR_VLDLO)) {
  108. /* Ack now, no rewrite will happen. */
  109. dec_ecc_be_ack();
  110. fmt = KERN_ALERT "%s" "invalid\n";
  111. } else {
  112. sngl = syn & KN0X_ESR_SNGLO;
  113. syn &= KN0X_ESR_SYNLO;
  114. /*
  115. * Multibit errors may be tagged incorrectly;
  116. * check the syndrome explicitly.
  117. */
  118. for (i = 0; i < 25; i++)
  119. if (syn == data_mbit[i])
  120. break;
  121. if (i < 25) {
  122. status = mbestr;
  123. } else if (!sngl) {
  124. status = dbestr;
  125. } else {
  126. volatile u32 *ptr =
  127. (void *)CKSEG1ADDR(address);
  128. *ptr = *ptr; /* Rewrite. */
  129. iob();
  130. status = sbestr;
  131. action = MIPS_BE_DISCARD;
  132. }
  133. /* Ack now, now we've rewritten (or not). */
  134. dec_ecc_be_ack();
  135. if (syn && syn == (syn & -syn)) {
  136. if (syn == 0x01) {
  137. fmt = KERN_ALERT "%s"
  138. "%#04x -- %s bit error "
  139. "at check bit C%s\n";
  140. xbit = "X";
  141. } else {
  142. fmt = KERN_ALERT "%s"
  143. "%#04x -- %s bit error "
  144. "at check bit C%s%u\n";
  145. }
  146. i = syn >> 2;
  147. } else {
  148. for (i = 0; i < 32; i++)
  149. if (syn == data_sbit[i])
  150. break;
  151. if (i < 32)
  152. fmt = KERN_ALERT "%s"
  153. "%#04x -- %s bit error "
  154. "at data bit D%s%u\n";
  155. else
  156. fmt = KERN_ALERT "%s"
  157. "%#04x -- %s bit error\n";
  158. }
  159. }
  160. }
  161. if (action != MIPS_BE_FIXUP)
  162. printk(KERN_ALERT "Bus error %s: %s %s %s at %#010lx\n",
  163. kind, agent, cycle, event, address);
  164. if (action != MIPS_BE_FIXUP && erraddr & KN0X_EAR_ECCERR)
  165. printk(fmt, " ECC syndrome ", syn, status, xbit, i);
  166. return action;
  167. }
  168. int dec_ecc_be_handler(struct pt_regs *regs, int is_fixup)
  169. {
  170. return dec_ecc_be_backend(regs, is_fixup, 0);
  171. }
  172. irqreturn_t dec_ecc_be_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  173. {
  174. int action = dec_ecc_be_backend(regs, 0, 1);
  175. if (action == MIPS_BE_DISCARD)
  176. return IRQ_HANDLED;
  177. /*
  178. * FIXME: Find the affected processes and kill them, otherwise
  179. * we must die.
  180. *
  181. * The interrupt is asynchronously delivered thus EPC and RA
  182. * may be irrelevant, but are printed for a reference.
  183. */
  184. printk(KERN_ALERT "Fatal bus interrupt, epc == %08lx, ra == %08lx\n",
  185. regs->cp0_epc, regs->regs[31]);
  186. die("Unrecoverable bus error", regs);
  187. }
  188. /*
  189. * Initialization differs a bit between KN02 and KN03/KN05, so we
  190. * need two variants. Once set up, all systems can be handled the
  191. * same way.
  192. */
  193. static inline void dec_kn02_be_init(void)
  194. {
  195. volatile u32 *csr = (void *)CKSEG1ADDR(KN02_SLOT_BASE + KN02_CSR);
  196. unsigned long flags;
  197. kn0x_erraddr = (void *)CKSEG1ADDR(KN02_SLOT_BASE + KN02_ERRADDR);
  198. kn0x_chksyn = (void *)CKSEG1ADDR(KN02_SLOT_BASE + KN02_CHKSYN);
  199. spin_lock_irqsave(&kn02_lock, flags);
  200. /* Preset write-only bits of the Control Register cache. */
  201. cached_kn02_csr = *csr | KN02_CSR_LEDS;
  202. /* Set normal ECC detection and generation. */
  203. cached_kn02_csr &= ~(KN02_CSR_DIAGCHK | KN02_CSR_DIAGGEN);
  204. /* Enable ECC correction. */
  205. cached_kn02_csr |= KN02_CSR_CORRECT;
  206. *csr = cached_kn02_csr;
  207. iob();
  208. spin_unlock_irqrestore(&kn02_lock, flags);
  209. }
  210. static inline void dec_kn03_be_init(void)
  211. {
  212. volatile u32 *mcr = (void *)CKSEG1ADDR(KN03_SLOT_BASE + IOASIC_MCR);
  213. volatile u32 *mbcs = (void *)CKSEG1ADDR(KN4K_SLOT_BASE + KN4K_MB_CSR);
  214. kn0x_erraddr = (void *)CKSEG1ADDR(KN03_SLOT_BASE + IOASIC_ERRADDR);
  215. kn0x_chksyn = (void *)CKSEG1ADDR(KN03_SLOT_BASE + IOASIC_CHKSYN);
  216. /*
  217. * Set normal ECC detection and generation, enable ECC correction.
  218. * For KN05 we also need to make sure EE (?) is enabled in the MB.
  219. * Otherwise DBE/IBE exceptions would be masked but bus error
  220. * interrupts would still arrive, resulting in an inevitable crash
  221. * if get_dbe() triggers one.
  222. */
  223. *mcr = (*mcr & ~(KN03_MCR_DIAGCHK | KN03_MCR_DIAGGEN)) |
  224. KN03_MCR_CORRECT;
  225. if (current_cpu_data.cputype == CPU_R4400SC)
  226. *mbcs |= KN4K_MB_CSR_EE;
  227. fast_iob();
  228. }
  229. void __init dec_ecc_be_init(void)
  230. {
  231. if (mips_machtype == MACH_DS5000_200)
  232. dec_kn02_be_init();
  233. else
  234. dec_kn03_be_init();
  235. /* Clear any leftover errors from the firmware. */
  236. dec_ecc_be_ack();
  237. }