irq.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137
  1. /*
  2. * IRQ vector handles
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 1995, 1996, 1997, 2003 by Ralf Baechle
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/init.h>
  12. #include <linux/irq.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/pci.h>
  15. #include <asm/i8259.h>
  16. #include <asm/irq_cpu.h>
  17. #include <asm/gt64120.h>
  18. #include <asm/ptrace.h>
  19. #include <asm/cobalt/cobalt.h>
  20. extern void cobalt_handle_int(void);
  21. /*
  22. * We have two types of interrupts that we handle, ones that come in through
  23. * the CPU interrupt lines, and ones that come in on the via chip. The CPU
  24. * mappings are:
  25. *
  26. * 16 - Software interrupt 0 (unused) IE_SW0
  27. * 17 - Software interrupt 1 (unused) IE_SW1
  28. * 18 - Galileo chip (timer) IE_IRQ0
  29. * 19 - Tulip 0 + NCR SCSI IE_IRQ1
  30. * 20 - Tulip 1 IE_IRQ2
  31. * 21 - 16550 UART IE_IRQ3
  32. * 22 - VIA southbridge PIC IE_IRQ4
  33. * 23 - unused IE_IRQ5
  34. *
  35. * The VIA chip is a master/slave 8259 setup and has the following interrupts:
  36. *
  37. * 8 - RTC
  38. * 9 - PCI
  39. * 14 - IDE0
  40. * 15 - IDE1
  41. */
  42. static inline void galileo_irq(struct pt_regs *regs)
  43. {
  44. unsigned int mask, pending, devfn;
  45. mask = GALILEO_INL(GT_INTRMASK_OFS);
  46. pending = GALILEO_INL(GT_INTRCAUSE_OFS) & mask;
  47. if (pending & GALILEO_INTR_T0EXP) {
  48. GALILEO_OUTL(~GALILEO_INTR_T0EXP, GT_INTRCAUSE_OFS);
  49. do_IRQ(COBALT_GALILEO_IRQ, regs);
  50. } else if (pending & GALILEO_INTR_RETRY_CTR) {
  51. devfn = GALILEO_INL(GT_PCI0_CFGADDR_OFS) >> 8;
  52. GALILEO_OUTL(~GALILEO_INTR_RETRY_CTR, GT_INTRCAUSE_OFS);
  53. printk(KERN_WARNING "Galileo: PCI retry count exceeded (%02x.%u)\n",
  54. PCI_SLOT(devfn), PCI_FUNC(devfn));
  55. } else {
  56. GALILEO_OUTL(mask & ~pending, GT_INTRMASK_OFS);
  57. printk(KERN_WARNING "Galileo: masking unexpected interrupt %08x\n", pending);
  58. }
  59. }
  60. static inline void via_pic_irq(struct pt_regs *regs)
  61. {
  62. int irq;
  63. irq = i8259_irq();
  64. if (irq >= 0)
  65. do_IRQ(irq, regs);
  66. }
  67. asmlinkage void cobalt_irq(struct pt_regs *regs)
  68. {
  69. unsigned pending;
  70. pending = read_c0_status() & read_c0_cause();
  71. if (pending & CAUSEF_IP2) /* COBALT_GALILEO_IRQ (18) */
  72. galileo_irq(regs);
  73. else if (pending & CAUSEF_IP6) /* COBALT_VIA_IRQ (22) */
  74. via_pic_irq(regs);
  75. else if (pending & CAUSEF_IP3) /* COBALT_ETH0_IRQ (19) */
  76. do_IRQ(COBALT_CPU_IRQ + 3, regs);
  77. else if (pending & CAUSEF_IP4) /* COBALT_ETH1_IRQ (20) */
  78. do_IRQ(COBALT_CPU_IRQ + 4, regs);
  79. else if (pending & CAUSEF_IP5) /* COBALT_SERIAL_IRQ (21) */
  80. do_IRQ(COBALT_CPU_IRQ + 5, regs);
  81. else if (pending & CAUSEF_IP7) /* IRQ 23 */
  82. do_IRQ(COBALT_CPU_IRQ + 7, regs);
  83. }
  84. static struct irqaction irq_via = {
  85. no_action, 0, { { 0, } }, "cascade", NULL, NULL
  86. };
  87. void __init arch_init_irq(void)
  88. {
  89. /*
  90. * Mask all Galileo interrupts. The Galileo
  91. * handler is set in cobalt_timer_setup()
  92. */
  93. GALILEO_OUTL(0, GT_INTRMASK_OFS);
  94. set_except_vector(0, cobalt_handle_int);
  95. init_i8259_irqs(); /* 0 ... 15 */
  96. mips_cpu_irq_init(COBALT_CPU_IRQ); /* 16 ... 23 */
  97. /*
  98. * Mask all cpu interrupts
  99. * (except IE4, we already masked those at VIA level)
  100. */
  101. change_c0_status(ST0_IM, IE_IRQ4);
  102. setup_irq(COBALT_VIA_IRQ, &irq_via);
  103. }