pcibr_provider.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2001-2004 Silicon Graphics, Inc. All rights reserved.
  7. */
  8. #include <linux/interrupt.h>
  9. #include <linux/types.h>
  10. #include <linux/pci.h>
  11. #include <asm/sn/addrs.h>
  12. #include <asm/sn/geo.h>
  13. #include <asm/sn/pcibr_provider.h>
  14. #include <asm/sn/pcibus_provider_defs.h>
  15. #include <asm/sn/pcidev.h>
  16. #include <asm/sn/sn_sal.h>
  17. #include <asm/sn/sn2/sn_hwperf.h>
  18. #include "xtalk/xwidgetdev.h"
  19. #include "xtalk/hubdev.h"
  20. int
  21. sal_pcibr_slot_enable(struct pcibus_info *soft, int device, void *resp)
  22. {
  23. struct ia64_sal_retval ret_stuff;
  24. u64 busnum;
  25. u64 segment;
  26. ret_stuff.status = 0;
  27. ret_stuff.v0 = 0;
  28. segment = soft->pbi_buscommon.bs_persist_segment;
  29. busnum = soft->pbi_buscommon.bs_persist_busnum;
  30. SAL_CALL_NOLOCK(ret_stuff, (u64) SN_SAL_IOIF_SLOT_ENABLE, segment,
  31. busnum, (u64) device, (u64) resp, 0, 0, 0);
  32. return (int)ret_stuff.v0;
  33. }
  34. int
  35. sal_pcibr_slot_disable(struct pcibus_info *soft, int device, int action,
  36. void *resp)
  37. {
  38. struct ia64_sal_retval ret_stuff;
  39. u64 busnum;
  40. u64 segment;
  41. ret_stuff.status = 0;
  42. ret_stuff.v0 = 0;
  43. segment = soft->pbi_buscommon.bs_persist_segment;
  44. busnum = soft->pbi_buscommon.bs_persist_busnum;
  45. SAL_CALL_NOLOCK(ret_stuff, (u64) SN_SAL_IOIF_SLOT_DISABLE,
  46. segment, busnum, (u64) device, (u64) action,
  47. (u64) resp, 0, 0);
  48. return (int)ret_stuff.v0;
  49. }
  50. static int sal_pcibr_error_interrupt(struct pcibus_info *soft)
  51. {
  52. struct ia64_sal_retval ret_stuff;
  53. u64 busnum;
  54. int segment;
  55. ret_stuff.status = 0;
  56. ret_stuff.v0 = 0;
  57. segment = soft->pbi_buscommon.bs_persist_segment;
  58. busnum = soft->pbi_buscommon.bs_persist_busnum;
  59. SAL_CALL_NOLOCK(ret_stuff,
  60. (u64) SN_SAL_IOIF_ERROR_INTERRUPT,
  61. (u64) segment, (u64) busnum, 0, 0, 0, 0, 0);
  62. return (int)ret_stuff.v0;
  63. }
  64. /*
  65. * PCI Bridge Error interrupt handler. Gets invoked whenever a PCI
  66. * bridge sends an error interrupt.
  67. */
  68. static irqreturn_t
  69. pcibr_error_intr_handler(int irq, void *arg, struct pt_regs *regs)
  70. {
  71. struct pcibus_info *soft = (struct pcibus_info *)arg;
  72. if (sal_pcibr_error_interrupt(soft) < 0) {
  73. panic("pcibr_error_intr_handler(): Fatal Bridge Error");
  74. }
  75. return IRQ_HANDLED;
  76. }
  77. void *
  78. pcibr_bus_fixup(struct pcibus_bussoft *prom_bussoft, struct pci_controller *controller)
  79. {
  80. int nasid, cnode, j;
  81. cnodeid_t near_cnode;
  82. struct hubdev_info *hubdev_info;
  83. struct pcibus_info *soft;
  84. struct sn_flush_device_kernel *sn_flush_device_kernel;
  85. struct sn_flush_device_common *common;
  86. if (! IS_PCI_BRIDGE_ASIC(prom_bussoft->bs_asic_type)) {
  87. return NULL;
  88. }
  89. /*
  90. * Allocate kernel bus soft and copy from prom.
  91. */
  92. soft = kmalloc(sizeof(struct pcibus_info), GFP_KERNEL);
  93. if (!soft) {
  94. return NULL;
  95. }
  96. memcpy(soft, prom_bussoft, sizeof(struct pcibus_info));
  97. soft->pbi_buscommon.bs_base =
  98. (((u64) soft->pbi_buscommon.
  99. bs_base << 4) >> 4) | __IA64_UNCACHED_OFFSET;
  100. spin_lock_init(&soft->pbi_lock);
  101. /*
  102. * register the bridge's error interrupt handler
  103. */
  104. if (request_irq(SGI_PCIASIC_ERROR, (void *)pcibr_error_intr_handler,
  105. SA_SHIRQ, "PCIBR error", (void *)(soft))) {
  106. printk(KERN_WARNING
  107. "pcibr cannot allocate interrupt for error handler\n");
  108. }
  109. /*
  110. * Update the Bridge with the "kernel" pagesize
  111. */
  112. if (PAGE_SIZE < 16384) {
  113. pcireg_control_bit_clr(soft, PCIBR_CTRL_PAGE_SIZE);
  114. } else {
  115. pcireg_control_bit_set(soft, PCIBR_CTRL_PAGE_SIZE);
  116. }
  117. nasid = NASID_GET(soft->pbi_buscommon.bs_base);
  118. cnode = nasid_to_cnodeid(nasid);
  119. hubdev_info = (struct hubdev_info *)(NODEPDA(cnode)->pdinfo);
  120. if (hubdev_info->hdi_flush_nasid_list.widget_p) {
  121. sn_flush_device_kernel = hubdev_info->hdi_flush_nasid_list.
  122. widget_p[(int)soft->pbi_buscommon.bs_xid];
  123. if (sn_flush_device_kernel) {
  124. for (j = 0; j < DEV_PER_WIDGET;
  125. j++, sn_flush_device_kernel++) {
  126. common = sn_flush_device_kernel->common;
  127. if (common->sfdl_slot == -1)
  128. continue;
  129. if ((common->sfdl_persistent_segment ==
  130. soft->pbi_buscommon.bs_persist_segment) &&
  131. (common->sfdl_persistent_busnum ==
  132. soft->pbi_buscommon.bs_persist_busnum))
  133. common->sfdl_pcibus_info =
  134. soft;
  135. }
  136. }
  137. }
  138. /* Setup the PMU ATE map */
  139. soft->pbi_int_ate_resource.lowest_free_index = 0;
  140. soft->pbi_int_ate_resource.ate =
  141. kmalloc(soft->pbi_int_ate_size * sizeof(u64), GFP_KERNEL);
  142. memset(soft->pbi_int_ate_resource.ate, 0,
  143. (soft->pbi_int_ate_size * sizeof(u64)));
  144. if (prom_bussoft->bs_asic_type == PCIIO_ASIC_TYPE_TIOCP) {
  145. /* TIO PCI Bridge: find nearest node with CPUs */
  146. int e = sn_hwperf_get_nearest_node(cnode, NULL, &near_cnode);
  147. if (e < 0) {
  148. near_cnode = (cnodeid_t)-1; /* use any node */
  149. printk(KERN_WARNING "pcibr_bus_fixup: failed to find "
  150. "near node with CPUs to TIO node %d, err=%d\n",
  151. cnode, e);
  152. }
  153. controller->node = near_cnode;
  154. }
  155. else
  156. controller->node = cnode;
  157. return soft;
  158. }
  159. void pcibr_force_interrupt(struct sn_irq_info *sn_irq_info)
  160. {
  161. struct pcidev_info *pcidev_info;
  162. struct pcibus_info *pcibus_info;
  163. int bit = sn_irq_info->irq_int_bit;
  164. if (! sn_irq_info->irq_bridge)
  165. return;
  166. pcidev_info = (struct pcidev_info *)sn_irq_info->irq_pciioinfo;
  167. if (pcidev_info) {
  168. pcibus_info =
  169. (struct pcibus_info *)pcidev_info->pdi_host_pcidev_info->
  170. pdi_pcibus_info;
  171. pcireg_force_intr_set(pcibus_info, bit);
  172. }
  173. }
  174. void pcibr_target_interrupt(struct sn_irq_info *sn_irq_info)
  175. {
  176. struct pcidev_info *pcidev_info;
  177. struct pcibus_info *pcibus_info;
  178. int bit = sn_irq_info->irq_int_bit;
  179. u64 xtalk_addr = sn_irq_info->irq_xtalkaddr;
  180. pcidev_info = (struct pcidev_info *)sn_irq_info->irq_pciioinfo;
  181. if (pcidev_info) {
  182. pcibus_info =
  183. (struct pcibus_info *)pcidev_info->pdi_host_pcidev_info->
  184. pdi_pcibus_info;
  185. /* Disable the device's IRQ */
  186. pcireg_intr_enable_bit_clr(pcibus_info, (1 << bit));
  187. /* Change the device's IRQ */
  188. pcireg_intr_addr_addr_set(pcibus_info, bit, xtalk_addr);
  189. /* Re-enable the device's IRQ */
  190. pcireg_intr_enable_bit_set(pcibus_info, (1 << bit));
  191. pcibr_force_interrupt(sn_irq_info);
  192. }
  193. }
  194. /*
  195. * Provider entries for PIC/CP
  196. */
  197. struct sn_pcibus_provider pcibr_provider = {
  198. .dma_map = pcibr_dma_map,
  199. .dma_map_consistent = pcibr_dma_map_consistent,
  200. .dma_unmap = pcibr_dma_unmap,
  201. .bus_fixup = pcibr_bus_fixup,
  202. .force_interrupt = pcibr_force_interrupt,
  203. .target_interrupt = pcibr_target_interrupt
  204. };
  205. int
  206. pcibr_init_provider(void)
  207. {
  208. sn_pci_provider[PCIIO_ASIC_TYPE_PIC] = &pcibr_provider;
  209. sn_pci_provider[PCIIO_ASIC_TYPE_TIOCP] = &pcibr_provider;
  210. return 0;
  211. }
  212. EXPORT_SYMBOL_GPL(sal_pcibr_slot_enable);
  213. EXPORT_SYMBOL_GPL(sal_pcibr_slot_disable);