apic.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/config.h>
  17. #include <linux/init.h>
  18. #include <linux/mm.h>
  19. #include <linux/delay.h>
  20. #include <linux/bootmem.h>
  21. #include <linux/smp_lock.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/mc146818rtc.h>
  24. #include <linux/kernel_stat.h>
  25. #include <linux/sysdev.h>
  26. #include <linux/cpu.h>
  27. #include <linux/module.h>
  28. #include <asm/atomic.h>
  29. #include <asm/smp.h>
  30. #include <asm/mtrr.h>
  31. #include <asm/mpspec.h>
  32. #include <asm/desc.h>
  33. #include <asm/arch_hooks.h>
  34. #include <asm/hpet.h>
  35. #include <asm/i8253.h>
  36. #include <mach_apic.h>
  37. #include <mach_ipi.h>
  38. #include "io_ports.h"
  39. /*
  40. * cpu_mask that denotes the CPUs that needs timer interrupt coming in as
  41. * IPIs in place of local APIC timers
  42. */
  43. static cpumask_t timer_bcast_ipi;
  44. /*
  45. * Knob to control our willingness to enable the local APIC.
  46. */
  47. int enable_local_apic __initdata = 0; /* -1=force-disable, +1=force-enable */
  48. /*
  49. * Debug level
  50. */
  51. int apic_verbosity;
  52. static void apic_pm_activate(void);
  53. /*
  54. * 'what should we do if we get a hw irq event on an illegal vector'.
  55. * each architecture has to answer this themselves.
  56. */
  57. void ack_bad_irq(unsigned int irq)
  58. {
  59. printk("unexpected IRQ trap at vector %02x\n", irq);
  60. /*
  61. * Currently unexpected vectors happen only on SMP and APIC.
  62. * We _must_ ack these because every local APIC has only N
  63. * irq slots per priority level, and a 'hanging, unacked' IRQ
  64. * holds up an irq slot - in excessive cases (when multiple
  65. * unexpected vectors occur) that might lock up the APIC
  66. * completely.
  67. * But only ack when the APIC is enabled -AK
  68. */
  69. if (!cpu_has_apic)
  70. ack_APIC_irq();
  71. }
  72. void __init apic_intr_init(void)
  73. {
  74. #ifdef CONFIG_SMP
  75. smp_intr_init();
  76. #endif
  77. /* self generated IPI for local APIC timer */
  78. set_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
  79. /* IPI vectors for APIC spurious and error interrupts */
  80. set_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
  81. set_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
  82. /* thermal monitor LVT interrupt */
  83. #ifdef CONFIG_X86_MCE_P4THERMAL
  84. set_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
  85. #endif
  86. }
  87. /* Using APIC to generate smp_local_timer_interrupt? */
  88. int using_apic_timer = 0;
  89. static int enabled_via_apicbase;
  90. void enable_NMI_through_LVT0 (void * dummy)
  91. {
  92. unsigned int v, ver;
  93. ver = apic_read(APIC_LVR);
  94. ver = GET_APIC_VERSION(ver);
  95. v = APIC_DM_NMI; /* unmask and set to NMI */
  96. if (!APIC_INTEGRATED(ver)) /* 82489DX */
  97. v |= APIC_LVT_LEVEL_TRIGGER;
  98. apic_write_around(APIC_LVT0, v);
  99. }
  100. int get_physical_broadcast(void)
  101. {
  102. unsigned int lvr, version;
  103. lvr = apic_read(APIC_LVR);
  104. version = GET_APIC_VERSION(lvr);
  105. if (!APIC_INTEGRATED(version) || version >= 0x14)
  106. return 0xff;
  107. else
  108. return 0xf;
  109. }
  110. int get_maxlvt(void)
  111. {
  112. unsigned int v, ver, maxlvt;
  113. v = apic_read(APIC_LVR);
  114. ver = GET_APIC_VERSION(v);
  115. /* 82489DXs do not report # of LVT entries. */
  116. maxlvt = APIC_INTEGRATED(ver) ? GET_APIC_MAXLVT(v) : 2;
  117. return maxlvt;
  118. }
  119. void clear_local_APIC(void)
  120. {
  121. int maxlvt;
  122. unsigned long v;
  123. maxlvt = get_maxlvt();
  124. /*
  125. * Masking an LVT entry on a P6 can trigger a local APIC error
  126. * if the vector is zero. Mask LVTERR first to prevent this.
  127. */
  128. if (maxlvt >= 3) {
  129. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  130. apic_write_around(APIC_LVTERR, v | APIC_LVT_MASKED);
  131. }
  132. /*
  133. * Careful: we have to set masks only first to deassert
  134. * any level-triggered sources.
  135. */
  136. v = apic_read(APIC_LVTT);
  137. apic_write_around(APIC_LVTT, v | APIC_LVT_MASKED);
  138. v = apic_read(APIC_LVT0);
  139. apic_write_around(APIC_LVT0, v | APIC_LVT_MASKED);
  140. v = apic_read(APIC_LVT1);
  141. apic_write_around(APIC_LVT1, v | APIC_LVT_MASKED);
  142. if (maxlvt >= 4) {
  143. v = apic_read(APIC_LVTPC);
  144. apic_write_around(APIC_LVTPC, v | APIC_LVT_MASKED);
  145. }
  146. /* lets not touch this if we didn't frob it */
  147. #ifdef CONFIG_X86_MCE_P4THERMAL
  148. if (maxlvt >= 5) {
  149. v = apic_read(APIC_LVTTHMR);
  150. apic_write_around(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  151. }
  152. #endif
  153. /*
  154. * Clean APIC state for other OSs:
  155. */
  156. apic_write_around(APIC_LVTT, APIC_LVT_MASKED);
  157. apic_write_around(APIC_LVT0, APIC_LVT_MASKED);
  158. apic_write_around(APIC_LVT1, APIC_LVT_MASKED);
  159. if (maxlvt >= 3)
  160. apic_write_around(APIC_LVTERR, APIC_LVT_MASKED);
  161. if (maxlvt >= 4)
  162. apic_write_around(APIC_LVTPC, APIC_LVT_MASKED);
  163. #ifdef CONFIG_X86_MCE_P4THERMAL
  164. if (maxlvt >= 5)
  165. apic_write_around(APIC_LVTTHMR, APIC_LVT_MASKED);
  166. #endif
  167. v = GET_APIC_VERSION(apic_read(APIC_LVR));
  168. if (APIC_INTEGRATED(v)) { /* !82489DX */
  169. if (maxlvt > 3) /* Due to Pentium errata 3AP and 11AP. */
  170. apic_write(APIC_ESR, 0);
  171. apic_read(APIC_ESR);
  172. }
  173. }
  174. void __init connect_bsp_APIC(void)
  175. {
  176. if (pic_mode) {
  177. /*
  178. * Do not trust the local APIC being empty at bootup.
  179. */
  180. clear_local_APIC();
  181. /*
  182. * PIC mode, enable APIC mode in the IMCR, i.e.
  183. * connect BSP's local APIC to INT and NMI lines.
  184. */
  185. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  186. "enabling APIC mode.\n");
  187. outb(0x70, 0x22);
  188. outb(0x01, 0x23);
  189. }
  190. enable_apic_mode();
  191. }
  192. void disconnect_bsp_APIC(int virt_wire_setup)
  193. {
  194. if (pic_mode) {
  195. /*
  196. * Put the board back into PIC mode (has an effect
  197. * only on certain older boards). Note that APIC
  198. * interrupts, including IPIs, won't work beyond
  199. * this point! The only exception are INIT IPIs.
  200. */
  201. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  202. "entering PIC mode.\n");
  203. outb(0x70, 0x22);
  204. outb(0x00, 0x23);
  205. }
  206. else {
  207. /* Go back to Virtual Wire compatibility mode */
  208. unsigned long value;
  209. /* For the spurious interrupt use vector F, and enable it */
  210. value = apic_read(APIC_SPIV);
  211. value &= ~APIC_VECTOR_MASK;
  212. value |= APIC_SPIV_APIC_ENABLED;
  213. value |= 0xf;
  214. apic_write_around(APIC_SPIV, value);
  215. if (!virt_wire_setup) {
  216. /* For LVT0 make it edge triggered, active high, external and enabled */
  217. value = apic_read(APIC_LVT0);
  218. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  219. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  220. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED );
  221. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  222. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  223. apic_write_around(APIC_LVT0, value);
  224. }
  225. else {
  226. /* Disable LVT0 */
  227. apic_write_around(APIC_LVT0, APIC_LVT_MASKED);
  228. }
  229. /* For LVT1 make it edge triggered, active high, nmi and enabled */
  230. value = apic_read(APIC_LVT1);
  231. value &= ~(
  232. APIC_MODE_MASK | APIC_SEND_PENDING |
  233. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  234. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  235. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  236. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  237. apic_write_around(APIC_LVT1, value);
  238. }
  239. }
  240. void disable_local_APIC(void)
  241. {
  242. unsigned long value;
  243. clear_local_APIC();
  244. /*
  245. * Disable APIC (implies clearing of registers
  246. * for 82489DX!).
  247. */
  248. value = apic_read(APIC_SPIV);
  249. value &= ~APIC_SPIV_APIC_ENABLED;
  250. apic_write_around(APIC_SPIV, value);
  251. if (enabled_via_apicbase) {
  252. unsigned int l, h;
  253. rdmsr(MSR_IA32_APICBASE, l, h);
  254. l &= ~MSR_IA32_APICBASE_ENABLE;
  255. wrmsr(MSR_IA32_APICBASE, l, h);
  256. }
  257. }
  258. /*
  259. * This is to verify that we're looking at a real local APIC.
  260. * Check these against your board if the CPUs aren't getting
  261. * started for no apparent reason.
  262. */
  263. int __init verify_local_APIC(void)
  264. {
  265. unsigned int reg0, reg1;
  266. /*
  267. * The version register is read-only in a real APIC.
  268. */
  269. reg0 = apic_read(APIC_LVR);
  270. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  271. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  272. reg1 = apic_read(APIC_LVR);
  273. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  274. /*
  275. * The two version reads above should print the same
  276. * numbers. If the second one is different, then we
  277. * poke at a non-APIC.
  278. */
  279. if (reg1 != reg0)
  280. return 0;
  281. /*
  282. * Check if the version looks reasonably.
  283. */
  284. reg1 = GET_APIC_VERSION(reg0);
  285. if (reg1 == 0x00 || reg1 == 0xff)
  286. return 0;
  287. reg1 = get_maxlvt();
  288. if (reg1 < 0x02 || reg1 == 0xff)
  289. return 0;
  290. /*
  291. * The ID register is read/write in a real APIC.
  292. */
  293. reg0 = apic_read(APIC_ID);
  294. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  295. /*
  296. * The next two are just to see if we have sane values.
  297. * They're only really relevant if we're in Virtual Wire
  298. * compatibility mode, but most boxes are anymore.
  299. */
  300. reg0 = apic_read(APIC_LVT0);
  301. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  302. reg1 = apic_read(APIC_LVT1);
  303. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  304. return 1;
  305. }
  306. void __init sync_Arb_IDs(void)
  307. {
  308. /* Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 */
  309. unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
  310. if (ver >= 0x14) /* P4 or higher */
  311. return;
  312. /*
  313. * Wait for idle.
  314. */
  315. apic_wait_icr_idle();
  316. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  317. apic_write_around(APIC_ICR, APIC_DEST_ALLINC | APIC_INT_LEVELTRIG
  318. | APIC_DM_INIT);
  319. }
  320. extern void __error_in_apic_c (void);
  321. /*
  322. * An initial setup of the virtual wire mode.
  323. */
  324. void __init init_bsp_APIC(void)
  325. {
  326. unsigned long value, ver;
  327. /*
  328. * Don't do the setup now if we have a SMP BIOS as the
  329. * through-I/O-APIC virtual wire mode might be active.
  330. */
  331. if (smp_found_config || !cpu_has_apic)
  332. return;
  333. value = apic_read(APIC_LVR);
  334. ver = GET_APIC_VERSION(value);
  335. /*
  336. * Do not trust the local APIC being empty at bootup.
  337. */
  338. clear_local_APIC();
  339. /*
  340. * Enable APIC.
  341. */
  342. value = apic_read(APIC_SPIV);
  343. value &= ~APIC_VECTOR_MASK;
  344. value |= APIC_SPIV_APIC_ENABLED;
  345. /* This bit is reserved on P4/Xeon and should be cleared */
  346. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) && (boot_cpu_data.x86 == 15))
  347. value &= ~APIC_SPIV_FOCUS_DISABLED;
  348. else
  349. value |= APIC_SPIV_FOCUS_DISABLED;
  350. value |= SPURIOUS_APIC_VECTOR;
  351. apic_write_around(APIC_SPIV, value);
  352. /*
  353. * Set up the virtual wire mode.
  354. */
  355. apic_write_around(APIC_LVT0, APIC_DM_EXTINT);
  356. value = APIC_DM_NMI;
  357. if (!APIC_INTEGRATED(ver)) /* 82489DX */
  358. value |= APIC_LVT_LEVEL_TRIGGER;
  359. apic_write_around(APIC_LVT1, value);
  360. }
  361. void __devinit setup_local_APIC(void)
  362. {
  363. unsigned long oldvalue, value, ver, maxlvt;
  364. /* Pound the ESR really hard over the head with a big hammer - mbligh */
  365. if (esr_disable) {
  366. apic_write(APIC_ESR, 0);
  367. apic_write(APIC_ESR, 0);
  368. apic_write(APIC_ESR, 0);
  369. apic_write(APIC_ESR, 0);
  370. }
  371. value = apic_read(APIC_LVR);
  372. ver = GET_APIC_VERSION(value);
  373. if ((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f)
  374. __error_in_apic_c();
  375. /*
  376. * Double-check whether this APIC is really registered.
  377. */
  378. if (!apic_id_registered())
  379. BUG();
  380. /*
  381. * Intel recommends to set DFR, LDR and TPR before enabling
  382. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  383. * document number 292116). So here it goes...
  384. */
  385. init_apic_ldr();
  386. /*
  387. * Set Task Priority to 'accept all'. We never change this
  388. * later on.
  389. */
  390. value = apic_read(APIC_TASKPRI);
  391. value &= ~APIC_TPRI_MASK;
  392. apic_write_around(APIC_TASKPRI, value);
  393. /*
  394. * Now that we are all set up, enable the APIC
  395. */
  396. value = apic_read(APIC_SPIV);
  397. value &= ~APIC_VECTOR_MASK;
  398. /*
  399. * Enable APIC
  400. */
  401. value |= APIC_SPIV_APIC_ENABLED;
  402. /*
  403. * Some unknown Intel IO/APIC (or APIC) errata is biting us with
  404. * certain networking cards. If high frequency interrupts are
  405. * happening on a particular IOAPIC pin, plus the IOAPIC routing
  406. * entry is masked/unmasked at a high rate as well then sooner or
  407. * later IOAPIC line gets 'stuck', no more interrupts are received
  408. * from the device. If focus CPU is disabled then the hang goes
  409. * away, oh well :-(
  410. *
  411. * [ This bug can be reproduced easily with a level-triggered
  412. * PCI Ne2000 networking cards and PII/PIII processors, dual
  413. * BX chipset. ]
  414. */
  415. /*
  416. * Actually disabling the focus CPU check just makes the hang less
  417. * frequent as it makes the interrupt distributon model be more
  418. * like LRU than MRU (the short-term load is more even across CPUs).
  419. * See also the comment in end_level_ioapic_irq(). --macro
  420. */
  421. #if 1
  422. /* Enable focus processor (bit==0) */
  423. value &= ~APIC_SPIV_FOCUS_DISABLED;
  424. #else
  425. /* Disable focus processor (bit==1) */
  426. value |= APIC_SPIV_FOCUS_DISABLED;
  427. #endif
  428. /*
  429. * Set spurious IRQ vector
  430. */
  431. value |= SPURIOUS_APIC_VECTOR;
  432. apic_write_around(APIC_SPIV, value);
  433. /*
  434. * Set up LVT0, LVT1:
  435. *
  436. * set up through-local-APIC on the BP's LINT0. This is not
  437. * strictly necessery in pure symmetric-IO mode, but sometimes
  438. * we delegate interrupts to the 8259A.
  439. */
  440. /*
  441. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  442. */
  443. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  444. if (!smp_processor_id() && (pic_mode || !value)) {
  445. value = APIC_DM_EXTINT;
  446. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  447. smp_processor_id());
  448. } else {
  449. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  450. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  451. smp_processor_id());
  452. }
  453. apic_write_around(APIC_LVT0, value);
  454. /*
  455. * only the BP should see the LINT1 NMI signal, obviously.
  456. */
  457. if (!smp_processor_id())
  458. value = APIC_DM_NMI;
  459. else
  460. value = APIC_DM_NMI | APIC_LVT_MASKED;
  461. if (!APIC_INTEGRATED(ver)) /* 82489DX */
  462. value |= APIC_LVT_LEVEL_TRIGGER;
  463. apic_write_around(APIC_LVT1, value);
  464. if (APIC_INTEGRATED(ver) && !esr_disable) { /* !82489DX */
  465. maxlvt = get_maxlvt();
  466. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  467. apic_write(APIC_ESR, 0);
  468. oldvalue = apic_read(APIC_ESR);
  469. value = ERROR_APIC_VECTOR; // enables sending errors
  470. apic_write_around(APIC_LVTERR, value);
  471. /*
  472. * spec says clear errors after enabling vector.
  473. */
  474. if (maxlvt > 3)
  475. apic_write(APIC_ESR, 0);
  476. value = apic_read(APIC_ESR);
  477. if (value != oldvalue)
  478. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  479. "vector: 0x%08lx after: 0x%08lx\n",
  480. oldvalue, value);
  481. } else {
  482. if (esr_disable)
  483. /*
  484. * Something untraceble is creating bad interrupts on
  485. * secondary quads ... for the moment, just leave the
  486. * ESR disabled - we can't do anything useful with the
  487. * errors anyway - mbligh
  488. */
  489. printk("Leaving ESR disabled.\n");
  490. else
  491. printk("No ESR for 82489DX.\n");
  492. }
  493. if (nmi_watchdog == NMI_LOCAL_APIC)
  494. setup_apic_nmi_watchdog();
  495. apic_pm_activate();
  496. }
  497. /*
  498. * If Linux enabled the LAPIC against the BIOS default
  499. * disable it down before re-entering the BIOS on shutdown.
  500. * Otherwise the BIOS may get confused and not power-off.
  501. * Additionally clear all LVT entries before disable_local_APIC
  502. * for the case where Linux didn't enable the LAPIC.
  503. */
  504. void lapic_shutdown(void)
  505. {
  506. if (!cpu_has_apic)
  507. return;
  508. local_irq_disable();
  509. clear_local_APIC();
  510. if (enabled_via_apicbase)
  511. disable_local_APIC();
  512. local_irq_enable();
  513. }
  514. #ifdef CONFIG_PM
  515. static struct {
  516. int active;
  517. /* r/w apic fields */
  518. unsigned int apic_id;
  519. unsigned int apic_taskpri;
  520. unsigned int apic_ldr;
  521. unsigned int apic_dfr;
  522. unsigned int apic_spiv;
  523. unsigned int apic_lvtt;
  524. unsigned int apic_lvtpc;
  525. unsigned int apic_lvt0;
  526. unsigned int apic_lvt1;
  527. unsigned int apic_lvterr;
  528. unsigned int apic_tmict;
  529. unsigned int apic_tdcr;
  530. unsigned int apic_thmr;
  531. } apic_pm_state;
  532. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  533. {
  534. unsigned long flags;
  535. if (!apic_pm_state.active)
  536. return 0;
  537. apic_pm_state.apic_id = apic_read(APIC_ID);
  538. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  539. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  540. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  541. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  542. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  543. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  544. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  545. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  546. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  547. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  548. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  549. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  550. local_irq_save(flags);
  551. disable_local_APIC();
  552. local_irq_restore(flags);
  553. return 0;
  554. }
  555. static int lapic_resume(struct sys_device *dev)
  556. {
  557. unsigned int l, h;
  558. unsigned long flags;
  559. if (!apic_pm_state.active)
  560. return 0;
  561. local_irq_save(flags);
  562. /*
  563. * Make sure the APICBASE points to the right address
  564. *
  565. * FIXME! This will be wrong if we ever support suspend on
  566. * SMP! We'll need to do this as part of the CPU restore!
  567. */
  568. rdmsr(MSR_IA32_APICBASE, l, h);
  569. l &= ~MSR_IA32_APICBASE_BASE;
  570. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  571. wrmsr(MSR_IA32_APICBASE, l, h);
  572. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  573. apic_write(APIC_ID, apic_pm_state.apic_id);
  574. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  575. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  576. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  577. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  578. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  579. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  580. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  581. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  582. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  583. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  584. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  585. apic_write(APIC_ESR, 0);
  586. apic_read(APIC_ESR);
  587. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  588. apic_write(APIC_ESR, 0);
  589. apic_read(APIC_ESR);
  590. local_irq_restore(flags);
  591. return 0;
  592. }
  593. /*
  594. * This device has no shutdown method - fully functioning local APICs
  595. * are needed on every CPU up until machine_halt/restart/poweroff.
  596. */
  597. static struct sysdev_class lapic_sysclass = {
  598. set_kset_name("lapic"),
  599. .resume = lapic_resume,
  600. .suspend = lapic_suspend,
  601. };
  602. static struct sys_device device_lapic = {
  603. .id = 0,
  604. .cls = &lapic_sysclass,
  605. };
  606. static void __devinit apic_pm_activate(void)
  607. {
  608. apic_pm_state.active = 1;
  609. }
  610. static int __init init_lapic_sysfs(void)
  611. {
  612. int error;
  613. if (!cpu_has_apic)
  614. return 0;
  615. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  616. error = sysdev_class_register(&lapic_sysclass);
  617. if (!error)
  618. error = sysdev_register(&device_lapic);
  619. return error;
  620. }
  621. device_initcall(init_lapic_sysfs);
  622. #else /* CONFIG_PM */
  623. static void apic_pm_activate(void) { }
  624. #endif /* CONFIG_PM */
  625. /*
  626. * Detect and enable local APICs on non-SMP boards.
  627. * Original code written by Keir Fraser.
  628. */
  629. static int __init apic_set_verbosity(char *str)
  630. {
  631. if (strcmp("debug", str) == 0)
  632. apic_verbosity = APIC_DEBUG;
  633. else if (strcmp("verbose", str) == 0)
  634. apic_verbosity = APIC_VERBOSE;
  635. else
  636. printk(KERN_WARNING "APIC Verbosity level %s not recognised"
  637. " use apic=verbose or apic=debug\n", str);
  638. return 0;
  639. }
  640. __setup("apic=", apic_set_verbosity);
  641. static int __init detect_init_APIC (void)
  642. {
  643. u32 h, l, features;
  644. /* Disabled by kernel option? */
  645. if (enable_local_apic < 0)
  646. return -1;
  647. switch (boot_cpu_data.x86_vendor) {
  648. case X86_VENDOR_AMD:
  649. if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
  650. (boot_cpu_data.x86 == 15))
  651. break;
  652. goto no_apic;
  653. case X86_VENDOR_INTEL:
  654. if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
  655. (boot_cpu_data.x86 == 5 && cpu_has_apic))
  656. break;
  657. goto no_apic;
  658. default:
  659. goto no_apic;
  660. }
  661. if (!cpu_has_apic) {
  662. /*
  663. * Over-ride BIOS and try to enable the local
  664. * APIC only if "lapic" specified.
  665. */
  666. if (enable_local_apic <= 0) {
  667. printk("Local APIC disabled by BIOS -- "
  668. "you can enable it with \"lapic\"\n");
  669. return -1;
  670. }
  671. /*
  672. * Some BIOSes disable the local APIC in the
  673. * APIC_BASE MSR. This can only be done in
  674. * software for Intel P6 or later and AMD K7
  675. * (Model > 1) or later.
  676. */
  677. rdmsr(MSR_IA32_APICBASE, l, h);
  678. if (!(l & MSR_IA32_APICBASE_ENABLE)) {
  679. printk("Local APIC disabled by BIOS -- reenabling.\n");
  680. l &= ~MSR_IA32_APICBASE_BASE;
  681. l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
  682. wrmsr(MSR_IA32_APICBASE, l, h);
  683. enabled_via_apicbase = 1;
  684. }
  685. }
  686. /*
  687. * The APIC feature bit should now be enabled
  688. * in `cpuid'
  689. */
  690. features = cpuid_edx(1);
  691. if (!(features & (1 << X86_FEATURE_APIC))) {
  692. printk("Could not enable APIC!\n");
  693. return -1;
  694. }
  695. set_bit(X86_FEATURE_APIC, boot_cpu_data.x86_capability);
  696. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  697. /* The BIOS may have set up the APIC at some other address */
  698. rdmsr(MSR_IA32_APICBASE, l, h);
  699. if (l & MSR_IA32_APICBASE_ENABLE)
  700. mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
  701. if (nmi_watchdog != NMI_NONE)
  702. nmi_watchdog = NMI_LOCAL_APIC;
  703. printk("Found and enabled local APIC!\n");
  704. apic_pm_activate();
  705. return 0;
  706. no_apic:
  707. printk("No local APIC present or hardware disabled\n");
  708. return -1;
  709. }
  710. void __init init_apic_mappings(void)
  711. {
  712. unsigned long apic_phys;
  713. /*
  714. * If no local APIC can be found then set up a fake all
  715. * zeroes page to simulate the local APIC and another
  716. * one for the IO-APIC.
  717. */
  718. if (!smp_found_config && detect_init_APIC()) {
  719. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  720. apic_phys = __pa(apic_phys);
  721. } else
  722. apic_phys = mp_lapic_addr;
  723. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  724. printk(KERN_DEBUG "mapped APIC to %08lx (%08lx)\n", APIC_BASE,
  725. apic_phys);
  726. /*
  727. * Fetch the APIC ID of the BSP in case we have a
  728. * default configuration (or the MP table is broken).
  729. */
  730. if (boot_cpu_physical_apicid == -1U)
  731. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  732. #ifdef CONFIG_X86_IO_APIC
  733. {
  734. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  735. int i;
  736. for (i = 0; i < nr_ioapics; i++) {
  737. if (smp_found_config) {
  738. ioapic_phys = mp_ioapics[i].mpc_apicaddr;
  739. if (!ioapic_phys) {
  740. printk(KERN_ERR
  741. "WARNING: bogus zero IO-APIC "
  742. "address found in MPTABLE, "
  743. "disabling IO/APIC support!\n");
  744. smp_found_config = 0;
  745. skip_ioapic_setup = 1;
  746. goto fake_ioapic_page;
  747. }
  748. } else {
  749. fake_ioapic_page:
  750. ioapic_phys = (unsigned long)
  751. alloc_bootmem_pages(PAGE_SIZE);
  752. ioapic_phys = __pa(ioapic_phys);
  753. }
  754. set_fixmap_nocache(idx, ioapic_phys);
  755. printk(KERN_DEBUG "mapped IOAPIC to %08lx (%08lx)\n",
  756. __fix_to_virt(idx), ioapic_phys);
  757. idx++;
  758. }
  759. }
  760. #endif
  761. }
  762. /*
  763. * This part sets up the APIC 32 bit clock in LVTT1, with HZ interrupts
  764. * per second. We assume that the caller has already set up the local
  765. * APIC.
  766. *
  767. * The APIC timer is not exactly sync with the external timer chip, it
  768. * closely follows bus clocks.
  769. */
  770. /*
  771. * The timer chip is already set up at HZ interrupts per second here,
  772. * but we do not accept timer interrupts yet. We only allow the BP
  773. * to calibrate.
  774. */
  775. static unsigned int __devinit get_8254_timer_count(void)
  776. {
  777. unsigned long flags;
  778. unsigned int count;
  779. spin_lock_irqsave(&i8253_lock, flags);
  780. outb_p(0x00, PIT_MODE);
  781. count = inb_p(PIT_CH0);
  782. count |= inb_p(PIT_CH0) << 8;
  783. spin_unlock_irqrestore(&i8253_lock, flags);
  784. return count;
  785. }
  786. /* next tick in 8254 can be caught by catching timer wraparound */
  787. static void __devinit wait_8254_wraparound(void)
  788. {
  789. unsigned int curr_count, prev_count;
  790. curr_count = get_8254_timer_count();
  791. do {
  792. prev_count = curr_count;
  793. curr_count = get_8254_timer_count();
  794. /* workaround for broken Mercury/Neptune */
  795. if (prev_count >= curr_count + 0x100)
  796. curr_count = get_8254_timer_count();
  797. } while (prev_count >= curr_count);
  798. }
  799. /*
  800. * Default initialization for 8254 timers. If we use other timers like HPET,
  801. * we override this later
  802. */
  803. void (*wait_timer_tick)(void) __devinitdata = wait_8254_wraparound;
  804. /*
  805. * This function sets up the local APIC timer, with a timeout of
  806. * 'clocks' APIC bus clock. During calibration we actually call
  807. * this function twice on the boot CPU, once with a bogus timeout
  808. * value, second time for real. The other (noncalibrating) CPUs
  809. * call this function only once, with the real, calibrated value.
  810. *
  811. * We do reads before writes even if unnecessary, to get around the
  812. * P5 APIC double write bug.
  813. */
  814. #define APIC_DIVISOR 16
  815. static void __setup_APIC_LVTT(unsigned int clocks)
  816. {
  817. unsigned int lvtt_value, tmp_value, ver;
  818. int cpu = smp_processor_id();
  819. ver = GET_APIC_VERSION(apic_read(APIC_LVR));
  820. lvtt_value = APIC_LVT_TIMER_PERIODIC | LOCAL_TIMER_VECTOR;
  821. if (!APIC_INTEGRATED(ver))
  822. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  823. if (cpu_isset(cpu, timer_bcast_ipi))
  824. lvtt_value |= APIC_LVT_MASKED;
  825. apic_write_around(APIC_LVTT, lvtt_value);
  826. /*
  827. * Divide PICLK by 16
  828. */
  829. tmp_value = apic_read(APIC_TDCR);
  830. apic_write_around(APIC_TDCR, (tmp_value
  831. & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
  832. | APIC_TDR_DIV_16);
  833. apic_write_around(APIC_TMICT, clocks/APIC_DIVISOR);
  834. }
  835. static void __devinit setup_APIC_timer(unsigned int clocks)
  836. {
  837. unsigned long flags;
  838. local_irq_save(flags);
  839. /*
  840. * Wait for IRQ0's slice:
  841. */
  842. wait_timer_tick();
  843. __setup_APIC_LVTT(clocks);
  844. local_irq_restore(flags);
  845. }
  846. /*
  847. * In this function we calibrate APIC bus clocks to the external
  848. * timer. Unfortunately we cannot use jiffies and the timer irq
  849. * to calibrate, since some later bootup code depends on getting
  850. * the first irq? Ugh.
  851. *
  852. * We want to do the calibration only once since we
  853. * want to have local timer irqs syncron. CPUs connected
  854. * by the same APIC bus have the very same bus frequency.
  855. * And we want to have irqs off anyways, no accidental
  856. * APIC irq that way.
  857. */
  858. static int __init calibrate_APIC_clock(void)
  859. {
  860. unsigned long long t1 = 0, t2 = 0;
  861. long tt1, tt2;
  862. long result;
  863. int i;
  864. const int LOOPS = HZ/10;
  865. apic_printk(APIC_VERBOSE, "calibrating APIC timer ...\n");
  866. /*
  867. * Put whatever arbitrary (but long enough) timeout
  868. * value into the APIC clock, we just want to get the
  869. * counter running for calibration.
  870. */
  871. __setup_APIC_LVTT(1000000000);
  872. /*
  873. * The timer chip counts down to zero. Let's wait
  874. * for a wraparound to start exact measurement:
  875. * (the current tick might have been already half done)
  876. */
  877. wait_timer_tick();
  878. /*
  879. * We wrapped around just now. Let's start:
  880. */
  881. if (cpu_has_tsc)
  882. rdtscll(t1);
  883. tt1 = apic_read(APIC_TMCCT);
  884. /*
  885. * Let's wait LOOPS wraprounds:
  886. */
  887. for (i = 0; i < LOOPS; i++)
  888. wait_timer_tick();
  889. tt2 = apic_read(APIC_TMCCT);
  890. if (cpu_has_tsc)
  891. rdtscll(t2);
  892. /*
  893. * The APIC bus clock counter is 32 bits only, it
  894. * might have overflown, but note that we use signed
  895. * longs, thus no extra care needed.
  896. *
  897. * underflown to be exact, as the timer counts down ;)
  898. */
  899. result = (tt1-tt2)*APIC_DIVISOR/LOOPS;
  900. if (cpu_has_tsc)
  901. apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
  902. "%ld.%04ld MHz.\n",
  903. ((long)(t2-t1)/LOOPS)/(1000000/HZ),
  904. ((long)(t2-t1)/LOOPS)%(1000000/HZ));
  905. apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
  906. "%ld.%04ld MHz.\n",
  907. result/(1000000/HZ),
  908. result%(1000000/HZ));
  909. return result;
  910. }
  911. static unsigned int calibration_result;
  912. void __init setup_boot_APIC_clock(void)
  913. {
  914. unsigned long flags;
  915. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n");
  916. using_apic_timer = 1;
  917. local_irq_save(flags);
  918. calibration_result = calibrate_APIC_clock();
  919. /*
  920. * Now set up the timer for real.
  921. */
  922. setup_APIC_timer(calibration_result);
  923. local_irq_restore(flags);
  924. }
  925. void __devinit setup_secondary_APIC_clock(void)
  926. {
  927. setup_APIC_timer(calibration_result);
  928. }
  929. void disable_APIC_timer(void)
  930. {
  931. if (using_apic_timer) {
  932. unsigned long v;
  933. v = apic_read(APIC_LVTT);
  934. apic_write_around(APIC_LVTT, v | APIC_LVT_MASKED);
  935. }
  936. }
  937. void enable_APIC_timer(void)
  938. {
  939. int cpu = smp_processor_id();
  940. if (using_apic_timer &&
  941. !cpu_isset(cpu, timer_bcast_ipi)) {
  942. unsigned long v;
  943. v = apic_read(APIC_LVTT);
  944. apic_write_around(APIC_LVTT, v & ~APIC_LVT_MASKED);
  945. }
  946. }
  947. void switch_APIC_timer_to_ipi(void *cpumask)
  948. {
  949. cpumask_t mask = *(cpumask_t *)cpumask;
  950. int cpu = smp_processor_id();
  951. if (cpu_isset(cpu, mask) &&
  952. !cpu_isset(cpu, timer_bcast_ipi)) {
  953. disable_APIC_timer();
  954. cpu_set(cpu, timer_bcast_ipi);
  955. }
  956. }
  957. EXPORT_SYMBOL(switch_APIC_timer_to_ipi);
  958. void switch_ipi_to_APIC_timer(void *cpumask)
  959. {
  960. cpumask_t mask = *(cpumask_t *)cpumask;
  961. int cpu = smp_processor_id();
  962. if (cpu_isset(cpu, mask) &&
  963. cpu_isset(cpu, timer_bcast_ipi)) {
  964. cpu_clear(cpu, timer_bcast_ipi);
  965. enable_APIC_timer();
  966. }
  967. }
  968. EXPORT_SYMBOL(switch_ipi_to_APIC_timer);
  969. #undef APIC_DIVISOR
  970. /*
  971. * Local timer interrupt handler. It does both profiling and
  972. * process statistics/rescheduling.
  973. *
  974. * We do profiling in every local tick, statistics/rescheduling
  975. * happen only every 'profiling multiplier' ticks. The default
  976. * multiplier is 1 and it can be changed by writing the new multiplier
  977. * value into /proc/profile.
  978. */
  979. inline void smp_local_timer_interrupt(struct pt_regs * regs)
  980. {
  981. profile_tick(CPU_PROFILING, regs);
  982. #ifdef CONFIG_SMP
  983. update_process_times(user_mode_vm(regs));
  984. #endif
  985. /*
  986. * We take the 'long' return path, and there every subsystem
  987. * grabs the apropriate locks (kernel lock/ irq lock).
  988. *
  989. * we might want to decouple profiling from the 'long path',
  990. * and do the profiling totally in assembly.
  991. *
  992. * Currently this isn't too much of an issue (performance wise),
  993. * we can take more than 100K local irqs per second on a 100 MHz P5.
  994. */
  995. }
  996. /*
  997. * Local APIC timer interrupt. This is the most natural way for doing
  998. * local interrupts, but local timer interrupts can be emulated by
  999. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  1000. *
  1001. * [ if a single-CPU system runs an SMP kernel then we call the local
  1002. * interrupt as well. Thus we cannot inline the local irq ... ]
  1003. */
  1004. fastcall void smp_apic_timer_interrupt(struct pt_regs *regs)
  1005. {
  1006. int cpu = smp_processor_id();
  1007. /*
  1008. * the NMI deadlock-detector uses this.
  1009. */
  1010. per_cpu(irq_stat, cpu).apic_timer_irqs++;
  1011. /*
  1012. * NOTE! We'd better ACK the irq immediately,
  1013. * because timer handling can be slow.
  1014. */
  1015. ack_APIC_irq();
  1016. /*
  1017. * update_process_times() expects us to have done irq_enter().
  1018. * Besides, if we don't timer interrupts ignore the global
  1019. * interrupt lock, which is the WrongThing (tm) to do.
  1020. */
  1021. irq_enter();
  1022. smp_local_timer_interrupt(regs);
  1023. irq_exit();
  1024. }
  1025. #ifndef CONFIG_SMP
  1026. static void up_apic_timer_interrupt_call(struct pt_regs *regs)
  1027. {
  1028. int cpu = smp_processor_id();
  1029. /*
  1030. * the NMI deadlock-detector uses this.
  1031. */
  1032. per_cpu(irq_stat, cpu).apic_timer_irqs++;
  1033. smp_local_timer_interrupt(regs);
  1034. }
  1035. #endif
  1036. void smp_send_timer_broadcast_ipi(struct pt_regs *regs)
  1037. {
  1038. cpumask_t mask;
  1039. cpus_and(mask, cpu_online_map, timer_bcast_ipi);
  1040. if (!cpus_empty(mask)) {
  1041. #ifdef CONFIG_SMP
  1042. send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  1043. #else
  1044. /*
  1045. * We can directly call the apic timer interrupt handler
  1046. * in UP case. Minus all irq related functions
  1047. */
  1048. up_apic_timer_interrupt_call(regs);
  1049. #endif
  1050. }
  1051. }
  1052. int setup_profiling_timer(unsigned int multiplier)
  1053. {
  1054. return -EINVAL;
  1055. }
  1056. /*
  1057. * This interrupt should _never_ happen with our APIC/SMP architecture
  1058. */
  1059. fastcall void smp_spurious_interrupt(struct pt_regs *regs)
  1060. {
  1061. unsigned long v;
  1062. irq_enter();
  1063. /*
  1064. * Check if this really is a spurious interrupt and ACK it
  1065. * if it is a vectored one. Just in case...
  1066. * Spurious interrupts should not be ACKed.
  1067. */
  1068. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  1069. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  1070. ack_APIC_irq();
  1071. /* see sw-dev-man vol 3, chapter 7.4.13.5 */
  1072. printk(KERN_INFO "spurious APIC interrupt on CPU#%d, should never happen.\n",
  1073. smp_processor_id());
  1074. irq_exit();
  1075. }
  1076. /*
  1077. * This interrupt should never happen with our APIC/SMP architecture
  1078. */
  1079. fastcall void smp_error_interrupt(struct pt_regs *regs)
  1080. {
  1081. unsigned long v, v1;
  1082. irq_enter();
  1083. /* First tickle the hardware, only then report what went on. -- REW */
  1084. v = apic_read(APIC_ESR);
  1085. apic_write(APIC_ESR, 0);
  1086. v1 = apic_read(APIC_ESR);
  1087. ack_APIC_irq();
  1088. atomic_inc(&irq_err_count);
  1089. /* Here is what the APIC error bits mean:
  1090. 0: Send CS error
  1091. 1: Receive CS error
  1092. 2: Send accept error
  1093. 3: Receive accept error
  1094. 4: Reserved
  1095. 5: Send illegal vector
  1096. 6: Received illegal vector
  1097. 7: Illegal register address
  1098. */
  1099. printk (KERN_DEBUG "APIC error on CPU%d: %02lx(%02lx)\n",
  1100. smp_processor_id(), v , v1);
  1101. irq_exit();
  1102. }
  1103. /*
  1104. * This initializes the IO-APIC and APIC hardware if this is
  1105. * a UP kernel.
  1106. */
  1107. int __init APIC_init_uniprocessor (void)
  1108. {
  1109. if (enable_local_apic < 0)
  1110. clear_bit(X86_FEATURE_APIC, boot_cpu_data.x86_capability);
  1111. if (!smp_found_config && !cpu_has_apic)
  1112. return -1;
  1113. /*
  1114. * Complain if the BIOS pretends there is one.
  1115. */
  1116. if (!cpu_has_apic && APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  1117. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  1118. boot_cpu_physical_apicid);
  1119. clear_bit(X86_FEATURE_APIC, boot_cpu_data.x86_capability);
  1120. return -1;
  1121. }
  1122. verify_local_APIC();
  1123. connect_bsp_APIC();
  1124. phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
  1125. setup_local_APIC();
  1126. #ifdef CONFIG_X86_IO_APIC
  1127. if (smp_found_config)
  1128. if (!skip_ioapic_setup && nr_ioapics)
  1129. setup_IO_APIC();
  1130. #endif
  1131. setup_boot_APIC_clock();
  1132. return 0;
  1133. }