clock-exynos4.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543
  1. /*
  2. * Copyright (c) 2010-2012 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * EXYNOS4 - Clock support
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/err.h>
  13. #include <linux/io.h>
  14. #include <linux/syscore_ops.h>
  15. #include <plat/cpu-freq.h>
  16. #include <plat/clock.h>
  17. #include <plat/cpu.h>
  18. #include <plat/pll.h>
  19. #include <plat/s5p-clock.h>
  20. #include <plat/clock-clksrc.h>
  21. #include <plat/pm.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-clock.h>
  24. #include <mach/sysmmu.h>
  25. #include "common.h"
  26. #include "clock-exynos4.h"
  27. #ifdef CONFIG_PM_SLEEP
  28. static struct sleep_save exynos4_clock_save[] = {
  29. SAVE_ITEM(EXYNOS4_CLKDIV_LEFTBUS),
  30. SAVE_ITEM(EXYNOS4_CLKGATE_IP_LEFTBUS),
  31. SAVE_ITEM(EXYNOS4_CLKDIV_RIGHTBUS),
  32. SAVE_ITEM(EXYNOS4_CLKGATE_IP_RIGHTBUS),
  33. SAVE_ITEM(EXYNOS4_CLKSRC_TOP0),
  34. SAVE_ITEM(EXYNOS4_CLKSRC_TOP1),
  35. SAVE_ITEM(EXYNOS4_CLKSRC_CAM),
  36. SAVE_ITEM(EXYNOS4_CLKSRC_TV),
  37. SAVE_ITEM(EXYNOS4_CLKSRC_MFC),
  38. SAVE_ITEM(EXYNOS4_CLKSRC_G3D),
  39. SAVE_ITEM(EXYNOS4_CLKSRC_LCD0),
  40. SAVE_ITEM(EXYNOS4_CLKSRC_MAUDIO),
  41. SAVE_ITEM(EXYNOS4_CLKSRC_FSYS),
  42. SAVE_ITEM(EXYNOS4_CLKSRC_PERIL0),
  43. SAVE_ITEM(EXYNOS4_CLKSRC_PERIL1),
  44. SAVE_ITEM(EXYNOS4_CLKDIV_CAM),
  45. SAVE_ITEM(EXYNOS4_CLKDIV_TV),
  46. SAVE_ITEM(EXYNOS4_CLKDIV_MFC),
  47. SAVE_ITEM(EXYNOS4_CLKDIV_G3D),
  48. SAVE_ITEM(EXYNOS4_CLKDIV_LCD0),
  49. SAVE_ITEM(EXYNOS4_CLKDIV_MAUDIO),
  50. SAVE_ITEM(EXYNOS4_CLKDIV_FSYS0),
  51. SAVE_ITEM(EXYNOS4_CLKDIV_FSYS1),
  52. SAVE_ITEM(EXYNOS4_CLKDIV_FSYS2),
  53. SAVE_ITEM(EXYNOS4_CLKDIV_FSYS3),
  54. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL0),
  55. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL1),
  56. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL2),
  57. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL3),
  58. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL4),
  59. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL5),
  60. SAVE_ITEM(EXYNOS4_CLKDIV_TOP),
  61. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_TOP),
  62. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_CAM),
  63. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_TV),
  64. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_LCD0),
  65. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_MAUDIO),
  66. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_FSYS),
  67. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_PERIL0),
  68. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_PERIL1),
  69. SAVE_ITEM(EXYNOS4_CLKDIV2_RATIO),
  70. SAVE_ITEM(EXYNOS4_CLKGATE_SCLKCAM),
  71. SAVE_ITEM(EXYNOS4_CLKGATE_IP_CAM),
  72. SAVE_ITEM(EXYNOS4_CLKGATE_IP_TV),
  73. SAVE_ITEM(EXYNOS4_CLKGATE_IP_MFC),
  74. SAVE_ITEM(EXYNOS4_CLKGATE_IP_G3D),
  75. SAVE_ITEM(EXYNOS4_CLKGATE_IP_LCD0),
  76. SAVE_ITEM(EXYNOS4_CLKGATE_IP_FSYS),
  77. SAVE_ITEM(EXYNOS4_CLKGATE_IP_GPS),
  78. SAVE_ITEM(EXYNOS4_CLKGATE_IP_PERIL),
  79. SAVE_ITEM(EXYNOS4_CLKGATE_BLOCK),
  80. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_DMC),
  81. SAVE_ITEM(EXYNOS4_CLKSRC_DMC),
  82. SAVE_ITEM(EXYNOS4_CLKDIV_DMC0),
  83. SAVE_ITEM(EXYNOS4_CLKDIV_DMC1),
  84. SAVE_ITEM(EXYNOS4_CLKGATE_IP_DMC),
  85. SAVE_ITEM(EXYNOS4_CLKSRC_CPU),
  86. SAVE_ITEM(EXYNOS4_CLKDIV_CPU),
  87. SAVE_ITEM(EXYNOS4_CLKDIV_CPU + 0x4),
  88. SAVE_ITEM(EXYNOS4_CLKGATE_SCLKCPU),
  89. SAVE_ITEM(EXYNOS4_CLKGATE_IP_CPU),
  90. };
  91. #endif
  92. static struct clk exynos4_clk_sclk_hdmi27m = {
  93. .name = "sclk_hdmi27m",
  94. .rate = 27000000,
  95. };
  96. static struct clk exynos4_clk_sclk_hdmiphy = {
  97. .name = "sclk_hdmiphy",
  98. };
  99. static struct clk exynos4_clk_sclk_usbphy0 = {
  100. .name = "sclk_usbphy0",
  101. .rate = 27000000,
  102. };
  103. static struct clk exynos4_clk_sclk_usbphy1 = {
  104. .name = "sclk_usbphy1",
  105. };
  106. static struct clk dummy_apb_pclk = {
  107. .name = "apb_pclk",
  108. .id = -1,
  109. };
  110. static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
  111. {
  112. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_TOP, clk, enable);
  113. }
  114. static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
  115. {
  116. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_CAM, clk, enable);
  117. }
  118. static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
  119. {
  120. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_LCD0, clk, enable);
  121. }
  122. int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
  123. {
  124. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_FSYS, clk, enable);
  125. }
  126. static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
  127. {
  128. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_PERIL0, clk, enable);
  129. }
  130. static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
  131. {
  132. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_PERIL1, clk, enable);
  133. }
  134. static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
  135. {
  136. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_MFC, clk, enable);
  137. }
  138. static int exynos4_clksrc_mask_tv_ctrl(struct clk *clk, int enable)
  139. {
  140. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_TV, clk, enable);
  141. }
  142. static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
  143. {
  144. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_CAM, clk, enable);
  145. }
  146. static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
  147. {
  148. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_TV, clk, enable);
  149. }
  150. int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
  151. {
  152. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_IMAGE, clk, enable);
  153. }
  154. static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
  155. {
  156. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_LCD0, clk, enable);
  157. }
  158. int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
  159. {
  160. return s5p_gatectrl(EXYNOS4210_CLKGATE_IP_LCD1, clk, enable);
  161. }
  162. int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
  163. {
  164. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_FSYS, clk, enable);
  165. }
  166. static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
  167. {
  168. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_PERIL, clk, enable);
  169. }
  170. static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
  171. {
  172. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_PERIR, clk, enable);
  173. }
  174. int exynos4_clk_ip_dmc_ctrl(struct clk *clk, int enable)
  175. {
  176. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_DMC, clk, enable);
  177. }
  178. static int exynos4_clk_hdmiphy_ctrl(struct clk *clk, int enable)
  179. {
  180. return s5p_gatectrl(S5P_HDMI_PHY_CONTROL, clk, enable);
  181. }
  182. static int exynos4_clk_dac_ctrl(struct clk *clk, int enable)
  183. {
  184. return s5p_gatectrl(S5P_DAC_PHY_CONTROL, clk, enable);
  185. }
  186. /* Core list of CMU_CPU side */
  187. static struct clksrc_clk exynos4_clk_mout_apll = {
  188. .clk = {
  189. .name = "mout_apll",
  190. },
  191. .sources = &clk_src_apll,
  192. .reg_src = { .reg = EXYNOS4_CLKSRC_CPU, .shift = 0, .size = 1 },
  193. };
  194. static struct clksrc_clk exynos4_clk_sclk_apll = {
  195. .clk = {
  196. .name = "sclk_apll",
  197. .parent = &exynos4_clk_mout_apll.clk,
  198. },
  199. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 24, .size = 3 },
  200. };
  201. static struct clksrc_clk exynos4_clk_mout_epll = {
  202. .clk = {
  203. .name = "mout_epll",
  204. },
  205. .sources = &clk_src_epll,
  206. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 4, .size = 1 },
  207. };
  208. struct clksrc_clk exynos4_clk_mout_mpll = {
  209. .clk = {
  210. .name = "mout_mpll",
  211. },
  212. .sources = &clk_src_mpll,
  213. /* reg_src will be added in each SoCs' clock */
  214. };
  215. static struct clk *exynos4_clkset_moutcore_list[] = {
  216. [0] = &exynos4_clk_mout_apll.clk,
  217. [1] = &exynos4_clk_mout_mpll.clk,
  218. };
  219. static struct clksrc_sources exynos4_clkset_moutcore = {
  220. .sources = exynos4_clkset_moutcore_list,
  221. .nr_sources = ARRAY_SIZE(exynos4_clkset_moutcore_list),
  222. };
  223. static struct clksrc_clk exynos4_clk_moutcore = {
  224. .clk = {
  225. .name = "moutcore",
  226. },
  227. .sources = &exynos4_clkset_moutcore,
  228. .reg_src = { .reg = EXYNOS4_CLKSRC_CPU, .shift = 16, .size = 1 },
  229. };
  230. static struct clksrc_clk exynos4_clk_coreclk = {
  231. .clk = {
  232. .name = "core_clk",
  233. .parent = &exynos4_clk_moutcore.clk,
  234. },
  235. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 0, .size = 3 },
  236. };
  237. static struct clksrc_clk exynos4_clk_armclk = {
  238. .clk = {
  239. .name = "armclk",
  240. .parent = &exynos4_clk_coreclk.clk,
  241. },
  242. };
  243. static struct clksrc_clk exynos4_clk_aclk_corem0 = {
  244. .clk = {
  245. .name = "aclk_corem0",
  246. .parent = &exynos4_clk_coreclk.clk,
  247. },
  248. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 4, .size = 3 },
  249. };
  250. static struct clksrc_clk exynos4_clk_aclk_cores = {
  251. .clk = {
  252. .name = "aclk_cores",
  253. .parent = &exynos4_clk_coreclk.clk,
  254. },
  255. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 4, .size = 3 },
  256. };
  257. static struct clksrc_clk exynos4_clk_aclk_corem1 = {
  258. .clk = {
  259. .name = "aclk_corem1",
  260. .parent = &exynos4_clk_coreclk.clk,
  261. },
  262. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 8, .size = 3 },
  263. };
  264. static struct clksrc_clk exynos4_clk_periphclk = {
  265. .clk = {
  266. .name = "periphclk",
  267. .parent = &exynos4_clk_coreclk.clk,
  268. },
  269. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 12, .size = 3 },
  270. };
  271. /* Core list of CMU_CORE side */
  272. static struct clk *exynos4_clkset_corebus_list[] = {
  273. [0] = &exynos4_clk_mout_mpll.clk,
  274. [1] = &exynos4_clk_sclk_apll.clk,
  275. };
  276. struct clksrc_sources exynos4_clkset_mout_corebus = {
  277. .sources = exynos4_clkset_corebus_list,
  278. .nr_sources = ARRAY_SIZE(exynos4_clkset_corebus_list),
  279. };
  280. static struct clksrc_clk exynos4_clk_mout_corebus = {
  281. .clk = {
  282. .name = "mout_corebus",
  283. },
  284. .sources = &exynos4_clkset_mout_corebus,
  285. .reg_src = { .reg = EXYNOS4_CLKSRC_DMC, .shift = 4, .size = 1 },
  286. };
  287. static struct clksrc_clk exynos4_clk_sclk_dmc = {
  288. .clk = {
  289. .name = "sclk_dmc",
  290. .parent = &exynos4_clk_mout_corebus.clk,
  291. },
  292. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 12, .size = 3 },
  293. };
  294. static struct clksrc_clk exynos4_clk_aclk_cored = {
  295. .clk = {
  296. .name = "aclk_cored",
  297. .parent = &exynos4_clk_sclk_dmc.clk,
  298. },
  299. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 16, .size = 3 },
  300. };
  301. static struct clksrc_clk exynos4_clk_aclk_corep = {
  302. .clk = {
  303. .name = "aclk_corep",
  304. .parent = &exynos4_clk_aclk_cored.clk,
  305. },
  306. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 20, .size = 3 },
  307. };
  308. static struct clksrc_clk exynos4_clk_aclk_acp = {
  309. .clk = {
  310. .name = "aclk_acp",
  311. .parent = &exynos4_clk_mout_corebus.clk,
  312. },
  313. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 0, .size = 3 },
  314. };
  315. static struct clksrc_clk exynos4_clk_pclk_acp = {
  316. .clk = {
  317. .name = "pclk_acp",
  318. .parent = &exynos4_clk_aclk_acp.clk,
  319. },
  320. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 4, .size = 3 },
  321. };
  322. /* Core list of CMU_TOP side */
  323. struct clk *exynos4_clkset_aclk_top_list[] = {
  324. [0] = &exynos4_clk_mout_mpll.clk,
  325. [1] = &exynos4_clk_sclk_apll.clk,
  326. };
  327. static struct clksrc_sources exynos4_clkset_aclk = {
  328. .sources = exynos4_clkset_aclk_top_list,
  329. .nr_sources = ARRAY_SIZE(exynos4_clkset_aclk_top_list),
  330. };
  331. static struct clksrc_clk exynos4_clk_aclk_200 = {
  332. .clk = {
  333. .name = "aclk_200",
  334. },
  335. .sources = &exynos4_clkset_aclk,
  336. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 12, .size = 1 },
  337. .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 0, .size = 3 },
  338. };
  339. static struct clksrc_clk exynos4_clk_aclk_100 = {
  340. .clk = {
  341. .name = "aclk_100",
  342. },
  343. .sources = &exynos4_clkset_aclk,
  344. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 16, .size = 1 },
  345. .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 4, .size = 4 },
  346. };
  347. static struct clksrc_clk exynos4_clk_aclk_160 = {
  348. .clk = {
  349. .name = "aclk_160",
  350. },
  351. .sources = &exynos4_clkset_aclk,
  352. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 20, .size = 1 },
  353. .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 8, .size = 3 },
  354. };
  355. struct clksrc_clk exynos4_clk_aclk_133 = {
  356. .clk = {
  357. .name = "aclk_133",
  358. },
  359. .sources = &exynos4_clkset_aclk,
  360. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 24, .size = 1 },
  361. .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 12, .size = 3 },
  362. };
  363. static struct clk *exynos4_clkset_vpllsrc_list[] = {
  364. [0] = &clk_fin_vpll,
  365. [1] = &exynos4_clk_sclk_hdmi27m,
  366. };
  367. static struct clksrc_sources exynos4_clkset_vpllsrc = {
  368. .sources = exynos4_clkset_vpllsrc_list,
  369. .nr_sources = ARRAY_SIZE(exynos4_clkset_vpllsrc_list),
  370. };
  371. static struct clksrc_clk exynos4_clk_vpllsrc = {
  372. .clk = {
  373. .name = "vpll_src",
  374. .enable = exynos4_clksrc_mask_top_ctrl,
  375. .ctrlbit = (1 << 0),
  376. },
  377. .sources = &exynos4_clkset_vpllsrc,
  378. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP1, .shift = 0, .size = 1 },
  379. };
  380. static struct clk *exynos4_clkset_sclk_vpll_list[] = {
  381. [0] = &exynos4_clk_vpllsrc.clk,
  382. [1] = &clk_fout_vpll,
  383. };
  384. static struct clksrc_sources exynos4_clkset_sclk_vpll = {
  385. .sources = exynos4_clkset_sclk_vpll_list,
  386. .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_vpll_list),
  387. };
  388. static struct clksrc_clk exynos4_clk_sclk_vpll = {
  389. .clk = {
  390. .name = "sclk_vpll",
  391. },
  392. .sources = &exynos4_clkset_sclk_vpll,
  393. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 8, .size = 1 },
  394. };
  395. static struct clk exynos4_init_clocks_off[] = {
  396. {
  397. .name = "timers",
  398. .parent = &exynos4_clk_aclk_100.clk,
  399. .enable = exynos4_clk_ip_peril_ctrl,
  400. .ctrlbit = (1<<24),
  401. }, {
  402. .name = "csis",
  403. .devname = "s5p-mipi-csis.0",
  404. .enable = exynos4_clk_ip_cam_ctrl,
  405. .ctrlbit = (1 << 4),
  406. }, {
  407. .name = "csis",
  408. .devname = "s5p-mipi-csis.1",
  409. .enable = exynos4_clk_ip_cam_ctrl,
  410. .ctrlbit = (1 << 5),
  411. }, {
  412. .name = "jpeg",
  413. .id = 0,
  414. .enable = exynos4_clk_ip_cam_ctrl,
  415. .ctrlbit = (1 << 6),
  416. }, {
  417. .name = "fimc",
  418. .devname = "exynos4-fimc.0",
  419. .enable = exynos4_clk_ip_cam_ctrl,
  420. .ctrlbit = (1 << 0),
  421. }, {
  422. .name = "fimc",
  423. .devname = "exynos4-fimc.1",
  424. .enable = exynos4_clk_ip_cam_ctrl,
  425. .ctrlbit = (1 << 1),
  426. }, {
  427. .name = "fimc",
  428. .devname = "exynos4-fimc.2",
  429. .enable = exynos4_clk_ip_cam_ctrl,
  430. .ctrlbit = (1 << 2),
  431. }, {
  432. .name = "fimc",
  433. .devname = "exynos4-fimc.3",
  434. .enable = exynos4_clk_ip_cam_ctrl,
  435. .ctrlbit = (1 << 3),
  436. }, {
  437. .name = "hsmmc",
  438. .devname = "exynos4-sdhci.0",
  439. .parent = &exynos4_clk_aclk_133.clk,
  440. .enable = exynos4_clk_ip_fsys_ctrl,
  441. .ctrlbit = (1 << 5),
  442. }, {
  443. .name = "hsmmc",
  444. .devname = "exynos4-sdhci.1",
  445. .parent = &exynos4_clk_aclk_133.clk,
  446. .enable = exynos4_clk_ip_fsys_ctrl,
  447. .ctrlbit = (1 << 6),
  448. }, {
  449. .name = "hsmmc",
  450. .devname = "exynos4-sdhci.2",
  451. .parent = &exynos4_clk_aclk_133.clk,
  452. .enable = exynos4_clk_ip_fsys_ctrl,
  453. .ctrlbit = (1 << 7),
  454. }, {
  455. .name = "hsmmc",
  456. .devname = "exynos4-sdhci.3",
  457. .parent = &exynos4_clk_aclk_133.clk,
  458. .enable = exynos4_clk_ip_fsys_ctrl,
  459. .ctrlbit = (1 << 8),
  460. }, {
  461. .name = "dwmmc",
  462. .parent = &exynos4_clk_aclk_133.clk,
  463. .enable = exynos4_clk_ip_fsys_ctrl,
  464. .ctrlbit = (1 << 9),
  465. }, {
  466. .name = "dac",
  467. .devname = "s5p-sdo",
  468. .enable = exynos4_clk_ip_tv_ctrl,
  469. .ctrlbit = (1 << 2),
  470. }, {
  471. .name = "mixer",
  472. .devname = "s5p-mixer",
  473. .enable = exynos4_clk_ip_tv_ctrl,
  474. .ctrlbit = (1 << 1),
  475. }, {
  476. .name = "vp",
  477. .devname = "s5p-mixer",
  478. .enable = exynos4_clk_ip_tv_ctrl,
  479. .ctrlbit = (1 << 0),
  480. }, {
  481. .name = "hdmi",
  482. .devname = "exynos4-hdmi",
  483. .enable = exynos4_clk_ip_tv_ctrl,
  484. .ctrlbit = (1 << 3),
  485. }, {
  486. .name = "hdmiphy",
  487. .devname = "exynos4-hdmi",
  488. .enable = exynos4_clk_hdmiphy_ctrl,
  489. .ctrlbit = (1 << 0),
  490. }, {
  491. .name = "dacphy",
  492. .devname = "s5p-sdo",
  493. .enable = exynos4_clk_dac_ctrl,
  494. .ctrlbit = (1 << 0),
  495. }, {
  496. .name = "adc",
  497. .enable = exynos4_clk_ip_peril_ctrl,
  498. .ctrlbit = (1 << 15),
  499. }, {
  500. .name = "keypad",
  501. .enable = exynos4_clk_ip_perir_ctrl,
  502. .ctrlbit = (1 << 16),
  503. }, {
  504. .name = "rtc",
  505. .enable = exynos4_clk_ip_perir_ctrl,
  506. .ctrlbit = (1 << 15),
  507. }, {
  508. .name = "watchdog",
  509. .parent = &exynos4_clk_aclk_100.clk,
  510. .enable = exynos4_clk_ip_perir_ctrl,
  511. .ctrlbit = (1 << 14),
  512. }, {
  513. .name = "usbhost",
  514. .enable = exynos4_clk_ip_fsys_ctrl ,
  515. .ctrlbit = (1 << 12),
  516. }, {
  517. .name = "otg",
  518. .enable = exynos4_clk_ip_fsys_ctrl,
  519. .ctrlbit = (1 << 13),
  520. }, {
  521. .name = "spi",
  522. .devname = "s3c64xx-spi.0",
  523. .enable = exynos4_clk_ip_peril_ctrl,
  524. .ctrlbit = (1 << 16),
  525. }, {
  526. .name = "spi",
  527. .devname = "s3c64xx-spi.1",
  528. .enable = exynos4_clk_ip_peril_ctrl,
  529. .ctrlbit = (1 << 17),
  530. }, {
  531. .name = "spi",
  532. .devname = "s3c64xx-spi.2",
  533. .enable = exynos4_clk_ip_peril_ctrl,
  534. .ctrlbit = (1 << 18),
  535. }, {
  536. .name = "iis",
  537. .devname = "samsung-i2s.0",
  538. .enable = exynos4_clk_ip_peril_ctrl,
  539. .ctrlbit = (1 << 19),
  540. }, {
  541. .name = "iis",
  542. .devname = "samsung-i2s.1",
  543. .enable = exynos4_clk_ip_peril_ctrl,
  544. .ctrlbit = (1 << 20),
  545. }, {
  546. .name = "iis",
  547. .devname = "samsung-i2s.2",
  548. .enable = exynos4_clk_ip_peril_ctrl,
  549. .ctrlbit = (1 << 21),
  550. }, {
  551. .name = "ac97",
  552. .devname = "samsung-ac97",
  553. .enable = exynos4_clk_ip_peril_ctrl,
  554. .ctrlbit = (1 << 27),
  555. }, {
  556. .name = "mfc",
  557. .devname = "s5p-mfc",
  558. .enable = exynos4_clk_ip_mfc_ctrl,
  559. .ctrlbit = (1 << 0),
  560. }, {
  561. .name = "i2c",
  562. .devname = "s3c2440-i2c.0",
  563. .parent = &exynos4_clk_aclk_100.clk,
  564. .enable = exynos4_clk_ip_peril_ctrl,
  565. .ctrlbit = (1 << 6),
  566. }, {
  567. .name = "i2c",
  568. .devname = "s3c2440-i2c.1",
  569. .parent = &exynos4_clk_aclk_100.clk,
  570. .enable = exynos4_clk_ip_peril_ctrl,
  571. .ctrlbit = (1 << 7),
  572. }, {
  573. .name = "i2c",
  574. .devname = "s3c2440-i2c.2",
  575. .parent = &exynos4_clk_aclk_100.clk,
  576. .enable = exynos4_clk_ip_peril_ctrl,
  577. .ctrlbit = (1 << 8),
  578. }, {
  579. .name = "i2c",
  580. .devname = "s3c2440-i2c.3",
  581. .parent = &exynos4_clk_aclk_100.clk,
  582. .enable = exynos4_clk_ip_peril_ctrl,
  583. .ctrlbit = (1 << 9),
  584. }, {
  585. .name = "i2c",
  586. .devname = "s3c2440-i2c.4",
  587. .parent = &exynos4_clk_aclk_100.clk,
  588. .enable = exynos4_clk_ip_peril_ctrl,
  589. .ctrlbit = (1 << 10),
  590. }, {
  591. .name = "i2c",
  592. .devname = "s3c2440-i2c.5",
  593. .parent = &exynos4_clk_aclk_100.clk,
  594. .enable = exynos4_clk_ip_peril_ctrl,
  595. .ctrlbit = (1 << 11),
  596. }, {
  597. .name = "i2c",
  598. .devname = "s3c2440-i2c.6",
  599. .parent = &exynos4_clk_aclk_100.clk,
  600. .enable = exynos4_clk_ip_peril_ctrl,
  601. .ctrlbit = (1 << 12),
  602. }, {
  603. .name = "i2c",
  604. .devname = "s3c2440-i2c.7",
  605. .parent = &exynos4_clk_aclk_100.clk,
  606. .enable = exynos4_clk_ip_peril_ctrl,
  607. .ctrlbit = (1 << 13),
  608. }, {
  609. .name = "i2c",
  610. .devname = "s3c2440-hdmiphy-i2c",
  611. .parent = &exynos4_clk_aclk_100.clk,
  612. .enable = exynos4_clk_ip_peril_ctrl,
  613. .ctrlbit = (1 << 14),
  614. }, {
  615. .name = SYSMMU_CLOCK_NAME,
  616. .devname = SYSMMU_CLOCK_DEVNAME(mfc_l, 0),
  617. .enable = exynos4_clk_ip_mfc_ctrl,
  618. .ctrlbit = (1 << 1),
  619. }, {
  620. .name = SYSMMU_CLOCK_NAME,
  621. .devname = SYSMMU_CLOCK_DEVNAME(mfc_r, 1),
  622. .enable = exynos4_clk_ip_mfc_ctrl,
  623. .ctrlbit = (1 << 2),
  624. }, {
  625. .name = SYSMMU_CLOCK_NAME,
  626. .devname = SYSMMU_CLOCK_DEVNAME(tv, 2),
  627. .enable = exynos4_clk_ip_tv_ctrl,
  628. .ctrlbit = (1 << 4),
  629. }, {
  630. .name = SYSMMU_CLOCK_NAME,
  631. .devname = SYSMMU_CLOCK_DEVNAME(jpeg, 3),
  632. .enable = exynos4_clk_ip_cam_ctrl,
  633. .ctrlbit = (1 << 11),
  634. }, {
  635. .name = SYSMMU_CLOCK_NAME,
  636. .devname = SYSMMU_CLOCK_DEVNAME(rot, 4),
  637. .enable = exynos4_clk_ip_image_ctrl,
  638. .ctrlbit = (1 << 4),
  639. }, {
  640. .name = SYSMMU_CLOCK_NAME,
  641. .devname = SYSMMU_CLOCK_DEVNAME(fimc0, 5),
  642. .enable = exynos4_clk_ip_cam_ctrl,
  643. .ctrlbit = (1 << 7),
  644. }, {
  645. .name = SYSMMU_CLOCK_NAME,
  646. .devname = SYSMMU_CLOCK_DEVNAME(fimc1, 6),
  647. .enable = exynos4_clk_ip_cam_ctrl,
  648. .ctrlbit = (1 << 8),
  649. }, {
  650. .name = SYSMMU_CLOCK_NAME,
  651. .devname = SYSMMU_CLOCK_DEVNAME(fimc2, 7),
  652. .enable = exynos4_clk_ip_cam_ctrl,
  653. .ctrlbit = (1 << 9),
  654. }, {
  655. .name = SYSMMU_CLOCK_NAME,
  656. .devname = SYSMMU_CLOCK_DEVNAME(fimc3, 8),
  657. .enable = exynos4_clk_ip_cam_ctrl,
  658. .ctrlbit = (1 << 10),
  659. }, {
  660. .name = SYSMMU_CLOCK_NAME,
  661. .devname = SYSMMU_CLOCK_DEVNAME(fimd0, 10),
  662. .enable = exynos4_clk_ip_lcd0_ctrl,
  663. .ctrlbit = (1 << 4),
  664. }
  665. };
  666. static struct clk exynos4_init_clocks_on[] = {
  667. {
  668. .name = "uart",
  669. .devname = "s5pv210-uart.0",
  670. .enable = exynos4_clk_ip_peril_ctrl,
  671. .ctrlbit = (1 << 0),
  672. }, {
  673. .name = "uart",
  674. .devname = "s5pv210-uart.1",
  675. .enable = exynos4_clk_ip_peril_ctrl,
  676. .ctrlbit = (1 << 1),
  677. }, {
  678. .name = "uart",
  679. .devname = "s5pv210-uart.2",
  680. .enable = exynos4_clk_ip_peril_ctrl,
  681. .ctrlbit = (1 << 2),
  682. }, {
  683. .name = "uart",
  684. .devname = "s5pv210-uart.3",
  685. .enable = exynos4_clk_ip_peril_ctrl,
  686. .ctrlbit = (1 << 3),
  687. }, {
  688. .name = "uart",
  689. .devname = "s5pv210-uart.4",
  690. .enable = exynos4_clk_ip_peril_ctrl,
  691. .ctrlbit = (1 << 4),
  692. }, {
  693. .name = "uart",
  694. .devname = "s5pv210-uart.5",
  695. .enable = exynos4_clk_ip_peril_ctrl,
  696. .ctrlbit = (1 << 5),
  697. }
  698. };
  699. static struct clk exynos4_clk_pdma0 = {
  700. .name = "dma",
  701. .devname = "dma-pl330.0",
  702. .enable = exynos4_clk_ip_fsys_ctrl,
  703. .ctrlbit = (1 << 0),
  704. };
  705. static struct clk exynos4_clk_pdma1 = {
  706. .name = "dma",
  707. .devname = "dma-pl330.1",
  708. .enable = exynos4_clk_ip_fsys_ctrl,
  709. .ctrlbit = (1 << 1),
  710. };
  711. static struct clk exynos4_clk_mdma1 = {
  712. .name = "dma",
  713. .devname = "dma-pl330.2",
  714. .enable = exynos4_clk_ip_image_ctrl,
  715. .ctrlbit = ((1 << 8) | (1 << 5) | (1 << 2)),
  716. };
  717. static struct clk exynos4_clk_fimd0 = {
  718. .name = "fimd",
  719. .devname = "exynos4-fb.0",
  720. .enable = exynos4_clk_ip_lcd0_ctrl,
  721. .ctrlbit = (1 << 0),
  722. };
  723. struct clk *exynos4_clkset_group_list[] = {
  724. [0] = &clk_ext_xtal_mux,
  725. [1] = &clk_xusbxti,
  726. [2] = &exynos4_clk_sclk_hdmi27m,
  727. [3] = &exynos4_clk_sclk_usbphy0,
  728. [4] = &exynos4_clk_sclk_usbphy1,
  729. [5] = &exynos4_clk_sclk_hdmiphy,
  730. [6] = &exynos4_clk_mout_mpll.clk,
  731. [7] = &exynos4_clk_mout_epll.clk,
  732. [8] = &exynos4_clk_sclk_vpll.clk,
  733. };
  734. struct clksrc_sources exynos4_clkset_group = {
  735. .sources = exynos4_clkset_group_list,
  736. .nr_sources = ARRAY_SIZE(exynos4_clkset_group_list),
  737. };
  738. static struct clk *exynos4_clkset_mout_g2d0_list[] = {
  739. [0] = &exynos4_clk_mout_mpll.clk,
  740. [1] = &exynos4_clk_sclk_apll.clk,
  741. };
  742. struct clksrc_sources exynos4_clkset_mout_g2d0 = {
  743. .sources = exynos4_clkset_mout_g2d0_list,
  744. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_g2d0_list),
  745. };
  746. static struct clk *exynos4_clkset_mout_g2d1_list[] = {
  747. [0] = &exynos4_clk_mout_epll.clk,
  748. [1] = &exynos4_clk_sclk_vpll.clk,
  749. };
  750. struct clksrc_sources exynos4_clkset_mout_g2d1 = {
  751. .sources = exynos4_clkset_mout_g2d1_list,
  752. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_g2d1_list),
  753. };
  754. static struct clk *exynos4_clkset_mout_mfc0_list[] = {
  755. [0] = &exynos4_clk_mout_mpll.clk,
  756. [1] = &exynos4_clk_sclk_apll.clk,
  757. };
  758. static struct clksrc_sources exynos4_clkset_mout_mfc0 = {
  759. .sources = exynos4_clkset_mout_mfc0_list,
  760. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc0_list),
  761. };
  762. static struct clksrc_clk exynos4_clk_mout_mfc0 = {
  763. .clk = {
  764. .name = "mout_mfc0",
  765. },
  766. .sources = &exynos4_clkset_mout_mfc0,
  767. .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 0, .size = 1 },
  768. };
  769. static struct clk *exynos4_clkset_mout_mfc1_list[] = {
  770. [0] = &exynos4_clk_mout_epll.clk,
  771. [1] = &exynos4_clk_sclk_vpll.clk,
  772. };
  773. static struct clksrc_sources exynos4_clkset_mout_mfc1 = {
  774. .sources = exynos4_clkset_mout_mfc1_list,
  775. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc1_list),
  776. };
  777. static struct clksrc_clk exynos4_clk_mout_mfc1 = {
  778. .clk = {
  779. .name = "mout_mfc1",
  780. },
  781. .sources = &exynos4_clkset_mout_mfc1,
  782. .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 4, .size = 1 },
  783. };
  784. static struct clk *exynos4_clkset_mout_mfc_list[] = {
  785. [0] = &exynos4_clk_mout_mfc0.clk,
  786. [1] = &exynos4_clk_mout_mfc1.clk,
  787. };
  788. static struct clksrc_sources exynos4_clkset_mout_mfc = {
  789. .sources = exynos4_clkset_mout_mfc_list,
  790. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc_list),
  791. };
  792. static struct clk *exynos4_clkset_sclk_dac_list[] = {
  793. [0] = &exynos4_clk_sclk_vpll.clk,
  794. [1] = &exynos4_clk_sclk_hdmiphy,
  795. };
  796. static struct clksrc_sources exynos4_clkset_sclk_dac = {
  797. .sources = exynos4_clkset_sclk_dac_list,
  798. .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_dac_list),
  799. };
  800. static struct clksrc_clk exynos4_clk_sclk_dac = {
  801. .clk = {
  802. .name = "sclk_dac",
  803. .enable = exynos4_clksrc_mask_tv_ctrl,
  804. .ctrlbit = (1 << 8),
  805. },
  806. .sources = &exynos4_clkset_sclk_dac,
  807. .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 8, .size = 1 },
  808. };
  809. static struct clksrc_clk exynos4_clk_sclk_pixel = {
  810. .clk = {
  811. .name = "sclk_pixel",
  812. .parent = &exynos4_clk_sclk_vpll.clk,
  813. },
  814. .reg_div = { .reg = EXYNOS4_CLKDIV_TV, .shift = 0, .size = 4 },
  815. };
  816. static struct clk *exynos4_clkset_sclk_hdmi_list[] = {
  817. [0] = &exynos4_clk_sclk_pixel.clk,
  818. [1] = &exynos4_clk_sclk_hdmiphy,
  819. };
  820. static struct clksrc_sources exynos4_clkset_sclk_hdmi = {
  821. .sources = exynos4_clkset_sclk_hdmi_list,
  822. .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_hdmi_list),
  823. };
  824. static struct clksrc_clk exynos4_clk_sclk_hdmi = {
  825. .clk = {
  826. .name = "sclk_hdmi",
  827. .enable = exynos4_clksrc_mask_tv_ctrl,
  828. .ctrlbit = (1 << 0),
  829. },
  830. .sources = &exynos4_clkset_sclk_hdmi,
  831. .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 0, .size = 1 },
  832. };
  833. static struct clk *exynos4_clkset_sclk_mixer_list[] = {
  834. [0] = &exynos4_clk_sclk_dac.clk,
  835. [1] = &exynos4_clk_sclk_hdmi.clk,
  836. };
  837. static struct clksrc_sources exynos4_clkset_sclk_mixer = {
  838. .sources = exynos4_clkset_sclk_mixer_list,
  839. .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_mixer_list),
  840. };
  841. static struct clksrc_clk exynos4_clk_sclk_mixer = {
  842. .clk = {
  843. .name = "sclk_mixer",
  844. .enable = exynos4_clksrc_mask_tv_ctrl,
  845. .ctrlbit = (1 << 4),
  846. },
  847. .sources = &exynos4_clkset_sclk_mixer,
  848. .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 4, .size = 1 },
  849. };
  850. static struct clksrc_clk *exynos4_sclk_tv[] = {
  851. &exynos4_clk_sclk_dac,
  852. &exynos4_clk_sclk_pixel,
  853. &exynos4_clk_sclk_hdmi,
  854. &exynos4_clk_sclk_mixer,
  855. };
  856. static struct clksrc_clk exynos4_clk_dout_mmc0 = {
  857. .clk = {
  858. .name = "dout_mmc0",
  859. },
  860. .sources = &exynos4_clkset_group,
  861. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 0, .size = 4 },
  862. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 0, .size = 4 },
  863. };
  864. static struct clksrc_clk exynos4_clk_dout_mmc1 = {
  865. .clk = {
  866. .name = "dout_mmc1",
  867. },
  868. .sources = &exynos4_clkset_group,
  869. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 4, .size = 4 },
  870. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 16, .size = 4 },
  871. };
  872. static struct clksrc_clk exynos4_clk_dout_mmc2 = {
  873. .clk = {
  874. .name = "dout_mmc2",
  875. },
  876. .sources = &exynos4_clkset_group,
  877. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 8, .size = 4 },
  878. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 0, .size = 4 },
  879. };
  880. static struct clksrc_clk exynos4_clk_dout_mmc3 = {
  881. .clk = {
  882. .name = "dout_mmc3",
  883. },
  884. .sources = &exynos4_clkset_group,
  885. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 12, .size = 4 },
  886. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 16, .size = 4 },
  887. };
  888. static struct clksrc_clk exynos4_clk_dout_mmc4 = {
  889. .clk = {
  890. .name = "dout_mmc4",
  891. },
  892. .sources = &exynos4_clkset_group,
  893. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 16, .size = 4 },
  894. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS3, .shift = 0, .size = 4 },
  895. };
  896. static struct clksrc_clk exynos4_clksrcs[] = {
  897. {
  898. .clk = {
  899. .name = "sclk_pwm",
  900. .enable = exynos4_clksrc_mask_peril0_ctrl,
  901. .ctrlbit = (1 << 24),
  902. },
  903. .sources = &exynos4_clkset_group,
  904. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 24, .size = 4 },
  905. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL3, .shift = 0, .size = 4 },
  906. }, {
  907. .clk = {
  908. .name = "sclk_csis",
  909. .devname = "s5p-mipi-csis.0",
  910. .enable = exynos4_clksrc_mask_cam_ctrl,
  911. .ctrlbit = (1 << 24),
  912. },
  913. .sources = &exynos4_clkset_group,
  914. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 24, .size = 4 },
  915. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 24, .size = 4 },
  916. }, {
  917. .clk = {
  918. .name = "sclk_csis",
  919. .devname = "s5p-mipi-csis.1",
  920. .enable = exynos4_clksrc_mask_cam_ctrl,
  921. .ctrlbit = (1 << 28),
  922. },
  923. .sources = &exynos4_clkset_group,
  924. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 28, .size = 4 },
  925. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 28, .size = 4 },
  926. }, {
  927. .clk = {
  928. .name = "sclk_cam0",
  929. .enable = exynos4_clksrc_mask_cam_ctrl,
  930. .ctrlbit = (1 << 16),
  931. },
  932. .sources = &exynos4_clkset_group,
  933. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 16, .size = 4 },
  934. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 16, .size = 4 },
  935. }, {
  936. .clk = {
  937. .name = "sclk_cam1",
  938. .enable = exynos4_clksrc_mask_cam_ctrl,
  939. .ctrlbit = (1 << 20),
  940. },
  941. .sources = &exynos4_clkset_group,
  942. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 20, .size = 4 },
  943. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 20, .size = 4 },
  944. }, {
  945. .clk = {
  946. .name = "sclk_fimc",
  947. .devname = "exynos4-fimc.0",
  948. .enable = exynos4_clksrc_mask_cam_ctrl,
  949. .ctrlbit = (1 << 0),
  950. },
  951. .sources = &exynos4_clkset_group,
  952. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 0, .size = 4 },
  953. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 0, .size = 4 },
  954. }, {
  955. .clk = {
  956. .name = "sclk_fimc",
  957. .devname = "exynos4-fimc.1",
  958. .enable = exynos4_clksrc_mask_cam_ctrl,
  959. .ctrlbit = (1 << 4),
  960. },
  961. .sources = &exynos4_clkset_group,
  962. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 4, .size = 4 },
  963. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 4, .size = 4 },
  964. }, {
  965. .clk = {
  966. .name = "sclk_fimc",
  967. .devname = "exynos4-fimc.2",
  968. .enable = exynos4_clksrc_mask_cam_ctrl,
  969. .ctrlbit = (1 << 8),
  970. },
  971. .sources = &exynos4_clkset_group,
  972. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 8, .size = 4 },
  973. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 8, .size = 4 },
  974. }, {
  975. .clk = {
  976. .name = "sclk_fimc",
  977. .devname = "exynos4-fimc.3",
  978. .enable = exynos4_clksrc_mask_cam_ctrl,
  979. .ctrlbit = (1 << 12),
  980. },
  981. .sources = &exynos4_clkset_group,
  982. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 12, .size = 4 },
  983. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 12, .size = 4 },
  984. }, {
  985. .clk = {
  986. .name = "sclk_fimd",
  987. .devname = "exynos4-fb.0",
  988. .enable = exynos4_clksrc_mask_lcd0_ctrl,
  989. .ctrlbit = (1 << 0),
  990. },
  991. .sources = &exynos4_clkset_group,
  992. .reg_src = { .reg = EXYNOS4_CLKSRC_LCD0, .shift = 0, .size = 4 },
  993. .reg_div = { .reg = EXYNOS4_CLKDIV_LCD0, .shift = 0, .size = 4 },
  994. }, {
  995. .clk = {
  996. .name = "sclk_mfc",
  997. .devname = "s5p-mfc",
  998. },
  999. .sources = &exynos4_clkset_mout_mfc,
  1000. .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 8, .size = 1 },
  1001. .reg_div = { .reg = EXYNOS4_CLKDIV_MFC, .shift = 0, .size = 4 },
  1002. }, {
  1003. .clk = {
  1004. .name = "sclk_dwmmc",
  1005. .parent = &exynos4_clk_dout_mmc4.clk,
  1006. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1007. .ctrlbit = (1 << 16),
  1008. },
  1009. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS3, .shift = 8, .size = 8 },
  1010. }
  1011. };
  1012. static struct clksrc_clk exynos4_clk_sclk_uart0 = {
  1013. .clk = {
  1014. .name = "uclk1",
  1015. .devname = "exynos4210-uart.0",
  1016. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1017. .ctrlbit = (1 << 0),
  1018. },
  1019. .sources = &exynos4_clkset_group,
  1020. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 0, .size = 4 },
  1021. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 0, .size = 4 },
  1022. };
  1023. static struct clksrc_clk exynos4_clk_sclk_uart1 = {
  1024. .clk = {
  1025. .name = "uclk1",
  1026. .devname = "exynos4210-uart.1",
  1027. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1028. .ctrlbit = (1 << 4),
  1029. },
  1030. .sources = &exynos4_clkset_group,
  1031. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 4, .size = 4 },
  1032. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 4, .size = 4 },
  1033. };
  1034. static struct clksrc_clk exynos4_clk_sclk_uart2 = {
  1035. .clk = {
  1036. .name = "uclk1",
  1037. .devname = "exynos4210-uart.2",
  1038. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1039. .ctrlbit = (1 << 8),
  1040. },
  1041. .sources = &exynos4_clkset_group,
  1042. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 8, .size = 4 },
  1043. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 8, .size = 4 },
  1044. };
  1045. static struct clksrc_clk exynos4_clk_sclk_uart3 = {
  1046. .clk = {
  1047. .name = "uclk1",
  1048. .devname = "exynos4210-uart.3",
  1049. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1050. .ctrlbit = (1 << 12),
  1051. },
  1052. .sources = &exynos4_clkset_group,
  1053. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 12, .size = 4 },
  1054. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 12, .size = 4 },
  1055. };
  1056. static struct clksrc_clk exynos4_clk_sclk_mmc0 = {
  1057. .clk = {
  1058. .name = "sclk_mmc",
  1059. .devname = "exynos4-sdhci.0",
  1060. .parent = &exynos4_clk_dout_mmc0.clk,
  1061. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1062. .ctrlbit = (1 << 0),
  1063. },
  1064. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 8, .size = 8 },
  1065. };
  1066. static struct clksrc_clk exynos4_clk_sclk_mmc1 = {
  1067. .clk = {
  1068. .name = "sclk_mmc",
  1069. .devname = "exynos4-sdhci.1",
  1070. .parent = &exynos4_clk_dout_mmc1.clk,
  1071. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1072. .ctrlbit = (1 << 4),
  1073. },
  1074. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 24, .size = 8 },
  1075. };
  1076. static struct clksrc_clk exynos4_clk_sclk_mmc2 = {
  1077. .clk = {
  1078. .name = "sclk_mmc",
  1079. .devname = "exynos4-sdhci.2",
  1080. .parent = &exynos4_clk_dout_mmc2.clk,
  1081. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1082. .ctrlbit = (1 << 8),
  1083. },
  1084. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 8, .size = 8 },
  1085. };
  1086. static struct clksrc_clk exynos4_clk_sclk_mmc3 = {
  1087. .clk = {
  1088. .name = "sclk_mmc",
  1089. .devname = "exynos4-sdhci.3",
  1090. .parent = &exynos4_clk_dout_mmc3.clk,
  1091. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1092. .ctrlbit = (1 << 12),
  1093. },
  1094. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 24, .size = 8 },
  1095. };
  1096. static struct clksrc_clk exynos4_clk_sclk_spi0 = {
  1097. .clk = {
  1098. .name = "sclk_spi",
  1099. .devname = "s3c64xx-spi.0",
  1100. .enable = exynos4_clksrc_mask_peril1_ctrl,
  1101. .ctrlbit = (1 << 16),
  1102. },
  1103. .sources = &exynos4_clkset_group,
  1104. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 16, .size = 4 },
  1105. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 0, .size = 4 },
  1106. };
  1107. static struct clksrc_clk exynos4_clk_sclk_spi1 = {
  1108. .clk = {
  1109. .name = "sclk_spi",
  1110. .devname = "s3c64xx-spi.1",
  1111. .enable = exynos4_clksrc_mask_peril1_ctrl,
  1112. .ctrlbit = (1 << 20),
  1113. },
  1114. .sources = &exynos4_clkset_group,
  1115. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 20, .size = 4 },
  1116. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 16, .size = 4 },
  1117. };
  1118. static struct clksrc_clk exynos4_clk_sclk_spi2 = {
  1119. .clk = {
  1120. .name = "sclk_spi",
  1121. .devname = "s3c64xx-spi.2",
  1122. .enable = exynos4_clksrc_mask_peril1_ctrl,
  1123. .ctrlbit = (1 << 24),
  1124. },
  1125. .sources = &exynos4_clkset_group,
  1126. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 24, .size = 4 },
  1127. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL2, .shift = 0, .size = 4 },
  1128. };
  1129. /* Clock initialization code */
  1130. static struct clksrc_clk *exynos4_sysclks[] = {
  1131. &exynos4_clk_mout_apll,
  1132. &exynos4_clk_sclk_apll,
  1133. &exynos4_clk_mout_epll,
  1134. &exynos4_clk_mout_mpll,
  1135. &exynos4_clk_moutcore,
  1136. &exynos4_clk_coreclk,
  1137. &exynos4_clk_armclk,
  1138. &exynos4_clk_aclk_corem0,
  1139. &exynos4_clk_aclk_cores,
  1140. &exynos4_clk_aclk_corem1,
  1141. &exynos4_clk_periphclk,
  1142. &exynos4_clk_mout_corebus,
  1143. &exynos4_clk_sclk_dmc,
  1144. &exynos4_clk_aclk_cored,
  1145. &exynos4_clk_aclk_corep,
  1146. &exynos4_clk_aclk_acp,
  1147. &exynos4_clk_pclk_acp,
  1148. &exynos4_clk_vpllsrc,
  1149. &exynos4_clk_sclk_vpll,
  1150. &exynos4_clk_aclk_200,
  1151. &exynos4_clk_aclk_100,
  1152. &exynos4_clk_aclk_160,
  1153. &exynos4_clk_aclk_133,
  1154. &exynos4_clk_dout_mmc0,
  1155. &exynos4_clk_dout_mmc1,
  1156. &exynos4_clk_dout_mmc2,
  1157. &exynos4_clk_dout_mmc3,
  1158. &exynos4_clk_dout_mmc4,
  1159. &exynos4_clk_mout_mfc0,
  1160. &exynos4_clk_mout_mfc1,
  1161. };
  1162. static struct clk *exynos4_clk_cdev[] = {
  1163. &exynos4_clk_pdma0,
  1164. &exynos4_clk_pdma1,
  1165. &exynos4_clk_mdma1,
  1166. &exynos4_clk_fimd0,
  1167. };
  1168. static struct clksrc_clk *exynos4_clksrc_cdev[] = {
  1169. &exynos4_clk_sclk_uart0,
  1170. &exynos4_clk_sclk_uart1,
  1171. &exynos4_clk_sclk_uart2,
  1172. &exynos4_clk_sclk_uart3,
  1173. &exynos4_clk_sclk_mmc0,
  1174. &exynos4_clk_sclk_mmc1,
  1175. &exynos4_clk_sclk_mmc2,
  1176. &exynos4_clk_sclk_mmc3,
  1177. &exynos4_clk_sclk_spi0,
  1178. &exynos4_clk_sclk_spi1,
  1179. &exynos4_clk_sclk_spi2,
  1180. };
  1181. static struct clk_lookup exynos4_clk_lookup[] = {
  1182. CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &exynos4_clk_sclk_uart0.clk),
  1183. CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &exynos4_clk_sclk_uart1.clk),
  1184. CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &exynos4_clk_sclk_uart2.clk),
  1185. CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &exynos4_clk_sclk_uart3.clk),
  1186. CLKDEV_INIT("exynos4-sdhci.0", "mmc_busclk.2", &exynos4_clk_sclk_mmc0.clk),
  1187. CLKDEV_INIT("exynos4-sdhci.1", "mmc_busclk.2", &exynos4_clk_sclk_mmc1.clk),
  1188. CLKDEV_INIT("exynos4-sdhci.2", "mmc_busclk.2", &exynos4_clk_sclk_mmc2.clk),
  1189. CLKDEV_INIT("exynos4-sdhci.3", "mmc_busclk.2", &exynos4_clk_sclk_mmc3.clk),
  1190. CLKDEV_INIT("exynos4-fb.0", "lcd", &exynos4_clk_fimd0),
  1191. CLKDEV_INIT("dma-pl330.0", "apb_pclk", &exynos4_clk_pdma0),
  1192. CLKDEV_INIT("dma-pl330.1", "apb_pclk", &exynos4_clk_pdma1),
  1193. CLKDEV_INIT("dma-pl330.2", "apb_pclk", &exynos4_clk_mdma1),
  1194. CLKDEV_INIT("s3c64xx-spi.0", "spi_busclk0", &exynos4_clk_sclk_spi0.clk),
  1195. CLKDEV_INIT("s3c64xx-spi.1", "spi_busclk0", &exynos4_clk_sclk_spi1.clk),
  1196. CLKDEV_INIT("s3c64xx-spi.2", "spi_busclk0", &exynos4_clk_sclk_spi2.clk),
  1197. };
  1198. static int xtal_rate;
  1199. static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
  1200. {
  1201. if (soc_is_exynos4210())
  1202. return s5p_get_pll45xx(xtal_rate, __raw_readl(EXYNOS4_APLL_CON0),
  1203. pll_4508);
  1204. else if (soc_is_exynos4212() || soc_is_exynos4412())
  1205. return s5p_get_pll35xx(xtal_rate, __raw_readl(EXYNOS4_APLL_CON0));
  1206. else
  1207. return 0;
  1208. }
  1209. static struct clk_ops exynos4_fout_apll_ops = {
  1210. .get_rate = exynos4_fout_apll_get_rate,
  1211. };
  1212. static u32 exynos4_vpll_div[][8] = {
  1213. { 54000000, 3, 53, 3, 1024, 0, 17, 0 },
  1214. { 108000000, 3, 53, 2, 1024, 0, 17, 0 },
  1215. };
  1216. static unsigned long exynos4_vpll_get_rate(struct clk *clk)
  1217. {
  1218. return clk->rate;
  1219. }
  1220. static int exynos4_vpll_set_rate(struct clk *clk, unsigned long rate)
  1221. {
  1222. unsigned int vpll_con0, vpll_con1 = 0;
  1223. unsigned int i;
  1224. /* Return if nothing changed */
  1225. if (clk->rate == rate)
  1226. return 0;
  1227. vpll_con0 = __raw_readl(EXYNOS4_VPLL_CON0);
  1228. vpll_con0 &= ~(0x1 << 27 | \
  1229. PLL90XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
  1230. PLL90XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
  1231. PLL90XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  1232. vpll_con1 = __raw_readl(EXYNOS4_VPLL_CON1);
  1233. vpll_con1 &= ~(PLL46XX_MRR_MASK << PLL46XX_MRR_SHIFT | \
  1234. PLL46XX_MFR_MASK << PLL46XX_MFR_SHIFT | \
  1235. PLL4650C_KDIV_MASK << PLL46XX_KDIV_SHIFT);
  1236. for (i = 0; i < ARRAY_SIZE(exynos4_vpll_div); i++) {
  1237. if (exynos4_vpll_div[i][0] == rate) {
  1238. vpll_con0 |= exynos4_vpll_div[i][1] << PLL46XX_PDIV_SHIFT;
  1239. vpll_con0 |= exynos4_vpll_div[i][2] << PLL46XX_MDIV_SHIFT;
  1240. vpll_con0 |= exynos4_vpll_div[i][3] << PLL46XX_SDIV_SHIFT;
  1241. vpll_con1 |= exynos4_vpll_div[i][4] << PLL46XX_KDIV_SHIFT;
  1242. vpll_con1 |= exynos4_vpll_div[i][5] << PLL46XX_MFR_SHIFT;
  1243. vpll_con1 |= exynos4_vpll_div[i][6] << PLL46XX_MRR_SHIFT;
  1244. vpll_con0 |= exynos4_vpll_div[i][7] << 27;
  1245. break;
  1246. }
  1247. }
  1248. if (i == ARRAY_SIZE(exynos4_vpll_div)) {
  1249. printk(KERN_ERR "%s: Invalid Clock VPLL Frequency\n",
  1250. __func__);
  1251. return -EINVAL;
  1252. }
  1253. __raw_writel(vpll_con0, EXYNOS4_VPLL_CON0);
  1254. __raw_writel(vpll_con1, EXYNOS4_VPLL_CON1);
  1255. /* Wait for VPLL lock */
  1256. while (!(__raw_readl(EXYNOS4_VPLL_CON0) & (1 << PLL46XX_LOCKED_SHIFT)))
  1257. continue;
  1258. clk->rate = rate;
  1259. return 0;
  1260. }
  1261. static struct clk_ops exynos4_vpll_ops = {
  1262. .get_rate = exynos4_vpll_get_rate,
  1263. .set_rate = exynos4_vpll_set_rate,
  1264. };
  1265. void __init_or_cpufreq exynos4_setup_clocks(void)
  1266. {
  1267. struct clk *xtal_clk;
  1268. unsigned long apll = 0;
  1269. unsigned long mpll = 0;
  1270. unsigned long epll = 0;
  1271. unsigned long vpll = 0;
  1272. unsigned long vpllsrc;
  1273. unsigned long xtal;
  1274. unsigned long armclk;
  1275. unsigned long sclk_dmc;
  1276. unsigned long aclk_200;
  1277. unsigned long aclk_100;
  1278. unsigned long aclk_160;
  1279. unsigned long aclk_133;
  1280. unsigned int ptr;
  1281. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1282. xtal_clk = clk_get(NULL, "xtal");
  1283. BUG_ON(IS_ERR(xtal_clk));
  1284. xtal = clk_get_rate(xtal_clk);
  1285. xtal_rate = xtal;
  1286. clk_put(xtal_clk);
  1287. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1288. if (soc_is_exynos4210()) {
  1289. apll = s5p_get_pll45xx(xtal, __raw_readl(EXYNOS4_APLL_CON0),
  1290. pll_4508);
  1291. mpll = s5p_get_pll45xx(xtal, __raw_readl(EXYNOS4_MPLL_CON0),
  1292. pll_4508);
  1293. epll = s5p_get_pll46xx(xtal, __raw_readl(EXYNOS4_EPLL_CON0),
  1294. __raw_readl(EXYNOS4_EPLL_CON1), pll_4600);
  1295. vpllsrc = clk_get_rate(&exynos4_clk_vpllsrc.clk);
  1296. vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(EXYNOS4_VPLL_CON0),
  1297. __raw_readl(EXYNOS4_VPLL_CON1), pll_4650c);
  1298. } else if (soc_is_exynos4212() || soc_is_exynos4412()) {
  1299. apll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS4_APLL_CON0));
  1300. mpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS4_MPLL_CON0));
  1301. epll = s5p_get_pll36xx(xtal, __raw_readl(EXYNOS4_EPLL_CON0),
  1302. __raw_readl(EXYNOS4_EPLL_CON1));
  1303. vpllsrc = clk_get_rate(&exynos4_clk_vpllsrc.clk);
  1304. vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(EXYNOS4_VPLL_CON0),
  1305. __raw_readl(EXYNOS4_VPLL_CON1));
  1306. } else {
  1307. /* nothing */
  1308. }
  1309. clk_fout_apll.ops = &exynos4_fout_apll_ops;
  1310. clk_fout_mpll.rate = mpll;
  1311. clk_fout_epll.rate = epll;
  1312. clk_fout_vpll.ops = &exynos4_vpll_ops;
  1313. clk_fout_vpll.rate = vpll;
  1314. printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  1315. apll, mpll, epll, vpll);
  1316. armclk = clk_get_rate(&exynos4_clk_armclk.clk);
  1317. sclk_dmc = clk_get_rate(&exynos4_clk_sclk_dmc.clk);
  1318. aclk_200 = clk_get_rate(&exynos4_clk_aclk_200.clk);
  1319. aclk_100 = clk_get_rate(&exynos4_clk_aclk_100.clk);
  1320. aclk_160 = clk_get_rate(&exynos4_clk_aclk_160.clk);
  1321. aclk_133 = clk_get_rate(&exynos4_clk_aclk_133.clk);
  1322. printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
  1323. "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
  1324. armclk, sclk_dmc, aclk_200,
  1325. aclk_100, aclk_160, aclk_133);
  1326. clk_f.rate = armclk;
  1327. clk_h.rate = sclk_dmc;
  1328. clk_p.rate = aclk_100;
  1329. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clksrcs); ptr++)
  1330. s3c_set_clksrc(&exynos4_clksrcs[ptr], true);
  1331. }
  1332. static struct clk *exynos4_clks[] __initdata = {
  1333. &exynos4_clk_sclk_hdmi27m,
  1334. &exynos4_clk_sclk_hdmiphy,
  1335. &exynos4_clk_sclk_usbphy0,
  1336. &exynos4_clk_sclk_usbphy1,
  1337. };
  1338. #ifdef CONFIG_PM_SLEEP
  1339. static int exynos4_clock_suspend(void)
  1340. {
  1341. s3c_pm_do_save(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
  1342. return 0;
  1343. }
  1344. static void exynos4_clock_resume(void)
  1345. {
  1346. s3c_pm_do_restore_core(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
  1347. }
  1348. #else
  1349. #define exynos4_clock_suspend NULL
  1350. #define exynos4_clock_resume NULL
  1351. #endif
  1352. static struct syscore_ops exynos4_clock_syscore_ops = {
  1353. .suspend = exynos4_clock_suspend,
  1354. .resume = exynos4_clock_resume,
  1355. };
  1356. void __init exynos4_register_clocks(void)
  1357. {
  1358. int ptr;
  1359. s3c24xx_register_clocks(exynos4_clks, ARRAY_SIZE(exynos4_clks));
  1360. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_sysclks); ptr++)
  1361. s3c_register_clksrc(exynos4_sysclks[ptr], 1);
  1362. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_sclk_tv); ptr++)
  1363. s3c_register_clksrc(exynos4_sclk_tv[ptr], 1);
  1364. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clksrc_cdev); ptr++)
  1365. s3c_register_clksrc(exynos4_clksrc_cdev[ptr], 1);
  1366. s3c_register_clksrc(exynos4_clksrcs, ARRAY_SIZE(exynos4_clksrcs));
  1367. s3c_register_clocks(exynos4_init_clocks_on, ARRAY_SIZE(exynos4_init_clocks_on));
  1368. s3c24xx_register_clocks(exynos4_clk_cdev, ARRAY_SIZE(exynos4_clk_cdev));
  1369. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clk_cdev); ptr++)
  1370. s3c_disable_clocks(exynos4_clk_cdev[ptr], 1);
  1371. s3c_register_clocks(exynos4_init_clocks_off, ARRAY_SIZE(exynos4_init_clocks_off));
  1372. s3c_disable_clocks(exynos4_init_clocks_off, ARRAY_SIZE(exynos4_init_clocks_off));
  1373. clkdev_add_table(exynos4_clk_lookup, ARRAY_SIZE(exynos4_clk_lookup));
  1374. register_syscore_ops(&exynos4_clock_syscore_ops);
  1375. s3c24xx_register_clock(&dummy_apb_pclk);
  1376. s3c_pwmclk_init();
  1377. }