phy_n.c 130 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <m@bues.ch>
  5. Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
  6. This program is free software; you can redistribute it and/or modify
  7. it under the terms of the GNU General Public License as published by
  8. the Free Software Foundation; either version 2 of the License, or
  9. (at your option) any later version.
  10. This program is distributed in the hope that it will be useful,
  11. but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. GNU General Public License for more details.
  14. You should have received a copy of the GNU General Public License
  15. along with this program; see the file COPYING. If not, write to
  16. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  17. Boston, MA 02110-1301, USA.
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/slab.h>
  21. #include <linux/types.h>
  22. #include "b43.h"
  23. #include "phy_n.h"
  24. #include "tables_nphy.h"
  25. #include "radio_2055.h"
  26. #include "radio_2056.h"
  27. #include "main.h"
  28. struct nphy_txgains {
  29. u16 txgm[2];
  30. u16 pga[2];
  31. u16 pad[2];
  32. u16 ipa[2];
  33. };
  34. struct nphy_iqcal_params {
  35. u16 txgm;
  36. u16 pga;
  37. u16 pad;
  38. u16 ipa;
  39. u16 cal_gain;
  40. u16 ncorr[5];
  41. };
  42. struct nphy_iq_est {
  43. s32 iq0_prod;
  44. u32 i0_pwr;
  45. u32 q0_pwr;
  46. s32 iq1_prod;
  47. u32 i1_pwr;
  48. u32 q1_pwr;
  49. };
  50. enum b43_nphy_rf_sequence {
  51. B43_RFSEQ_RX2TX,
  52. B43_RFSEQ_TX2RX,
  53. B43_RFSEQ_RESET2RX,
  54. B43_RFSEQ_UPDATE_GAINH,
  55. B43_RFSEQ_UPDATE_GAINL,
  56. B43_RFSEQ_UPDATE_GAINU,
  57. };
  58. enum b43_nphy_rssi_type {
  59. B43_NPHY_RSSI_X = 0,
  60. B43_NPHY_RSSI_Y,
  61. B43_NPHY_RSSI_Z,
  62. B43_NPHY_RSSI_PWRDET,
  63. B43_NPHY_RSSI_TSSI_I,
  64. B43_NPHY_RSSI_TSSI_Q,
  65. B43_NPHY_RSSI_TBD,
  66. };
  67. static inline bool b43_nphy_ipa(struct b43_wldev *dev)
  68. {
  69. enum ieee80211_band band = b43_current_band(dev->wl);
  70. return ((dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  71. (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ));
  72. }
  73. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  74. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  75. {
  76. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  77. if (dev->phy.rev >= 6) {
  78. if (dev->dev->chip_id == 47162)
  79. return txpwrctrl_tx_gain_ipa_rev5;
  80. return txpwrctrl_tx_gain_ipa_rev6;
  81. } else if (dev->phy.rev >= 5) {
  82. return txpwrctrl_tx_gain_ipa_rev5;
  83. } else {
  84. return txpwrctrl_tx_gain_ipa;
  85. }
  86. } else {
  87. return txpwrctrl_tx_gain_ipa_5g;
  88. }
  89. }
  90. /**************************************************
  91. * RF (just without b43_nphy_rf_control_intc_override)
  92. **************************************************/
  93. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  94. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  95. enum b43_nphy_rf_sequence seq)
  96. {
  97. static const u16 trigger[] = {
  98. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  99. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  100. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  101. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  102. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  103. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  104. };
  105. int i;
  106. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  107. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  108. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  109. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  110. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  111. for (i = 0; i < 200; i++) {
  112. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  113. goto ok;
  114. msleep(1);
  115. }
  116. b43err(dev->wl, "RF sequence status timeout\n");
  117. ok:
  118. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  119. }
  120. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  121. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  122. u16 value, u8 core, bool off)
  123. {
  124. int i;
  125. u8 index = fls(field);
  126. u8 addr, en_addr, val_addr;
  127. /* we expect only one bit set */
  128. B43_WARN_ON(field & (~(1 << (index - 1))));
  129. if (dev->phy.rev >= 3) {
  130. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  131. for (i = 0; i < 2; i++) {
  132. if (index == 0 || index == 16) {
  133. b43err(dev->wl,
  134. "Unsupported RF Ctrl Override call\n");
  135. return;
  136. }
  137. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  138. en_addr = B43_PHY_N((i == 0) ?
  139. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  140. val_addr = B43_PHY_N((i == 0) ?
  141. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  142. if (off) {
  143. b43_phy_mask(dev, en_addr, ~(field));
  144. b43_phy_mask(dev, val_addr,
  145. ~(rf_ctrl->val_mask));
  146. } else {
  147. if (core == 0 || ((1 << core) & i) != 0) {
  148. b43_phy_set(dev, en_addr, field);
  149. b43_phy_maskset(dev, val_addr,
  150. ~(rf_ctrl->val_mask),
  151. (value << rf_ctrl->val_shift));
  152. }
  153. }
  154. }
  155. } else {
  156. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  157. if (off) {
  158. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  159. value = 0;
  160. } else {
  161. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  162. }
  163. for (i = 0; i < 2; i++) {
  164. if (index <= 1 || index == 16) {
  165. b43err(dev->wl,
  166. "Unsupported RF Ctrl Override call\n");
  167. return;
  168. }
  169. if (index == 2 || index == 10 ||
  170. (index >= 13 && index <= 15)) {
  171. core = 1;
  172. }
  173. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  174. addr = B43_PHY_N((i == 0) ?
  175. rf_ctrl->addr0 : rf_ctrl->addr1);
  176. if ((core & (1 << i)) != 0)
  177. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  178. (value << rf_ctrl->shift));
  179. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  180. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  181. B43_NPHY_RFCTL_CMD_START);
  182. udelay(1);
  183. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  184. }
  185. }
  186. }
  187. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  188. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  189. u16 value, u8 core)
  190. {
  191. u8 i, j;
  192. u16 reg, tmp, val;
  193. B43_WARN_ON(dev->phy.rev < 3);
  194. B43_WARN_ON(field > 4);
  195. for (i = 0; i < 2; i++) {
  196. if ((core == 1 && i == 1) || (core == 2 && !i))
  197. continue;
  198. reg = (i == 0) ?
  199. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  200. b43_phy_mask(dev, reg, 0xFBFF);
  201. switch (field) {
  202. case 0:
  203. b43_phy_write(dev, reg, 0);
  204. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  205. break;
  206. case 1:
  207. if (!i) {
  208. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  209. 0xFC3F, (value << 6));
  210. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  211. 0xFFFE, 1);
  212. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  213. B43_NPHY_RFCTL_CMD_START);
  214. for (j = 0; j < 100; j++) {
  215. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  216. j = 0;
  217. break;
  218. }
  219. udelay(10);
  220. }
  221. if (j)
  222. b43err(dev->wl,
  223. "intc override timeout\n");
  224. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  225. 0xFFFE);
  226. } else {
  227. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  228. 0xFC3F, (value << 6));
  229. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  230. 0xFFFE, 1);
  231. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  232. B43_NPHY_RFCTL_CMD_RXTX);
  233. for (j = 0; j < 100; j++) {
  234. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  235. j = 0;
  236. break;
  237. }
  238. udelay(10);
  239. }
  240. if (j)
  241. b43err(dev->wl,
  242. "intc override timeout\n");
  243. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  244. 0xFFFE);
  245. }
  246. break;
  247. case 2:
  248. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  249. tmp = 0x0020;
  250. val = value << 5;
  251. } else {
  252. tmp = 0x0010;
  253. val = value << 4;
  254. }
  255. b43_phy_maskset(dev, reg, ~tmp, val);
  256. break;
  257. case 3:
  258. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  259. tmp = 0x0001;
  260. val = value;
  261. } else {
  262. tmp = 0x0004;
  263. val = value << 2;
  264. }
  265. b43_phy_maskset(dev, reg, ~tmp, val);
  266. break;
  267. case 4:
  268. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  269. tmp = 0x0002;
  270. val = value << 1;
  271. } else {
  272. tmp = 0x0008;
  273. val = value << 3;
  274. }
  275. b43_phy_maskset(dev, reg, ~tmp, val);
  276. break;
  277. }
  278. }
  279. }
  280. /**************************************************
  281. * Various PHY ops
  282. **************************************************/
  283. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  284. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  285. const u16 *clip_st)
  286. {
  287. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  288. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  289. }
  290. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  291. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  292. {
  293. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  294. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  295. }
  296. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  297. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  298. {
  299. u16 tmp;
  300. if (dev->dev->core_rev == 16)
  301. b43_mac_suspend(dev);
  302. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  303. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  304. B43_NPHY_CLASSCTL_WAITEDEN);
  305. tmp &= ~mask;
  306. tmp |= (val & mask);
  307. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  308. if (dev->dev->core_rev == 16)
  309. b43_mac_enable(dev);
  310. return tmp;
  311. }
  312. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  313. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  314. {
  315. u16 bbcfg;
  316. b43_phy_force_clock(dev, 1);
  317. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  318. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  319. udelay(1);
  320. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  321. b43_phy_force_clock(dev, 0);
  322. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  323. }
  324. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  325. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  326. {
  327. struct b43_phy *phy = &dev->phy;
  328. struct b43_phy_n *nphy = phy->n;
  329. if (enable) {
  330. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  331. if (nphy->deaf_count++ == 0) {
  332. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  333. b43_nphy_classifier(dev, 0x7, 0);
  334. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  335. b43_nphy_write_clip_detection(dev, clip);
  336. }
  337. b43_nphy_reset_cca(dev);
  338. } else {
  339. if (--nphy->deaf_count == 0) {
  340. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  341. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  342. }
  343. }
  344. }
  345. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  346. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  347. u8 *events, u8 *delays, u8 length)
  348. {
  349. struct b43_phy_n *nphy = dev->phy.n;
  350. u8 i;
  351. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  352. u16 offset1 = cmd << 4;
  353. u16 offset2 = offset1 + 0x80;
  354. if (nphy->hang_avoid)
  355. b43_nphy_stay_in_carrier_search(dev, true);
  356. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  357. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  358. for (i = length; i < 16; i++) {
  359. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  360. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  361. }
  362. if (nphy->hang_avoid)
  363. b43_nphy_stay_in_carrier_search(dev, false);
  364. }
  365. /**************************************************
  366. * Radio 0x2056
  367. **************************************************/
  368. static void b43_chantab_radio_2056_upload(struct b43_wldev *dev,
  369. const struct b43_nphy_channeltab_entry_rev3 *e)
  370. {
  371. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL1, e->radio_syn_pll_vcocal1);
  372. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL2, e->radio_syn_pll_vcocal2);
  373. b43_radio_write(dev, B2056_SYN_PLL_REFDIV, e->radio_syn_pll_refdiv);
  374. b43_radio_write(dev, B2056_SYN_PLL_MMD2, e->radio_syn_pll_mmd2);
  375. b43_radio_write(dev, B2056_SYN_PLL_MMD1, e->radio_syn_pll_mmd1);
  376. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1,
  377. e->radio_syn_pll_loopfilter1);
  378. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2,
  379. e->radio_syn_pll_loopfilter2);
  380. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER3,
  381. e->radio_syn_pll_loopfilter3);
  382. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4,
  383. e->radio_syn_pll_loopfilter4);
  384. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER5,
  385. e->radio_syn_pll_loopfilter5);
  386. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR27,
  387. e->radio_syn_reserved_addr27);
  388. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR28,
  389. e->radio_syn_reserved_addr28);
  390. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR29,
  391. e->radio_syn_reserved_addr29);
  392. b43_radio_write(dev, B2056_SYN_LOGEN_VCOBUF1,
  393. e->radio_syn_logen_vcobuf1);
  394. b43_radio_write(dev, B2056_SYN_LOGEN_MIXER2, e->radio_syn_logen_mixer2);
  395. b43_radio_write(dev, B2056_SYN_LOGEN_BUF3, e->radio_syn_logen_buf3);
  396. b43_radio_write(dev, B2056_SYN_LOGEN_BUF4, e->radio_syn_logen_buf4);
  397. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA_TUNE,
  398. e->radio_rx0_lnaa_tune);
  399. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG_TUNE,
  400. e->radio_rx0_lnag_tune);
  401. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAA_BOOST_TUNE,
  402. e->radio_tx0_intpaa_boost_tune);
  403. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAG_BOOST_TUNE,
  404. e->radio_tx0_intpag_boost_tune);
  405. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADA_BOOST_TUNE,
  406. e->radio_tx0_pada_boost_tune);
  407. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADG_BOOST_TUNE,
  408. e->radio_tx0_padg_boost_tune);
  409. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAA_BOOST_TUNE,
  410. e->radio_tx0_pgaa_boost_tune);
  411. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAG_BOOST_TUNE,
  412. e->radio_tx0_pgag_boost_tune);
  413. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXA_BOOST_TUNE,
  414. e->radio_tx0_mixa_boost_tune);
  415. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXG_BOOST_TUNE,
  416. e->radio_tx0_mixg_boost_tune);
  417. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA_TUNE,
  418. e->radio_rx1_lnaa_tune);
  419. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG_TUNE,
  420. e->radio_rx1_lnag_tune);
  421. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAA_BOOST_TUNE,
  422. e->radio_tx1_intpaa_boost_tune);
  423. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAG_BOOST_TUNE,
  424. e->radio_tx1_intpag_boost_tune);
  425. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADA_BOOST_TUNE,
  426. e->radio_tx1_pada_boost_tune);
  427. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADG_BOOST_TUNE,
  428. e->radio_tx1_padg_boost_tune);
  429. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAA_BOOST_TUNE,
  430. e->radio_tx1_pgaa_boost_tune);
  431. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAG_BOOST_TUNE,
  432. e->radio_tx1_pgag_boost_tune);
  433. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXA_BOOST_TUNE,
  434. e->radio_tx1_mixa_boost_tune);
  435. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXG_BOOST_TUNE,
  436. e->radio_tx1_mixg_boost_tune);
  437. }
  438. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2056Setup */
  439. static void b43_radio_2056_setup(struct b43_wldev *dev,
  440. const struct b43_nphy_channeltab_entry_rev3 *e)
  441. {
  442. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  443. enum ieee80211_band band = b43_current_band(dev->wl);
  444. u16 offset;
  445. u8 i;
  446. u16 bias, cbias, pag_boost, pgag_boost, mixg_boost, padg_boost;
  447. B43_WARN_ON(dev->phy.rev < 3);
  448. b43_chantab_radio_2056_upload(dev, e);
  449. b2056_upload_syn_pll_cp2(dev, band == IEEE80211_BAND_5GHZ);
  450. if (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  451. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  452. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  453. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  454. if (dev->dev->chip_id == 0x4716) {
  455. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x14);
  456. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0);
  457. } else {
  458. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x0B);
  459. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x14);
  460. }
  461. }
  462. if (sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  463. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  464. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  465. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  466. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x05);
  467. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x0C);
  468. }
  469. if (dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) {
  470. for (i = 0; i < 2; i++) {
  471. offset = i ? B2056_TX1 : B2056_TX0;
  472. if (dev->phy.rev >= 5) {
  473. b43_radio_write(dev,
  474. offset | B2056_TX_PADG_IDAC, 0xcc);
  475. if (dev->dev->chip_id == 0x4716) {
  476. bias = 0x40;
  477. cbias = 0x45;
  478. pag_boost = 0x5;
  479. pgag_boost = 0x33;
  480. mixg_boost = 0x55;
  481. } else {
  482. bias = 0x25;
  483. cbias = 0x20;
  484. pag_boost = 0x4;
  485. pgag_boost = 0x03;
  486. mixg_boost = 0x65;
  487. }
  488. padg_boost = 0x77;
  489. b43_radio_write(dev,
  490. offset | B2056_TX_INTPAG_IMAIN_STAT,
  491. bias);
  492. b43_radio_write(dev,
  493. offset | B2056_TX_INTPAG_IAUX_STAT,
  494. bias);
  495. b43_radio_write(dev,
  496. offset | B2056_TX_INTPAG_CASCBIAS,
  497. cbias);
  498. b43_radio_write(dev,
  499. offset | B2056_TX_INTPAG_BOOST_TUNE,
  500. pag_boost);
  501. b43_radio_write(dev,
  502. offset | B2056_TX_PGAG_BOOST_TUNE,
  503. pgag_boost);
  504. b43_radio_write(dev,
  505. offset | B2056_TX_PADG_BOOST_TUNE,
  506. padg_boost);
  507. b43_radio_write(dev,
  508. offset | B2056_TX_MIXG_BOOST_TUNE,
  509. mixg_boost);
  510. } else {
  511. bias = dev->phy.is_40mhz ? 0x40 : 0x20;
  512. b43_radio_write(dev,
  513. offset | B2056_TX_INTPAG_IMAIN_STAT,
  514. bias);
  515. b43_radio_write(dev,
  516. offset | B2056_TX_INTPAG_IAUX_STAT,
  517. bias);
  518. b43_radio_write(dev,
  519. offset | B2056_TX_INTPAG_CASCBIAS,
  520. 0x30);
  521. }
  522. b43_radio_write(dev, offset | B2056_TX_PA_SPARE1, 0xee);
  523. }
  524. } else if (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ) {
  525. /* TODO */
  526. }
  527. udelay(50);
  528. /* VCO calibration */
  529. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL12, 0x00);
  530. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  531. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x18);
  532. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  533. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x39);
  534. udelay(300);
  535. }
  536. static void b43_radio_init2056_pre(struct b43_wldev *dev)
  537. {
  538. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  539. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  540. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  541. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  542. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  543. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  544. ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  545. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  546. B43_NPHY_RFCTL_CMD_CHIP0PU);
  547. }
  548. static void b43_radio_init2056_post(struct b43_wldev *dev)
  549. {
  550. b43_radio_set(dev, B2056_SYN_COM_CTRL, 0xB);
  551. b43_radio_set(dev, B2056_SYN_COM_PU, 0x2);
  552. b43_radio_set(dev, B2056_SYN_COM_RESET, 0x2);
  553. msleep(1);
  554. b43_radio_mask(dev, B2056_SYN_COM_RESET, ~0x2);
  555. b43_radio_mask(dev, B2056_SYN_PLL_MAST2, ~0xFC);
  556. b43_radio_mask(dev, B2056_SYN_RCCAL_CTRL0, ~0x1);
  557. /*
  558. if (nphy->init_por)
  559. Call Radio 2056 Recalibrate
  560. */
  561. }
  562. /*
  563. * Initialize a Broadcom 2056 N-radio
  564. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  565. */
  566. static void b43_radio_init2056(struct b43_wldev *dev)
  567. {
  568. b43_radio_init2056_pre(dev);
  569. b2056_upload_inittabs(dev, 0, 0);
  570. b43_radio_init2056_post(dev);
  571. }
  572. /**************************************************
  573. * Radio 0x2055
  574. **************************************************/
  575. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  576. const struct b43_nphy_channeltab_entry_rev2 *e)
  577. {
  578. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  579. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  580. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  581. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  582. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  583. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  584. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  585. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  586. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  587. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  588. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  589. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  590. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  591. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  592. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  593. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  594. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  595. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  596. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  597. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  598. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  599. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  600. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  601. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  602. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  603. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  604. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  605. }
  606. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  607. static void b43_radio_2055_setup(struct b43_wldev *dev,
  608. const struct b43_nphy_channeltab_entry_rev2 *e)
  609. {
  610. B43_WARN_ON(dev->phy.rev >= 3);
  611. b43_chantab_radio_upload(dev, e);
  612. udelay(50);
  613. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  614. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  615. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  616. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  617. udelay(300);
  618. }
  619. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  620. {
  621. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  622. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  623. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  624. B43_NPHY_RFCTL_CMD_CHIP0PU |
  625. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  626. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  627. B43_NPHY_RFCTL_CMD_PORFORCE);
  628. }
  629. static void b43_radio_init2055_post(struct b43_wldev *dev)
  630. {
  631. struct b43_phy_n *nphy = dev->phy.n;
  632. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  633. int i;
  634. u16 val;
  635. bool workaround = false;
  636. if (sprom->revision < 4)
  637. workaround = (dev->dev->board_vendor != PCI_VENDOR_ID_BROADCOM
  638. && dev->dev->board_type == 0x46D
  639. && dev->dev->board_rev >= 0x41);
  640. else
  641. workaround =
  642. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  643. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  644. if (workaround) {
  645. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  646. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  647. }
  648. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  649. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  650. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  651. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  652. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  653. msleep(1);
  654. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  655. for (i = 0; i < 200; i++) {
  656. val = b43_radio_read(dev, B2055_CAL_COUT2);
  657. if (val & 0x80) {
  658. i = 0;
  659. break;
  660. }
  661. udelay(10);
  662. }
  663. if (i)
  664. b43err(dev->wl, "radio post init timeout\n");
  665. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  666. b43_switch_channel(dev, dev->phy.channel);
  667. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  668. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  669. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  670. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  671. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  672. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  673. if (!nphy->gain_boost) {
  674. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  675. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  676. } else {
  677. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  678. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  679. }
  680. udelay(2);
  681. }
  682. /*
  683. * Initialize a Broadcom 2055 N-radio
  684. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  685. */
  686. static void b43_radio_init2055(struct b43_wldev *dev)
  687. {
  688. b43_radio_init2055_pre(dev);
  689. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  690. /* Follow wl, not specs. Do not force uploading all regs */
  691. b2055_upload_inittab(dev, 0, 0);
  692. } else {
  693. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  694. b2055_upload_inittab(dev, ghz5, 0);
  695. }
  696. b43_radio_init2055_post(dev);
  697. }
  698. /**************************************************
  699. * Samples
  700. **************************************************/
  701. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  702. static int b43_nphy_load_samples(struct b43_wldev *dev,
  703. struct b43_c32 *samples, u16 len) {
  704. struct b43_phy_n *nphy = dev->phy.n;
  705. u16 i;
  706. u32 *data;
  707. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  708. if (!data) {
  709. b43err(dev->wl, "allocation for samples loading failed\n");
  710. return -ENOMEM;
  711. }
  712. if (nphy->hang_avoid)
  713. b43_nphy_stay_in_carrier_search(dev, 1);
  714. for (i = 0; i < len; i++) {
  715. data[i] = (samples[i].i & 0x3FF << 10);
  716. data[i] |= samples[i].q & 0x3FF;
  717. }
  718. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  719. kfree(data);
  720. if (nphy->hang_avoid)
  721. b43_nphy_stay_in_carrier_search(dev, 0);
  722. return 0;
  723. }
  724. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  725. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  726. bool test)
  727. {
  728. int i;
  729. u16 bw, len, rot, angle;
  730. struct b43_c32 *samples;
  731. bw = (dev->phy.is_40mhz) ? 40 : 20;
  732. len = bw << 3;
  733. if (test) {
  734. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  735. bw = 82;
  736. else
  737. bw = 80;
  738. if (dev->phy.is_40mhz)
  739. bw <<= 1;
  740. len = bw << 1;
  741. }
  742. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  743. if (!samples) {
  744. b43err(dev->wl, "allocation for samples generation failed\n");
  745. return 0;
  746. }
  747. rot = (((freq * 36) / bw) << 16) / 100;
  748. angle = 0;
  749. for (i = 0; i < len; i++) {
  750. samples[i] = b43_cordic(angle);
  751. angle += rot;
  752. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  753. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  754. }
  755. i = b43_nphy_load_samples(dev, samples, len);
  756. kfree(samples);
  757. return (i < 0) ? 0 : len;
  758. }
  759. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  760. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  761. u16 wait, bool iqmode, bool dac_test)
  762. {
  763. struct b43_phy_n *nphy = dev->phy.n;
  764. int i;
  765. u16 seq_mode;
  766. u32 tmp;
  767. if (nphy->hang_avoid)
  768. b43_nphy_stay_in_carrier_search(dev, true);
  769. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  770. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  771. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  772. }
  773. if (!dev->phy.is_40mhz)
  774. tmp = 0x6464;
  775. else
  776. tmp = 0x4747;
  777. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  778. if (nphy->hang_avoid)
  779. b43_nphy_stay_in_carrier_search(dev, false);
  780. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  781. if (loops != 0xFFFF)
  782. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  783. else
  784. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  785. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  786. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  787. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  788. if (iqmode) {
  789. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  790. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  791. } else {
  792. if (dac_test)
  793. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  794. else
  795. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  796. }
  797. for (i = 0; i < 100; i++) {
  798. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  799. i = 0;
  800. break;
  801. }
  802. udelay(10);
  803. }
  804. if (i)
  805. b43err(dev->wl, "run samples timeout\n");
  806. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  807. }
  808. /**************************************************
  809. * Others
  810. **************************************************/
  811. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  812. {//TODO
  813. }
  814. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  815. {//TODO
  816. }
  817. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  818. bool ignore_tssi)
  819. {//TODO
  820. return B43_TXPWR_RES_DONE;
  821. }
  822. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  823. const struct b43_phy_n_sfo_cfg *e)
  824. {
  825. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  826. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  827. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  828. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  829. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  830. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  831. }
  832. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  833. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  834. {
  835. struct b43_phy_n *nphy = dev->phy.n;
  836. u8 i;
  837. u16 bmask, val, tmp;
  838. enum ieee80211_band band = b43_current_band(dev->wl);
  839. if (nphy->hang_avoid)
  840. b43_nphy_stay_in_carrier_search(dev, 1);
  841. nphy->txpwrctrl = enable;
  842. if (!enable) {
  843. if (dev->phy.rev >= 3 &&
  844. (b43_phy_read(dev, B43_NPHY_TXPCTL_CMD) &
  845. (B43_NPHY_TXPCTL_CMD_COEFF |
  846. B43_NPHY_TXPCTL_CMD_HWPCTLEN |
  847. B43_NPHY_TXPCTL_CMD_PCTLEN))) {
  848. /* We disable enabled TX pwr ctl, save it's state */
  849. nphy->tx_pwr_idx[0] = b43_phy_read(dev,
  850. B43_NPHY_C1_TXPCTL_STAT) & 0x7f;
  851. nphy->tx_pwr_idx[1] = b43_phy_read(dev,
  852. B43_NPHY_C2_TXPCTL_STAT) & 0x7f;
  853. }
  854. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  855. for (i = 0; i < 84; i++)
  856. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  857. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  858. for (i = 0; i < 84; i++)
  859. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  860. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  861. if (dev->phy.rev >= 3)
  862. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  863. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  864. if (dev->phy.rev >= 3) {
  865. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  866. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  867. } else {
  868. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  869. }
  870. if (dev->phy.rev == 2)
  871. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  872. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  873. else if (dev->phy.rev < 2)
  874. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  875. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  876. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  877. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_TSSIRPSMW);
  878. } else {
  879. b43_ntab_write_bulk(dev, B43_NTAB16(26, 64), 84,
  880. nphy->adj_pwr_tbl);
  881. b43_ntab_write_bulk(dev, B43_NTAB16(27, 64), 84,
  882. nphy->adj_pwr_tbl);
  883. bmask = B43_NPHY_TXPCTL_CMD_COEFF |
  884. B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  885. /* wl does useless check for "enable" param here */
  886. val = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  887. if (dev->phy.rev >= 3) {
  888. bmask |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  889. if (val)
  890. val |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  891. }
  892. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD, ~(bmask), val);
  893. if (band == IEEE80211_BAND_5GHZ) {
  894. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  895. ~B43_NPHY_TXPCTL_CMD_INIT, 0x64);
  896. if (dev->phy.rev > 1)
  897. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  898. ~B43_NPHY_TXPCTL_INIT_PIDXI1,
  899. 0x64);
  900. }
  901. if (dev->phy.rev >= 3) {
  902. if (nphy->tx_pwr_idx[0] != 128 &&
  903. nphy->tx_pwr_idx[1] != 128) {
  904. /* Recover TX pwr ctl state */
  905. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  906. ~B43_NPHY_TXPCTL_CMD_INIT,
  907. nphy->tx_pwr_idx[0]);
  908. if (dev->phy.rev > 1)
  909. b43_phy_maskset(dev,
  910. B43_NPHY_TXPCTL_INIT,
  911. ~0xff, nphy->tx_pwr_idx[1]);
  912. }
  913. }
  914. if (dev->phy.rev >= 3) {
  915. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, ~0x100);
  916. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x100);
  917. } else {
  918. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x4000);
  919. }
  920. if (dev->phy.rev == 2)
  921. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x3b);
  922. else if (dev->phy.rev < 2)
  923. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x40);
  924. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  925. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_TSSIRPSMW);
  926. if (b43_nphy_ipa(dev)) {
  927. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x4);
  928. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x4);
  929. }
  930. }
  931. if (nphy->hang_avoid)
  932. b43_nphy_stay_in_carrier_search(dev, 0);
  933. }
  934. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  935. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  936. {
  937. struct b43_phy_n *nphy = dev->phy.n;
  938. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  939. u8 txpi[2], bbmult, i;
  940. u16 tmp, radio_gain, dac_gain;
  941. u16 freq = dev->phy.channel_freq;
  942. u32 txgain;
  943. /* u32 gaintbl; rev3+ */
  944. if (nphy->hang_avoid)
  945. b43_nphy_stay_in_carrier_search(dev, 1);
  946. if (dev->phy.rev >= 7) {
  947. txpi[0] = txpi[1] = 30;
  948. } else if (dev->phy.rev >= 3) {
  949. txpi[0] = 40;
  950. txpi[1] = 40;
  951. } else if (sprom->revision < 4) {
  952. txpi[0] = 72;
  953. txpi[1] = 72;
  954. } else {
  955. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  956. txpi[0] = sprom->txpid2g[0];
  957. txpi[1] = sprom->txpid2g[1];
  958. } else if (freq >= 4900 && freq < 5100) {
  959. txpi[0] = sprom->txpid5gl[0];
  960. txpi[1] = sprom->txpid5gl[1];
  961. } else if (freq >= 5100 && freq < 5500) {
  962. txpi[0] = sprom->txpid5g[0];
  963. txpi[1] = sprom->txpid5g[1];
  964. } else if (freq >= 5500) {
  965. txpi[0] = sprom->txpid5gh[0];
  966. txpi[1] = sprom->txpid5gh[1];
  967. } else {
  968. txpi[0] = 91;
  969. txpi[1] = 91;
  970. }
  971. }
  972. if (dev->phy.rev < 7 &&
  973. (txpi[0] < 40 || txpi[0] > 100 || txpi[1] < 40 || txpi[1] > 10))
  974. txpi[0] = txpi[1] = 91;
  975. /*
  976. for (i = 0; i < 2; i++) {
  977. nphy->txpwrindex[i].index_internal = txpi[i];
  978. nphy->txpwrindex[i].index_internal_save = txpi[i];
  979. }
  980. */
  981. for (i = 0; i < 2; i++) {
  982. if (dev->phy.rev >= 3) {
  983. if (b43_nphy_ipa(dev)) {
  984. txgain = *(b43_nphy_get_ipa_gain_table(dev) +
  985. txpi[i]);
  986. } else if (b43_current_band(dev->wl) ==
  987. IEEE80211_BAND_5GHZ) {
  988. /* FIXME: use 5GHz tables */
  989. txgain =
  990. b43_ntab_tx_gain_rev3plus_2ghz[txpi[i]];
  991. } else {
  992. if (dev->phy.rev >= 5 &&
  993. sprom->fem.ghz5.extpa_gain == 3)
  994. ; /* FIXME: 5GHz_txgain_HiPwrEPA */
  995. txgain =
  996. b43_ntab_tx_gain_rev3plus_2ghz[txpi[i]];
  997. }
  998. radio_gain = (txgain >> 16) & 0x1FFFF;
  999. } else {
  1000. txgain = b43_ntab_tx_gain_rev0_1_2[txpi[i]];
  1001. radio_gain = (txgain >> 16) & 0x1FFF;
  1002. }
  1003. if (dev->phy.rev >= 7)
  1004. dac_gain = (txgain >> 8) & 0x7;
  1005. else
  1006. dac_gain = (txgain >> 8) & 0x3F;
  1007. bbmult = txgain & 0xFF;
  1008. if (dev->phy.rev >= 3) {
  1009. if (i == 0)
  1010. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  1011. else
  1012. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  1013. } else {
  1014. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  1015. }
  1016. if (i == 0)
  1017. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  1018. else
  1019. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  1020. b43_ntab_write(dev, B43_NTAB16(0x7, 0x110 + i), radio_gain);
  1021. tmp = b43_ntab_read(dev, B43_NTAB16(0xF, 0x57));
  1022. if (i == 0)
  1023. tmp = (tmp & 0x00FF) | (bbmult << 8);
  1024. else
  1025. tmp = (tmp & 0xFF00) | bbmult;
  1026. b43_ntab_write(dev, B43_NTAB16(0xF, 0x57), tmp);
  1027. if (b43_nphy_ipa(dev)) {
  1028. u32 tmp32;
  1029. u16 reg = (i == 0) ?
  1030. B43_NPHY_PAPD_EN0 : B43_NPHY_PAPD_EN1;
  1031. tmp32 = b43_ntab_read(dev, B43_NTAB32(26 + i,
  1032. 576 + txpi[i]));
  1033. b43_phy_maskset(dev, reg, 0xE00F, (u32) tmp32 << 4);
  1034. b43_phy_set(dev, reg, 0x4);
  1035. }
  1036. }
  1037. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  1038. if (nphy->hang_avoid)
  1039. b43_nphy_stay_in_carrier_search(dev, 0);
  1040. }
  1041. static void b43_nphy_tx_gain_table_upload(struct b43_wldev *dev)
  1042. {
  1043. struct b43_phy *phy = &dev->phy;
  1044. const u32 *table = NULL;
  1045. #if 0
  1046. TODO: b43_ntab_papd_pga_gain_delta_ipa_2*
  1047. u32 rfpwr_offset;
  1048. u8 pga_gain;
  1049. int i;
  1050. #endif
  1051. if (phy->rev >= 3) {
  1052. if (b43_nphy_ipa(dev)) {
  1053. table = b43_nphy_get_ipa_gain_table(dev);
  1054. } else {
  1055. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1056. if (phy->rev == 3)
  1057. table = b43_ntab_tx_gain_rev3_5ghz;
  1058. if (phy->rev == 4)
  1059. table = b43_ntab_tx_gain_rev4_5ghz;
  1060. else
  1061. table = b43_ntab_tx_gain_rev5plus_5ghz;
  1062. } else {
  1063. table = b43_ntab_tx_gain_rev3plus_2ghz;
  1064. }
  1065. }
  1066. } else {
  1067. table = b43_ntab_tx_gain_rev0_1_2;
  1068. }
  1069. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128, table);
  1070. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128, table);
  1071. if (phy->rev >= 3) {
  1072. #if 0
  1073. nphy->gmval = (table[0] >> 16) & 0x7000;
  1074. for (i = 0; i < 128; i++) {
  1075. pga_gain = (table[i] >> 24) & 0xF;
  1076. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1077. rfpwr_offset = b43_ntab_papd_pga_gain_delta_ipa_2g[pga_gain];
  1078. else
  1079. rfpwr_offset = b43_ntab_papd_pga_gain_delta_ipa_5g[pga_gain];
  1080. b43_ntab_write(dev, B43_NTAB32(26, 576 + i),
  1081. rfpwr_offset);
  1082. b43_ntab_write(dev, B43_NTAB32(27, 576 + i),
  1083. rfpwr_offset);
  1084. }
  1085. #endif
  1086. }
  1087. }
  1088. /*
  1089. * Upload the N-PHY tables.
  1090. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  1091. */
  1092. static void b43_nphy_tables_init(struct b43_wldev *dev)
  1093. {
  1094. if (dev->phy.rev < 3)
  1095. b43_nphy_rev0_1_2_tables_init(dev);
  1096. else
  1097. b43_nphy_rev3plus_tables_init(dev);
  1098. }
  1099. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  1100. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  1101. {
  1102. struct b43_phy_n *nphy = dev->phy.n;
  1103. enum ieee80211_band band;
  1104. u16 tmp;
  1105. if (!enable) {
  1106. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  1107. B43_NPHY_RFCTL_INTC1);
  1108. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  1109. B43_NPHY_RFCTL_INTC2);
  1110. band = b43_current_band(dev->wl);
  1111. if (dev->phy.rev >= 3) {
  1112. if (band == IEEE80211_BAND_5GHZ)
  1113. tmp = 0x600;
  1114. else
  1115. tmp = 0x480;
  1116. } else {
  1117. if (band == IEEE80211_BAND_5GHZ)
  1118. tmp = 0x180;
  1119. else
  1120. tmp = 0x120;
  1121. }
  1122. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  1123. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  1124. } else {
  1125. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  1126. nphy->rfctrl_intc1_save);
  1127. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  1128. nphy->rfctrl_intc2_save);
  1129. }
  1130. }
  1131. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  1132. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  1133. {
  1134. u16 tmp;
  1135. if (dev->phy.rev >= 3) {
  1136. if (b43_nphy_ipa(dev)) {
  1137. tmp = 4;
  1138. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  1139. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  1140. }
  1141. tmp = 1;
  1142. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  1143. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  1144. }
  1145. }
  1146. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  1147. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  1148. {
  1149. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  1150. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  1151. if (preamble == 1)
  1152. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  1153. else
  1154. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  1155. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  1156. }
  1157. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  1158. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  1159. {
  1160. struct b43_phy_n *nphy = dev->phy.n;
  1161. bool override = false;
  1162. u16 chain = 0x33;
  1163. if (nphy->txrx_chain == 0) {
  1164. chain = 0x11;
  1165. override = true;
  1166. } else if (nphy->txrx_chain == 1) {
  1167. chain = 0x22;
  1168. override = true;
  1169. }
  1170. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  1171. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  1172. chain);
  1173. if (override)
  1174. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1175. B43_NPHY_RFSEQMODE_CAOVER);
  1176. else
  1177. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  1178. ~B43_NPHY_RFSEQMODE_CAOVER);
  1179. }
  1180. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  1181. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  1182. u16 samps, u8 time, bool wait)
  1183. {
  1184. int i;
  1185. u16 tmp;
  1186. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  1187. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  1188. if (wait)
  1189. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  1190. else
  1191. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  1192. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  1193. for (i = 1000; i; i--) {
  1194. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  1195. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  1196. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  1197. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  1198. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  1199. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  1200. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  1201. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  1202. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  1203. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  1204. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  1205. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  1206. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  1207. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  1208. return;
  1209. }
  1210. udelay(10);
  1211. }
  1212. memset(est, 0, sizeof(*est));
  1213. }
  1214. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  1215. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  1216. struct b43_phy_n_iq_comp *pcomp)
  1217. {
  1218. if (write) {
  1219. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  1220. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  1221. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  1222. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  1223. } else {
  1224. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  1225. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  1226. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  1227. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  1228. }
  1229. }
  1230. #if 0
  1231. /* Ready but not used anywhere */
  1232. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  1233. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  1234. {
  1235. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  1236. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  1237. if (core == 0) {
  1238. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  1239. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  1240. } else {
  1241. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  1242. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  1243. }
  1244. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  1245. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  1246. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  1247. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  1248. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  1249. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  1250. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  1251. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  1252. }
  1253. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  1254. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  1255. {
  1256. u8 rxval, txval;
  1257. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  1258. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  1259. if (core == 0) {
  1260. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1261. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1262. } else {
  1263. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1264. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1265. }
  1266. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1267. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1268. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  1269. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  1270. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  1271. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  1272. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  1273. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  1274. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  1275. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  1276. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  1277. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  1278. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  1279. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  1280. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  1281. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  1282. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  1283. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  1284. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  1285. if (core == 0) {
  1286. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  1287. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  1288. } else {
  1289. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  1290. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  1291. }
  1292. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  1293. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  1294. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  1295. if (core == 0) {
  1296. rxval = 1;
  1297. txval = 8;
  1298. } else {
  1299. rxval = 4;
  1300. txval = 2;
  1301. }
  1302. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  1303. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  1304. }
  1305. #endif
  1306. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  1307. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  1308. {
  1309. int i;
  1310. s32 iq;
  1311. u32 ii;
  1312. u32 qq;
  1313. int iq_nbits, qq_nbits;
  1314. int arsh, brsh;
  1315. u16 tmp, a, b;
  1316. struct nphy_iq_est est;
  1317. struct b43_phy_n_iq_comp old;
  1318. struct b43_phy_n_iq_comp new = { };
  1319. bool error = false;
  1320. if (mask == 0)
  1321. return;
  1322. b43_nphy_rx_iq_coeffs(dev, false, &old);
  1323. b43_nphy_rx_iq_coeffs(dev, true, &new);
  1324. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  1325. new = old;
  1326. for (i = 0; i < 2; i++) {
  1327. if (i == 0 && (mask & 1)) {
  1328. iq = est.iq0_prod;
  1329. ii = est.i0_pwr;
  1330. qq = est.q0_pwr;
  1331. } else if (i == 1 && (mask & 2)) {
  1332. iq = est.iq1_prod;
  1333. ii = est.i1_pwr;
  1334. qq = est.q1_pwr;
  1335. } else {
  1336. continue;
  1337. }
  1338. if (ii + qq < 2) {
  1339. error = true;
  1340. break;
  1341. }
  1342. iq_nbits = fls(abs(iq));
  1343. qq_nbits = fls(qq);
  1344. arsh = iq_nbits - 20;
  1345. if (arsh >= 0) {
  1346. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  1347. tmp = ii >> arsh;
  1348. } else {
  1349. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  1350. tmp = ii << -arsh;
  1351. }
  1352. if (tmp == 0) {
  1353. error = true;
  1354. break;
  1355. }
  1356. a /= tmp;
  1357. brsh = qq_nbits - 11;
  1358. if (brsh >= 0) {
  1359. b = (qq << (31 - qq_nbits));
  1360. tmp = ii >> brsh;
  1361. } else {
  1362. b = (qq << (31 - qq_nbits));
  1363. tmp = ii << -brsh;
  1364. }
  1365. if (tmp == 0) {
  1366. error = true;
  1367. break;
  1368. }
  1369. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  1370. if (i == 0 && (mask & 0x1)) {
  1371. if (dev->phy.rev >= 3) {
  1372. new.a0 = a & 0x3FF;
  1373. new.b0 = b & 0x3FF;
  1374. } else {
  1375. new.a0 = b & 0x3FF;
  1376. new.b0 = a & 0x3FF;
  1377. }
  1378. } else if (i == 1 && (mask & 0x2)) {
  1379. if (dev->phy.rev >= 3) {
  1380. new.a1 = a & 0x3FF;
  1381. new.b1 = b & 0x3FF;
  1382. } else {
  1383. new.a1 = b & 0x3FF;
  1384. new.b1 = a & 0x3FF;
  1385. }
  1386. }
  1387. }
  1388. if (error)
  1389. new = old;
  1390. b43_nphy_rx_iq_coeffs(dev, true, &new);
  1391. }
  1392. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  1393. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  1394. {
  1395. u16 array[4];
  1396. b43_ntab_read_bulk(dev, B43_NTAB16(0xF, 0x50), 4, array);
  1397. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  1398. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  1399. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  1400. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  1401. }
  1402. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  1403. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  1404. {
  1405. if (dev->phy.rev >= 3) {
  1406. if (!init)
  1407. return;
  1408. if (0 /* FIXME */) {
  1409. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  1410. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  1411. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  1412. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  1413. }
  1414. } else {
  1415. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  1416. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  1417. switch (dev->dev->bus_type) {
  1418. #ifdef CONFIG_B43_BCMA
  1419. case B43_BUS_BCMA:
  1420. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc,
  1421. 0xFC00, 0xFC00);
  1422. break;
  1423. #endif
  1424. #ifdef CONFIG_B43_SSB
  1425. case B43_BUS_SSB:
  1426. ssb_chipco_gpio_control(&dev->dev->sdev->bus->chipco,
  1427. 0xFC00, 0xFC00);
  1428. break;
  1429. #endif
  1430. }
  1431. b43_write32(dev, B43_MMIO_MACCTL,
  1432. b43_read32(dev, B43_MMIO_MACCTL) &
  1433. ~B43_MACCTL_GPOUTSMSK);
  1434. b43_write16(dev, B43_MMIO_GPIO_MASK,
  1435. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  1436. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  1437. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  1438. if (init) {
  1439. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  1440. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  1441. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  1442. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  1443. }
  1444. }
  1445. }
  1446. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  1447. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  1448. {
  1449. struct b43_phy_n *nphy = dev->phy.n;
  1450. u16 tmp;
  1451. if (nphy->hang_avoid)
  1452. b43_nphy_stay_in_carrier_search(dev, 1);
  1453. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  1454. if (tmp & 0x1)
  1455. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  1456. else if (tmp & 0x2)
  1457. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1458. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  1459. if (nphy->bb_mult_save & 0x80000000) {
  1460. tmp = nphy->bb_mult_save & 0xFFFF;
  1461. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1462. nphy->bb_mult_save = 0;
  1463. }
  1464. if (nphy->hang_avoid)
  1465. b43_nphy_stay_in_carrier_search(dev, 0);
  1466. }
  1467. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  1468. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  1469. {
  1470. struct b43_phy_n *nphy = dev->phy.n;
  1471. u8 channel = dev->phy.channel;
  1472. int tone[2] = { 57, 58 };
  1473. u32 noise[2] = { 0x3FF, 0x3FF };
  1474. B43_WARN_ON(dev->phy.rev < 3);
  1475. if (nphy->hang_avoid)
  1476. b43_nphy_stay_in_carrier_search(dev, 1);
  1477. if (nphy->gband_spurwar_en) {
  1478. /* TODO: N PHY Adjust Analog Pfbw (7) */
  1479. if (channel == 11 && dev->phy.is_40mhz)
  1480. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  1481. else
  1482. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  1483. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  1484. }
  1485. if (nphy->aband_spurwar_en) {
  1486. if (channel == 54) {
  1487. tone[0] = 0x20;
  1488. noise[0] = 0x25F;
  1489. } else if (channel == 38 || channel == 102 || channel == 118) {
  1490. if (0 /* FIXME */) {
  1491. tone[0] = 0x20;
  1492. noise[0] = 0x21F;
  1493. } else {
  1494. tone[0] = 0;
  1495. noise[0] = 0;
  1496. }
  1497. } else if (channel == 134) {
  1498. tone[0] = 0x20;
  1499. noise[0] = 0x21F;
  1500. } else if (channel == 151) {
  1501. tone[0] = 0x10;
  1502. noise[0] = 0x23F;
  1503. } else if (channel == 153 || channel == 161) {
  1504. tone[0] = 0x30;
  1505. noise[0] = 0x23F;
  1506. } else {
  1507. tone[0] = 0;
  1508. noise[0] = 0;
  1509. }
  1510. if (!tone[0] && !noise[0])
  1511. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  1512. else
  1513. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  1514. }
  1515. if (nphy->hang_avoid)
  1516. b43_nphy_stay_in_carrier_search(dev, 0);
  1517. }
  1518. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  1519. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  1520. {
  1521. struct b43_phy_n *nphy = dev->phy.n;
  1522. u8 i;
  1523. s16 tmp;
  1524. u16 data[4];
  1525. s16 gain[2];
  1526. u16 minmax[2];
  1527. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  1528. if (nphy->hang_avoid)
  1529. b43_nphy_stay_in_carrier_search(dev, 1);
  1530. if (nphy->gain_boost) {
  1531. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1532. gain[0] = 6;
  1533. gain[1] = 6;
  1534. } else {
  1535. tmp = 40370 - 315 * dev->phy.channel;
  1536. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  1537. tmp = 23242 - 224 * dev->phy.channel;
  1538. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  1539. }
  1540. } else {
  1541. gain[0] = 0;
  1542. gain[1] = 0;
  1543. }
  1544. for (i = 0; i < 2; i++) {
  1545. if (nphy->elna_gain_config) {
  1546. data[0] = 19 + gain[i];
  1547. data[1] = 25 + gain[i];
  1548. data[2] = 25 + gain[i];
  1549. data[3] = 25 + gain[i];
  1550. } else {
  1551. data[0] = lna_gain[0] + gain[i];
  1552. data[1] = lna_gain[1] + gain[i];
  1553. data[2] = lna_gain[2] + gain[i];
  1554. data[3] = lna_gain[3] + gain[i];
  1555. }
  1556. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  1557. minmax[i] = 23 + gain[i];
  1558. }
  1559. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  1560. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  1561. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  1562. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  1563. if (nphy->hang_avoid)
  1564. b43_nphy_stay_in_carrier_search(dev, 0);
  1565. }
  1566. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  1567. static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
  1568. {
  1569. struct b43_phy_n *nphy = dev->phy.n;
  1570. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1571. /* PHY rev 0, 1, 2 */
  1572. u8 i, j;
  1573. u8 code;
  1574. u16 tmp;
  1575. u8 rfseq_events[3] = { 6, 8, 7 };
  1576. u8 rfseq_delays[3] = { 10, 30, 1 };
  1577. /* PHY rev >= 3 */
  1578. bool ghz5;
  1579. bool ext_lna;
  1580. u16 rssi_gain;
  1581. struct nphy_gain_ctl_workaround_entry *e;
  1582. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  1583. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  1584. if (dev->phy.rev >= 3) {
  1585. /* Prepare values */
  1586. ghz5 = b43_phy_read(dev, B43_NPHY_BANDCTL)
  1587. & B43_NPHY_BANDCTL_5GHZ;
  1588. ext_lna = sprom->boardflags_lo & B43_BFL_EXTLNA;
  1589. e = b43_nphy_get_gain_ctl_workaround_ent(dev, ghz5, ext_lna);
  1590. if (ghz5 && dev->phy.rev >= 5)
  1591. rssi_gain = 0x90;
  1592. else
  1593. rssi_gain = 0x50;
  1594. b43_phy_set(dev, B43_NPHY_RXCTL, 0x0040);
  1595. /* Set Clip 2 detect */
  1596. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1597. B43_NPHY_C1_CGAINI_CL2DETECT);
  1598. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1599. B43_NPHY_C2_CGAINI_CL2DETECT);
  1600. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1601. 0x17);
  1602. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1603. 0x17);
  1604. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG2_IDAC, 0xF0);
  1605. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG2_IDAC, 0xF0);
  1606. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_POLE, 0x00);
  1607. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_POLE, 0x00);
  1608. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_GAIN,
  1609. rssi_gain);
  1610. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_GAIN,
  1611. rssi_gain);
  1612. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1613. 0x17);
  1614. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1615. 0x17);
  1616. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA2_IDAC, 0xFF);
  1617. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA2_IDAC, 0xFF);
  1618. b43_ntab_write_bulk(dev, B43_NTAB8(0, 8), 4, e->lna1_gain);
  1619. b43_ntab_write_bulk(dev, B43_NTAB8(1, 8), 4, e->lna1_gain);
  1620. b43_ntab_write_bulk(dev, B43_NTAB8(0, 16), 4, e->lna2_gain);
  1621. b43_ntab_write_bulk(dev, B43_NTAB8(1, 16), 4, e->lna2_gain);
  1622. b43_ntab_write_bulk(dev, B43_NTAB8(0, 32), 10, e->gain_db);
  1623. b43_ntab_write_bulk(dev, B43_NTAB8(1, 32), 10, e->gain_db);
  1624. b43_ntab_write_bulk(dev, B43_NTAB8(2, 32), 10, e->gain_bits);
  1625. b43_ntab_write_bulk(dev, B43_NTAB8(3, 32), 10, e->gain_bits);
  1626. b43_ntab_write_bulk(dev, B43_NTAB8(0, 0x40), 6, lpf_gain);
  1627. b43_ntab_write_bulk(dev, B43_NTAB8(1, 0x40), 6, lpf_gain);
  1628. b43_ntab_write_bulk(dev, B43_NTAB8(2, 0x40), 6, lpf_bits);
  1629. b43_ntab_write_bulk(dev, B43_NTAB8(3, 0x40), 6, lpf_bits);
  1630. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1631. b43_phy_write(dev, 0x2A7, e->init_gain);
  1632. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x106), 2,
  1633. e->rfseq_init);
  1634. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1635. /* TODO: check defines. Do not match variables names */
  1636. b43_phy_write(dev, B43_NPHY_C1_CLIP1_MEDGAIN, e->cliphi_gain);
  1637. b43_phy_write(dev, 0x2A9, e->cliphi_gain);
  1638. b43_phy_write(dev, B43_NPHY_C1_CLIP2_GAIN, e->clipmd_gain);
  1639. b43_phy_write(dev, 0x2AB, e->clipmd_gain);
  1640. b43_phy_write(dev, B43_NPHY_C2_CLIP1_HIGAIN, e->cliplo_gain);
  1641. b43_phy_write(dev, 0x2AD, e->cliplo_gain);
  1642. b43_phy_maskset(dev, 0x27D, 0xFF00, e->crsmin);
  1643. b43_phy_maskset(dev, 0x280, 0xFF00, e->crsminl);
  1644. b43_phy_maskset(dev, 0x283, 0xFF00, e->crsminu);
  1645. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, e->nbclip);
  1646. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, e->nbclip);
  1647. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1648. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, e->wlclip);
  1649. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1650. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, e->wlclip);
  1651. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1652. } else {
  1653. /* Set Clip 2 detect */
  1654. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1655. B43_NPHY_C1_CGAINI_CL2DETECT);
  1656. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1657. B43_NPHY_C2_CGAINI_CL2DETECT);
  1658. /* Set narrowband clip threshold */
  1659. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  1660. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  1661. if (!dev->phy.is_40mhz) {
  1662. /* Set dwell lengths */
  1663. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  1664. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  1665. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  1666. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  1667. }
  1668. /* Set wideband clip 2 threshold */
  1669. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1670. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  1671. 21);
  1672. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1673. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  1674. 21);
  1675. if (!dev->phy.is_40mhz) {
  1676. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  1677. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  1678. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  1679. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  1680. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  1681. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  1682. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  1683. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  1684. }
  1685. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1686. if (nphy->gain_boost) {
  1687. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  1688. dev->phy.is_40mhz)
  1689. code = 4;
  1690. else
  1691. code = 5;
  1692. } else {
  1693. code = dev->phy.is_40mhz ? 6 : 7;
  1694. }
  1695. /* Set HPVGA2 index */
  1696. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  1697. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  1698. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  1699. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  1700. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  1701. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  1702. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1703. /* specs say about 2 loops, but wl does 4 */
  1704. for (i = 0; i < 4; i++)
  1705. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1706. (code << 8 | 0x7C));
  1707. b43_nphy_adjust_lna_gain_table(dev);
  1708. if (nphy->elna_gain_config) {
  1709. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  1710. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1711. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1712. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1713. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1714. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  1715. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1716. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1717. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1718. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1719. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1720. /* specs say about 2 loops, but wl does 4 */
  1721. for (i = 0; i < 4; i++)
  1722. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1723. (code << 8 | 0x74));
  1724. }
  1725. if (dev->phy.rev == 2) {
  1726. for (i = 0; i < 4; i++) {
  1727. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1728. (0x0400 * i) + 0x0020);
  1729. for (j = 0; j < 21; j++) {
  1730. tmp = j * (i < 2 ? 3 : 1);
  1731. b43_phy_write(dev,
  1732. B43_NPHY_TABLE_DATALO, tmp);
  1733. }
  1734. }
  1735. }
  1736. b43_nphy_set_rf_sequence(dev, 5,
  1737. rfseq_events, rfseq_delays, 3);
  1738. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  1739. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  1740. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1741. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1742. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  1743. 0xFF80, 4);
  1744. }
  1745. }
  1746. static void b43_nphy_workarounds_rev3plus(struct b43_wldev *dev)
  1747. {
  1748. struct b43_phy_n *nphy = dev->phy.n;
  1749. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1750. /* TX to RX */
  1751. u8 tx2rx_events[8] = { 0x4, 0x3, 0x6, 0x5, 0x2, 0x1, 0x8, 0x1F };
  1752. u8 tx2rx_delays[8] = { 8, 4, 2, 2, 4, 4, 6, 1 };
  1753. /* RX to TX */
  1754. u8 rx2tx_events_ipa[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0xF, 0x3,
  1755. 0x1F };
  1756. u8 rx2tx_delays_ipa[9] = { 8, 6, 6, 4, 4, 16, 43, 1, 1 };
  1757. u8 rx2tx_events[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0x3, 0x4, 0x1F };
  1758. u8 rx2tx_delays[9] = { 8, 6, 6, 4, 4, 18, 42, 1, 1 };
  1759. u16 tmp16;
  1760. u32 tmp32;
  1761. b43_phy_write(dev, 0x23f, 0x1f8);
  1762. b43_phy_write(dev, 0x240, 0x1f8);
  1763. tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
  1764. tmp32 &= 0xffffff;
  1765. b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
  1766. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x0125);
  1767. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x01B3);
  1768. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x0105);
  1769. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x016E);
  1770. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0x00CD);
  1771. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x0020);
  1772. b43_phy_write(dev, B43_NPHY_C2_CLIP1_MEDGAIN, 0x000C);
  1773. b43_phy_write(dev, 0x2AE, 0x000C);
  1774. /* TX to RX */
  1775. b43_nphy_set_rf_sequence(dev, 1, tx2rx_events, tx2rx_delays,
  1776. ARRAY_SIZE(tx2rx_events));
  1777. /* RX to TX */
  1778. if (b43_nphy_ipa(dev))
  1779. b43_nphy_set_rf_sequence(dev, 0, rx2tx_events_ipa,
  1780. rx2tx_delays_ipa, ARRAY_SIZE(rx2tx_events_ipa));
  1781. if (nphy->hw_phyrxchain != 3 &&
  1782. nphy->hw_phyrxchain != nphy->hw_phytxchain) {
  1783. if (b43_nphy_ipa(dev)) {
  1784. rx2tx_delays[5] = 59;
  1785. rx2tx_delays[6] = 1;
  1786. rx2tx_events[7] = 0x1F;
  1787. }
  1788. b43_nphy_set_rf_sequence(dev, 1, rx2tx_events, rx2tx_delays,
  1789. ARRAY_SIZE(rx2tx_events));
  1790. }
  1791. tmp16 = (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ?
  1792. 0x2 : 0x9C40;
  1793. b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, tmp16);
  1794. b43_phy_maskset(dev, 0x294, 0xF0FF, 0x0700);
  1795. b43_ntab_write(dev, B43_NTAB32(16, 3), 0x18D);
  1796. b43_ntab_write(dev, B43_NTAB32(16, 127), 0x18D);
  1797. b43_nphy_gain_ctrl_workarounds(dev);
  1798. b43_ntab_write(dev, B43_NTAB16(8, 0), 2);
  1799. b43_ntab_write(dev, B43_NTAB16(8, 16), 2);
  1800. /* TODO */
  1801. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1802. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1803. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1804. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1805. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1806. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1807. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1808. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1809. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  1810. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  1811. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1812. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1813. /* N PHY WAR TX Chain Update with hw_phytxchain as argument */
  1814. if ((sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  1815. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ||
  1816. (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  1817. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ))
  1818. tmp32 = 0x00088888;
  1819. else
  1820. tmp32 = 0x88888888;
  1821. b43_ntab_write(dev, B43_NTAB32(30, 1), tmp32);
  1822. b43_ntab_write(dev, B43_NTAB32(30, 2), tmp32);
  1823. b43_ntab_write(dev, B43_NTAB32(30, 3), tmp32);
  1824. if (dev->phy.rev == 4 &&
  1825. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1826. b43_radio_write(dev, B2056_TX0 | B2056_TX_GMBB_IDAC,
  1827. 0x70);
  1828. b43_radio_write(dev, B2056_TX1 | B2056_TX_GMBB_IDAC,
  1829. 0x70);
  1830. }
  1831. b43_phy_write(dev, 0x224, 0x03eb);
  1832. b43_phy_write(dev, 0x225, 0x03eb);
  1833. b43_phy_write(dev, 0x226, 0x0341);
  1834. b43_phy_write(dev, 0x227, 0x0341);
  1835. b43_phy_write(dev, 0x228, 0x042b);
  1836. b43_phy_write(dev, 0x229, 0x042b);
  1837. b43_phy_write(dev, 0x22a, 0x0381);
  1838. b43_phy_write(dev, 0x22b, 0x0381);
  1839. b43_phy_write(dev, 0x22c, 0x042b);
  1840. b43_phy_write(dev, 0x22d, 0x042b);
  1841. b43_phy_write(dev, 0x22e, 0x0381);
  1842. b43_phy_write(dev, 0x22f, 0x0381);
  1843. }
  1844. static void b43_nphy_workarounds_rev1_2(struct b43_wldev *dev)
  1845. {
  1846. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1847. struct b43_phy *phy = &dev->phy;
  1848. struct b43_phy_n *nphy = phy->n;
  1849. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  1850. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  1851. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  1852. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  1853. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  1854. nphy->band5g_pwrgain) {
  1855. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  1856. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  1857. } else {
  1858. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  1859. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  1860. }
  1861. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0x000A);
  1862. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0x000A);
  1863. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  1864. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  1865. if (dev->phy.rev < 2) {
  1866. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0x0000);
  1867. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0x0000);
  1868. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  1869. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  1870. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x0800);
  1871. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x0800);
  1872. }
  1873. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  1874. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  1875. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  1876. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  1877. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD &&
  1878. dev->dev->board_type == 0x8B) {
  1879. delays1[0] = 0x1;
  1880. delays1[5] = 0x14;
  1881. }
  1882. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  1883. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  1884. b43_nphy_gain_ctrl_workarounds(dev);
  1885. if (dev->phy.rev < 2) {
  1886. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  1887. b43_hf_write(dev, b43_hf_read(dev) |
  1888. B43_HF_MLADVW);
  1889. } else if (dev->phy.rev == 2) {
  1890. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  1891. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  1892. }
  1893. if (dev->phy.rev < 2)
  1894. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  1895. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  1896. /* Set phase track alpha and beta */
  1897. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  1898. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  1899. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  1900. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  1901. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  1902. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  1903. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  1904. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  1905. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  1906. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  1907. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  1908. if (dev->phy.rev == 2)
  1909. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  1910. B43_NPHY_FINERX2_CGC_DECGC);
  1911. }
  1912. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  1913. static void b43_nphy_workarounds(struct b43_wldev *dev)
  1914. {
  1915. struct b43_phy *phy = &dev->phy;
  1916. struct b43_phy_n *nphy = phy->n;
  1917. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1918. b43_nphy_classifier(dev, 1, 0);
  1919. else
  1920. b43_nphy_classifier(dev, 1, 1);
  1921. if (nphy->hang_avoid)
  1922. b43_nphy_stay_in_carrier_search(dev, 1);
  1923. b43_phy_set(dev, B43_NPHY_IQFLIP,
  1924. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  1925. if (dev->phy.rev >= 3)
  1926. b43_nphy_workarounds_rev3plus(dev);
  1927. else
  1928. b43_nphy_workarounds_rev1_2(dev);
  1929. if (nphy->hang_avoid)
  1930. b43_nphy_stay_in_carrier_search(dev, 0);
  1931. }
  1932. /*
  1933. * Transmits a known value for LO calibration
  1934. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1935. */
  1936. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1937. bool iqmode, bool dac_test)
  1938. {
  1939. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1940. if (samp == 0)
  1941. return -1;
  1942. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1943. return 0;
  1944. }
  1945. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1946. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1947. {
  1948. struct b43_phy_n *nphy = dev->phy.n;
  1949. int i, j;
  1950. u32 tmp;
  1951. u32 cur_real, cur_imag, real_part, imag_part;
  1952. u16 buffer[7];
  1953. if (nphy->hang_avoid)
  1954. b43_nphy_stay_in_carrier_search(dev, true);
  1955. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1956. for (i = 0; i < 2; i++) {
  1957. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1958. (buffer[i * 2 + 1] & 0x3FF);
  1959. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1960. (((i + 26) << 10) | 320));
  1961. for (j = 0; j < 128; j++) {
  1962. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1963. ((tmp >> 16) & 0xFFFF));
  1964. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1965. (tmp & 0xFFFF));
  1966. }
  1967. }
  1968. for (i = 0; i < 2; i++) {
  1969. tmp = buffer[5 + i];
  1970. real_part = (tmp >> 8) & 0xFF;
  1971. imag_part = (tmp & 0xFF);
  1972. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1973. (((i + 26) << 10) | 448));
  1974. if (dev->phy.rev >= 3) {
  1975. cur_real = real_part;
  1976. cur_imag = imag_part;
  1977. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1978. }
  1979. for (j = 0; j < 128; j++) {
  1980. if (dev->phy.rev < 3) {
  1981. cur_real = (real_part * loscale[j] + 128) >> 8;
  1982. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1983. tmp = ((cur_real & 0xFF) << 8) |
  1984. (cur_imag & 0xFF);
  1985. }
  1986. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1987. ((tmp >> 16) & 0xFFFF));
  1988. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1989. (tmp & 0xFFFF));
  1990. }
  1991. }
  1992. if (dev->phy.rev >= 3) {
  1993. b43_shm_write16(dev, B43_SHM_SHARED,
  1994. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1995. b43_shm_write16(dev, B43_SHM_SHARED,
  1996. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1997. }
  1998. if (nphy->hang_avoid)
  1999. b43_nphy_stay_in_carrier_search(dev, false);
  2000. }
  2001. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  2002. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  2003. {
  2004. unsigned int i;
  2005. u16 val;
  2006. val = 0x1E1F;
  2007. for (i = 0; i < 16; i++) {
  2008. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  2009. val -= 0x202;
  2010. }
  2011. val = 0x3E3F;
  2012. for (i = 0; i < 16; i++) {
  2013. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  2014. val -= 0x202;
  2015. }
  2016. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  2017. }
  2018. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  2019. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  2020. s8 offset, u8 core, u8 rail,
  2021. enum b43_nphy_rssi_type type)
  2022. {
  2023. u16 tmp;
  2024. bool core1or5 = (core == 1) || (core == 5);
  2025. bool core2or5 = (core == 2) || (core == 5);
  2026. offset = clamp_val(offset, -32, 31);
  2027. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  2028. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  2029. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  2030. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  2031. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  2032. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  2033. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  2034. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  2035. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  2036. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  2037. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  2038. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  2039. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  2040. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  2041. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  2042. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  2043. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  2044. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  2045. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  2046. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  2047. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  2048. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  2049. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  2050. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  2051. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  2052. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  2053. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  2054. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  2055. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  2056. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  2057. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  2058. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  2059. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  2060. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  2061. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  2062. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  2063. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  2064. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  2065. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  2066. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  2067. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  2068. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_I))
  2069. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  2070. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_I))
  2071. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  2072. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  2073. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  2074. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  2075. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  2076. }
  2077. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  2078. {
  2079. u16 val;
  2080. if (type < 3)
  2081. val = 0;
  2082. else if (type == 6)
  2083. val = 1;
  2084. else if (type == 3)
  2085. val = 2;
  2086. else
  2087. val = 3;
  2088. val = (val << 12) | (val << 14);
  2089. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  2090. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  2091. if (type < 3) {
  2092. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  2093. (type + 1) << 4);
  2094. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  2095. (type + 1) << 4);
  2096. }
  2097. if (code == 0) {
  2098. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  2099. if (type < 3) {
  2100. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  2101. ~(B43_NPHY_RFCTL_CMD_RXEN |
  2102. B43_NPHY_RFCTL_CMD_CORESEL));
  2103. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  2104. ~(0x1 << 12 |
  2105. 0x1 << 5 |
  2106. 0x1 << 1 |
  2107. 0x1));
  2108. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  2109. ~B43_NPHY_RFCTL_CMD_START);
  2110. udelay(20);
  2111. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  2112. }
  2113. } else {
  2114. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  2115. if (type < 3) {
  2116. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  2117. ~(B43_NPHY_RFCTL_CMD_RXEN |
  2118. B43_NPHY_RFCTL_CMD_CORESEL),
  2119. (B43_NPHY_RFCTL_CMD_RXEN |
  2120. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  2121. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  2122. (0x1 << 12 |
  2123. 0x1 << 5 |
  2124. 0x1 << 1 |
  2125. 0x1));
  2126. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  2127. B43_NPHY_RFCTL_CMD_START);
  2128. udelay(20);
  2129. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  2130. }
  2131. }
  2132. }
  2133. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  2134. {
  2135. u8 i;
  2136. u16 reg, val;
  2137. if (code == 0) {
  2138. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  2139. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  2140. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  2141. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  2142. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  2143. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  2144. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  2145. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  2146. } else {
  2147. for (i = 0; i < 2; i++) {
  2148. if ((code == 1 && i == 1) || (code == 2 && !i))
  2149. continue;
  2150. reg = (i == 0) ?
  2151. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  2152. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  2153. if (type < 3) {
  2154. reg = (i == 0) ?
  2155. B43_NPHY_AFECTL_C1 :
  2156. B43_NPHY_AFECTL_C2;
  2157. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  2158. reg = (i == 0) ?
  2159. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  2160. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  2161. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  2162. if (type == 0)
  2163. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  2164. else if (type == 1)
  2165. val = 16;
  2166. else
  2167. val = 32;
  2168. b43_phy_set(dev, reg, val);
  2169. reg = (i == 0) ?
  2170. B43_NPHY_TXF_40CO_B1S0 :
  2171. B43_NPHY_TXF_40CO_B32S1;
  2172. b43_phy_set(dev, reg, 0x0020);
  2173. } else {
  2174. if (type == 6)
  2175. val = 0x0100;
  2176. else if (type == 3)
  2177. val = 0x0200;
  2178. else
  2179. val = 0x0300;
  2180. reg = (i == 0) ?
  2181. B43_NPHY_AFECTL_C1 :
  2182. B43_NPHY_AFECTL_C2;
  2183. b43_phy_maskset(dev, reg, 0xFCFF, val);
  2184. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  2185. if (type != 3 && type != 6) {
  2186. enum ieee80211_band band =
  2187. b43_current_band(dev->wl);
  2188. if (b43_nphy_ipa(dev))
  2189. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  2190. else
  2191. val = 0x11;
  2192. reg = (i == 0) ? 0x2000 : 0x3000;
  2193. reg |= B2055_PADDRV;
  2194. b43_radio_write16(dev, reg, val);
  2195. reg = (i == 0) ?
  2196. B43_NPHY_AFECTL_OVER1 :
  2197. B43_NPHY_AFECTL_OVER;
  2198. b43_phy_set(dev, reg, 0x0200);
  2199. }
  2200. }
  2201. }
  2202. }
  2203. }
  2204. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  2205. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  2206. {
  2207. if (dev->phy.rev >= 3)
  2208. b43_nphy_rev3_rssi_select(dev, code, type);
  2209. else
  2210. b43_nphy_rev2_rssi_select(dev, code, type);
  2211. }
  2212. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  2213. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  2214. {
  2215. int i;
  2216. for (i = 0; i < 2; i++) {
  2217. if (type == 2) {
  2218. if (i == 0) {
  2219. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  2220. 0xFC, buf[0]);
  2221. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  2222. 0xFC, buf[1]);
  2223. } else {
  2224. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  2225. 0xFC, buf[2 * i]);
  2226. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  2227. 0xFC, buf[2 * i + 1]);
  2228. }
  2229. } else {
  2230. if (i == 0)
  2231. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  2232. 0xF3, buf[0] << 2);
  2233. else
  2234. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  2235. 0xF3, buf[2 * i + 1] << 2);
  2236. }
  2237. }
  2238. }
  2239. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  2240. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  2241. u8 nsamp)
  2242. {
  2243. int i;
  2244. int out;
  2245. u16 save_regs_phy[9];
  2246. u16 s[2];
  2247. if (dev->phy.rev >= 3) {
  2248. save_regs_phy[0] = b43_phy_read(dev,
  2249. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  2250. save_regs_phy[1] = b43_phy_read(dev,
  2251. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  2252. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2253. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2254. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2255. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2256. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  2257. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  2258. save_regs_phy[8] = 0;
  2259. } else {
  2260. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2261. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2262. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2263. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  2264. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  2265. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  2266. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  2267. save_regs_phy[7] = 0;
  2268. save_regs_phy[8] = 0;
  2269. }
  2270. b43_nphy_rssi_select(dev, 5, type);
  2271. if (dev->phy.rev < 2) {
  2272. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  2273. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  2274. }
  2275. for (i = 0; i < 4; i++)
  2276. buf[i] = 0;
  2277. for (i = 0; i < nsamp; i++) {
  2278. if (dev->phy.rev < 2) {
  2279. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  2280. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  2281. } else {
  2282. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  2283. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  2284. }
  2285. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  2286. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  2287. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  2288. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  2289. }
  2290. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  2291. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  2292. if (dev->phy.rev < 2)
  2293. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  2294. if (dev->phy.rev >= 3) {
  2295. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  2296. save_regs_phy[0]);
  2297. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  2298. save_regs_phy[1]);
  2299. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  2300. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  2301. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  2302. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  2303. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  2304. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  2305. } else {
  2306. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  2307. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  2308. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  2309. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  2310. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  2311. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  2312. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  2313. }
  2314. return out;
  2315. }
  2316. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  2317. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  2318. {
  2319. int i, j;
  2320. u8 state[4];
  2321. u8 code, val;
  2322. u16 class, override;
  2323. u8 regs_save_radio[2];
  2324. u16 regs_save_phy[2];
  2325. s8 offset[4];
  2326. u8 core;
  2327. u8 rail;
  2328. u16 clip_state[2];
  2329. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  2330. s32 results_min[4] = { };
  2331. u8 vcm_final[4] = { };
  2332. s32 results[4][4] = { };
  2333. s32 miniq[4][2] = { };
  2334. if (type == 2) {
  2335. code = 0;
  2336. val = 6;
  2337. } else if (type < 2) {
  2338. code = 25;
  2339. val = 4;
  2340. } else {
  2341. B43_WARN_ON(1);
  2342. return;
  2343. }
  2344. class = b43_nphy_classifier(dev, 0, 0);
  2345. b43_nphy_classifier(dev, 7, 4);
  2346. b43_nphy_read_clip_detection(dev, clip_state);
  2347. b43_nphy_write_clip_detection(dev, clip_off);
  2348. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2349. override = 0x140;
  2350. else
  2351. override = 0x110;
  2352. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2353. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  2354. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  2355. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  2356. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2357. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  2358. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  2359. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  2360. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  2361. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  2362. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  2363. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  2364. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  2365. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  2366. b43_nphy_rssi_select(dev, 5, type);
  2367. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  2368. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  2369. for (i = 0; i < 4; i++) {
  2370. u8 tmp[4];
  2371. for (j = 0; j < 4; j++)
  2372. tmp[j] = i;
  2373. if (type != 1)
  2374. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  2375. b43_nphy_poll_rssi(dev, type, results[i], 8);
  2376. if (type < 2)
  2377. for (j = 0; j < 2; j++)
  2378. miniq[i][j] = min(results[i][2 * j],
  2379. results[i][2 * j + 1]);
  2380. }
  2381. for (i = 0; i < 4; i++) {
  2382. s32 mind = 40;
  2383. u8 minvcm = 0;
  2384. s32 minpoll = 249;
  2385. s32 curr;
  2386. for (j = 0; j < 4; j++) {
  2387. if (type == 2)
  2388. curr = abs(results[j][i]);
  2389. else
  2390. curr = abs(miniq[j][i / 2] - code * 8);
  2391. if (curr < mind) {
  2392. mind = curr;
  2393. minvcm = j;
  2394. }
  2395. if (results[j][i] < minpoll)
  2396. minpoll = results[j][i];
  2397. }
  2398. results_min[i] = minpoll;
  2399. vcm_final[i] = minvcm;
  2400. }
  2401. if (type != 1)
  2402. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  2403. for (i = 0; i < 4; i++) {
  2404. offset[i] = (code * 8) - results[vcm_final[i]][i];
  2405. if (offset[i] < 0)
  2406. offset[i] = -((abs(offset[i]) + 4) / 8);
  2407. else
  2408. offset[i] = (offset[i] + 4) / 8;
  2409. if (results_min[i] == 248)
  2410. offset[i] = code - 32;
  2411. core = (i / 2) ? 2 : 1;
  2412. rail = (i % 2) ? 1 : 0;
  2413. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  2414. type);
  2415. }
  2416. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  2417. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  2418. switch (state[2]) {
  2419. case 1:
  2420. b43_nphy_rssi_select(dev, 1, 2);
  2421. break;
  2422. case 4:
  2423. b43_nphy_rssi_select(dev, 1, 0);
  2424. break;
  2425. case 2:
  2426. b43_nphy_rssi_select(dev, 1, 1);
  2427. break;
  2428. default:
  2429. b43_nphy_rssi_select(dev, 1, 1);
  2430. break;
  2431. }
  2432. switch (state[3]) {
  2433. case 1:
  2434. b43_nphy_rssi_select(dev, 2, 2);
  2435. break;
  2436. case 4:
  2437. b43_nphy_rssi_select(dev, 2, 0);
  2438. break;
  2439. default:
  2440. b43_nphy_rssi_select(dev, 2, 1);
  2441. break;
  2442. }
  2443. b43_nphy_rssi_select(dev, 0, type);
  2444. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  2445. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  2446. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  2447. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  2448. b43_nphy_classifier(dev, 7, class);
  2449. b43_nphy_write_clip_detection(dev, clip_state);
  2450. /* Specs don't say about reset here, but it makes wl and b43 dumps
  2451. identical, it really seems wl performs this */
  2452. b43_nphy_reset_cca(dev);
  2453. }
  2454. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  2455. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  2456. {
  2457. /* TODO */
  2458. }
  2459. /*
  2460. * RSSI Calibration
  2461. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  2462. */
  2463. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  2464. {
  2465. if (dev->phy.rev >= 3) {
  2466. b43_nphy_rev3_rssi_cal(dev);
  2467. } else {
  2468. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Z);
  2469. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_X);
  2470. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Y);
  2471. }
  2472. }
  2473. /*
  2474. * Restore RSSI Calibration
  2475. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  2476. */
  2477. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  2478. {
  2479. struct b43_phy_n *nphy = dev->phy.n;
  2480. u16 *rssical_radio_regs = NULL;
  2481. u16 *rssical_phy_regs = NULL;
  2482. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2483. if (!nphy->rssical_chanspec_2G.center_freq)
  2484. return;
  2485. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  2486. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  2487. } else {
  2488. if (!nphy->rssical_chanspec_5G.center_freq)
  2489. return;
  2490. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  2491. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  2492. }
  2493. /* TODO use some definitions */
  2494. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  2495. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  2496. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  2497. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  2498. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  2499. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  2500. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  2501. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  2502. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  2503. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  2504. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  2505. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  2506. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  2507. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  2508. }
  2509. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  2510. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  2511. {
  2512. struct b43_phy_n *nphy = dev->phy.n;
  2513. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  2514. u16 tmp;
  2515. u8 offset, i;
  2516. if (dev->phy.rev >= 3) {
  2517. for (i = 0; i < 2; i++) {
  2518. tmp = (i == 0) ? 0x2000 : 0x3000;
  2519. offset = i * 11;
  2520. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  2521. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  2522. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  2523. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  2524. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  2525. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  2526. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  2527. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  2528. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  2529. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  2530. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  2531. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2532. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  2533. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2534. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2535. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2536. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2537. if (nphy->ipa5g_on) {
  2538. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  2539. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  2540. } else {
  2541. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2542. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  2543. }
  2544. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2545. } else {
  2546. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  2547. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2548. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2549. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2550. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2551. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  2552. if (nphy->ipa2g_on) {
  2553. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  2554. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  2555. (dev->phy.rev < 5) ? 0x11 : 0x01);
  2556. } else {
  2557. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2558. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2559. }
  2560. }
  2561. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  2562. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  2563. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  2564. }
  2565. } else {
  2566. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  2567. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  2568. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  2569. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  2570. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  2571. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  2572. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  2573. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  2574. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  2575. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  2576. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  2577. B43_NPHY_BANDCTL_5GHZ)) {
  2578. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  2579. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  2580. } else {
  2581. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  2582. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  2583. }
  2584. if (dev->phy.rev < 2) {
  2585. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  2586. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  2587. } else {
  2588. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  2589. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  2590. }
  2591. }
  2592. }
  2593. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  2594. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  2595. struct nphy_txgains target,
  2596. struct nphy_iqcal_params *params)
  2597. {
  2598. int i, j, indx;
  2599. u16 gain;
  2600. if (dev->phy.rev >= 3) {
  2601. params->txgm = target.txgm[core];
  2602. params->pga = target.pga[core];
  2603. params->pad = target.pad[core];
  2604. params->ipa = target.ipa[core];
  2605. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  2606. (params->pad << 4) | (params->ipa);
  2607. for (j = 0; j < 5; j++)
  2608. params->ncorr[j] = 0x79;
  2609. } else {
  2610. gain = (target.pad[core]) | (target.pga[core] << 4) |
  2611. (target.txgm[core] << 8);
  2612. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  2613. 1 : 0;
  2614. for (i = 0; i < 9; i++)
  2615. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  2616. break;
  2617. i = min(i, 8);
  2618. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  2619. params->pga = tbl_iqcal_gainparams[indx][i][2];
  2620. params->pad = tbl_iqcal_gainparams[indx][i][3];
  2621. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  2622. (params->pad << 2);
  2623. for (j = 0; j < 4; j++)
  2624. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  2625. }
  2626. }
  2627. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  2628. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  2629. {
  2630. struct b43_phy_n *nphy = dev->phy.n;
  2631. int i;
  2632. u16 scale, entry;
  2633. u16 tmp = nphy->txcal_bbmult;
  2634. if (core == 0)
  2635. tmp >>= 8;
  2636. tmp &= 0xff;
  2637. for (i = 0; i < 18; i++) {
  2638. scale = (ladder_lo[i].percent * tmp) / 100;
  2639. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  2640. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  2641. scale = (ladder_iq[i].percent * tmp) / 100;
  2642. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  2643. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  2644. }
  2645. }
  2646. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  2647. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2648. {
  2649. int i;
  2650. for (i = 0; i < 15; i++)
  2651. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  2652. tbl_tx_filter_coef_rev4[2][i]);
  2653. }
  2654. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2655. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2656. {
  2657. int i, j;
  2658. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2659. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2660. for (i = 0; i < 3; i++)
  2661. for (j = 0; j < 15; j++)
  2662. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2663. tbl_tx_filter_coef_rev4[i][j]);
  2664. if (dev->phy.is_40mhz) {
  2665. for (j = 0; j < 15; j++)
  2666. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2667. tbl_tx_filter_coef_rev4[3][j]);
  2668. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2669. for (j = 0; j < 15; j++)
  2670. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2671. tbl_tx_filter_coef_rev4[5][j]);
  2672. }
  2673. if (dev->phy.channel == 14)
  2674. for (j = 0; j < 15; j++)
  2675. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2676. tbl_tx_filter_coef_rev4[6][j]);
  2677. }
  2678. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2679. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2680. {
  2681. struct b43_phy_n *nphy = dev->phy.n;
  2682. u16 curr_gain[2];
  2683. struct nphy_txgains target;
  2684. const u32 *table = NULL;
  2685. if (!nphy->txpwrctrl) {
  2686. int i;
  2687. if (nphy->hang_avoid)
  2688. b43_nphy_stay_in_carrier_search(dev, true);
  2689. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2690. if (nphy->hang_avoid)
  2691. b43_nphy_stay_in_carrier_search(dev, false);
  2692. for (i = 0; i < 2; ++i) {
  2693. if (dev->phy.rev >= 3) {
  2694. target.ipa[i] = curr_gain[i] & 0x000F;
  2695. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2696. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2697. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2698. } else {
  2699. target.ipa[i] = curr_gain[i] & 0x0003;
  2700. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2701. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2702. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2703. }
  2704. }
  2705. } else {
  2706. int i;
  2707. u16 index[2];
  2708. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2709. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2710. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2711. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2712. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2713. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2714. for (i = 0; i < 2; ++i) {
  2715. if (dev->phy.rev >= 3) {
  2716. enum ieee80211_band band =
  2717. b43_current_band(dev->wl);
  2718. if (b43_nphy_ipa(dev)) {
  2719. table = b43_nphy_get_ipa_gain_table(dev);
  2720. } else {
  2721. if (band == IEEE80211_BAND_5GHZ) {
  2722. if (dev->phy.rev == 3)
  2723. table = b43_ntab_tx_gain_rev3_5ghz;
  2724. else if (dev->phy.rev == 4)
  2725. table = b43_ntab_tx_gain_rev4_5ghz;
  2726. else
  2727. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2728. } else {
  2729. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2730. }
  2731. }
  2732. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2733. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2734. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2735. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2736. } else {
  2737. table = b43_ntab_tx_gain_rev0_1_2;
  2738. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2739. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2740. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2741. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2742. }
  2743. }
  2744. }
  2745. return target;
  2746. }
  2747. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2748. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2749. {
  2750. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2751. if (dev->phy.rev >= 3) {
  2752. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2753. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2754. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2755. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2756. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2757. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2758. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2759. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2760. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2761. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2762. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2763. b43_nphy_reset_cca(dev);
  2764. } else {
  2765. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2766. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2767. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2768. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2769. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2770. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2771. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2772. }
  2773. }
  2774. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2775. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2776. {
  2777. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2778. u16 tmp;
  2779. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2780. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2781. if (dev->phy.rev >= 3) {
  2782. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2783. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2784. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2785. regs[2] = tmp;
  2786. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2787. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2788. regs[3] = tmp;
  2789. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2790. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2791. b43_phy_mask(dev, B43_NPHY_BBCFG,
  2792. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  2793. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2794. regs[5] = tmp;
  2795. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2796. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2797. regs[6] = tmp;
  2798. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2799. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2800. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2801. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2802. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2803. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2804. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2805. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2806. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2807. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2808. } else {
  2809. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2810. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2811. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2812. regs[2] = tmp;
  2813. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2814. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2815. regs[3] = tmp;
  2816. tmp |= 0x2000;
  2817. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2818. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2819. regs[4] = tmp;
  2820. tmp |= 0x2000;
  2821. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2822. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2823. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2824. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2825. tmp = 0x0180;
  2826. else
  2827. tmp = 0x0120;
  2828. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2829. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2830. }
  2831. }
  2832. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2833. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2834. {
  2835. struct b43_phy_n *nphy = dev->phy.n;
  2836. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2837. u16 *txcal_radio_regs = NULL;
  2838. struct b43_chanspec *iqcal_chanspec;
  2839. u16 *table = NULL;
  2840. if (nphy->hang_avoid)
  2841. b43_nphy_stay_in_carrier_search(dev, 1);
  2842. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2843. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2844. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2845. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2846. table = nphy->cal_cache.txcal_coeffs_2G;
  2847. } else {
  2848. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2849. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2850. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2851. table = nphy->cal_cache.txcal_coeffs_5G;
  2852. }
  2853. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2854. /* TODO use some definitions */
  2855. if (dev->phy.rev >= 3) {
  2856. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2857. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2858. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2859. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2860. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2861. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2862. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2863. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2864. } else {
  2865. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2866. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2867. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2868. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2869. }
  2870. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  2871. iqcal_chanspec->channel_type = dev->phy.channel_type;
  2872. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2873. if (nphy->hang_avoid)
  2874. b43_nphy_stay_in_carrier_search(dev, 0);
  2875. }
  2876. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2877. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2878. {
  2879. struct b43_phy_n *nphy = dev->phy.n;
  2880. u16 coef[4];
  2881. u16 *loft = NULL;
  2882. u16 *table = NULL;
  2883. int i;
  2884. u16 *txcal_radio_regs = NULL;
  2885. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2886. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2887. if (!nphy->iqcal_chanspec_2G.center_freq)
  2888. return;
  2889. table = nphy->cal_cache.txcal_coeffs_2G;
  2890. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2891. } else {
  2892. if (!nphy->iqcal_chanspec_5G.center_freq)
  2893. return;
  2894. table = nphy->cal_cache.txcal_coeffs_5G;
  2895. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2896. }
  2897. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2898. for (i = 0; i < 4; i++) {
  2899. if (dev->phy.rev >= 3)
  2900. table[i] = coef[i];
  2901. else
  2902. coef[i] = 0;
  2903. }
  2904. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2905. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2906. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2907. if (dev->phy.rev < 2)
  2908. b43_nphy_tx_iq_workaround(dev);
  2909. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2910. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2911. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2912. } else {
  2913. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2914. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2915. }
  2916. /* TODO use some definitions */
  2917. if (dev->phy.rev >= 3) {
  2918. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2919. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2920. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2921. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2922. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2923. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2924. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2925. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2926. } else {
  2927. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2928. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2929. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2930. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2931. }
  2932. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2933. }
  2934. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2935. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2936. struct nphy_txgains target,
  2937. bool full, bool mphase)
  2938. {
  2939. struct b43_phy_n *nphy = dev->phy.n;
  2940. int i;
  2941. int error = 0;
  2942. int freq;
  2943. bool avoid = false;
  2944. u8 length;
  2945. u16 tmp, core, type, count, max, numb, last = 0, cmd;
  2946. const u16 *table;
  2947. bool phy6or5x;
  2948. u16 buffer[11];
  2949. u16 diq_start = 0;
  2950. u16 save[2];
  2951. u16 gain[2];
  2952. struct nphy_iqcal_params params[2];
  2953. bool updated[2] = { };
  2954. b43_nphy_stay_in_carrier_search(dev, true);
  2955. if (dev->phy.rev >= 4) {
  2956. avoid = nphy->hang_avoid;
  2957. nphy->hang_avoid = 0;
  2958. }
  2959. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2960. for (i = 0; i < 2; i++) {
  2961. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2962. gain[i] = params[i].cal_gain;
  2963. }
  2964. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2965. b43_nphy_tx_cal_radio_setup(dev);
  2966. b43_nphy_tx_cal_phy_setup(dev);
  2967. phy6or5x = dev->phy.rev >= 6 ||
  2968. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2969. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2970. if (phy6or5x) {
  2971. if (dev->phy.is_40mhz) {
  2972. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2973. tbl_tx_iqlo_cal_loft_ladder_40);
  2974. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2975. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2976. } else {
  2977. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2978. tbl_tx_iqlo_cal_loft_ladder_20);
  2979. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2980. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2981. }
  2982. }
  2983. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2984. if (!dev->phy.is_40mhz)
  2985. freq = 2500;
  2986. else
  2987. freq = 5000;
  2988. if (nphy->mphase_cal_phase_id > 2)
  2989. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2990. 0xFFFF, 0, true, false);
  2991. else
  2992. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2993. if (error == 0) {
  2994. if (nphy->mphase_cal_phase_id > 2) {
  2995. table = nphy->mphase_txcal_bestcoeffs;
  2996. length = 11;
  2997. if (dev->phy.rev < 3)
  2998. length -= 2;
  2999. } else {
  3000. if (!full && nphy->txiqlocal_coeffsvalid) {
  3001. table = nphy->txiqlocal_bestc;
  3002. length = 11;
  3003. if (dev->phy.rev < 3)
  3004. length -= 2;
  3005. } else {
  3006. full = true;
  3007. if (dev->phy.rev >= 3) {
  3008. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  3009. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  3010. } else {
  3011. table = tbl_tx_iqlo_cal_startcoefs;
  3012. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  3013. }
  3014. }
  3015. }
  3016. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  3017. if (full) {
  3018. if (dev->phy.rev >= 3)
  3019. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  3020. else
  3021. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  3022. } else {
  3023. if (dev->phy.rev >= 3)
  3024. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  3025. else
  3026. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  3027. }
  3028. if (mphase) {
  3029. count = nphy->mphase_txcal_cmdidx;
  3030. numb = min(max,
  3031. (u16)(count + nphy->mphase_txcal_numcmds));
  3032. } else {
  3033. count = 0;
  3034. numb = max;
  3035. }
  3036. for (; count < numb; count++) {
  3037. if (full) {
  3038. if (dev->phy.rev >= 3)
  3039. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  3040. else
  3041. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  3042. } else {
  3043. if (dev->phy.rev >= 3)
  3044. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  3045. else
  3046. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  3047. }
  3048. core = (cmd & 0x3000) >> 12;
  3049. type = (cmd & 0x0F00) >> 8;
  3050. if (phy6or5x && updated[core] == 0) {
  3051. b43_nphy_update_tx_cal_ladder(dev, core);
  3052. updated[core] = 1;
  3053. }
  3054. tmp = (params[core].ncorr[type] << 8) | 0x66;
  3055. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  3056. if (type == 1 || type == 3 || type == 4) {
  3057. buffer[0] = b43_ntab_read(dev,
  3058. B43_NTAB16(15, 69 + core));
  3059. diq_start = buffer[0];
  3060. buffer[0] = 0;
  3061. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  3062. 0);
  3063. }
  3064. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  3065. for (i = 0; i < 2000; i++) {
  3066. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  3067. if (tmp & 0xC000)
  3068. break;
  3069. udelay(10);
  3070. }
  3071. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3072. buffer);
  3073. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  3074. buffer);
  3075. if (type == 1 || type == 3 || type == 4)
  3076. buffer[0] = diq_start;
  3077. }
  3078. if (mphase)
  3079. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  3080. last = (dev->phy.rev < 3) ? 6 : 7;
  3081. if (!mphase || nphy->mphase_cal_phase_id == last) {
  3082. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  3083. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  3084. if (dev->phy.rev < 3) {
  3085. buffer[0] = 0;
  3086. buffer[1] = 0;
  3087. buffer[2] = 0;
  3088. buffer[3] = 0;
  3089. }
  3090. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  3091. buffer);
  3092. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  3093. buffer);
  3094. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  3095. buffer);
  3096. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  3097. buffer);
  3098. length = 11;
  3099. if (dev->phy.rev < 3)
  3100. length -= 2;
  3101. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3102. nphy->txiqlocal_bestc);
  3103. nphy->txiqlocal_coeffsvalid = true;
  3104. nphy->txiqlocal_chanspec.center_freq =
  3105. dev->phy.channel_freq;
  3106. nphy->txiqlocal_chanspec.channel_type =
  3107. dev->phy.channel_type;
  3108. } else {
  3109. length = 11;
  3110. if (dev->phy.rev < 3)
  3111. length -= 2;
  3112. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3113. nphy->mphase_txcal_bestcoeffs);
  3114. }
  3115. b43_nphy_stop_playback(dev);
  3116. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  3117. }
  3118. b43_nphy_tx_cal_phy_cleanup(dev);
  3119. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  3120. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  3121. b43_nphy_tx_iq_workaround(dev);
  3122. if (dev->phy.rev >= 4)
  3123. nphy->hang_avoid = avoid;
  3124. b43_nphy_stay_in_carrier_search(dev, false);
  3125. return error;
  3126. }
  3127. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  3128. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  3129. {
  3130. struct b43_phy_n *nphy = dev->phy.n;
  3131. u8 i;
  3132. u16 buffer[7];
  3133. bool equal = true;
  3134. if (!nphy->txiqlocal_coeffsvalid ||
  3135. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  3136. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  3137. return;
  3138. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  3139. for (i = 0; i < 4; i++) {
  3140. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  3141. equal = false;
  3142. break;
  3143. }
  3144. }
  3145. if (!equal) {
  3146. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  3147. nphy->txiqlocal_bestc);
  3148. for (i = 0; i < 4; i++)
  3149. buffer[i] = 0;
  3150. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  3151. buffer);
  3152. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  3153. &nphy->txiqlocal_bestc[5]);
  3154. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  3155. &nphy->txiqlocal_bestc[5]);
  3156. }
  3157. }
  3158. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  3159. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  3160. struct nphy_txgains target, u8 type, bool debug)
  3161. {
  3162. struct b43_phy_n *nphy = dev->phy.n;
  3163. int i, j, index;
  3164. u8 rfctl[2];
  3165. u8 afectl_core;
  3166. u16 tmp[6];
  3167. u16 uninitialized_var(cur_hpf1), uninitialized_var(cur_hpf2), cur_lna;
  3168. u32 real, imag;
  3169. enum ieee80211_band band;
  3170. u8 use;
  3171. u16 cur_hpf;
  3172. u16 lna[3] = { 3, 3, 1 };
  3173. u16 hpf1[3] = { 7, 2, 0 };
  3174. u16 hpf2[3] = { 2, 0, 0 };
  3175. u32 power[3] = { };
  3176. u16 gain_save[2];
  3177. u16 cal_gain[2];
  3178. struct nphy_iqcal_params cal_params[2];
  3179. struct nphy_iq_est est;
  3180. int ret = 0;
  3181. bool playtone = true;
  3182. int desired = 13;
  3183. b43_nphy_stay_in_carrier_search(dev, 1);
  3184. if (dev->phy.rev < 2)
  3185. b43_nphy_reapply_tx_cal_coeffs(dev);
  3186. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  3187. for (i = 0; i < 2; i++) {
  3188. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  3189. cal_gain[i] = cal_params[i].cal_gain;
  3190. }
  3191. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  3192. for (i = 0; i < 2; i++) {
  3193. if (i == 0) {
  3194. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  3195. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  3196. afectl_core = B43_NPHY_AFECTL_C1;
  3197. } else {
  3198. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  3199. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  3200. afectl_core = B43_NPHY_AFECTL_C2;
  3201. }
  3202. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  3203. tmp[2] = b43_phy_read(dev, afectl_core);
  3204. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3205. tmp[4] = b43_phy_read(dev, rfctl[0]);
  3206. tmp[5] = b43_phy_read(dev, rfctl[1]);
  3207. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  3208. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  3209. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  3210. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  3211. (1 - i));
  3212. b43_phy_set(dev, afectl_core, 0x0006);
  3213. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  3214. band = b43_current_band(dev->wl);
  3215. if (nphy->rxcalparams & 0xFF000000) {
  3216. if (band == IEEE80211_BAND_5GHZ)
  3217. b43_phy_write(dev, rfctl[0], 0x140);
  3218. else
  3219. b43_phy_write(dev, rfctl[0], 0x110);
  3220. } else {
  3221. if (band == IEEE80211_BAND_5GHZ)
  3222. b43_phy_write(dev, rfctl[0], 0x180);
  3223. else
  3224. b43_phy_write(dev, rfctl[0], 0x120);
  3225. }
  3226. if (band == IEEE80211_BAND_5GHZ)
  3227. b43_phy_write(dev, rfctl[1], 0x148);
  3228. else
  3229. b43_phy_write(dev, rfctl[1], 0x114);
  3230. if (nphy->rxcalparams & 0x10000) {
  3231. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  3232. (i + 1));
  3233. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  3234. (2 - i));
  3235. }
  3236. for (j = 0; j < 4; j++) {
  3237. if (j < 3) {
  3238. cur_lna = lna[j];
  3239. cur_hpf1 = hpf1[j];
  3240. cur_hpf2 = hpf2[j];
  3241. } else {
  3242. if (power[1] > 10000) {
  3243. use = 1;
  3244. cur_hpf = cur_hpf1;
  3245. index = 2;
  3246. } else {
  3247. if (power[0] > 10000) {
  3248. use = 1;
  3249. cur_hpf = cur_hpf1;
  3250. index = 1;
  3251. } else {
  3252. index = 0;
  3253. use = 2;
  3254. cur_hpf = cur_hpf2;
  3255. }
  3256. }
  3257. cur_lna = lna[index];
  3258. cur_hpf1 = hpf1[index];
  3259. cur_hpf2 = hpf2[index];
  3260. cur_hpf += desired - hweight32(power[index]);
  3261. cur_hpf = clamp_val(cur_hpf, 0, 10);
  3262. if (use == 1)
  3263. cur_hpf1 = cur_hpf;
  3264. else
  3265. cur_hpf2 = cur_hpf;
  3266. }
  3267. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  3268. (cur_lna << 2));
  3269. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  3270. false);
  3271. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3272. b43_nphy_stop_playback(dev);
  3273. if (playtone) {
  3274. ret = b43_nphy_tx_tone(dev, 4000,
  3275. (nphy->rxcalparams & 0xFFFF),
  3276. false, false);
  3277. playtone = false;
  3278. } else {
  3279. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  3280. false, false);
  3281. }
  3282. if (ret == 0) {
  3283. if (j < 3) {
  3284. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  3285. false);
  3286. if (i == 0) {
  3287. real = est.i0_pwr;
  3288. imag = est.q0_pwr;
  3289. } else {
  3290. real = est.i1_pwr;
  3291. imag = est.q1_pwr;
  3292. }
  3293. power[i] = ((real + imag) / 1024) + 1;
  3294. } else {
  3295. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  3296. }
  3297. b43_nphy_stop_playback(dev);
  3298. }
  3299. if (ret != 0)
  3300. break;
  3301. }
  3302. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  3303. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  3304. b43_phy_write(dev, rfctl[1], tmp[5]);
  3305. b43_phy_write(dev, rfctl[0], tmp[4]);
  3306. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  3307. b43_phy_write(dev, afectl_core, tmp[2]);
  3308. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  3309. if (ret != 0)
  3310. break;
  3311. }
  3312. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  3313. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3314. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  3315. b43_nphy_stay_in_carrier_search(dev, 0);
  3316. return ret;
  3317. }
  3318. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  3319. struct nphy_txgains target, u8 type, bool debug)
  3320. {
  3321. return -1;
  3322. }
  3323. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  3324. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  3325. struct nphy_txgains target, u8 type, bool debug)
  3326. {
  3327. if (dev->phy.rev >= 3)
  3328. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  3329. else
  3330. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  3331. }
  3332. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  3333. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  3334. {
  3335. struct b43_phy *phy = &dev->phy;
  3336. struct b43_phy_n *nphy = phy->n;
  3337. /* u16 buf[16]; it's rev3+ */
  3338. nphy->phyrxchain = mask;
  3339. if (0 /* FIXME clk */)
  3340. return;
  3341. b43_mac_suspend(dev);
  3342. if (nphy->hang_avoid)
  3343. b43_nphy_stay_in_carrier_search(dev, true);
  3344. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  3345. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  3346. if ((mask & 0x3) != 0x3) {
  3347. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  3348. if (dev->phy.rev >= 3) {
  3349. /* TODO */
  3350. }
  3351. } else {
  3352. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  3353. if (dev->phy.rev >= 3) {
  3354. /* TODO */
  3355. }
  3356. }
  3357. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3358. if (nphy->hang_avoid)
  3359. b43_nphy_stay_in_carrier_search(dev, false);
  3360. b43_mac_enable(dev);
  3361. }
  3362. /*
  3363. * Init N-PHY
  3364. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  3365. */
  3366. int b43_phy_initn(struct b43_wldev *dev)
  3367. {
  3368. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3369. struct b43_phy *phy = &dev->phy;
  3370. struct b43_phy_n *nphy = phy->n;
  3371. u8 tx_pwr_state;
  3372. struct nphy_txgains target;
  3373. u16 tmp;
  3374. enum ieee80211_band tmp2;
  3375. bool do_rssi_cal;
  3376. u16 clip[2];
  3377. bool do_cal = false;
  3378. if ((dev->phy.rev >= 3) &&
  3379. (sprom->boardflags_lo & B43_BFL_EXTLNA) &&
  3380. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  3381. switch (dev->dev->bus_type) {
  3382. #ifdef CONFIG_B43_BCMA
  3383. case B43_BUS_BCMA:
  3384. bcma_cc_set32(&dev->dev->bdev->bus->drv_cc,
  3385. BCMA_CC_CHIPCTL, 0x40);
  3386. break;
  3387. #endif
  3388. #ifdef CONFIG_B43_SSB
  3389. case B43_BUS_SSB:
  3390. chipco_set32(&dev->dev->sdev->bus->chipco,
  3391. SSB_CHIPCO_CHIPCTL, 0x40);
  3392. break;
  3393. #endif
  3394. }
  3395. }
  3396. nphy->deaf_count = 0;
  3397. b43_nphy_tables_init(dev);
  3398. nphy->crsminpwr_adjusted = false;
  3399. nphy->noisevars_adjusted = false;
  3400. /* Clear all overrides */
  3401. if (dev->phy.rev >= 3) {
  3402. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  3403. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3404. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  3405. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  3406. } else {
  3407. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3408. }
  3409. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  3410. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  3411. if (dev->phy.rev < 6) {
  3412. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  3413. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  3414. }
  3415. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  3416. ~(B43_NPHY_RFSEQMODE_CAOVER |
  3417. B43_NPHY_RFSEQMODE_TROVER));
  3418. if (dev->phy.rev >= 3)
  3419. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  3420. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  3421. if (dev->phy.rev <= 2) {
  3422. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  3423. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  3424. ~B43_NPHY_BPHY_CTL3_SCALE,
  3425. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  3426. }
  3427. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  3428. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  3429. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD ||
  3430. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  3431. dev->dev->board_type == 0x8B))
  3432. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  3433. else
  3434. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  3435. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  3436. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  3437. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  3438. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  3439. b43_nphy_update_txrx_chain(dev);
  3440. if (phy->rev < 2) {
  3441. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  3442. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  3443. }
  3444. tmp2 = b43_current_band(dev->wl);
  3445. if (b43_nphy_ipa(dev)) {
  3446. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  3447. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  3448. nphy->papd_epsilon_offset[0] << 7);
  3449. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  3450. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  3451. nphy->papd_epsilon_offset[1] << 7);
  3452. b43_nphy_int_pa_set_tx_dig_filters(dev);
  3453. } else if (phy->rev >= 5) {
  3454. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  3455. }
  3456. b43_nphy_workarounds(dev);
  3457. /* Reset CCA, in init code it differs a little from standard way */
  3458. b43_phy_force_clock(dev, 1);
  3459. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  3460. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  3461. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  3462. b43_phy_force_clock(dev, 0);
  3463. b43_mac_phy_clock_set(dev, true);
  3464. b43_nphy_pa_override(dev, false);
  3465. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  3466. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3467. b43_nphy_pa_override(dev, true);
  3468. b43_nphy_classifier(dev, 0, 0);
  3469. b43_nphy_read_clip_detection(dev, clip);
  3470. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3471. b43_nphy_bphy_init(dev);
  3472. tx_pwr_state = nphy->txpwrctrl;
  3473. b43_nphy_tx_power_ctrl(dev, false);
  3474. b43_nphy_tx_power_fix(dev);
  3475. /* TODO N PHY TX Power Control Idle TSSI */
  3476. /* TODO N PHY TX Power Control Setup */
  3477. b43_nphy_tx_gain_table_upload(dev);
  3478. if (nphy->phyrxchain != 3)
  3479. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  3480. if (nphy->mphase_cal_phase_id > 0)
  3481. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  3482. do_rssi_cal = false;
  3483. if (phy->rev >= 3) {
  3484. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3485. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  3486. else
  3487. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  3488. if (do_rssi_cal)
  3489. b43_nphy_rssi_cal(dev);
  3490. else
  3491. b43_nphy_restore_rssi_cal(dev);
  3492. } else {
  3493. b43_nphy_rssi_cal(dev);
  3494. }
  3495. if (!((nphy->measure_hold & 0x6) != 0)) {
  3496. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3497. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  3498. else
  3499. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  3500. if (nphy->mute)
  3501. do_cal = false;
  3502. if (do_cal) {
  3503. target = b43_nphy_get_tx_gains(dev);
  3504. if (nphy->antsel_type == 2)
  3505. b43_nphy_superswitch_init(dev, true);
  3506. if (nphy->perical != 2) {
  3507. b43_nphy_rssi_cal(dev);
  3508. if (phy->rev >= 3) {
  3509. nphy->cal_orig_pwr_idx[0] =
  3510. nphy->txpwrindex[0].index_internal;
  3511. nphy->cal_orig_pwr_idx[1] =
  3512. nphy->txpwrindex[1].index_internal;
  3513. /* TODO N PHY Pre Calibrate TX Gain */
  3514. target = b43_nphy_get_tx_gains(dev);
  3515. }
  3516. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
  3517. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  3518. b43_nphy_save_cal(dev);
  3519. } else if (nphy->mphase_cal_phase_id == 0)
  3520. ;/* N PHY Periodic Calibration with arg 3 */
  3521. } else {
  3522. b43_nphy_restore_cal(dev);
  3523. }
  3524. }
  3525. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  3526. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  3527. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  3528. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  3529. if (phy->rev >= 3 && phy->rev <= 6)
  3530. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  3531. b43_nphy_tx_lp_fbw(dev);
  3532. if (phy->rev >= 3)
  3533. b43_nphy_spur_workaround(dev);
  3534. return 0;
  3535. }
  3536. /* http://bcm-v4.sipsolutions.net/802.11/PmuSpurAvoid */
  3537. static void b43_nphy_pmu_spur_avoid(struct b43_wldev *dev, bool avoid)
  3538. {
  3539. struct bcma_drv_cc __maybe_unused *cc;
  3540. u32 __maybe_unused pmu_ctl;
  3541. switch (dev->dev->bus_type) {
  3542. #ifdef CONFIG_B43_BCMA
  3543. case B43_BUS_BCMA:
  3544. cc = &dev->dev->bdev->bus->drv_cc;
  3545. if (dev->dev->chip_id == 43224 || dev->dev->chip_id == 43225) {
  3546. if (avoid) {
  3547. bcma_chipco_pll_write(cc, 0x0, 0x11500010);
  3548. bcma_chipco_pll_write(cc, 0x1, 0x000C0C06);
  3549. bcma_chipco_pll_write(cc, 0x2, 0x0F600a08);
  3550. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3551. bcma_chipco_pll_write(cc, 0x4, 0x2001E920);
  3552. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3553. } else {
  3554. bcma_chipco_pll_write(cc, 0x0, 0x11100010);
  3555. bcma_chipco_pll_write(cc, 0x1, 0x000c0c06);
  3556. bcma_chipco_pll_write(cc, 0x2, 0x03000a08);
  3557. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3558. bcma_chipco_pll_write(cc, 0x4, 0x200005c0);
  3559. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3560. }
  3561. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD;
  3562. } else if (dev->dev->chip_id == 0x4716) {
  3563. if (avoid) {
  3564. bcma_chipco_pll_write(cc, 0x0, 0x11500060);
  3565. bcma_chipco_pll_write(cc, 0x1, 0x080C0C06);
  3566. bcma_chipco_pll_write(cc, 0x2, 0x0F600000);
  3567. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3568. bcma_chipco_pll_write(cc, 0x4, 0x2001E924);
  3569. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3570. } else {
  3571. bcma_chipco_pll_write(cc, 0x0, 0x11100060);
  3572. bcma_chipco_pll_write(cc, 0x1, 0x080c0c06);
  3573. bcma_chipco_pll_write(cc, 0x2, 0x03000000);
  3574. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3575. bcma_chipco_pll_write(cc, 0x4, 0x200005c0);
  3576. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3577. }
  3578. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD |
  3579. BCMA_CC_PMU_CTL_NOILPONW;
  3580. } else if (dev->dev->chip_id == 0x4322 ||
  3581. dev->dev->chip_id == 0x4340 ||
  3582. dev->dev->chip_id == 0x4341) {
  3583. bcma_chipco_pll_write(cc, 0x0, 0x11100070);
  3584. bcma_chipco_pll_write(cc, 0x1, 0x1014140a);
  3585. bcma_chipco_pll_write(cc, 0x5, 0x88888854);
  3586. if (avoid)
  3587. bcma_chipco_pll_write(cc, 0x2, 0x05201828);
  3588. else
  3589. bcma_chipco_pll_write(cc, 0x2, 0x05001828);
  3590. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD;
  3591. } else {
  3592. return;
  3593. }
  3594. bcma_cc_set32(cc, BCMA_CC_PMU_CTL, pmu_ctl);
  3595. break;
  3596. #endif
  3597. #ifdef CONFIG_B43_SSB
  3598. case B43_BUS_SSB:
  3599. /* FIXME */
  3600. break;
  3601. #endif
  3602. }
  3603. }
  3604. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  3605. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  3606. const struct b43_phy_n_sfo_cfg *e,
  3607. struct ieee80211_channel *new_channel)
  3608. {
  3609. struct b43_phy *phy = &dev->phy;
  3610. struct b43_phy_n *nphy = dev->phy.n;
  3611. int ch = new_channel->hw_value;
  3612. u16 old_band_5ghz;
  3613. u32 tmp32;
  3614. old_band_5ghz =
  3615. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  3616. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  3617. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3618. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3619. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  3620. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3621. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  3622. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  3623. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  3624. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3625. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3626. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  3627. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3628. }
  3629. b43_chantab_phy_upload(dev, e);
  3630. if (new_channel->hw_value == 14) {
  3631. b43_nphy_classifier(dev, 2, 0);
  3632. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  3633. } else {
  3634. b43_nphy_classifier(dev, 2, 2);
  3635. if (new_channel->band == IEEE80211_BAND_2GHZ)
  3636. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  3637. }
  3638. if (!nphy->txpwrctrl)
  3639. b43_nphy_tx_power_fix(dev);
  3640. if (dev->phy.rev < 3)
  3641. b43_nphy_adjust_lna_gain_table(dev);
  3642. b43_nphy_tx_lp_fbw(dev);
  3643. if (dev->phy.rev >= 3 &&
  3644. dev->phy.n->spur_avoid != B43_SPUR_AVOID_DISABLE) {
  3645. bool avoid = false;
  3646. if (dev->phy.n->spur_avoid == B43_SPUR_AVOID_FORCE) {
  3647. avoid = true;
  3648. } else if (!b43_channel_type_is_40mhz(phy->channel_type)) {
  3649. if ((ch >= 5 && ch <= 8) || ch == 13 || ch == 14)
  3650. avoid = true;
  3651. } else { /* 40MHz */
  3652. if (nphy->aband_spurwar_en &&
  3653. (ch == 38 || ch == 102 || ch == 118))
  3654. avoid = dev->dev->chip_id == 0x4716;
  3655. }
  3656. b43_nphy_pmu_spur_avoid(dev, avoid);
  3657. if (dev->dev->chip_id == 43222 || dev->dev->chip_id == 43224 ||
  3658. dev->dev->chip_id == 43225) {
  3659. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW,
  3660. avoid ? 0x5341 : 0x8889);
  3661. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  3662. }
  3663. if (dev->phy.rev == 3 || dev->phy.rev == 4)
  3664. ; /* TODO: reset PLL */
  3665. if (avoid)
  3666. b43_phy_set(dev, B43_NPHY_BBCFG, B43_NPHY_BBCFG_RSTRX);
  3667. else
  3668. b43_phy_mask(dev, B43_NPHY_BBCFG,
  3669. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  3670. b43_nphy_reset_cca(dev);
  3671. /* wl sets useless phy_isspuravoid here */
  3672. }
  3673. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  3674. if (phy->rev >= 3)
  3675. b43_nphy_spur_workaround(dev);
  3676. }
  3677. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  3678. static int b43_nphy_set_channel(struct b43_wldev *dev,
  3679. struct ieee80211_channel *channel,
  3680. enum nl80211_channel_type channel_type)
  3681. {
  3682. struct b43_phy *phy = &dev->phy;
  3683. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2 = NULL;
  3684. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3 = NULL;
  3685. u8 tmp;
  3686. if (dev->phy.rev >= 3) {
  3687. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  3688. channel->center_freq);
  3689. if (!tabent_r3)
  3690. return -ESRCH;
  3691. } else {
  3692. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  3693. channel->hw_value);
  3694. if (!tabent_r2)
  3695. return -ESRCH;
  3696. }
  3697. /* Channel is set later in common code, but we need to set it on our
  3698. own to let this function's subcalls work properly. */
  3699. phy->channel = channel->hw_value;
  3700. phy->channel_freq = channel->center_freq;
  3701. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  3702. b43_channel_type_is_40mhz(channel_type))
  3703. ; /* TODO: BMAC BW Set (channel_type) */
  3704. if (channel_type == NL80211_CHAN_HT40PLUS)
  3705. b43_phy_set(dev, B43_NPHY_RXCTL,
  3706. B43_NPHY_RXCTL_BSELU20);
  3707. else if (channel_type == NL80211_CHAN_HT40MINUS)
  3708. b43_phy_mask(dev, B43_NPHY_RXCTL,
  3709. ~B43_NPHY_RXCTL_BSELU20);
  3710. if (dev->phy.rev >= 3) {
  3711. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  3712. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  3713. b43_radio_2056_setup(dev, tabent_r3);
  3714. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  3715. } else {
  3716. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  3717. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  3718. b43_radio_2055_setup(dev, tabent_r2);
  3719. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  3720. }
  3721. return 0;
  3722. }
  3723. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  3724. {
  3725. struct b43_phy_n *nphy;
  3726. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  3727. if (!nphy)
  3728. return -ENOMEM;
  3729. dev->phy.n = nphy;
  3730. return 0;
  3731. }
  3732. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  3733. {
  3734. struct b43_phy *phy = &dev->phy;
  3735. struct b43_phy_n *nphy = phy->n;
  3736. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3737. memset(nphy, 0, sizeof(*nphy));
  3738. nphy->hang_avoid = (phy->rev == 3 || phy->rev == 4);
  3739. nphy->spur_avoid = (phy->rev >= 3) ?
  3740. B43_SPUR_AVOID_AUTO : B43_SPUR_AVOID_DISABLE;
  3741. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  3742. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  3743. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  3744. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  3745. /* 128 can mean disabled-by-default state of TX pwr ctl. Max value is
  3746. * 0x7f == 127 and we check for 128 when restoring TX pwr ctl. */
  3747. nphy->tx_pwr_idx[0] = 128;
  3748. nphy->tx_pwr_idx[1] = 128;
  3749. /* Hardware TX power control and 5GHz power gain */
  3750. nphy->txpwrctrl = false;
  3751. nphy->pwg_gain_5ghz = false;
  3752. if (dev->phy.rev >= 3 ||
  3753. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  3754. (dev->dev->core_rev == 11 || dev->dev->core_rev == 12))) {
  3755. nphy->txpwrctrl = true;
  3756. nphy->pwg_gain_5ghz = true;
  3757. } else if (sprom->revision >= 4) {
  3758. if (dev->phy.rev >= 2 &&
  3759. (sprom->boardflags2_lo & B43_BFL2_TXPWRCTRL_EN)) {
  3760. nphy->txpwrctrl = true;
  3761. #ifdef CONFIG_B43_SSB
  3762. if (dev->dev->bus_type == B43_BUS_SSB &&
  3763. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI) {
  3764. struct pci_dev *pdev =
  3765. dev->dev->sdev->bus->host_pci;
  3766. if (pdev->device == 0x4328 ||
  3767. pdev->device == 0x432a)
  3768. nphy->pwg_gain_5ghz = true;
  3769. }
  3770. #endif
  3771. } else if (sprom->boardflags2_lo & B43_BFL2_5G_PWRGAIN) {
  3772. nphy->pwg_gain_5ghz = true;
  3773. }
  3774. }
  3775. if (dev->phy.rev >= 3) {
  3776. nphy->ipa2g_on = sprom->fem.ghz2.extpa_gain == 2;
  3777. nphy->ipa5g_on = sprom->fem.ghz5.extpa_gain == 2;
  3778. }
  3779. }
  3780. static void b43_nphy_op_free(struct b43_wldev *dev)
  3781. {
  3782. struct b43_phy *phy = &dev->phy;
  3783. struct b43_phy_n *nphy = phy->n;
  3784. kfree(nphy);
  3785. phy->n = NULL;
  3786. }
  3787. static int b43_nphy_op_init(struct b43_wldev *dev)
  3788. {
  3789. return b43_phy_initn(dev);
  3790. }
  3791. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  3792. {
  3793. #if B43_DEBUG
  3794. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  3795. /* OFDM registers are onnly available on A/G-PHYs */
  3796. b43err(dev->wl, "Invalid OFDM PHY access at "
  3797. "0x%04X on N-PHY\n", offset);
  3798. dump_stack();
  3799. }
  3800. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  3801. /* Ext-G registers are only available on G-PHYs */
  3802. b43err(dev->wl, "Invalid EXT-G PHY access at "
  3803. "0x%04X on N-PHY\n", offset);
  3804. dump_stack();
  3805. }
  3806. #endif /* B43_DEBUG */
  3807. }
  3808. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  3809. {
  3810. check_phyreg(dev, reg);
  3811. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3812. return b43_read16(dev, B43_MMIO_PHY_DATA);
  3813. }
  3814. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  3815. {
  3816. check_phyreg(dev, reg);
  3817. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3818. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  3819. }
  3820. static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  3821. u16 set)
  3822. {
  3823. check_phyreg(dev, reg);
  3824. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3825. b43_write16(dev, B43_MMIO_PHY_DATA,
  3826. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  3827. }
  3828. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  3829. {
  3830. /* Register 1 is a 32-bit register. */
  3831. B43_WARN_ON(reg == 1);
  3832. /* N-PHY needs 0x100 for read access */
  3833. reg |= 0x100;
  3834. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3835. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3836. }
  3837. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3838. {
  3839. /* Register 1 is a 32-bit register. */
  3840. B43_WARN_ON(reg == 1);
  3841. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3842. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3843. }
  3844. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3845. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3846. bool blocked)
  3847. {
  3848. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3849. b43err(dev->wl, "MAC not suspended\n");
  3850. if (blocked) {
  3851. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3852. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3853. if (dev->phy.rev >= 3) {
  3854. b43_radio_mask(dev, 0x09, ~0x2);
  3855. b43_radio_write(dev, 0x204D, 0);
  3856. b43_radio_write(dev, 0x2053, 0);
  3857. b43_radio_write(dev, 0x2058, 0);
  3858. b43_radio_write(dev, 0x205E, 0);
  3859. b43_radio_mask(dev, 0x2062, ~0xF0);
  3860. b43_radio_write(dev, 0x2064, 0);
  3861. b43_radio_write(dev, 0x304D, 0);
  3862. b43_radio_write(dev, 0x3053, 0);
  3863. b43_radio_write(dev, 0x3058, 0);
  3864. b43_radio_write(dev, 0x305E, 0);
  3865. b43_radio_mask(dev, 0x3062, ~0xF0);
  3866. b43_radio_write(dev, 0x3064, 0);
  3867. }
  3868. } else {
  3869. if (dev->phy.rev >= 3) {
  3870. b43_radio_init2056(dev);
  3871. b43_switch_channel(dev, dev->phy.channel);
  3872. } else {
  3873. b43_radio_init2055(dev);
  3874. }
  3875. }
  3876. }
  3877. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Anacore */
  3878. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  3879. {
  3880. u16 override = on ? 0x0 : 0x7FFF;
  3881. u16 core = on ? 0xD : 0x00FD;
  3882. if (dev->phy.rev >= 3) {
  3883. if (on) {
  3884. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  3885. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  3886. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  3887. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3888. } else {
  3889. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  3890. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  3891. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3892. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  3893. }
  3894. } else {
  3895. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3896. }
  3897. }
  3898. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  3899. unsigned int new_channel)
  3900. {
  3901. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  3902. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  3903. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3904. if ((new_channel < 1) || (new_channel > 14))
  3905. return -EINVAL;
  3906. } else {
  3907. if (new_channel > 200)
  3908. return -EINVAL;
  3909. }
  3910. return b43_nphy_set_channel(dev, channel, channel_type);
  3911. }
  3912. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  3913. {
  3914. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3915. return 1;
  3916. return 36;
  3917. }
  3918. const struct b43_phy_operations b43_phyops_n = {
  3919. .allocate = b43_nphy_op_allocate,
  3920. .free = b43_nphy_op_free,
  3921. .prepare_structs = b43_nphy_op_prepare_structs,
  3922. .init = b43_nphy_op_init,
  3923. .phy_read = b43_nphy_op_read,
  3924. .phy_write = b43_nphy_op_write,
  3925. .phy_maskset = b43_nphy_op_maskset,
  3926. .radio_read = b43_nphy_op_radio_read,
  3927. .radio_write = b43_nphy_op_radio_write,
  3928. .software_rfkill = b43_nphy_op_software_rfkill,
  3929. .switch_analog = b43_nphy_op_switch_analog,
  3930. .switch_channel = b43_nphy_op_switch_channel,
  3931. .get_default_chan = b43_nphy_op_get_default_chan,
  3932. .recalc_txpower = b43_nphy_op_recalc_txpower,
  3933. .adjust_txpower = b43_nphy_op_adjust_txpower,
  3934. };