clock.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466
  1. /*
  2. * arch/sh/kernel/cpu/clock.c - SuperH clock framework
  3. *
  4. * Copyright (C) 2005, 2006, 2007 Paul Mundt
  5. *
  6. * This clock framework is derived from the OMAP version by:
  7. *
  8. * Copyright (C) 2004 - 2005 Nokia Corporation
  9. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  10. *
  11. * Modified for omap shared clock framework by Tony Lindgren <tony@atomide.com>
  12. *
  13. * This file is subject to the terms and conditions of the GNU General Public
  14. * License. See the file "COPYING" in the main directory of this archive
  15. * for more details.
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/module.h>
  20. #include <linux/mutex.h>
  21. #include <linux/list.h>
  22. #include <linux/kobject.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/seq_file.h>
  25. #include <linux/err.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/proc_fs.h>
  28. #include <asm/clock.h>
  29. static LIST_HEAD(clock_list);
  30. static DEFINE_SPINLOCK(clock_lock);
  31. static DEFINE_MUTEX(clock_list_sem);
  32. /*
  33. * Each subtype is expected to define the init routines for these clocks,
  34. * as each subtype (or processor family) will have these clocks at the
  35. * very least. These are all provided through the CPG, which even some of
  36. * the more quirky parts (such as ST40, SH4-202, etc.) still have.
  37. *
  38. * The processor-specific code is expected to register any additional
  39. * clock sources that are of interest.
  40. */
  41. static struct clk master_clk = {
  42. .name = "master_clk",
  43. .flags = CLK_ALWAYS_ENABLED | CLK_RATE_PROPAGATES,
  44. .rate = CONFIG_SH_PCLK_FREQ,
  45. };
  46. static struct clk module_clk = {
  47. .name = "module_clk",
  48. .parent = &master_clk,
  49. .flags = CLK_ALWAYS_ENABLED | CLK_RATE_PROPAGATES,
  50. };
  51. static struct clk bus_clk = {
  52. .name = "bus_clk",
  53. .parent = &master_clk,
  54. .flags = CLK_ALWAYS_ENABLED | CLK_RATE_PROPAGATES,
  55. };
  56. static struct clk cpu_clk = {
  57. .name = "cpu_clk",
  58. .parent = &master_clk,
  59. .flags = CLK_ALWAYS_ENABLED,
  60. };
  61. /*
  62. * The ordering of these clocks matters, do not change it.
  63. */
  64. static struct clk *onchip_clocks[] = {
  65. &master_clk,
  66. &module_clk,
  67. &bus_clk,
  68. &cpu_clk,
  69. };
  70. static void propagate_rate(struct clk *clk)
  71. {
  72. struct clk *clkp;
  73. list_for_each_entry(clkp, &clock_list, node) {
  74. if (likely(clkp->parent != clk))
  75. continue;
  76. if (likely(clkp->ops && clkp->ops->recalc))
  77. clkp->ops->recalc(clkp);
  78. if (unlikely(clkp->flags & CLK_RATE_PROPAGATES))
  79. propagate_rate(clkp);
  80. }
  81. }
  82. static void __clk_init(struct clk *clk)
  83. {
  84. /*
  85. * See if this is the first time we're enabling the clock, some
  86. * clocks that are always enabled still require "special"
  87. * initialization. This is especially true if the clock mode
  88. * changes and the clock needs to hunt for the proper set of
  89. * divisors to use before it can effectively recalc.
  90. */
  91. if (clk->flags & CLK_NEEDS_INIT) {
  92. if (clk->ops && clk->ops->init)
  93. clk->ops->init(clk);
  94. clk->flags &= ~CLK_NEEDS_INIT;
  95. }
  96. }
  97. static int __clk_enable(struct clk *clk)
  98. {
  99. if (!clk)
  100. return -EINVAL;
  101. clk->usecount++;
  102. /* nothing to do if always enabled */
  103. if (clk->flags & CLK_ALWAYS_ENABLED)
  104. return 0;
  105. if (clk->usecount == 1) {
  106. __clk_init(clk);
  107. __clk_enable(clk->parent);
  108. if (clk->ops && clk->ops->enable)
  109. clk->ops->enable(clk);
  110. }
  111. return 0;
  112. }
  113. int clk_enable(struct clk *clk)
  114. {
  115. unsigned long flags;
  116. int ret;
  117. spin_lock_irqsave(&clock_lock, flags);
  118. ret = __clk_enable(clk);
  119. spin_unlock_irqrestore(&clock_lock, flags);
  120. return ret;
  121. }
  122. EXPORT_SYMBOL_GPL(clk_enable);
  123. static void __clk_disable(struct clk *clk)
  124. {
  125. if (!clk)
  126. return;
  127. clk->usecount--;
  128. WARN_ON(clk->usecount < 0);
  129. if (clk->flags & CLK_ALWAYS_ENABLED)
  130. return;
  131. if (clk->usecount == 0) {
  132. if (likely(clk->ops && clk->ops->disable))
  133. clk->ops->disable(clk);
  134. __clk_disable(clk->parent);
  135. }
  136. }
  137. void clk_disable(struct clk *clk)
  138. {
  139. unsigned long flags;
  140. spin_lock_irqsave(&clock_lock, flags);
  141. __clk_disable(clk);
  142. spin_unlock_irqrestore(&clock_lock, flags);
  143. }
  144. EXPORT_SYMBOL_GPL(clk_disable);
  145. int clk_register(struct clk *clk)
  146. {
  147. mutex_lock(&clock_list_sem);
  148. list_add(&clk->node, &clock_list);
  149. clk->usecount = 0;
  150. clk->flags |= CLK_NEEDS_INIT;
  151. mutex_unlock(&clock_list_sem);
  152. if (clk->flags & CLK_ALWAYS_ENABLED) {
  153. __clk_init(clk);
  154. pr_debug( "Clock '%s' is ALWAYS_ENABLED\n", clk->name);
  155. if (clk->ops && clk->ops->enable)
  156. clk->ops->enable(clk);
  157. pr_debug( "Enabled.");
  158. }
  159. return 0;
  160. }
  161. EXPORT_SYMBOL_GPL(clk_register);
  162. void clk_unregister(struct clk *clk)
  163. {
  164. mutex_lock(&clock_list_sem);
  165. list_del(&clk->node);
  166. mutex_unlock(&clock_list_sem);
  167. }
  168. EXPORT_SYMBOL_GPL(clk_unregister);
  169. unsigned long clk_get_rate(struct clk *clk)
  170. {
  171. return clk->rate;
  172. }
  173. EXPORT_SYMBOL_GPL(clk_get_rate);
  174. int clk_set_rate(struct clk *clk, unsigned long rate)
  175. {
  176. return clk_set_rate_ex(clk, rate, 0);
  177. }
  178. EXPORT_SYMBOL_GPL(clk_set_rate);
  179. int clk_set_rate_ex(struct clk *clk, unsigned long rate, int algo_id)
  180. {
  181. int ret = -EOPNOTSUPP;
  182. if (likely(clk->ops && clk->ops->set_rate)) {
  183. unsigned long flags;
  184. spin_lock_irqsave(&clock_lock, flags);
  185. ret = clk->ops->set_rate(clk, rate, algo_id);
  186. spin_unlock_irqrestore(&clock_lock, flags);
  187. }
  188. if (unlikely(clk->flags & CLK_RATE_PROPAGATES))
  189. propagate_rate(clk);
  190. return ret;
  191. }
  192. EXPORT_SYMBOL_GPL(clk_set_rate_ex);
  193. void clk_recalc_rate(struct clk *clk)
  194. {
  195. if (likely(clk->ops && clk->ops->recalc)) {
  196. unsigned long flags;
  197. spin_lock_irqsave(&clock_lock, flags);
  198. clk->ops->recalc(clk);
  199. spin_unlock_irqrestore(&clock_lock, flags);
  200. }
  201. if (unlikely(clk->flags & CLK_RATE_PROPAGATES))
  202. propagate_rate(clk);
  203. }
  204. EXPORT_SYMBOL_GPL(clk_recalc_rate);
  205. int clk_set_parent(struct clk *clk, struct clk *parent)
  206. {
  207. int ret = -EINVAL;
  208. struct clk *old;
  209. if (!parent || !clk)
  210. return ret;
  211. old = clk->parent;
  212. if (likely(clk->ops && clk->ops->set_parent)) {
  213. unsigned long flags;
  214. spin_lock_irqsave(&clock_lock, flags);
  215. ret = clk->ops->set_parent(clk, parent);
  216. spin_unlock_irqrestore(&clock_lock, flags);
  217. clk->parent = (ret ? old : parent);
  218. }
  219. if (unlikely(clk->flags & CLK_RATE_PROPAGATES))
  220. propagate_rate(clk);
  221. return ret;
  222. }
  223. EXPORT_SYMBOL_GPL(clk_set_parent);
  224. struct clk *clk_get_parent(struct clk *clk)
  225. {
  226. return clk->parent;
  227. }
  228. EXPORT_SYMBOL_GPL(clk_get_parent);
  229. long clk_round_rate(struct clk *clk, unsigned long rate)
  230. {
  231. if (likely(clk->ops && clk->ops->round_rate)) {
  232. unsigned long flags, rounded;
  233. spin_lock_irqsave(&clock_lock, flags);
  234. rounded = clk->ops->round_rate(clk, rate);
  235. spin_unlock_irqrestore(&clock_lock, flags);
  236. return rounded;
  237. }
  238. return clk_get_rate(clk);
  239. }
  240. EXPORT_SYMBOL_GPL(clk_round_rate);
  241. /*
  242. * Returns a clock. Note that we first try to use device id on the bus
  243. * and clock name. If this fails, we try to use clock name only.
  244. */
  245. struct clk *clk_get(struct device *dev, const char *id)
  246. {
  247. struct clk *p, *clk = ERR_PTR(-ENOENT);
  248. int idno;
  249. if (dev == NULL || dev->bus != &platform_bus_type)
  250. idno = -1;
  251. else
  252. idno = to_platform_device(dev)->id;
  253. mutex_lock(&clock_list_sem);
  254. list_for_each_entry(p, &clock_list, node) {
  255. if (p->id == idno &&
  256. strcmp(id, p->name) == 0 && try_module_get(p->owner)) {
  257. clk = p;
  258. goto found;
  259. }
  260. }
  261. list_for_each_entry(p, &clock_list, node) {
  262. if (strcmp(id, p->name) == 0 && try_module_get(p->owner)) {
  263. clk = p;
  264. break;
  265. }
  266. }
  267. found:
  268. mutex_unlock(&clock_list_sem);
  269. return clk;
  270. }
  271. EXPORT_SYMBOL_GPL(clk_get);
  272. void clk_put(struct clk *clk)
  273. {
  274. if (clk && !IS_ERR(clk))
  275. module_put(clk->owner);
  276. }
  277. EXPORT_SYMBOL_GPL(clk_put);
  278. void __init __attribute__ ((weak))
  279. arch_init_clk_ops(struct clk_ops **ops, int type)
  280. {
  281. }
  282. int __init __attribute__ ((weak))
  283. arch_clk_init(void)
  284. {
  285. return 0;
  286. }
  287. static int show_clocks(char *buf, char **start, off_t off,
  288. int len, int *eof, void *data)
  289. {
  290. struct clk *clk;
  291. char *p = buf;
  292. list_for_each_entry_reverse(clk, &clock_list, node) {
  293. unsigned long rate = clk_get_rate(clk);
  294. p += sprintf(p, "%-12s\t: %ld.%02ldMHz\t%s\n", clk->name,
  295. rate / 1000000, (rate % 1000000) / 10000,
  296. ((clk->flags & CLK_ALWAYS_ENABLED) ||
  297. clk->usecount > 0) ?
  298. "enabled" : "disabled");
  299. }
  300. return p - buf;
  301. }
  302. #ifdef CONFIG_PM
  303. static int clks_sysdev_suspend(struct sys_device *dev, pm_message_t state)
  304. {
  305. static pm_message_t prev_state;
  306. struct clk *clkp;
  307. switch (state.event) {
  308. case PM_EVENT_ON:
  309. /* Resumeing from hibernation */
  310. if (prev_state.event == PM_EVENT_FREEZE) {
  311. list_for_each_entry(clkp, &clock_list, node)
  312. if (likely(clkp->ops)) {
  313. unsigned long rate = clkp->rate;
  314. if (likely(clkp->ops->set_parent))
  315. clkp->ops->set_parent(clkp,
  316. clkp->parent);
  317. if (likely(clkp->ops->set_rate))
  318. clkp->ops->set_rate(clkp,
  319. rate, NO_CHANGE);
  320. else if (likely(clkp->ops->recalc))
  321. clkp->ops->recalc(clkp);
  322. }
  323. }
  324. break;
  325. case PM_EVENT_FREEZE:
  326. break;
  327. case PM_EVENT_SUSPEND:
  328. break;
  329. }
  330. prev_state = state;
  331. return 0;
  332. }
  333. static int clks_sysdev_resume(struct sys_device *dev)
  334. {
  335. return clks_sysdev_suspend(dev, PMSG_ON);
  336. }
  337. static struct sysdev_class clks_sysdev_class = {
  338. .name = "clks",
  339. };
  340. static struct sysdev_driver clks_sysdev_driver = {
  341. .suspend = clks_sysdev_suspend,
  342. .resume = clks_sysdev_resume,
  343. };
  344. static struct sys_device clks_sysdev_dev = {
  345. .cls = &clks_sysdev_class,
  346. };
  347. static int __init clk_sysdev_init(void)
  348. {
  349. sysdev_class_register(&clks_sysdev_class);
  350. sysdev_driver_register(&clks_sysdev_class, &clks_sysdev_driver);
  351. sysdev_register(&clks_sysdev_dev);
  352. return 0;
  353. }
  354. subsys_initcall(clk_sysdev_init);
  355. #endif
  356. int __init clk_init(void)
  357. {
  358. int i, ret = 0;
  359. BUG_ON(!master_clk.rate);
  360. for (i = 0; i < ARRAY_SIZE(onchip_clocks); i++) {
  361. struct clk *clk = onchip_clocks[i];
  362. arch_init_clk_ops(&clk->ops, i);
  363. ret |= clk_register(clk);
  364. }
  365. ret |= arch_clk_init();
  366. /* Kick the child clocks.. */
  367. propagate_rate(&master_clk);
  368. propagate_rate(&bus_clk);
  369. return ret;
  370. }
  371. static int __init clk_proc_init(void)
  372. {
  373. struct proc_dir_entry *p;
  374. p = create_proc_read_entry("clocks", S_IRUSR, NULL,
  375. show_clocks, NULL);
  376. if (unlikely(!p))
  377. return -EINVAL;
  378. return 0;
  379. }
  380. subsys_initcall(clk_proc_init);