mach-mxs.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. * Copyright 2012 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/clkdev.h>
  14. #include <linux/can/platform/flexcan.h>
  15. #include <linux/delay.h>
  16. #include <linux/err.h>
  17. #include <linux/gpio.h>
  18. #include <linux/init.h>
  19. #include <linux/micrel_phy.h>
  20. #include <linux/mxsfb.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/phy.h>
  23. #include <linux/pinctrl/consumer.h>
  24. #include <asm/mach/arch.h>
  25. #include <asm/mach/time.h>
  26. #include <mach/common.h>
  27. #include <mach/digctl.h>
  28. #include <mach/mxs.h>
  29. static struct fb_videomode mx23evk_video_modes[] = {
  30. {
  31. .name = "Samsung-LMS430HF02",
  32. .refresh = 60,
  33. .xres = 480,
  34. .yres = 272,
  35. .pixclock = 108096, /* picosecond (9.2 MHz) */
  36. .left_margin = 15,
  37. .right_margin = 8,
  38. .upper_margin = 12,
  39. .lower_margin = 4,
  40. .hsync_len = 1,
  41. .vsync_len = 1,
  42. },
  43. };
  44. static struct fb_videomode mx28evk_video_modes[] = {
  45. {
  46. .name = "Seiko-43WVF1G",
  47. .refresh = 60,
  48. .xres = 800,
  49. .yres = 480,
  50. .pixclock = 29851, /* picosecond (33.5 MHz) */
  51. .left_margin = 89,
  52. .right_margin = 164,
  53. .upper_margin = 23,
  54. .lower_margin = 10,
  55. .hsync_len = 10,
  56. .vsync_len = 10,
  57. },
  58. };
  59. static struct fb_videomode m28evk_video_modes[] = {
  60. {
  61. .name = "Ampire AM-800480R2TMQW-T01H",
  62. .refresh = 60,
  63. .xres = 800,
  64. .yres = 480,
  65. .pixclock = 30066, /* picosecond (33.26 MHz) */
  66. .left_margin = 0,
  67. .right_margin = 256,
  68. .upper_margin = 0,
  69. .lower_margin = 45,
  70. .hsync_len = 1,
  71. .vsync_len = 1,
  72. },
  73. };
  74. static struct fb_videomode apx4devkit_video_modes[] = {
  75. {
  76. .name = "HannStar PJ70112A",
  77. .refresh = 60,
  78. .xres = 800,
  79. .yres = 480,
  80. .pixclock = 33333, /* picosecond (30.00 MHz) */
  81. .left_margin = 88,
  82. .right_margin = 40,
  83. .upper_margin = 32,
  84. .lower_margin = 13,
  85. .hsync_len = 48,
  86. .vsync_len = 3,
  87. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  88. },
  89. };
  90. static struct fb_videomode apf28dev_video_modes[] = {
  91. {
  92. .name = "LW700",
  93. .refresh = 60,
  94. .xres = 800,
  95. .yres = 480,
  96. .pixclock = 30303, /* picosecond */
  97. .left_margin = 96,
  98. .right_margin = 96, /* at least 3 & 1 */
  99. .upper_margin = 0x14,
  100. .lower_margin = 0x15,
  101. .hsync_len = 64,
  102. .vsync_len = 4,
  103. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  104. },
  105. };
  106. static struct fb_videomode cfa10049_video_modes[] = {
  107. {
  108. .name = "Himax HX8357-B",
  109. .refresh = 60,
  110. .xres = 320,
  111. .yres = 480,
  112. .pixclock = 108506, /* picosecond (9.216 MHz) */
  113. .left_margin = 2,
  114. .right_margin = 2,
  115. .upper_margin = 2,
  116. .lower_margin = 2,
  117. .hsync_len = 15,
  118. .vsync_len = 15,
  119. },
  120. };
  121. static struct mxsfb_platform_data mxsfb_pdata __initdata;
  122. /*
  123. * MX28EVK_FLEXCAN_SWITCH is shared between both flexcan controllers
  124. */
  125. #define MX28EVK_FLEXCAN_SWITCH MXS_GPIO_NR(2, 13)
  126. static int flexcan0_en, flexcan1_en;
  127. static void mx28evk_flexcan_switch(void)
  128. {
  129. if (flexcan0_en || flexcan1_en)
  130. gpio_set_value(MX28EVK_FLEXCAN_SWITCH, 1);
  131. else
  132. gpio_set_value(MX28EVK_FLEXCAN_SWITCH, 0);
  133. }
  134. static void mx28evk_flexcan0_switch(int enable)
  135. {
  136. flexcan0_en = enable;
  137. mx28evk_flexcan_switch();
  138. }
  139. static void mx28evk_flexcan1_switch(int enable)
  140. {
  141. flexcan1_en = enable;
  142. mx28evk_flexcan_switch();
  143. }
  144. static struct flexcan_platform_data flexcan_pdata[2];
  145. static struct of_dev_auxdata mxs_auxdata_lookup[] __initdata = {
  146. OF_DEV_AUXDATA("fsl,imx23-lcdif", 0x80030000, NULL, &mxsfb_pdata),
  147. OF_DEV_AUXDATA("fsl,imx28-lcdif", 0x80030000, NULL, &mxsfb_pdata),
  148. OF_DEV_AUXDATA("fsl,imx28-flexcan", 0x80032000, NULL, &flexcan_pdata[0]),
  149. OF_DEV_AUXDATA("fsl,imx28-flexcan", 0x80034000, NULL, &flexcan_pdata[1]),
  150. { /* sentinel */ }
  151. };
  152. static void __init imx23_timer_init(void)
  153. {
  154. mx23_clocks_init();
  155. }
  156. static void __init imx28_timer_init(void)
  157. {
  158. mx28_clocks_init();
  159. }
  160. enum mac_oui {
  161. OUI_FSL,
  162. OUI_DENX,
  163. OUI_CRYSTALFONTZ,
  164. };
  165. static void __init update_fec_mac_prop(enum mac_oui oui)
  166. {
  167. struct device_node *np, *from = NULL;
  168. struct property *newmac;
  169. const u32 *ocotp = mxs_get_ocotp();
  170. u8 *macaddr;
  171. u32 val;
  172. int i;
  173. for (i = 0; i < 2; i++) {
  174. np = of_find_compatible_node(from, NULL, "fsl,imx28-fec");
  175. if (!np)
  176. return;
  177. from = np;
  178. if (of_get_property(np, "local-mac-address", NULL))
  179. continue;
  180. newmac = kzalloc(sizeof(*newmac) + 6, GFP_KERNEL);
  181. if (!newmac)
  182. return;
  183. newmac->value = newmac + 1;
  184. newmac->length = 6;
  185. newmac->name = kstrdup("local-mac-address", GFP_KERNEL);
  186. if (!newmac->name) {
  187. kfree(newmac);
  188. return;
  189. }
  190. /*
  191. * OCOTP only stores the last 4 octets for each mac address,
  192. * so hard-code OUI here.
  193. */
  194. macaddr = newmac->value;
  195. switch (oui) {
  196. case OUI_FSL:
  197. macaddr[0] = 0x00;
  198. macaddr[1] = 0x04;
  199. macaddr[2] = 0x9f;
  200. break;
  201. case OUI_DENX:
  202. macaddr[0] = 0xc0;
  203. macaddr[1] = 0xe5;
  204. macaddr[2] = 0x4e;
  205. break;
  206. case OUI_CRYSTALFONTZ:
  207. macaddr[0] = 0x58;
  208. macaddr[1] = 0xb9;
  209. macaddr[2] = 0xe1;
  210. break;
  211. }
  212. val = ocotp[i];
  213. macaddr[3] = (val >> 16) & 0xff;
  214. macaddr[4] = (val >> 8) & 0xff;
  215. macaddr[5] = (val >> 0) & 0xff;
  216. of_update_property(np, newmac);
  217. }
  218. }
  219. static void __init imx23_evk_init(void)
  220. {
  221. mxsfb_pdata.mode_list = mx23evk_video_modes;
  222. mxsfb_pdata.mode_count = ARRAY_SIZE(mx23evk_video_modes);
  223. mxsfb_pdata.default_bpp = 32;
  224. mxsfb_pdata.ld_intf_width = STMLCDIF_24BIT;
  225. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  226. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  227. }
  228. static inline void enable_clk_enet_out(void)
  229. {
  230. struct clk *clk = clk_get_sys("enet_out", NULL);
  231. if (!IS_ERR(clk))
  232. clk_prepare_enable(clk);
  233. }
  234. static void __init imx28_evk_init(void)
  235. {
  236. enable_clk_enet_out();
  237. update_fec_mac_prop(OUI_FSL);
  238. mxsfb_pdata.mode_list = mx28evk_video_modes;
  239. mxsfb_pdata.mode_count = ARRAY_SIZE(mx28evk_video_modes);
  240. mxsfb_pdata.default_bpp = 32;
  241. mxsfb_pdata.ld_intf_width = STMLCDIF_24BIT;
  242. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  243. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  244. mxs_saif_clkmux_select(MXS_DIGCTL_SAIF_CLKMUX_EXTMSTR0);
  245. }
  246. static void __init imx28_evk_post_init(void)
  247. {
  248. if (!gpio_request_one(MX28EVK_FLEXCAN_SWITCH, GPIOF_DIR_OUT,
  249. "flexcan-switch")) {
  250. flexcan_pdata[0].transceiver_switch = mx28evk_flexcan0_switch;
  251. flexcan_pdata[1].transceiver_switch = mx28evk_flexcan1_switch;
  252. }
  253. }
  254. static void __init m28evk_init(void)
  255. {
  256. mxsfb_pdata.mode_list = m28evk_video_modes;
  257. mxsfb_pdata.mode_count = ARRAY_SIZE(m28evk_video_modes);
  258. mxsfb_pdata.default_bpp = 16;
  259. mxsfb_pdata.ld_intf_width = STMLCDIF_18BIT;
  260. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT;
  261. }
  262. static void __init sc_sps1_init(void)
  263. {
  264. enable_clk_enet_out();
  265. }
  266. static int apx4devkit_phy_fixup(struct phy_device *phy)
  267. {
  268. phy->dev_flags |= MICREL_PHY_50MHZ_CLK;
  269. return 0;
  270. }
  271. static void __init apx4devkit_init(void)
  272. {
  273. enable_clk_enet_out();
  274. if (IS_BUILTIN(CONFIG_PHYLIB))
  275. phy_register_fixup_for_uid(PHY_ID_KSZ8051, MICREL_PHY_ID_MASK,
  276. apx4devkit_phy_fixup);
  277. mxsfb_pdata.mode_list = apx4devkit_video_modes;
  278. mxsfb_pdata.mode_count = ARRAY_SIZE(apx4devkit_video_modes);
  279. mxsfb_pdata.default_bpp = 32;
  280. mxsfb_pdata.ld_intf_width = STMLCDIF_24BIT;
  281. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  282. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  283. }
  284. #define ENET0_MDC__GPIO_4_0 MXS_GPIO_NR(4, 0)
  285. #define ENET0_MDIO__GPIO_4_1 MXS_GPIO_NR(4, 1)
  286. #define ENET0_RX_EN__GPIO_4_2 MXS_GPIO_NR(4, 2)
  287. #define ENET0_RXD0__GPIO_4_3 MXS_GPIO_NR(4, 3)
  288. #define ENET0_RXD1__GPIO_4_4 MXS_GPIO_NR(4, 4)
  289. #define ENET0_TX_EN__GPIO_4_6 MXS_GPIO_NR(4, 6)
  290. #define ENET0_TXD0__GPIO_4_7 MXS_GPIO_NR(4, 7)
  291. #define ENET0_TXD1__GPIO_4_8 MXS_GPIO_NR(4, 8)
  292. #define ENET_CLK__GPIO_4_16 MXS_GPIO_NR(4, 16)
  293. #define TX28_FEC_PHY_POWER MXS_GPIO_NR(3, 29)
  294. #define TX28_FEC_PHY_RESET MXS_GPIO_NR(4, 13)
  295. #define TX28_FEC_nINT MXS_GPIO_NR(4, 5)
  296. static const struct gpio tx28_gpios[] __initconst = {
  297. { ENET0_MDC__GPIO_4_0, GPIOF_OUT_INIT_LOW, "GPIO_4_0" },
  298. { ENET0_MDIO__GPIO_4_1, GPIOF_OUT_INIT_LOW, "GPIO_4_1" },
  299. { ENET0_RX_EN__GPIO_4_2, GPIOF_OUT_INIT_LOW, "GPIO_4_2" },
  300. { ENET0_RXD0__GPIO_4_3, GPIOF_OUT_INIT_LOW, "GPIO_4_3" },
  301. { ENET0_RXD1__GPIO_4_4, GPIOF_OUT_INIT_LOW, "GPIO_4_4" },
  302. { ENET0_TX_EN__GPIO_4_6, GPIOF_OUT_INIT_LOW, "GPIO_4_6" },
  303. { ENET0_TXD0__GPIO_4_7, GPIOF_OUT_INIT_LOW, "GPIO_4_7" },
  304. { ENET0_TXD1__GPIO_4_8, GPIOF_OUT_INIT_LOW, "GPIO_4_8" },
  305. { ENET_CLK__GPIO_4_16, GPIOF_OUT_INIT_LOW, "GPIO_4_16" },
  306. { TX28_FEC_PHY_POWER, GPIOF_OUT_INIT_LOW, "fec-phy-power" },
  307. { TX28_FEC_PHY_RESET, GPIOF_OUT_INIT_LOW, "fec-phy-reset" },
  308. { TX28_FEC_nINT, GPIOF_DIR_IN, "fec-int" },
  309. };
  310. static void __init tx28_post_init(void)
  311. {
  312. struct device_node *np;
  313. struct platform_device *pdev;
  314. struct pinctrl *pctl;
  315. int ret;
  316. enable_clk_enet_out();
  317. np = of_find_compatible_node(NULL, NULL, "fsl,imx28-fec");
  318. pdev = of_find_device_by_node(np);
  319. if (!pdev) {
  320. pr_err("%s: failed to find fec device\n", __func__);
  321. return;
  322. }
  323. pctl = pinctrl_get_select(&pdev->dev, "gpio_mode");
  324. if (IS_ERR(pctl)) {
  325. pr_err("%s: failed to get pinctrl state\n", __func__);
  326. return;
  327. }
  328. ret = gpio_request_array(tx28_gpios, ARRAY_SIZE(tx28_gpios));
  329. if (ret) {
  330. pr_err("%s: failed to request gpios: %d\n", __func__, ret);
  331. return;
  332. }
  333. /* Power up fec phy */
  334. gpio_set_value(TX28_FEC_PHY_POWER, 1);
  335. msleep(26); /* 25ms according to data sheet */
  336. /* Mode strap pins */
  337. gpio_set_value(ENET0_RX_EN__GPIO_4_2, 1);
  338. gpio_set_value(ENET0_RXD0__GPIO_4_3, 1);
  339. gpio_set_value(ENET0_RXD1__GPIO_4_4, 1);
  340. udelay(100); /* minimum assertion time for nRST */
  341. /* Deasserting FEC PHY RESET */
  342. gpio_set_value(TX28_FEC_PHY_RESET, 1);
  343. pinctrl_put(pctl);
  344. }
  345. static void __init cfa10049_init(void)
  346. {
  347. enable_clk_enet_out();
  348. update_fec_mac_prop(OUI_CRYSTALFONTZ);
  349. mxsfb_pdata.mode_list = cfa10049_video_modes;
  350. mxsfb_pdata.mode_count = ARRAY_SIZE(cfa10049_video_modes);
  351. mxsfb_pdata.default_bpp = 32;
  352. mxsfb_pdata.ld_intf_width = STMLCDIF_18BIT;
  353. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT;
  354. }
  355. static void __init cfa10037_init(void)
  356. {
  357. enable_clk_enet_out();
  358. update_fec_mac_prop(OUI_CRYSTALFONTZ);
  359. }
  360. static void __init apf28_init(void)
  361. {
  362. enable_clk_enet_out();
  363. mxsfb_pdata.mode_list = apf28dev_video_modes;
  364. mxsfb_pdata.mode_count = ARRAY_SIZE(apf28dev_video_modes);
  365. mxsfb_pdata.default_bpp = 16;
  366. mxsfb_pdata.ld_intf_width = STMLCDIF_16BIT;
  367. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  368. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  369. }
  370. static void __init mxs_machine_init(void)
  371. {
  372. if (of_machine_is_compatible("fsl,imx28-evk"))
  373. imx28_evk_init();
  374. else if (of_machine_is_compatible("fsl,imx23-evk"))
  375. imx23_evk_init();
  376. else if (of_machine_is_compatible("denx,m28evk"))
  377. m28evk_init();
  378. else if (of_machine_is_compatible("bluegiga,apx4devkit"))
  379. apx4devkit_init();
  380. else if (of_machine_is_compatible("crystalfontz,cfa10037"))
  381. cfa10037_init();
  382. else if (of_machine_is_compatible("crystalfontz,cfa10049"))
  383. cfa10049_init();
  384. else if (of_machine_is_compatible("armadeus,imx28-apf28"))
  385. apf28_init();
  386. else if (of_machine_is_compatible("schulercontrol,imx28-sps1"))
  387. sc_sps1_init();
  388. of_platform_populate(NULL, of_default_bus_match_table,
  389. mxs_auxdata_lookup, NULL);
  390. if (of_machine_is_compatible("karo,tx28"))
  391. tx28_post_init();
  392. if (of_machine_is_compatible("fsl,imx28-evk"))
  393. imx28_evk_post_init();
  394. }
  395. static const char *imx23_dt_compat[] __initdata = {
  396. "fsl,imx23",
  397. NULL,
  398. };
  399. static const char *imx28_dt_compat[] __initdata = {
  400. "fsl,imx28",
  401. NULL,
  402. };
  403. DT_MACHINE_START(IMX23, "Freescale i.MX23 (Device Tree)")
  404. .map_io = mx23_map_io,
  405. .init_irq = icoll_init_irq,
  406. .handle_irq = icoll_handle_irq,
  407. .init_time = imx23_timer_init,
  408. .init_machine = mxs_machine_init,
  409. .dt_compat = imx23_dt_compat,
  410. .restart = mxs_restart,
  411. MACHINE_END
  412. DT_MACHINE_START(IMX28, "Freescale i.MX28 (Device Tree)")
  413. .map_io = mx28_map_io,
  414. .init_irq = icoll_init_irq,
  415. .handle_irq = icoll_handle_irq,
  416. .init_time = imx28_timer_init,
  417. .init_machine = mxs_machine_init,
  418. .dt_compat = imx28_dt_compat,
  419. .restart = mxs_restart,
  420. MACHINE_END