dwc3-omap.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592
  1. /**
  2. * dwc3-omap.c - OMAP Specific Glue layer
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * This program is free software: you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 of
  11. * the License as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/slab.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/platform_data/dwc3-omap.h>
  25. #include <linux/usb/dwc3-omap.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/ioport.h>
  29. #include <linux/io.h>
  30. #include <linux/of.h>
  31. #include <linux/of_platform.h>
  32. #include <linux/usb/otg.h>
  33. /*
  34. * All these registers belong to OMAP's Wrapper around the
  35. * DesignWare USB3 Core.
  36. */
  37. #define USBOTGSS_REVISION 0x0000
  38. #define USBOTGSS_SYSCONFIG 0x0010
  39. #define USBOTGSS_IRQ_EOI 0x0020
  40. #define USBOTGSS_EOI_OFFSET 0x0008
  41. #define USBOTGSS_IRQSTATUS_RAW_0 0x0024
  42. #define USBOTGSS_IRQSTATUS_0 0x0028
  43. #define USBOTGSS_IRQENABLE_SET_0 0x002c
  44. #define USBOTGSS_IRQENABLE_CLR_0 0x0030
  45. #define USBOTGSS_IRQ0_OFFSET 0x0004
  46. #define USBOTGSS_IRQSTATUS_RAW_1 0x0030
  47. #define USBOTGSS_IRQSTATUS_1 0x0034
  48. #define USBOTGSS_IRQENABLE_SET_1 0x0038
  49. #define USBOTGSS_IRQENABLE_CLR_1 0x003c
  50. #define USBOTGSS_IRQSTATUS_RAW_2 0x0040
  51. #define USBOTGSS_IRQSTATUS_2 0x0044
  52. #define USBOTGSS_IRQENABLE_SET_2 0x0048
  53. #define USBOTGSS_IRQENABLE_CLR_2 0x004c
  54. #define USBOTGSS_IRQSTATUS_RAW_3 0x0050
  55. #define USBOTGSS_IRQSTATUS_3 0x0054
  56. #define USBOTGSS_IRQENABLE_SET_3 0x0058
  57. #define USBOTGSS_IRQENABLE_CLR_3 0x005c
  58. #define USBOTGSS_IRQSTATUS_EOI_MISC 0x0030
  59. #define USBOTGSS_IRQSTATUS_RAW_MISC 0x0034
  60. #define USBOTGSS_IRQSTATUS_MISC 0x0038
  61. #define USBOTGSS_IRQENABLE_SET_MISC 0x003c
  62. #define USBOTGSS_IRQENABLE_CLR_MISC 0x0040
  63. #define USBOTGSS_IRQMISC_OFFSET 0x03fc
  64. #define USBOTGSS_UTMI_OTG_CTRL 0x0080
  65. #define USBOTGSS_UTMI_OTG_STATUS 0x0084
  66. #define USBOTGSS_UTMI_OTG_OFFSET 0x0480
  67. #define USBOTGSS_TXFIFO_DEPTH 0x0508
  68. #define USBOTGSS_RXFIFO_DEPTH 0x050c
  69. #define USBOTGSS_MMRAM_OFFSET 0x0100
  70. #define USBOTGSS_FLADJ 0x0104
  71. #define USBOTGSS_DEBUG_CFG 0x0108
  72. #define USBOTGSS_DEBUG_DATA 0x010c
  73. #define USBOTGSS_DEV_EBC_EN 0x0110
  74. #define USBOTGSS_DEBUG_OFFSET 0x0600
  75. /* REVISION REGISTER */
  76. #define USBOTGSS_REVISION_XMAJOR(reg) ((reg >> 8) & 0x7)
  77. #define USBOTGSS_REVISION_XMAJOR1 1
  78. #define USBOTGSS_REVISION_XMAJOR2 2
  79. /* SYSCONFIG REGISTER */
  80. #define USBOTGSS_SYSCONFIG_DMADISABLE (1 << 16)
  81. /* IRQ_EOI REGISTER */
  82. #define USBOTGSS_IRQ_EOI_LINE_NUMBER (1 << 0)
  83. /* IRQS0 BITS */
  84. #define USBOTGSS_IRQO_COREIRQ_ST (1 << 0)
  85. /* IRQMISC BITS */
  86. #define USBOTGSS_IRQMISC_DMADISABLECLR (1 << 17)
  87. #define USBOTGSS_IRQMISC_OEVT (1 << 16)
  88. #define USBOTGSS_IRQMISC_DRVVBUS_RISE (1 << 13)
  89. #define USBOTGSS_IRQMISC_CHRGVBUS_RISE (1 << 12)
  90. #define USBOTGSS_IRQMISC_DISCHRGVBUS_RISE (1 << 11)
  91. #define USBOTGSS_IRQMISC_IDPULLUP_RISE (1 << 8)
  92. #define USBOTGSS_IRQMISC_DRVVBUS_FALL (1 << 5)
  93. #define USBOTGSS_IRQMISC_CHRGVBUS_FALL (1 << 4)
  94. #define USBOTGSS_IRQMISC_DISCHRGVBUS_FALL (1 << 3)
  95. #define USBOTGSS_IRQMISC_IDPULLUP_FALL (1 << 0)
  96. /* UTMI_OTG_CTRL REGISTER */
  97. #define USBOTGSS_UTMI_OTG_CTRL_DRVVBUS (1 << 5)
  98. #define USBOTGSS_UTMI_OTG_CTRL_CHRGVBUS (1 << 4)
  99. #define USBOTGSS_UTMI_OTG_CTRL_DISCHRGVBUS (1 << 3)
  100. #define USBOTGSS_UTMI_OTG_CTRL_IDPULLUP (1 << 0)
  101. /* UTMI_OTG_STATUS REGISTER */
  102. #define USBOTGSS_UTMI_OTG_STATUS_SW_MODE (1 << 31)
  103. #define USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT (1 << 9)
  104. #define USBOTGSS_UTMI_OTG_STATUS_TXBITSTUFFENABLE (1 << 8)
  105. #define USBOTGSS_UTMI_OTG_STATUS_IDDIG (1 << 4)
  106. #define USBOTGSS_UTMI_OTG_STATUS_SESSEND (1 << 3)
  107. #define USBOTGSS_UTMI_OTG_STATUS_SESSVALID (1 << 2)
  108. #define USBOTGSS_UTMI_OTG_STATUS_VBUSVALID (1 << 1)
  109. struct dwc3_omap {
  110. /* device lock */
  111. spinlock_t lock;
  112. struct device *dev;
  113. int irq;
  114. void __iomem *base;
  115. u32 utmi_otg_status;
  116. u32 utmi_otg_offset;
  117. u32 irqmisc_offset;
  118. u32 irq_eoi_offset;
  119. u32 debug_offset;
  120. u32 irq0_offset;
  121. u32 revision;
  122. u32 dma_status:1;
  123. };
  124. static struct dwc3_omap *_omap;
  125. static inline u32 dwc3_omap_readl(void __iomem *base, u32 offset)
  126. {
  127. return readl(base + offset);
  128. }
  129. static inline void dwc3_omap_writel(void __iomem *base, u32 offset, u32 value)
  130. {
  131. writel(value, base + offset);
  132. }
  133. static u32 dwc3_omap_read_utmi_status(struct dwc3_omap *omap)
  134. {
  135. return dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS +
  136. omap->utmi_otg_offset);
  137. }
  138. static void dwc3_omap_write_utmi_status(struct dwc3_omap *omap, u32 value)
  139. {
  140. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS +
  141. omap->utmi_otg_offset, value);
  142. }
  143. static u32 dwc3_omap_read_irq0_status(struct dwc3_omap *omap)
  144. {
  145. return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_0 -
  146. omap->irq0_offset);
  147. }
  148. static void dwc3_omap_write_irq0_status(struct dwc3_omap *omap, u32 value)
  149. {
  150. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_0 -
  151. omap->irq0_offset, value);
  152. }
  153. static u32 dwc3_omap_read_irqmisc_status(struct dwc3_omap *omap)
  154. {
  155. return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_MISC +
  156. omap->irqmisc_offset);
  157. }
  158. static void dwc3_omap_write_irqmisc_status(struct dwc3_omap *omap, u32 value)
  159. {
  160. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_MISC +
  161. omap->irqmisc_offset, value);
  162. }
  163. static void dwc3_omap_write_irqmisc_set(struct dwc3_omap *omap, u32 value)
  164. {
  165. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_MISC +
  166. omap->irqmisc_offset, value);
  167. }
  168. static void dwc3_omap_write_irq0_set(struct dwc3_omap *omap, u32 value)
  169. {
  170. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0 -
  171. omap->irq0_offset, value);
  172. }
  173. int dwc3_omap_mailbox(enum omap_dwc3_vbus_id_status status)
  174. {
  175. u32 val;
  176. struct dwc3_omap *omap = _omap;
  177. if (!omap)
  178. return -EPROBE_DEFER;
  179. switch (status) {
  180. case OMAP_DWC3_ID_GROUND:
  181. dev_dbg(omap->dev, "ID GND\n");
  182. val = dwc3_omap_read_utmi_status(omap);
  183. val &= ~(USBOTGSS_UTMI_OTG_STATUS_IDDIG
  184. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  185. | USBOTGSS_UTMI_OTG_STATUS_SESSEND);
  186. val |= USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  187. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
  188. dwc3_omap_write_utmi_status(omap, val);
  189. break;
  190. case OMAP_DWC3_VBUS_VALID:
  191. dev_dbg(omap->dev, "VBUS Connect\n");
  192. val = dwc3_omap_read_utmi_status(omap);
  193. val &= ~USBOTGSS_UTMI_OTG_STATUS_SESSEND;
  194. val |= USBOTGSS_UTMI_OTG_STATUS_IDDIG
  195. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  196. | USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  197. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
  198. dwc3_omap_write_utmi_status(omap, val);
  199. break;
  200. case OMAP_DWC3_ID_FLOAT:
  201. case OMAP_DWC3_VBUS_OFF:
  202. dev_dbg(omap->dev, "VBUS Disconnect\n");
  203. val = dwc3_omap_read_utmi_status(omap);
  204. val &= ~(USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  205. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  206. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT);
  207. val |= USBOTGSS_UTMI_OTG_STATUS_SESSEND
  208. | USBOTGSS_UTMI_OTG_STATUS_IDDIG;
  209. dwc3_omap_write_utmi_status(omap, val);
  210. break;
  211. default:
  212. dev_dbg(omap->dev, "ID float\n");
  213. }
  214. return 0;
  215. }
  216. EXPORT_SYMBOL_GPL(dwc3_omap_mailbox);
  217. static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
  218. {
  219. struct dwc3_omap *omap = _omap;
  220. u32 reg;
  221. spin_lock(&omap->lock);
  222. reg = dwc3_omap_read_irqmisc_status(omap);
  223. if (reg & USBOTGSS_IRQMISC_DMADISABLECLR) {
  224. dev_dbg(omap->dev, "DMA Disable was Cleared\n");
  225. omap->dma_status = false;
  226. }
  227. if (reg & USBOTGSS_IRQMISC_OEVT)
  228. dev_dbg(omap->dev, "OTG Event\n");
  229. if (reg & USBOTGSS_IRQMISC_DRVVBUS_RISE)
  230. dev_dbg(omap->dev, "DRVVBUS Rise\n");
  231. if (reg & USBOTGSS_IRQMISC_CHRGVBUS_RISE)
  232. dev_dbg(omap->dev, "CHRGVBUS Rise\n");
  233. if (reg & USBOTGSS_IRQMISC_DISCHRGVBUS_RISE)
  234. dev_dbg(omap->dev, "DISCHRGVBUS Rise\n");
  235. if (reg & USBOTGSS_IRQMISC_IDPULLUP_RISE)
  236. dev_dbg(omap->dev, "IDPULLUP Rise\n");
  237. if (reg & USBOTGSS_IRQMISC_DRVVBUS_FALL)
  238. dev_dbg(omap->dev, "DRVVBUS Fall\n");
  239. if (reg & USBOTGSS_IRQMISC_CHRGVBUS_FALL)
  240. dev_dbg(omap->dev, "CHRGVBUS Fall\n");
  241. if (reg & USBOTGSS_IRQMISC_DISCHRGVBUS_FALL)
  242. dev_dbg(omap->dev, "DISCHRGVBUS Fall\n");
  243. if (reg & USBOTGSS_IRQMISC_IDPULLUP_FALL)
  244. dev_dbg(omap->dev, "IDPULLUP Fall\n");
  245. dwc3_omap_write_irqmisc_status(omap, reg);
  246. reg = dwc3_omap_read_irq0_status(omap);
  247. dwc3_omap_write_irq0_status(omap, reg);
  248. spin_unlock(&omap->lock);
  249. return IRQ_HANDLED;
  250. }
  251. static int dwc3_omap_remove_core(struct device *dev, void *c)
  252. {
  253. struct platform_device *pdev = to_platform_device(dev);
  254. platform_device_unregister(pdev);
  255. return 0;
  256. }
  257. static void dwc3_omap_enable_irqs(struct dwc3_omap *omap)
  258. {
  259. u32 reg;
  260. /* enable all IRQs */
  261. reg = USBOTGSS_IRQO_COREIRQ_ST;
  262. dwc3_omap_write_irq0_set(omap, reg);
  263. reg = (USBOTGSS_IRQMISC_OEVT |
  264. USBOTGSS_IRQMISC_DRVVBUS_RISE |
  265. USBOTGSS_IRQMISC_CHRGVBUS_RISE |
  266. USBOTGSS_IRQMISC_DISCHRGVBUS_RISE |
  267. USBOTGSS_IRQMISC_IDPULLUP_RISE |
  268. USBOTGSS_IRQMISC_DRVVBUS_FALL |
  269. USBOTGSS_IRQMISC_CHRGVBUS_FALL |
  270. USBOTGSS_IRQMISC_DISCHRGVBUS_FALL |
  271. USBOTGSS_IRQMISC_IDPULLUP_FALL);
  272. dwc3_omap_write_irqmisc_set(omap, reg);
  273. }
  274. static void dwc3_omap_disable_irqs(struct dwc3_omap *omap)
  275. {
  276. /* disable all IRQs */
  277. dwc3_omap_write_irqmisc_set(omap, 0x00);
  278. dwc3_omap_write_irq0_set(omap, 0x00);
  279. }
  280. static u64 dwc3_omap_dma_mask = DMA_BIT_MASK(32);
  281. static int dwc3_omap_probe(struct platform_device *pdev)
  282. {
  283. struct device_node *node = pdev->dev.of_node;
  284. struct dwc3_omap *omap;
  285. struct resource *res;
  286. struct device *dev = &pdev->dev;
  287. int ret = -ENOMEM;
  288. int irq;
  289. int utmi_mode = 0;
  290. int x_major;
  291. u32 reg;
  292. void __iomem *base;
  293. if (!node) {
  294. dev_err(dev, "device node not found\n");
  295. return -EINVAL;
  296. }
  297. omap = devm_kzalloc(dev, sizeof(*omap), GFP_KERNEL);
  298. if (!omap) {
  299. dev_err(dev, "not enough memory\n");
  300. return -ENOMEM;
  301. }
  302. platform_set_drvdata(pdev, omap);
  303. irq = platform_get_irq(pdev, 0);
  304. if (irq < 0) {
  305. dev_err(dev, "missing IRQ resource\n");
  306. return -EINVAL;
  307. }
  308. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  309. if (!res) {
  310. dev_err(dev, "missing memory base resource\n");
  311. return -EINVAL;
  312. }
  313. base = devm_ioremap_resource(dev, res);
  314. if (IS_ERR(base))
  315. return PTR_ERR(base);
  316. spin_lock_init(&omap->lock);
  317. omap->dev = dev;
  318. omap->irq = irq;
  319. omap->base = base;
  320. dev->dma_mask = &dwc3_omap_dma_mask;
  321. /*
  322. * REVISIT if we ever have two instances of the wrapper, we will be
  323. * in big trouble
  324. */
  325. _omap = omap;
  326. pm_runtime_enable(dev);
  327. ret = pm_runtime_get_sync(dev);
  328. if (ret < 0) {
  329. dev_err(dev, "get_sync failed with err %d\n", ret);
  330. goto err0;
  331. }
  332. reg = dwc3_omap_readl(omap->base, USBOTGSS_REVISION);
  333. omap->revision = reg;
  334. x_major = USBOTGSS_REVISION_XMAJOR(reg);
  335. /* Differentiate between OMAP5 and AM437x */
  336. switch (x_major) {
  337. case USBOTGSS_REVISION_XMAJOR1:
  338. case USBOTGSS_REVISION_XMAJOR2:
  339. omap->irq_eoi_offset = 0;
  340. omap->irq0_offset = 0;
  341. omap->irqmisc_offset = 0;
  342. omap->utmi_otg_offset = 0;
  343. omap->debug_offset = 0;
  344. break;
  345. default:
  346. /* Default to the latest revision */
  347. omap->irq_eoi_offset = USBOTGSS_EOI_OFFSET;
  348. omap->irq0_offset = USBOTGSS_IRQ0_OFFSET;
  349. omap->irqmisc_offset = USBOTGSS_IRQMISC_OFFSET;
  350. omap->utmi_otg_offset = USBOTGSS_UTMI_OTG_OFFSET;
  351. omap->debug_offset = USBOTGSS_DEBUG_OFFSET;
  352. break;
  353. }
  354. /* For OMAP5(ES2.0) and AM437x x_major is 2 even though there are
  355. * changes in wrapper registers, Using dt compatible for aegis
  356. */
  357. if (of_device_is_compatible(node, "ti,am437x-dwc3")) {
  358. omap->irq_eoi_offset = USBOTGSS_EOI_OFFSET;
  359. omap->irq0_offset = USBOTGSS_IRQ0_OFFSET;
  360. omap->irqmisc_offset = USBOTGSS_IRQMISC_OFFSET;
  361. omap->utmi_otg_offset = USBOTGSS_UTMI_OTG_OFFSET;
  362. omap->debug_offset = USBOTGSS_DEBUG_OFFSET;
  363. }
  364. reg = dwc3_omap_read_utmi_status(omap);
  365. of_property_read_u32(node, "utmi-mode", &utmi_mode);
  366. switch (utmi_mode) {
  367. case DWC3_OMAP_UTMI_MODE_SW:
  368. reg |= USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
  369. break;
  370. case DWC3_OMAP_UTMI_MODE_HW:
  371. reg &= ~USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
  372. break;
  373. default:
  374. dev_dbg(dev, "UNKNOWN utmi mode %d\n", utmi_mode);
  375. }
  376. dwc3_omap_write_utmi_status(omap, reg);
  377. /* check the DMA Status */
  378. reg = dwc3_omap_readl(omap->base, USBOTGSS_SYSCONFIG);
  379. omap->dma_status = !!(reg & USBOTGSS_SYSCONFIG_DMADISABLE);
  380. ret = devm_request_irq(dev, omap->irq, dwc3_omap_interrupt, 0,
  381. "dwc3-omap", omap);
  382. if (ret) {
  383. dev_err(dev, "failed to request IRQ #%d --> %d\n",
  384. omap->irq, ret);
  385. goto err1;
  386. }
  387. dwc3_omap_enable_irqs(omap);
  388. ret = of_platform_populate(node, NULL, NULL, dev);
  389. if (ret) {
  390. dev_err(&pdev->dev, "failed to create dwc3 core\n");
  391. goto err2;
  392. }
  393. return 0;
  394. err2:
  395. dwc3_omap_disable_irqs(omap);
  396. err1:
  397. pm_runtime_put_sync(dev);
  398. err0:
  399. pm_runtime_disable(dev);
  400. return ret;
  401. }
  402. static int dwc3_omap_remove(struct platform_device *pdev)
  403. {
  404. struct dwc3_omap *omap = platform_get_drvdata(pdev);
  405. dwc3_omap_disable_irqs(omap);
  406. pm_runtime_put_sync(&pdev->dev);
  407. pm_runtime_disable(&pdev->dev);
  408. device_for_each_child(&pdev->dev, NULL, dwc3_omap_remove_core);
  409. return 0;
  410. }
  411. static const struct of_device_id of_dwc3_match[] = {
  412. {
  413. .compatible = "ti,dwc3"
  414. },
  415. {
  416. .compatible = "ti,am437x-dwc3"
  417. },
  418. { },
  419. };
  420. MODULE_DEVICE_TABLE(of, of_dwc3_match);
  421. #ifdef CONFIG_PM_SLEEP
  422. static int dwc3_omap_prepare(struct device *dev)
  423. {
  424. struct dwc3_omap *omap = dev_get_drvdata(dev);
  425. dwc3_omap_disable_irqs(omap);
  426. return 0;
  427. }
  428. static void dwc3_omap_complete(struct device *dev)
  429. {
  430. struct dwc3_omap *omap = dev_get_drvdata(dev);
  431. dwc3_omap_enable_irqs(omap);
  432. }
  433. static int dwc3_omap_suspend(struct device *dev)
  434. {
  435. struct dwc3_omap *omap = dev_get_drvdata(dev);
  436. omap->utmi_otg_status = dwc3_omap_read_utmi_status(omap);
  437. return 0;
  438. }
  439. static int dwc3_omap_resume(struct device *dev)
  440. {
  441. struct dwc3_omap *omap = dev_get_drvdata(dev);
  442. dwc3_omap_write_utmi_status(omap, omap->utmi_otg_status);
  443. pm_runtime_disable(dev);
  444. pm_runtime_set_active(dev);
  445. pm_runtime_enable(dev);
  446. return 0;
  447. }
  448. static const struct dev_pm_ops dwc3_omap_dev_pm_ops = {
  449. .prepare = dwc3_omap_prepare,
  450. .complete = dwc3_omap_complete,
  451. SET_SYSTEM_SLEEP_PM_OPS(dwc3_omap_suspend, dwc3_omap_resume)
  452. };
  453. #define DEV_PM_OPS (&dwc3_omap_dev_pm_ops)
  454. #else
  455. #define DEV_PM_OPS NULL
  456. #endif /* CONFIG_PM_SLEEP */
  457. static struct platform_driver dwc3_omap_driver = {
  458. .probe = dwc3_omap_probe,
  459. .remove = dwc3_omap_remove,
  460. .driver = {
  461. .name = "omap-dwc3",
  462. .of_match_table = of_dwc3_match,
  463. .pm = DEV_PM_OPS,
  464. },
  465. };
  466. module_platform_driver(dwc3_omap_driver);
  467. MODULE_ALIAS("platform:omap-dwc3");
  468. MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
  469. MODULE_LICENSE("GPL v2");
  470. MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer");