intelfb.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293
  1. #ifndef _INTELFB_H
  2. #define _INTELFB_H
  3. /* $DHD: intelfb/intelfb.h,v 1.40 2003/06/27 15:06:25 dawes Exp $ */
  4. #include <linux/agp_backend.h>
  5. #include <linux/fb.h>
  6. /*** Version/name ***/
  7. #define INTELFB_VERSION "0.9.3"
  8. #define INTELFB_MODULE_NAME "intelfb"
  9. #define SUPPORTED_CHIPSETS "830M/845G/852GM/855GM/865G/915G/915GM/945G"
  10. /*** Debug/feature defines ***/
  11. #ifndef DEBUG
  12. #define DEBUG 0
  13. #endif
  14. #ifndef VERBOSE
  15. #define VERBOSE 0
  16. #endif
  17. #ifndef REGDUMP
  18. #define REGDUMP 0
  19. #endif
  20. #ifndef DETECT_VGA_CLASS_ONLY
  21. #define DETECT_VGA_CLASS_ONLY 1
  22. #endif
  23. #ifndef ALLOCATE_FOR_PANNING
  24. #define ALLOCATE_FOR_PANNING 1
  25. #endif
  26. #ifndef PREFERRED_MODE
  27. #define PREFERRED_MODE "1024x768-32@70"
  28. #endif
  29. /*** hw-related values ***/
  30. /* Resource Allocation */
  31. #define INTELFB_FB_ACQUIRED 1
  32. #define INTELFB_MMIO_ACQUIRED 2
  33. /* PCI ids for supported devices */
  34. #define PCI_DEVICE_ID_INTEL_830M 0x3577
  35. #define PCI_DEVICE_ID_INTEL_845G 0x2562
  36. #define PCI_DEVICE_ID_INTEL_85XGM 0x3582
  37. #define PCI_DEVICE_ID_INTEL_865G 0x2572
  38. #define PCI_DEVICE_ID_INTEL_915G 0x2582
  39. #define PCI_DEVICE_ID_INTEL_915GM 0x2592
  40. #define PCI_DEVICE_ID_INTEL_945G 0x2772
  41. /* Size of MMIO region */
  42. #define INTEL_REG_SIZE 0x80000
  43. #define STRIDE_ALIGNMENT 16
  44. #define PALETTE_8_ENTRIES 256
  45. /*** Macros ***/
  46. /* basic arithmetic */
  47. #define KB(x) ((x) * 1024)
  48. #define MB(x) ((x) * 1024 * 1024)
  49. #define BtoKB(x) ((x) / 1024)
  50. #define BtoMB(x) ((x) / 1024 / 1024)
  51. #define GTT_PAGE_SIZE KB(4)
  52. #define ROUND_UP_TO(x, y) (((x) + (y) - 1) / (y) * (y))
  53. #define ROUND_DOWN_TO(x, y) ((x) / (y) * (y))
  54. #define ROUND_UP_TO_PAGE(x) ROUND_UP_TO((x), GTT_PAGE_SIZE)
  55. #define ROUND_DOWN_TO_PAGE(x) ROUND_DOWN_TO((x), GTT_PAGE_SIZE)
  56. /* messages */
  57. #define PFX INTELFB_MODULE_NAME ": "
  58. #define ERR_MSG(fmt, args...) printk(KERN_ERR PFX fmt, ## args)
  59. #define WRN_MSG(fmt, args...) printk(KERN_WARNING PFX fmt, ## args)
  60. #define NOT_MSG(fmt, args...) printk(KERN_NOTICE PFX fmt, ## args)
  61. #define INF_MSG(fmt, args...) printk(KERN_INFO PFX fmt, ## args)
  62. #if DEBUG
  63. #define DBG_MSG(fmt, args...) printk(KERN_DEBUG PFX fmt, ## args)
  64. #else
  65. #define DBG_MSG(fmt, args...) while (0) printk(fmt, ## args)
  66. #endif
  67. /* get commonly used pointers */
  68. #define GET_DINFO(info) (info)->par
  69. /* misc macros */
  70. #define ACCEL(d, i) \
  71. ((d)->accel && !(d)->ring_lockup && \
  72. ((i)->var.accel_flags & FB_ACCELF_TEXT))
  73. /*#define NOACCEL_CHIPSET(d) \
  74. ((d)->chipset != INTEL_865G)*/
  75. #define NOACCEL_CHIPSET(d) \
  76. (0)
  77. #define FIXED_MODE(d) ((d)->fixed_mode)
  78. /*** Driver paramters ***/
  79. #define RINGBUFFER_SIZE KB(64)
  80. #define HW_CURSOR_SIZE KB(4)
  81. /* Intel agpgart driver */
  82. #define AGP_PHYSICAL_MEMORY 2
  83. /*** Data Types ***/
  84. /* supported chipsets */
  85. enum intel_chips {
  86. INTEL_830M,
  87. INTEL_845G,
  88. INTEL_85XGM,
  89. INTEL_852GM,
  90. INTEL_852GME,
  91. INTEL_855GM,
  92. INTEL_855GME,
  93. INTEL_865G,
  94. INTEL_915G,
  95. INTEL_915GM,
  96. INTEL_945G
  97. };
  98. struct intelfb_hwstate {
  99. u32 vga0_divisor;
  100. u32 vga1_divisor;
  101. u32 vga_pd;
  102. u32 dpll_a;
  103. u32 dpll_b;
  104. u32 fpa0;
  105. u32 fpa1;
  106. u32 fpb0;
  107. u32 fpb1;
  108. u32 palette_a[PALETTE_8_ENTRIES];
  109. u32 palette_b[PALETTE_8_ENTRIES];
  110. u32 htotal_a;
  111. u32 hblank_a;
  112. u32 hsync_a;
  113. u32 vtotal_a;
  114. u32 vblank_a;
  115. u32 vsync_a;
  116. u32 src_size_a;
  117. u32 bclrpat_a;
  118. u32 htotal_b;
  119. u32 hblank_b;
  120. u32 hsync_b;
  121. u32 vtotal_b;
  122. u32 vblank_b;
  123. u32 vsync_b;
  124. u32 src_size_b;
  125. u32 bclrpat_b;
  126. u32 adpa;
  127. u32 dvoa;
  128. u32 dvob;
  129. u32 dvoc;
  130. u32 dvoa_srcdim;
  131. u32 dvob_srcdim;
  132. u32 dvoc_srcdim;
  133. u32 lvds;
  134. u32 pipe_a_conf;
  135. u32 pipe_b_conf;
  136. u32 disp_arb;
  137. u32 cursor_a_control;
  138. u32 cursor_b_control;
  139. u32 cursor_a_base;
  140. u32 cursor_b_base;
  141. u32 cursor_size;
  142. u32 disp_a_ctrl;
  143. u32 disp_b_ctrl;
  144. u32 disp_a_base;
  145. u32 disp_b_base;
  146. u32 cursor_a_palette[4];
  147. u32 cursor_b_palette[4];
  148. u32 disp_a_stride;
  149. u32 disp_b_stride;
  150. u32 vgacntrl;
  151. u32 add_id;
  152. u32 swf0x[7];
  153. u32 swf1x[7];
  154. u32 swf3x[3];
  155. u32 fence[8];
  156. u32 instpm;
  157. u32 mem_mode;
  158. u32 fw_blc_0;
  159. u32 fw_blc_1;
  160. };
  161. struct intelfb_heap_data {
  162. u32 physical;
  163. u8 __iomem *virtual;
  164. u32 offset; // in GATT pages
  165. u32 size; // in bytes
  166. };
  167. struct intelfb_info {
  168. struct fb_info *info;
  169. struct fb_ops *fbops;
  170. struct pci_dev *pdev;
  171. struct intelfb_hwstate save_state;
  172. /* agpgart structs */
  173. struct agp_memory *gtt_fb_mem; // use all stolen memory or vram
  174. struct agp_memory *gtt_ring_mem; // ring buffer
  175. struct agp_memory *gtt_cursor_mem; // hw cursor
  176. /* use a gart reserved fb mem */
  177. u8 fbmem_gart;
  178. /* mtrr support */
  179. u32 mtrr_reg;
  180. u32 has_mtrr;
  181. /* heap data */
  182. struct intelfb_heap_data aperture;
  183. struct intelfb_heap_data fb;
  184. struct intelfb_heap_data ring;
  185. struct intelfb_heap_data cursor;
  186. /* mmio regs */
  187. u32 mmio_base_phys;
  188. u8 __iomem *mmio_base;
  189. /* fb start offset (in bytes) */
  190. u32 fb_start;
  191. /* ring buffer */
  192. u8 __iomem *ring_head;
  193. u32 ring_tail;
  194. u32 ring_tail_mask;
  195. u32 ring_space;
  196. u32 ring_lockup;
  197. /* palette */
  198. u32 pseudo_palette[17];
  199. /* chip info */
  200. int pci_chipset;
  201. int chipset;
  202. const char *name;
  203. int mobile;
  204. /* current mode */
  205. int bpp, depth;
  206. u32 visual;
  207. int xres, yres, pitch;
  208. int pixclock;
  209. /* current pipe */
  210. int pipe;
  211. /* some flags */
  212. int accel;
  213. int hwcursor;
  214. int fixed_mode;
  215. int ring_active;
  216. int flag;
  217. /* hw cursor */
  218. int cursor_on;
  219. int cursor_blanked;
  220. u8 cursor_src[64];
  221. /* initial parameters */
  222. int initial_vga;
  223. struct fb_var_screeninfo initial_var;
  224. u32 initial_fb_base;
  225. u32 initial_video_ram;
  226. u32 initial_pitch;
  227. /* driver registered */
  228. int registered;
  229. /* index into plls */
  230. int pll_index;
  231. };
  232. #define IS_I9xx(dinfo) (((dinfo)->chipset == INTEL_915G)||(dinfo->chipset == INTEL_915GM)||((dinfo)->chipset == INTEL_945G))
  233. /*** function prototypes ***/
  234. extern int intelfb_var_to_depth(const struct fb_var_screeninfo *var);
  235. #endif /* _INTELFB_H */