clock34xx.h 86 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040
  1. /*
  2. * OMAP3 clock framework
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2008 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. * With many device clock fixes by Kevin Hilman and Jouni Högander
  9. * DPLL bypass clock support added by Roman Tereshonkov
  10. *
  11. */
  12. /*
  13. * Virtual clocks are introduced as convenient tools.
  14. * They are sources for other clocks and not supposed
  15. * to be requested from drivers directly.
  16. */
  17. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
  18. #define __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
  19. #include <mach/control.h>
  20. #include "clock.h"
  21. #include "cm.h"
  22. #include "cm-regbits-34xx.h"
  23. #include "prm.h"
  24. #include "prm-regbits-34xx.h"
  25. static unsigned long omap3_dpll_recalc(struct clk *clk);
  26. static unsigned long omap3_clkoutx2_recalc(struct clk *clk);
  27. static void omap3_dpll_allow_idle(struct clk *clk);
  28. static void omap3_dpll_deny_idle(struct clk *clk);
  29. static u32 omap3_dpll_autoidle_read(struct clk *clk);
  30. static int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
  31. static int omap3_dpll4_set_rate(struct clk *clk, unsigned long rate);
  32. static int omap3_core_dpll_m2_set_rate(struct clk *clk, unsigned long rate);
  33. /* Maximum DPLL multiplier, divider values for OMAP3 */
  34. #define OMAP3_MAX_DPLL_MULT 2048
  35. #define OMAP3_MAX_DPLL_DIV 128
  36. /*
  37. * DPLL1 supplies clock to the MPU.
  38. * DPLL2 supplies clock to the IVA2.
  39. * DPLL3 supplies CORE domain clocks.
  40. * DPLL4 supplies peripheral clocks.
  41. * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
  42. */
  43. /* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
  44. #define DPLL_LOW_POWER_STOP 0x1
  45. #define DPLL_LOW_POWER_BYPASS 0x5
  46. #define DPLL_LOCKED 0x7
  47. /* PRM CLOCKS */
  48. /* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
  49. static struct clk omap_32k_fck = {
  50. .name = "omap_32k_fck",
  51. .ops = &clkops_null,
  52. .rate = 32768,
  53. .flags = RATE_FIXED,
  54. };
  55. static struct clk secure_32k_fck = {
  56. .name = "secure_32k_fck",
  57. .ops = &clkops_null,
  58. .rate = 32768,
  59. .flags = RATE_FIXED,
  60. };
  61. /* Virtual source clocks for osc_sys_ck */
  62. static struct clk virt_12m_ck = {
  63. .name = "virt_12m_ck",
  64. .ops = &clkops_null,
  65. .rate = 12000000,
  66. .flags = RATE_FIXED,
  67. };
  68. static struct clk virt_13m_ck = {
  69. .name = "virt_13m_ck",
  70. .ops = &clkops_null,
  71. .rate = 13000000,
  72. .flags = RATE_FIXED,
  73. };
  74. static struct clk virt_16_8m_ck = {
  75. .name = "virt_16_8m_ck",
  76. .ops = &clkops_null,
  77. .rate = 16800000,
  78. .flags = RATE_FIXED,
  79. };
  80. static struct clk virt_19_2m_ck = {
  81. .name = "virt_19_2m_ck",
  82. .ops = &clkops_null,
  83. .rate = 19200000,
  84. .flags = RATE_FIXED,
  85. };
  86. static struct clk virt_26m_ck = {
  87. .name = "virt_26m_ck",
  88. .ops = &clkops_null,
  89. .rate = 26000000,
  90. .flags = RATE_FIXED,
  91. };
  92. static struct clk virt_38_4m_ck = {
  93. .name = "virt_38_4m_ck",
  94. .ops = &clkops_null,
  95. .rate = 38400000,
  96. .flags = RATE_FIXED,
  97. };
  98. static const struct clksel_rate osc_sys_12m_rates[] = {
  99. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  100. { .div = 0 }
  101. };
  102. static const struct clksel_rate osc_sys_13m_rates[] = {
  103. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  104. { .div = 0 }
  105. };
  106. static const struct clksel_rate osc_sys_16_8m_rates[] = {
  107. { .div = 1, .val = 5, .flags = RATE_IN_3430ES2 | DEFAULT_RATE },
  108. { .div = 0 }
  109. };
  110. static const struct clksel_rate osc_sys_19_2m_rates[] = {
  111. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  112. { .div = 0 }
  113. };
  114. static const struct clksel_rate osc_sys_26m_rates[] = {
  115. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  116. { .div = 0 }
  117. };
  118. static const struct clksel_rate osc_sys_38_4m_rates[] = {
  119. { .div = 1, .val = 4, .flags = RATE_IN_343X | DEFAULT_RATE },
  120. { .div = 0 }
  121. };
  122. static const struct clksel osc_sys_clksel[] = {
  123. { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates },
  124. { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates },
  125. { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
  126. { .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates },
  127. { .parent = &virt_26m_ck, .rates = osc_sys_26m_rates },
  128. { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
  129. { .parent = NULL },
  130. };
  131. /* Oscillator clock */
  132. /* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
  133. static struct clk osc_sys_ck = {
  134. .name = "osc_sys_ck",
  135. .ops = &clkops_null,
  136. .init = &omap2_init_clksel_parent,
  137. .clksel_reg = OMAP3430_PRM_CLKSEL,
  138. .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK,
  139. .clksel = osc_sys_clksel,
  140. /* REVISIT: deal with autoextclkmode? */
  141. .flags = RATE_FIXED,
  142. .recalc = &omap2_clksel_recalc,
  143. };
  144. static const struct clksel_rate div2_rates[] = {
  145. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  146. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  147. { .div = 0 }
  148. };
  149. static const struct clksel sys_clksel[] = {
  150. { .parent = &osc_sys_ck, .rates = div2_rates },
  151. { .parent = NULL }
  152. };
  153. /* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
  154. /* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
  155. static struct clk sys_ck = {
  156. .name = "sys_ck",
  157. .ops = &clkops_null,
  158. .parent = &osc_sys_ck,
  159. .init = &omap2_init_clksel_parent,
  160. .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL,
  161. .clksel_mask = OMAP_SYSCLKDIV_MASK,
  162. .clksel = sys_clksel,
  163. .recalc = &omap2_clksel_recalc,
  164. };
  165. static struct clk sys_altclk = {
  166. .name = "sys_altclk",
  167. .ops = &clkops_null,
  168. };
  169. /* Optional external clock input for some McBSPs */
  170. static struct clk mcbsp_clks = {
  171. .name = "mcbsp_clks",
  172. .ops = &clkops_null,
  173. };
  174. /* PRM EXTERNAL CLOCK OUTPUT */
  175. static struct clk sys_clkout1 = {
  176. .name = "sys_clkout1",
  177. .ops = &clkops_omap2_dflt,
  178. .parent = &osc_sys_ck,
  179. .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
  180. .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
  181. .recalc = &followparent_recalc,
  182. };
  183. /* DPLLS */
  184. /* CM CLOCKS */
  185. static const struct clksel_rate dpll_bypass_rates[] = {
  186. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  187. { .div = 0 }
  188. };
  189. static const struct clksel_rate dpll_locked_rates[] = {
  190. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  191. { .div = 0 }
  192. };
  193. static const struct clksel_rate div16_dpll_rates[] = {
  194. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  195. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  196. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  197. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  198. { .div = 5, .val = 5, .flags = RATE_IN_343X },
  199. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  200. { .div = 7, .val = 7, .flags = RATE_IN_343X },
  201. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  202. { .div = 9, .val = 9, .flags = RATE_IN_343X },
  203. { .div = 10, .val = 10, .flags = RATE_IN_343X },
  204. { .div = 11, .val = 11, .flags = RATE_IN_343X },
  205. { .div = 12, .val = 12, .flags = RATE_IN_343X },
  206. { .div = 13, .val = 13, .flags = RATE_IN_343X },
  207. { .div = 14, .val = 14, .flags = RATE_IN_343X },
  208. { .div = 15, .val = 15, .flags = RATE_IN_343X },
  209. { .div = 16, .val = 16, .flags = RATE_IN_343X },
  210. { .div = 0 }
  211. };
  212. /* DPLL1 */
  213. /* MPU clock source */
  214. /* Type: DPLL */
  215. static struct dpll_data dpll1_dd = {
  216. .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  217. .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
  218. .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
  219. .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK,
  220. .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
  221. .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
  222. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  223. .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
  224. .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
  225. .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
  226. .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  227. .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
  228. .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  229. .idlest_mask = OMAP3430_ST_MPU_CLK_MASK,
  230. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  231. .min_divider = 1,
  232. .max_divider = OMAP3_MAX_DPLL_DIV,
  233. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  234. };
  235. static struct clk dpll1_ck = {
  236. .name = "dpll1_ck",
  237. .ops = &clkops_null,
  238. .parent = &sys_ck,
  239. .dpll_data = &dpll1_dd,
  240. .round_rate = &omap2_dpll_round_rate,
  241. .set_rate = &omap3_noncore_dpll_set_rate,
  242. .clkdm_name = "dpll1_clkdm",
  243. .recalc = &omap3_dpll_recalc,
  244. };
  245. /*
  246. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  247. * DPLL isn't bypassed.
  248. */
  249. static struct clk dpll1_x2_ck = {
  250. .name = "dpll1_x2_ck",
  251. .ops = &clkops_null,
  252. .parent = &dpll1_ck,
  253. .clkdm_name = "dpll1_clkdm",
  254. .recalc = &omap3_clkoutx2_recalc,
  255. };
  256. /* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */
  257. static const struct clksel div16_dpll1_x2m2_clksel[] = {
  258. { .parent = &dpll1_x2_ck, .rates = div16_dpll_rates },
  259. { .parent = NULL }
  260. };
  261. /*
  262. * Does not exist in the TRM - needed to separate the M2 divider from
  263. * bypass selection in mpu_ck
  264. */
  265. static struct clk dpll1_x2m2_ck = {
  266. .name = "dpll1_x2m2_ck",
  267. .ops = &clkops_null,
  268. .parent = &dpll1_x2_ck,
  269. .init = &omap2_init_clksel_parent,
  270. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
  271. .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
  272. .clksel = div16_dpll1_x2m2_clksel,
  273. .clkdm_name = "dpll1_clkdm",
  274. .recalc = &omap2_clksel_recalc,
  275. };
  276. /* DPLL2 */
  277. /* IVA2 clock source */
  278. /* Type: DPLL */
  279. static struct dpll_data dpll2_dd = {
  280. .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  281. .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
  282. .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
  283. .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK,
  284. .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
  285. .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
  286. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
  287. (1 << DPLL_LOW_POWER_BYPASS),
  288. .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
  289. .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
  290. .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
  291. .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  292. .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
  293. .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
  294. .idlest_mask = OMAP3430_ST_IVA2_CLK_MASK,
  295. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  296. .min_divider = 1,
  297. .max_divider = OMAP3_MAX_DPLL_DIV,
  298. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  299. };
  300. static struct clk dpll2_ck = {
  301. .name = "dpll2_ck",
  302. .ops = &clkops_noncore_dpll_ops,
  303. .parent = &sys_ck,
  304. .dpll_data = &dpll2_dd,
  305. .round_rate = &omap2_dpll_round_rate,
  306. .set_rate = &omap3_noncore_dpll_set_rate,
  307. .clkdm_name = "dpll2_clkdm",
  308. .recalc = &omap3_dpll_recalc,
  309. };
  310. static const struct clksel div16_dpll2_m2x2_clksel[] = {
  311. { .parent = &dpll2_ck, .rates = div16_dpll_rates },
  312. { .parent = NULL }
  313. };
  314. /*
  315. * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT
  316. * or CLKOUTX2. CLKOUT seems most plausible.
  317. */
  318. static struct clk dpll2_m2_ck = {
  319. .name = "dpll2_m2_ck",
  320. .ops = &clkops_null,
  321. .parent = &dpll2_ck,
  322. .init = &omap2_init_clksel_parent,
  323. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
  324. OMAP3430_CM_CLKSEL2_PLL),
  325. .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
  326. .clksel = div16_dpll2_m2x2_clksel,
  327. .clkdm_name = "dpll2_clkdm",
  328. .recalc = &omap2_clksel_recalc,
  329. };
  330. /*
  331. * DPLL3
  332. * Source clock for all interfaces and for some device fclks
  333. * REVISIT: Also supports fast relock bypass - not included below
  334. */
  335. static struct dpll_data dpll3_dd = {
  336. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  337. .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
  338. .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
  339. .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK,
  340. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  341. .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
  342. .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
  343. .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
  344. .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
  345. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  346. .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
  347. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  348. .idlest_mask = OMAP3430_ST_CORE_CLK_MASK,
  349. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  350. .min_divider = 1,
  351. .max_divider = OMAP3_MAX_DPLL_DIV,
  352. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  353. };
  354. static struct clk dpll3_ck = {
  355. .name = "dpll3_ck",
  356. .ops = &clkops_null,
  357. .parent = &sys_ck,
  358. .dpll_data = &dpll3_dd,
  359. .round_rate = &omap2_dpll_round_rate,
  360. .clkdm_name = "dpll3_clkdm",
  361. .recalc = &omap3_dpll_recalc,
  362. };
  363. /*
  364. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  365. * DPLL isn't bypassed
  366. */
  367. static struct clk dpll3_x2_ck = {
  368. .name = "dpll3_x2_ck",
  369. .ops = &clkops_null,
  370. .parent = &dpll3_ck,
  371. .clkdm_name = "dpll3_clkdm",
  372. .recalc = &omap3_clkoutx2_recalc,
  373. };
  374. static const struct clksel_rate div31_dpll3_rates[] = {
  375. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  376. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  377. { .div = 3, .val = 3, .flags = RATE_IN_3430ES2 },
  378. { .div = 4, .val = 4, .flags = RATE_IN_3430ES2 },
  379. { .div = 5, .val = 5, .flags = RATE_IN_3430ES2 },
  380. { .div = 6, .val = 6, .flags = RATE_IN_3430ES2 },
  381. { .div = 7, .val = 7, .flags = RATE_IN_3430ES2 },
  382. { .div = 8, .val = 8, .flags = RATE_IN_3430ES2 },
  383. { .div = 9, .val = 9, .flags = RATE_IN_3430ES2 },
  384. { .div = 10, .val = 10, .flags = RATE_IN_3430ES2 },
  385. { .div = 11, .val = 11, .flags = RATE_IN_3430ES2 },
  386. { .div = 12, .val = 12, .flags = RATE_IN_3430ES2 },
  387. { .div = 13, .val = 13, .flags = RATE_IN_3430ES2 },
  388. { .div = 14, .val = 14, .flags = RATE_IN_3430ES2 },
  389. { .div = 15, .val = 15, .flags = RATE_IN_3430ES2 },
  390. { .div = 16, .val = 16, .flags = RATE_IN_3430ES2 },
  391. { .div = 17, .val = 17, .flags = RATE_IN_3430ES2 },
  392. { .div = 18, .val = 18, .flags = RATE_IN_3430ES2 },
  393. { .div = 19, .val = 19, .flags = RATE_IN_3430ES2 },
  394. { .div = 20, .val = 20, .flags = RATE_IN_3430ES2 },
  395. { .div = 21, .val = 21, .flags = RATE_IN_3430ES2 },
  396. { .div = 22, .val = 22, .flags = RATE_IN_3430ES2 },
  397. { .div = 23, .val = 23, .flags = RATE_IN_3430ES2 },
  398. { .div = 24, .val = 24, .flags = RATE_IN_3430ES2 },
  399. { .div = 25, .val = 25, .flags = RATE_IN_3430ES2 },
  400. { .div = 26, .val = 26, .flags = RATE_IN_3430ES2 },
  401. { .div = 27, .val = 27, .flags = RATE_IN_3430ES2 },
  402. { .div = 28, .val = 28, .flags = RATE_IN_3430ES2 },
  403. { .div = 29, .val = 29, .flags = RATE_IN_3430ES2 },
  404. { .div = 30, .val = 30, .flags = RATE_IN_3430ES2 },
  405. { .div = 31, .val = 31, .flags = RATE_IN_3430ES2 },
  406. { .div = 0 },
  407. };
  408. static const struct clksel div31_dpll3m2_clksel[] = {
  409. { .parent = &dpll3_ck, .rates = div31_dpll3_rates },
  410. { .parent = NULL }
  411. };
  412. /* DPLL3 output M2 - primary control point for CORE speed */
  413. static struct clk dpll3_m2_ck = {
  414. .name = "dpll3_m2_ck",
  415. .ops = &clkops_null,
  416. .parent = &dpll3_ck,
  417. .init = &omap2_init_clksel_parent,
  418. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  419. .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
  420. .clksel = div31_dpll3m2_clksel,
  421. .clkdm_name = "dpll3_clkdm",
  422. .round_rate = &omap2_clksel_round_rate,
  423. .set_rate = &omap3_core_dpll_m2_set_rate,
  424. .recalc = &omap2_clksel_recalc,
  425. };
  426. static const struct clksel core_ck_clksel[] = {
  427. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  428. { .parent = &dpll3_m2_ck, .rates = dpll_locked_rates },
  429. { .parent = NULL }
  430. };
  431. static struct clk core_ck = {
  432. .name = "core_ck",
  433. .ops = &clkops_null,
  434. .init = &omap2_init_clksel_parent,
  435. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  436. .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
  437. .clksel = core_ck_clksel,
  438. .recalc = &omap2_clksel_recalc,
  439. };
  440. static const struct clksel dpll3_m2x2_ck_clksel[] = {
  441. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  442. { .parent = &dpll3_x2_ck, .rates = dpll_locked_rates },
  443. { .parent = NULL }
  444. };
  445. static struct clk dpll3_m2x2_ck = {
  446. .name = "dpll3_m2x2_ck",
  447. .ops = &clkops_null,
  448. .init = &omap2_init_clksel_parent,
  449. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  450. .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
  451. .clksel = dpll3_m2x2_ck_clksel,
  452. .clkdm_name = "dpll3_clkdm",
  453. .recalc = &omap2_clksel_recalc,
  454. };
  455. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  456. static const struct clksel div16_dpll3_clksel[] = {
  457. { .parent = &dpll3_ck, .rates = div16_dpll_rates },
  458. { .parent = NULL }
  459. };
  460. /* This virtual clock is the source for dpll3_m3x2_ck */
  461. static struct clk dpll3_m3_ck = {
  462. .name = "dpll3_m3_ck",
  463. .ops = &clkops_null,
  464. .parent = &dpll3_ck,
  465. .init = &omap2_init_clksel_parent,
  466. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  467. .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
  468. .clksel = div16_dpll3_clksel,
  469. .clkdm_name = "dpll3_clkdm",
  470. .recalc = &omap2_clksel_recalc,
  471. };
  472. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  473. static struct clk dpll3_m3x2_ck = {
  474. .name = "dpll3_m3x2_ck",
  475. .ops = &clkops_omap2_dflt_wait,
  476. .parent = &dpll3_m3_ck,
  477. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  478. .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
  479. .flags = INVERT_ENABLE,
  480. .clkdm_name = "dpll3_clkdm",
  481. .recalc = &omap3_clkoutx2_recalc,
  482. };
  483. static const struct clksel emu_core_alwon_ck_clksel[] = {
  484. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  485. { .parent = &dpll3_m3x2_ck, .rates = dpll_locked_rates },
  486. { .parent = NULL }
  487. };
  488. static struct clk emu_core_alwon_ck = {
  489. .name = "emu_core_alwon_ck",
  490. .ops = &clkops_null,
  491. .parent = &dpll3_m3x2_ck,
  492. .init = &omap2_init_clksel_parent,
  493. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  494. .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
  495. .clksel = emu_core_alwon_ck_clksel,
  496. .clkdm_name = "dpll3_clkdm",
  497. .recalc = &omap2_clksel_recalc,
  498. };
  499. /* DPLL4 */
  500. /* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
  501. /* Type: DPLL */
  502. static struct dpll_data dpll4_dd = {
  503. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
  504. .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
  505. .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
  506. .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
  507. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  508. .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
  509. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  510. .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
  511. .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
  512. .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
  513. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  514. .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
  515. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  516. .idlest_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  517. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  518. .min_divider = 1,
  519. .max_divider = OMAP3_MAX_DPLL_DIV,
  520. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  521. };
  522. static struct clk dpll4_ck = {
  523. .name = "dpll4_ck",
  524. .ops = &clkops_noncore_dpll_ops,
  525. .parent = &sys_ck,
  526. .dpll_data = &dpll4_dd,
  527. .round_rate = &omap2_dpll_round_rate,
  528. .set_rate = &omap3_dpll4_set_rate,
  529. .clkdm_name = "dpll4_clkdm",
  530. .recalc = &omap3_dpll_recalc,
  531. };
  532. /*
  533. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  534. * DPLL isn't bypassed --
  535. * XXX does this serve any downstream clocks?
  536. */
  537. static struct clk dpll4_x2_ck = {
  538. .name = "dpll4_x2_ck",
  539. .ops = &clkops_null,
  540. .parent = &dpll4_ck,
  541. .clkdm_name = "dpll4_clkdm",
  542. .recalc = &omap3_clkoutx2_recalc,
  543. };
  544. static const struct clksel div16_dpll4_clksel[] = {
  545. { .parent = &dpll4_ck, .rates = div16_dpll_rates },
  546. { .parent = NULL }
  547. };
  548. /* This virtual clock is the source for dpll4_m2x2_ck */
  549. static struct clk dpll4_m2_ck = {
  550. .name = "dpll4_m2_ck",
  551. .ops = &clkops_null,
  552. .parent = &dpll4_ck,
  553. .init = &omap2_init_clksel_parent,
  554. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
  555. .clksel_mask = OMAP3430_DIV_96M_MASK,
  556. .clksel = div16_dpll4_clksel,
  557. .clkdm_name = "dpll4_clkdm",
  558. .recalc = &omap2_clksel_recalc,
  559. };
  560. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  561. static struct clk dpll4_m2x2_ck = {
  562. .name = "dpll4_m2x2_ck",
  563. .ops = &clkops_omap2_dflt_wait,
  564. .parent = &dpll4_m2_ck,
  565. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  566. .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
  567. .flags = INVERT_ENABLE,
  568. .clkdm_name = "dpll4_clkdm",
  569. .recalc = &omap3_clkoutx2_recalc,
  570. };
  571. static const struct clksel omap_96m_alwon_fck_clksel[] = {
  572. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  573. { .parent = &dpll4_m2x2_ck, .rates = dpll_locked_rates },
  574. { .parent = NULL }
  575. };
  576. /*
  577. * DPLL4 generates DPLL4_M2X2_CLK which is then routed into the PRM as
  578. * PRM_96M_ALWON_(F)CLK. Two clocks then emerge from the PRM:
  579. * 96M_ALWON_FCLK (called "omap_96m_alwon_fck" below) and
  580. * CM_96K_(F)CLK.
  581. */
  582. static struct clk omap_96m_alwon_fck = {
  583. .name = "omap_96m_alwon_fck",
  584. .ops = &clkops_null,
  585. .parent = &dpll4_m2x2_ck,
  586. .init = &omap2_init_clksel_parent,
  587. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  588. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  589. .clksel = omap_96m_alwon_fck_clksel,
  590. .recalc = &omap2_clksel_recalc,
  591. };
  592. static struct clk cm_96m_fck = {
  593. .name = "cm_96m_fck",
  594. .ops = &clkops_null,
  595. .parent = &omap_96m_alwon_fck,
  596. .recalc = &followparent_recalc,
  597. };
  598. static const struct clksel_rate omap_96m_dpll_rates[] = {
  599. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  600. { .div = 0 }
  601. };
  602. static const struct clksel_rate omap_96m_sys_rates[] = {
  603. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  604. { .div = 0 }
  605. };
  606. static const struct clksel omap_96m_fck_clksel[] = {
  607. { .parent = &cm_96m_fck, .rates = omap_96m_dpll_rates },
  608. { .parent = &sys_ck, .rates = omap_96m_sys_rates },
  609. { .parent = NULL }
  610. };
  611. static struct clk omap_96m_fck = {
  612. .name = "omap_96m_fck",
  613. .ops = &clkops_null,
  614. .parent = &sys_ck,
  615. .init = &omap2_init_clksel_parent,
  616. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  617. .clksel_mask = OMAP3430_SOURCE_96M_MASK,
  618. .clksel = omap_96m_fck_clksel,
  619. .recalc = &omap2_clksel_recalc,
  620. };
  621. /* This virtual clock is the source for dpll4_m3x2_ck */
  622. static struct clk dpll4_m3_ck = {
  623. .name = "dpll4_m3_ck",
  624. .ops = &clkops_null,
  625. .parent = &dpll4_ck,
  626. .init = &omap2_init_clksel_parent,
  627. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  628. .clksel_mask = OMAP3430_CLKSEL_TV_MASK,
  629. .clksel = div16_dpll4_clksel,
  630. .clkdm_name = "dpll4_clkdm",
  631. .recalc = &omap2_clksel_recalc,
  632. };
  633. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  634. static struct clk dpll4_m3x2_ck = {
  635. .name = "dpll4_m3x2_ck",
  636. .ops = &clkops_omap2_dflt_wait,
  637. .parent = &dpll4_m3_ck,
  638. .init = &omap2_init_clksel_parent,
  639. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  640. .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
  641. .flags = INVERT_ENABLE,
  642. .clkdm_name = "dpll4_clkdm",
  643. .recalc = &omap3_clkoutx2_recalc,
  644. };
  645. static const struct clksel virt_omap_54m_fck_clksel[] = {
  646. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  647. { .parent = &dpll4_m3x2_ck, .rates = dpll_locked_rates },
  648. { .parent = NULL }
  649. };
  650. static struct clk virt_omap_54m_fck = {
  651. .name = "virt_omap_54m_fck",
  652. .ops = &clkops_null,
  653. .parent = &dpll4_m3x2_ck,
  654. .init = &omap2_init_clksel_parent,
  655. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  656. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  657. .clksel = virt_omap_54m_fck_clksel,
  658. .recalc = &omap2_clksel_recalc,
  659. };
  660. static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
  661. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  662. { .div = 0 }
  663. };
  664. static const struct clksel_rate omap_54m_alt_rates[] = {
  665. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  666. { .div = 0 }
  667. };
  668. static const struct clksel omap_54m_clksel[] = {
  669. { .parent = &virt_omap_54m_fck, .rates = omap_54m_d4m3x2_rates },
  670. { .parent = &sys_altclk, .rates = omap_54m_alt_rates },
  671. { .parent = NULL }
  672. };
  673. static struct clk omap_54m_fck = {
  674. .name = "omap_54m_fck",
  675. .ops = &clkops_null,
  676. .init = &omap2_init_clksel_parent,
  677. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  678. .clksel_mask = OMAP3430_SOURCE_54M_MASK,
  679. .clksel = omap_54m_clksel,
  680. .recalc = &omap2_clksel_recalc,
  681. };
  682. static const struct clksel_rate omap_48m_cm96m_rates[] = {
  683. { .div = 2, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  684. { .div = 0 }
  685. };
  686. static const struct clksel_rate omap_48m_alt_rates[] = {
  687. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  688. { .div = 0 }
  689. };
  690. static const struct clksel omap_48m_clksel[] = {
  691. { .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },
  692. { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
  693. { .parent = NULL }
  694. };
  695. static struct clk omap_48m_fck = {
  696. .name = "omap_48m_fck",
  697. .ops = &clkops_null,
  698. .init = &omap2_init_clksel_parent,
  699. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  700. .clksel_mask = OMAP3430_SOURCE_48M_MASK,
  701. .clksel = omap_48m_clksel,
  702. .recalc = &omap2_clksel_recalc,
  703. };
  704. static struct clk omap_12m_fck = {
  705. .name = "omap_12m_fck",
  706. .ops = &clkops_null,
  707. .parent = &omap_48m_fck,
  708. .fixed_div = 4,
  709. .recalc = &omap2_fixed_divisor_recalc,
  710. };
  711. /* This virstual clock is the source for dpll4_m4x2_ck */
  712. static struct clk dpll4_m4_ck = {
  713. .name = "dpll4_m4_ck",
  714. .ops = &clkops_null,
  715. .parent = &dpll4_ck,
  716. .init = &omap2_init_clksel_parent,
  717. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  718. .clksel_mask = OMAP3430_CLKSEL_DSS1_MASK,
  719. .clksel = div16_dpll4_clksel,
  720. .clkdm_name = "dpll4_clkdm",
  721. .recalc = &omap2_clksel_recalc,
  722. .set_rate = &omap2_clksel_set_rate,
  723. .round_rate = &omap2_clksel_round_rate,
  724. };
  725. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  726. static struct clk dpll4_m4x2_ck = {
  727. .name = "dpll4_m4x2_ck",
  728. .ops = &clkops_omap2_dflt_wait,
  729. .parent = &dpll4_m4_ck,
  730. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  731. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  732. .flags = INVERT_ENABLE,
  733. .clkdm_name = "dpll4_clkdm",
  734. .recalc = &omap3_clkoutx2_recalc,
  735. };
  736. /* This virtual clock is the source for dpll4_m5x2_ck */
  737. static struct clk dpll4_m5_ck = {
  738. .name = "dpll4_m5_ck",
  739. .ops = &clkops_null,
  740. .parent = &dpll4_ck,
  741. .init = &omap2_init_clksel_parent,
  742. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
  743. .clksel_mask = OMAP3430_CLKSEL_CAM_MASK,
  744. .clksel = div16_dpll4_clksel,
  745. .clkdm_name = "dpll4_clkdm",
  746. .recalc = &omap2_clksel_recalc,
  747. };
  748. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  749. static struct clk dpll4_m5x2_ck = {
  750. .name = "dpll4_m5x2_ck",
  751. .ops = &clkops_omap2_dflt_wait,
  752. .parent = &dpll4_m5_ck,
  753. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  754. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  755. .flags = INVERT_ENABLE,
  756. .clkdm_name = "dpll4_clkdm",
  757. .recalc = &omap3_clkoutx2_recalc,
  758. };
  759. /* This virtual clock is the source for dpll4_m6x2_ck */
  760. static struct clk dpll4_m6_ck = {
  761. .name = "dpll4_m6_ck",
  762. .ops = &clkops_null,
  763. .parent = &dpll4_ck,
  764. .init = &omap2_init_clksel_parent,
  765. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  766. .clksel_mask = OMAP3430_DIV_DPLL4_MASK,
  767. .clksel = div16_dpll4_clksel,
  768. .clkdm_name = "dpll4_clkdm",
  769. .recalc = &omap2_clksel_recalc,
  770. };
  771. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  772. static struct clk dpll4_m6x2_ck = {
  773. .name = "dpll4_m6x2_ck",
  774. .ops = &clkops_omap2_dflt_wait,
  775. .parent = &dpll4_m6_ck,
  776. .init = &omap2_init_clksel_parent,
  777. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  778. .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
  779. .flags = INVERT_ENABLE,
  780. .clkdm_name = "dpll4_clkdm",
  781. .recalc = &omap3_clkoutx2_recalc,
  782. };
  783. static struct clk emu_per_alwon_ck = {
  784. .name = "emu_per_alwon_ck",
  785. .ops = &clkops_null,
  786. .parent = &dpll4_m6x2_ck,
  787. .clkdm_name = "dpll4_clkdm",
  788. .recalc = &followparent_recalc,
  789. };
  790. /* DPLL5 */
  791. /* Supplies 120MHz clock, USIM source clock */
  792. /* Type: DPLL */
  793. /* 3430ES2 only */
  794. static struct dpll_data dpll5_dd = {
  795. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
  796. .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
  797. .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
  798. .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
  799. .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
  800. .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
  801. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  802. .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
  803. .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
  804. .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
  805. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
  806. .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
  807. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
  808. .idlest_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
  809. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  810. .min_divider = 1,
  811. .max_divider = OMAP3_MAX_DPLL_DIV,
  812. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  813. };
  814. static struct clk dpll5_ck = {
  815. .name = "dpll5_ck",
  816. .ops = &clkops_noncore_dpll_ops,
  817. .parent = &sys_ck,
  818. .dpll_data = &dpll5_dd,
  819. .round_rate = &omap2_dpll_round_rate,
  820. .set_rate = &omap3_noncore_dpll_set_rate,
  821. .clkdm_name = "dpll5_clkdm",
  822. .recalc = &omap3_dpll_recalc,
  823. };
  824. static const struct clksel div16_dpll5_clksel[] = {
  825. { .parent = &dpll5_ck, .rates = div16_dpll_rates },
  826. { .parent = NULL }
  827. };
  828. static struct clk dpll5_m2_ck = {
  829. .name = "dpll5_m2_ck",
  830. .ops = &clkops_null,
  831. .parent = &dpll5_ck,
  832. .init = &omap2_init_clksel_parent,
  833. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
  834. .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
  835. .clksel = div16_dpll5_clksel,
  836. .clkdm_name = "dpll5_clkdm",
  837. .recalc = &omap2_clksel_recalc,
  838. };
  839. static const struct clksel omap_120m_fck_clksel[] = {
  840. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  841. { .parent = &dpll5_m2_ck, .rates = dpll_locked_rates },
  842. { .parent = NULL }
  843. };
  844. static struct clk omap_120m_fck = {
  845. .name = "omap_120m_fck",
  846. .ops = &clkops_null,
  847. .parent = &dpll5_m2_ck,
  848. .init = &omap2_init_clksel_parent,
  849. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
  850. .clksel_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
  851. .clksel = omap_120m_fck_clksel,
  852. .recalc = &omap2_clksel_recalc,
  853. };
  854. /* CM EXTERNAL CLOCK OUTPUTS */
  855. static const struct clksel_rate clkout2_src_core_rates[] = {
  856. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  857. { .div = 0 }
  858. };
  859. static const struct clksel_rate clkout2_src_sys_rates[] = {
  860. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  861. { .div = 0 }
  862. };
  863. static const struct clksel_rate clkout2_src_96m_rates[] = {
  864. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  865. { .div = 0 }
  866. };
  867. static const struct clksel_rate clkout2_src_54m_rates[] = {
  868. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  869. { .div = 0 }
  870. };
  871. static const struct clksel clkout2_src_clksel[] = {
  872. { .parent = &core_ck, .rates = clkout2_src_core_rates },
  873. { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
  874. { .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },
  875. { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
  876. { .parent = NULL }
  877. };
  878. static struct clk clkout2_src_ck = {
  879. .name = "clkout2_src_ck",
  880. .ops = &clkops_omap2_dflt,
  881. .init = &omap2_init_clksel_parent,
  882. .enable_reg = OMAP3430_CM_CLKOUT_CTRL,
  883. .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT,
  884. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  885. .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK,
  886. .clksel = clkout2_src_clksel,
  887. .clkdm_name = "core_clkdm",
  888. .recalc = &omap2_clksel_recalc,
  889. };
  890. static const struct clksel_rate sys_clkout2_rates[] = {
  891. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  892. { .div = 2, .val = 1, .flags = RATE_IN_343X },
  893. { .div = 4, .val = 2, .flags = RATE_IN_343X },
  894. { .div = 8, .val = 3, .flags = RATE_IN_343X },
  895. { .div = 16, .val = 4, .flags = RATE_IN_343X },
  896. { .div = 0 },
  897. };
  898. static const struct clksel sys_clkout2_clksel[] = {
  899. { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
  900. { .parent = NULL },
  901. };
  902. static struct clk sys_clkout2 = {
  903. .name = "sys_clkout2",
  904. .ops = &clkops_null,
  905. .init = &omap2_init_clksel_parent,
  906. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  907. .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK,
  908. .clksel = sys_clkout2_clksel,
  909. .recalc = &omap2_clksel_recalc,
  910. };
  911. /* CM OUTPUT CLOCKS */
  912. static struct clk corex2_fck = {
  913. .name = "corex2_fck",
  914. .ops = &clkops_null,
  915. .parent = &dpll3_m2x2_ck,
  916. .recalc = &followparent_recalc,
  917. };
  918. /* DPLL power domain clock controls */
  919. static const struct clksel_rate div4_rates[] = {
  920. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  921. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  922. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  923. { .div = 0 }
  924. };
  925. static const struct clksel div4_core_clksel[] = {
  926. { .parent = &core_ck, .rates = div4_rates },
  927. { .parent = NULL }
  928. };
  929. /*
  930. * REVISIT: Are these in DPLL power domain or CM power domain? docs
  931. * may be inconsistent here?
  932. */
  933. static struct clk dpll1_fck = {
  934. .name = "dpll1_fck",
  935. .ops = &clkops_null,
  936. .parent = &core_ck,
  937. .init = &omap2_init_clksel_parent,
  938. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  939. .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK,
  940. .clksel = div4_core_clksel,
  941. .recalc = &omap2_clksel_recalc,
  942. };
  943. /*
  944. * MPU clksel:
  945. * If DPLL1 is locked, mpu_ck derives from DPLL1; otherwise, mpu_ck
  946. * derives from the high-frequency bypass clock originating from DPLL3,
  947. * called 'dpll1_fck'
  948. */
  949. static const struct clksel mpu_clksel[] = {
  950. { .parent = &dpll1_fck, .rates = dpll_bypass_rates },
  951. { .parent = &dpll1_x2m2_ck, .rates = dpll_locked_rates },
  952. { .parent = NULL }
  953. };
  954. static struct clk mpu_ck = {
  955. .name = "mpu_ck",
  956. .ops = &clkops_null,
  957. .parent = &dpll1_x2m2_ck,
  958. .init = &omap2_init_clksel_parent,
  959. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  960. .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
  961. .clksel = mpu_clksel,
  962. .clkdm_name = "mpu_clkdm",
  963. .recalc = &omap2_clksel_recalc,
  964. };
  965. /* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */
  966. static const struct clksel_rate arm_fck_rates[] = {
  967. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  968. { .div = 2, .val = 1, .flags = RATE_IN_343X },
  969. { .div = 0 },
  970. };
  971. static const struct clksel arm_fck_clksel[] = {
  972. { .parent = &mpu_ck, .rates = arm_fck_rates },
  973. { .parent = NULL }
  974. };
  975. static struct clk arm_fck = {
  976. .name = "arm_fck",
  977. .ops = &clkops_null,
  978. .parent = &mpu_ck,
  979. .init = &omap2_init_clksel_parent,
  980. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  981. .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
  982. .clksel = arm_fck_clksel,
  983. .recalc = &omap2_clksel_recalc,
  984. };
  985. /* XXX What about neon_clkdm ? */
  986. /*
  987. * REVISIT: This clock is never specifically defined in the 3430 TRM,
  988. * although it is referenced - so this is a guess
  989. */
  990. static struct clk emu_mpu_alwon_ck = {
  991. .name = "emu_mpu_alwon_ck",
  992. .ops = &clkops_null,
  993. .parent = &mpu_ck,
  994. .recalc = &followparent_recalc,
  995. };
  996. static struct clk dpll2_fck = {
  997. .name = "dpll2_fck",
  998. .ops = &clkops_null,
  999. .parent = &core_ck,
  1000. .init = &omap2_init_clksel_parent,
  1001. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  1002. .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK,
  1003. .clksel = div4_core_clksel,
  1004. .recalc = &omap2_clksel_recalc,
  1005. };
  1006. /*
  1007. * IVA2 clksel:
  1008. * If DPLL2 is locked, iva2_ck derives from DPLL2; otherwise, iva2_ck
  1009. * derives from the high-frequency bypass clock originating from DPLL3,
  1010. * called 'dpll2_fck'
  1011. */
  1012. static const struct clksel iva2_clksel[] = {
  1013. { .parent = &dpll2_fck, .rates = dpll_bypass_rates },
  1014. { .parent = &dpll2_m2_ck, .rates = dpll_locked_rates },
  1015. { .parent = NULL }
  1016. };
  1017. static struct clk iva2_ck = {
  1018. .name = "iva2_ck",
  1019. .ops = &clkops_omap2_dflt_wait,
  1020. .parent = &dpll2_m2_ck,
  1021. .init = &omap2_init_clksel_parent,
  1022. .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
  1023. .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
  1024. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
  1025. OMAP3430_CM_IDLEST_PLL),
  1026. .clksel_mask = OMAP3430_ST_IVA2_CLK_MASK,
  1027. .clksel = iva2_clksel,
  1028. .clkdm_name = "iva2_clkdm",
  1029. .recalc = &omap2_clksel_recalc,
  1030. };
  1031. /* Common interface clocks */
  1032. static const struct clksel div2_core_clksel[] = {
  1033. { .parent = &core_ck, .rates = div2_rates },
  1034. { .parent = NULL }
  1035. };
  1036. static struct clk l3_ick = {
  1037. .name = "l3_ick",
  1038. .ops = &clkops_null,
  1039. .parent = &core_ck,
  1040. .init = &omap2_init_clksel_parent,
  1041. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1042. .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
  1043. .clksel = div2_core_clksel,
  1044. .clkdm_name = "core_l3_clkdm",
  1045. .recalc = &omap2_clksel_recalc,
  1046. };
  1047. static const struct clksel div2_l3_clksel[] = {
  1048. { .parent = &l3_ick, .rates = div2_rates },
  1049. { .parent = NULL }
  1050. };
  1051. static struct clk l4_ick = {
  1052. .name = "l4_ick",
  1053. .ops = &clkops_null,
  1054. .parent = &l3_ick,
  1055. .init = &omap2_init_clksel_parent,
  1056. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1057. .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
  1058. .clksel = div2_l3_clksel,
  1059. .clkdm_name = "core_l4_clkdm",
  1060. .recalc = &omap2_clksel_recalc,
  1061. };
  1062. static const struct clksel div2_l4_clksel[] = {
  1063. { .parent = &l4_ick, .rates = div2_rates },
  1064. { .parent = NULL }
  1065. };
  1066. static struct clk rm_ick = {
  1067. .name = "rm_ick",
  1068. .ops = &clkops_null,
  1069. .parent = &l4_ick,
  1070. .init = &omap2_init_clksel_parent,
  1071. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1072. .clksel_mask = OMAP3430_CLKSEL_RM_MASK,
  1073. .clksel = div2_l4_clksel,
  1074. .recalc = &omap2_clksel_recalc,
  1075. };
  1076. /* GFX power domain */
  1077. /* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
  1078. static const struct clksel gfx_l3_clksel[] = {
  1079. { .parent = &l3_ick, .rates = gfx_l3_rates },
  1080. { .parent = NULL }
  1081. };
  1082. /* Virtual parent clock for gfx_l3_ick and gfx_l3_fck */
  1083. static struct clk gfx_l3_ck = {
  1084. .name = "gfx_l3_ck",
  1085. .ops = &clkops_omap2_dflt_wait,
  1086. .parent = &l3_ick,
  1087. .init = &omap2_init_clksel_parent,
  1088. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  1089. .enable_bit = OMAP_EN_GFX_SHIFT,
  1090. .recalc = &followparent_recalc,
  1091. };
  1092. static struct clk gfx_l3_fck = {
  1093. .name = "gfx_l3_fck",
  1094. .ops = &clkops_null,
  1095. .parent = &gfx_l3_ck,
  1096. .init = &omap2_init_clksel_parent,
  1097. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1098. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1099. .clksel = gfx_l3_clksel,
  1100. .clkdm_name = "gfx_3430es1_clkdm",
  1101. .recalc = &omap2_clksel_recalc,
  1102. };
  1103. static struct clk gfx_l3_ick = {
  1104. .name = "gfx_l3_ick",
  1105. .ops = &clkops_null,
  1106. .parent = &gfx_l3_ck,
  1107. .clkdm_name = "gfx_3430es1_clkdm",
  1108. .recalc = &followparent_recalc,
  1109. };
  1110. static struct clk gfx_cg1_ck = {
  1111. .name = "gfx_cg1_ck",
  1112. .ops = &clkops_omap2_dflt_wait,
  1113. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1114. .init = &omap2_init_clk_clkdm,
  1115. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1116. .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
  1117. .clkdm_name = "gfx_3430es1_clkdm",
  1118. .recalc = &followparent_recalc,
  1119. };
  1120. static struct clk gfx_cg2_ck = {
  1121. .name = "gfx_cg2_ck",
  1122. .ops = &clkops_omap2_dflt_wait,
  1123. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1124. .init = &omap2_init_clk_clkdm,
  1125. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1126. .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
  1127. .clkdm_name = "gfx_3430es1_clkdm",
  1128. .recalc = &followparent_recalc,
  1129. };
  1130. /* SGX power domain - 3430ES2 only */
  1131. static const struct clksel_rate sgx_core_rates[] = {
  1132. { .div = 3, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1133. { .div = 4, .val = 1, .flags = RATE_IN_343X },
  1134. { .div = 6, .val = 2, .flags = RATE_IN_343X },
  1135. { .div = 0 },
  1136. };
  1137. static const struct clksel_rate sgx_96m_rates[] = {
  1138. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  1139. { .div = 0 },
  1140. };
  1141. static const struct clksel sgx_clksel[] = {
  1142. { .parent = &core_ck, .rates = sgx_core_rates },
  1143. { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
  1144. { .parent = NULL },
  1145. };
  1146. static struct clk sgx_fck = {
  1147. .name = "sgx_fck",
  1148. .ops = &clkops_omap2_dflt_wait,
  1149. .init = &omap2_init_clksel_parent,
  1150. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
  1151. .enable_bit = OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT,
  1152. .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
  1153. .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK,
  1154. .clksel = sgx_clksel,
  1155. .clkdm_name = "sgx_clkdm",
  1156. .recalc = &omap2_clksel_recalc,
  1157. };
  1158. static struct clk sgx_ick = {
  1159. .name = "sgx_ick",
  1160. .ops = &clkops_omap2_dflt_wait,
  1161. .parent = &l3_ick,
  1162. .init = &omap2_init_clk_clkdm,
  1163. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
  1164. .enable_bit = OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT,
  1165. .clkdm_name = "sgx_clkdm",
  1166. .recalc = &followparent_recalc,
  1167. };
  1168. /* CORE power domain */
  1169. static struct clk d2d_26m_fck = {
  1170. .name = "d2d_26m_fck",
  1171. .ops = &clkops_omap2_dflt_wait,
  1172. .parent = &sys_ck,
  1173. .init = &omap2_init_clk_clkdm,
  1174. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1175. .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
  1176. .clkdm_name = "d2d_clkdm",
  1177. .recalc = &followparent_recalc,
  1178. };
  1179. static const struct clksel omap343x_gpt_clksel[] = {
  1180. { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
  1181. { .parent = &sys_ck, .rates = gpt_sys_rates },
  1182. { .parent = NULL}
  1183. };
  1184. static struct clk gpt10_fck = {
  1185. .name = "gpt10_fck",
  1186. .ops = &clkops_omap2_dflt_wait,
  1187. .parent = &sys_ck,
  1188. .init = &omap2_init_clksel_parent,
  1189. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1190. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1191. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1192. .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK,
  1193. .clksel = omap343x_gpt_clksel,
  1194. .clkdm_name = "core_l4_clkdm",
  1195. .recalc = &omap2_clksel_recalc,
  1196. };
  1197. static struct clk gpt11_fck = {
  1198. .name = "gpt11_fck",
  1199. .ops = &clkops_omap2_dflt_wait,
  1200. .parent = &sys_ck,
  1201. .init = &omap2_init_clksel_parent,
  1202. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1203. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1204. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1205. .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK,
  1206. .clksel = omap343x_gpt_clksel,
  1207. .clkdm_name = "core_l4_clkdm",
  1208. .recalc = &omap2_clksel_recalc,
  1209. };
  1210. static struct clk cpefuse_fck = {
  1211. .name = "cpefuse_fck",
  1212. .ops = &clkops_omap2_dflt,
  1213. .parent = &sys_ck,
  1214. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1215. .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
  1216. .recalc = &followparent_recalc,
  1217. };
  1218. static struct clk ts_fck = {
  1219. .name = "ts_fck",
  1220. .ops = &clkops_omap2_dflt,
  1221. .parent = &omap_32k_fck,
  1222. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1223. .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
  1224. .recalc = &followparent_recalc,
  1225. };
  1226. static struct clk usbtll_fck = {
  1227. .name = "usbtll_fck",
  1228. .ops = &clkops_omap2_dflt,
  1229. .parent = &omap_120m_fck,
  1230. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1231. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1232. .recalc = &followparent_recalc,
  1233. };
  1234. /* CORE 96M FCLK-derived clocks */
  1235. static struct clk core_96m_fck = {
  1236. .name = "core_96m_fck",
  1237. .ops = &clkops_null,
  1238. .parent = &omap_96m_fck,
  1239. .clkdm_name = "core_l4_clkdm",
  1240. .recalc = &followparent_recalc,
  1241. };
  1242. static struct clk mmchs3_fck = {
  1243. .name = "mmchs_fck",
  1244. .ops = &clkops_omap2_dflt_wait,
  1245. .id = 2,
  1246. .parent = &core_96m_fck,
  1247. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1248. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1249. .clkdm_name = "core_l4_clkdm",
  1250. .recalc = &followparent_recalc,
  1251. };
  1252. static struct clk mmchs2_fck = {
  1253. .name = "mmchs_fck",
  1254. .ops = &clkops_omap2_dflt_wait,
  1255. .id = 1,
  1256. .parent = &core_96m_fck,
  1257. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1258. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1259. .clkdm_name = "core_l4_clkdm",
  1260. .recalc = &followparent_recalc,
  1261. };
  1262. static struct clk mspro_fck = {
  1263. .name = "mspro_fck",
  1264. .ops = &clkops_omap2_dflt_wait,
  1265. .parent = &core_96m_fck,
  1266. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1267. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1268. .clkdm_name = "core_l4_clkdm",
  1269. .recalc = &followparent_recalc,
  1270. };
  1271. static struct clk mmchs1_fck = {
  1272. .name = "mmchs_fck",
  1273. .ops = &clkops_omap2_dflt_wait,
  1274. .parent = &core_96m_fck,
  1275. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1276. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1277. .clkdm_name = "core_l4_clkdm",
  1278. .recalc = &followparent_recalc,
  1279. };
  1280. static struct clk i2c3_fck = {
  1281. .name = "i2c_fck",
  1282. .ops = &clkops_omap2_dflt_wait,
  1283. .id = 3,
  1284. .parent = &core_96m_fck,
  1285. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1286. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1287. .clkdm_name = "core_l4_clkdm",
  1288. .recalc = &followparent_recalc,
  1289. };
  1290. static struct clk i2c2_fck = {
  1291. .name = "i2c_fck",
  1292. .ops = &clkops_omap2_dflt_wait,
  1293. .id = 2,
  1294. .parent = &core_96m_fck,
  1295. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1296. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1297. .clkdm_name = "core_l4_clkdm",
  1298. .recalc = &followparent_recalc,
  1299. };
  1300. static struct clk i2c1_fck = {
  1301. .name = "i2c_fck",
  1302. .ops = &clkops_omap2_dflt_wait,
  1303. .id = 1,
  1304. .parent = &core_96m_fck,
  1305. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1306. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1307. .clkdm_name = "core_l4_clkdm",
  1308. .recalc = &followparent_recalc,
  1309. };
  1310. /*
  1311. * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
  1312. * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
  1313. */
  1314. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  1315. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1316. { .div = 0 }
  1317. };
  1318. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  1319. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  1320. { .div = 0 }
  1321. };
  1322. static const struct clksel mcbsp_15_clksel[] = {
  1323. { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
  1324. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1325. { .parent = NULL }
  1326. };
  1327. static struct clk mcbsp5_fck = {
  1328. .name = "mcbsp_fck",
  1329. .ops = &clkops_omap2_dflt_wait,
  1330. .id = 5,
  1331. .init = &omap2_init_clksel_parent,
  1332. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1333. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1334. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  1335. .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
  1336. .clksel = mcbsp_15_clksel,
  1337. .clkdm_name = "core_l4_clkdm",
  1338. .recalc = &omap2_clksel_recalc,
  1339. };
  1340. static struct clk mcbsp1_fck = {
  1341. .name = "mcbsp_fck",
  1342. .ops = &clkops_omap2_dflt_wait,
  1343. .id = 1,
  1344. .init = &omap2_init_clksel_parent,
  1345. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1346. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1347. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1348. .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
  1349. .clksel = mcbsp_15_clksel,
  1350. .clkdm_name = "core_l4_clkdm",
  1351. .recalc = &omap2_clksel_recalc,
  1352. };
  1353. /* CORE_48M_FCK-derived clocks */
  1354. static struct clk core_48m_fck = {
  1355. .name = "core_48m_fck",
  1356. .ops = &clkops_null,
  1357. .parent = &omap_48m_fck,
  1358. .clkdm_name = "core_l4_clkdm",
  1359. .recalc = &followparent_recalc,
  1360. };
  1361. static struct clk mcspi4_fck = {
  1362. .name = "mcspi_fck",
  1363. .ops = &clkops_omap2_dflt_wait,
  1364. .id = 4,
  1365. .parent = &core_48m_fck,
  1366. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1367. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1368. .recalc = &followparent_recalc,
  1369. };
  1370. static struct clk mcspi3_fck = {
  1371. .name = "mcspi_fck",
  1372. .ops = &clkops_omap2_dflt_wait,
  1373. .id = 3,
  1374. .parent = &core_48m_fck,
  1375. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1376. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1377. .recalc = &followparent_recalc,
  1378. };
  1379. static struct clk mcspi2_fck = {
  1380. .name = "mcspi_fck",
  1381. .ops = &clkops_omap2_dflt_wait,
  1382. .id = 2,
  1383. .parent = &core_48m_fck,
  1384. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1385. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1386. .recalc = &followparent_recalc,
  1387. };
  1388. static struct clk mcspi1_fck = {
  1389. .name = "mcspi_fck",
  1390. .ops = &clkops_omap2_dflt_wait,
  1391. .id = 1,
  1392. .parent = &core_48m_fck,
  1393. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1394. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1395. .recalc = &followparent_recalc,
  1396. };
  1397. static struct clk uart2_fck = {
  1398. .name = "uart2_fck",
  1399. .ops = &clkops_omap2_dflt_wait,
  1400. .parent = &core_48m_fck,
  1401. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1402. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1403. .recalc = &followparent_recalc,
  1404. };
  1405. static struct clk uart1_fck = {
  1406. .name = "uart1_fck",
  1407. .ops = &clkops_omap2_dflt_wait,
  1408. .parent = &core_48m_fck,
  1409. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1410. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1411. .recalc = &followparent_recalc,
  1412. };
  1413. static struct clk fshostusb_fck = {
  1414. .name = "fshostusb_fck",
  1415. .ops = &clkops_omap2_dflt_wait,
  1416. .parent = &core_48m_fck,
  1417. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1418. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1419. .recalc = &followparent_recalc,
  1420. };
  1421. /* CORE_12M_FCK based clocks */
  1422. static struct clk core_12m_fck = {
  1423. .name = "core_12m_fck",
  1424. .ops = &clkops_null,
  1425. .parent = &omap_12m_fck,
  1426. .clkdm_name = "core_l4_clkdm",
  1427. .recalc = &followparent_recalc,
  1428. };
  1429. static struct clk hdq_fck = {
  1430. .name = "hdq_fck",
  1431. .ops = &clkops_omap2_dflt_wait,
  1432. .parent = &core_12m_fck,
  1433. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1434. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1435. .recalc = &followparent_recalc,
  1436. };
  1437. /* DPLL3-derived clock */
  1438. static const struct clksel_rate ssi_ssr_corex2_rates[] = {
  1439. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  1440. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  1441. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  1442. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  1443. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  1444. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  1445. { .div = 0 }
  1446. };
  1447. static const struct clksel ssi_ssr_clksel[] = {
  1448. { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
  1449. { .parent = NULL }
  1450. };
  1451. static struct clk ssi_ssr_fck = {
  1452. .name = "ssi_ssr_fck",
  1453. .ops = &clkops_omap2_dflt,
  1454. .init = &omap2_init_clksel_parent,
  1455. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1456. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1457. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1458. .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
  1459. .clksel = ssi_ssr_clksel,
  1460. .clkdm_name = "core_l4_clkdm",
  1461. .recalc = &omap2_clksel_recalc,
  1462. };
  1463. static struct clk ssi_sst_fck = {
  1464. .name = "ssi_sst_fck",
  1465. .ops = &clkops_null,
  1466. .parent = &ssi_ssr_fck,
  1467. .fixed_div = 2,
  1468. .recalc = &omap2_fixed_divisor_recalc,
  1469. };
  1470. /* CORE_L3_ICK based clocks */
  1471. /*
  1472. * XXX must add clk_enable/clk_disable for these if standard code won't
  1473. * handle it
  1474. */
  1475. static struct clk core_l3_ick = {
  1476. .name = "core_l3_ick",
  1477. .ops = &clkops_null,
  1478. .parent = &l3_ick,
  1479. .init = &omap2_init_clk_clkdm,
  1480. .clkdm_name = "core_l3_clkdm",
  1481. .recalc = &followparent_recalc,
  1482. };
  1483. static struct clk hsotgusb_ick = {
  1484. .name = "hsotgusb_ick",
  1485. .ops = &clkops_omap2_dflt_wait,
  1486. .parent = &core_l3_ick,
  1487. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1488. .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
  1489. .clkdm_name = "core_l3_clkdm",
  1490. .recalc = &followparent_recalc,
  1491. };
  1492. static struct clk sdrc_ick = {
  1493. .name = "sdrc_ick",
  1494. .ops = &clkops_omap2_dflt_wait,
  1495. .parent = &core_l3_ick,
  1496. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1497. .enable_bit = OMAP3430_EN_SDRC_SHIFT,
  1498. .flags = ENABLE_ON_INIT,
  1499. .clkdm_name = "core_l3_clkdm",
  1500. .recalc = &followparent_recalc,
  1501. };
  1502. static struct clk gpmc_fck = {
  1503. .name = "gpmc_fck",
  1504. .ops = &clkops_null,
  1505. .parent = &core_l3_ick,
  1506. .flags = ENABLE_ON_INIT, /* huh? */
  1507. .clkdm_name = "core_l3_clkdm",
  1508. .recalc = &followparent_recalc,
  1509. };
  1510. /* SECURITY_L3_ICK based clocks */
  1511. static struct clk security_l3_ick = {
  1512. .name = "security_l3_ick",
  1513. .ops = &clkops_null,
  1514. .parent = &l3_ick,
  1515. .recalc = &followparent_recalc,
  1516. };
  1517. static struct clk pka_ick = {
  1518. .name = "pka_ick",
  1519. .ops = &clkops_omap2_dflt_wait,
  1520. .parent = &security_l3_ick,
  1521. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1522. .enable_bit = OMAP3430_EN_PKA_SHIFT,
  1523. .recalc = &followparent_recalc,
  1524. };
  1525. /* CORE_L4_ICK based clocks */
  1526. static struct clk core_l4_ick = {
  1527. .name = "core_l4_ick",
  1528. .ops = &clkops_null,
  1529. .parent = &l4_ick,
  1530. .init = &omap2_init_clk_clkdm,
  1531. .clkdm_name = "core_l4_clkdm",
  1532. .recalc = &followparent_recalc,
  1533. };
  1534. static struct clk usbtll_ick = {
  1535. .name = "usbtll_ick",
  1536. .ops = &clkops_omap2_dflt_wait,
  1537. .parent = &core_l4_ick,
  1538. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1539. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1540. .clkdm_name = "core_l4_clkdm",
  1541. .recalc = &followparent_recalc,
  1542. };
  1543. static struct clk mmchs3_ick = {
  1544. .name = "mmchs_ick",
  1545. .ops = &clkops_omap2_dflt_wait,
  1546. .id = 2,
  1547. .parent = &core_l4_ick,
  1548. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1549. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1550. .clkdm_name = "core_l4_clkdm",
  1551. .recalc = &followparent_recalc,
  1552. };
  1553. /* Intersystem Communication Registers - chassis mode only */
  1554. static struct clk icr_ick = {
  1555. .name = "icr_ick",
  1556. .ops = &clkops_omap2_dflt_wait,
  1557. .parent = &core_l4_ick,
  1558. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1559. .enable_bit = OMAP3430_EN_ICR_SHIFT,
  1560. .clkdm_name = "core_l4_clkdm",
  1561. .recalc = &followparent_recalc,
  1562. };
  1563. static struct clk aes2_ick = {
  1564. .name = "aes2_ick",
  1565. .ops = &clkops_omap2_dflt_wait,
  1566. .parent = &core_l4_ick,
  1567. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1568. .enable_bit = OMAP3430_EN_AES2_SHIFT,
  1569. .clkdm_name = "core_l4_clkdm",
  1570. .recalc = &followparent_recalc,
  1571. };
  1572. static struct clk sha12_ick = {
  1573. .name = "sha12_ick",
  1574. .ops = &clkops_omap2_dflt_wait,
  1575. .parent = &core_l4_ick,
  1576. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1577. .enable_bit = OMAP3430_EN_SHA12_SHIFT,
  1578. .clkdm_name = "core_l4_clkdm",
  1579. .recalc = &followparent_recalc,
  1580. };
  1581. static struct clk des2_ick = {
  1582. .name = "des2_ick",
  1583. .ops = &clkops_omap2_dflt_wait,
  1584. .parent = &core_l4_ick,
  1585. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1586. .enable_bit = OMAP3430_EN_DES2_SHIFT,
  1587. .clkdm_name = "core_l4_clkdm",
  1588. .recalc = &followparent_recalc,
  1589. };
  1590. static struct clk mmchs2_ick = {
  1591. .name = "mmchs_ick",
  1592. .ops = &clkops_omap2_dflt_wait,
  1593. .id = 1,
  1594. .parent = &core_l4_ick,
  1595. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1596. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1597. .clkdm_name = "core_l4_clkdm",
  1598. .recalc = &followparent_recalc,
  1599. };
  1600. static struct clk mmchs1_ick = {
  1601. .name = "mmchs_ick",
  1602. .ops = &clkops_omap2_dflt_wait,
  1603. .parent = &core_l4_ick,
  1604. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1605. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1606. .clkdm_name = "core_l4_clkdm",
  1607. .recalc = &followparent_recalc,
  1608. };
  1609. static struct clk mspro_ick = {
  1610. .name = "mspro_ick",
  1611. .ops = &clkops_omap2_dflt_wait,
  1612. .parent = &core_l4_ick,
  1613. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1614. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1615. .clkdm_name = "core_l4_clkdm",
  1616. .recalc = &followparent_recalc,
  1617. };
  1618. static struct clk hdq_ick = {
  1619. .name = "hdq_ick",
  1620. .ops = &clkops_omap2_dflt_wait,
  1621. .parent = &core_l4_ick,
  1622. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1623. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1624. .clkdm_name = "core_l4_clkdm",
  1625. .recalc = &followparent_recalc,
  1626. };
  1627. static struct clk mcspi4_ick = {
  1628. .name = "mcspi_ick",
  1629. .ops = &clkops_omap2_dflt_wait,
  1630. .id = 4,
  1631. .parent = &core_l4_ick,
  1632. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1633. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1634. .clkdm_name = "core_l4_clkdm",
  1635. .recalc = &followparent_recalc,
  1636. };
  1637. static struct clk mcspi3_ick = {
  1638. .name = "mcspi_ick",
  1639. .ops = &clkops_omap2_dflt_wait,
  1640. .id = 3,
  1641. .parent = &core_l4_ick,
  1642. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1643. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1644. .clkdm_name = "core_l4_clkdm",
  1645. .recalc = &followparent_recalc,
  1646. };
  1647. static struct clk mcspi2_ick = {
  1648. .name = "mcspi_ick",
  1649. .ops = &clkops_omap2_dflt_wait,
  1650. .id = 2,
  1651. .parent = &core_l4_ick,
  1652. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1653. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1654. .clkdm_name = "core_l4_clkdm",
  1655. .recalc = &followparent_recalc,
  1656. };
  1657. static struct clk mcspi1_ick = {
  1658. .name = "mcspi_ick",
  1659. .ops = &clkops_omap2_dflt_wait,
  1660. .id = 1,
  1661. .parent = &core_l4_ick,
  1662. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1663. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1664. .clkdm_name = "core_l4_clkdm",
  1665. .recalc = &followparent_recalc,
  1666. };
  1667. static struct clk i2c3_ick = {
  1668. .name = "i2c_ick",
  1669. .ops = &clkops_omap2_dflt_wait,
  1670. .id = 3,
  1671. .parent = &core_l4_ick,
  1672. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1673. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1674. .clkdm_name = "core_l4_clkdm",
  1675. .recalc = &followparent_recalc,
  1676. };
  1677. static struct clk i2c2_ick = {
  1678. .name = "i2c_ick",
  1679. .ops = &clkops_omap2_dflt_wait,
  1680. .id = 2,
  1681. .parent = &core_l4_ick,
  1682. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1683. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1684. .clkdm_name = "core_l4_clkdm",
  1685. .recalc = &followparent_recalc,
  1686. };
  1687. static struct clk i2c1_ick = {
  1688. .name = "i2c_ick",
  1689. .ops = &clkops_omap2_dflt_wait,
  1690. .id = 1,
  1691. .parent = &core_l4_ick,
  1692. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1693. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1694. .clkdm_name = "core_l4_clkdm",
  1695. .recalc = &followparent_recalc,
  1696. };
  1697. static struct clk uart2_ick = {
  1698. .name = "uart2_ick",
  1699. .ops = &clkops_omap2_dflt_wait,
  1700. .parent = &core_l4_ick,
  1701. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1702. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1703. .clkdm_name = "core_l4_clkdm",
  1704. .recalc = &followparent_recalc,
  1705. };
  1706. static struct clk uart1_ick = {
  1707. .name = "uart1_ick",
  1708. .ops = &clkops_omap2_dflt_wait,
  1709. .parent = &core_l4_ick,
  1710. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1711. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1712. .clkdm_name = "core_l4_clkdm",
  1713. .recalc = &followparent_recalc,
  1714. };
  1715. static struct clk gpt11_ick = {
  1716. .name = "gpt11_ick",
  1717. .ops = &clkops_omap2_dflt_wait,
  1718. .parent = &core_l4_ick,
  1719. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1720. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1721. .clkdm_name = "core_l4_clkdm",
  1722. .recalc = &followparent_recalc,
  1723. };
  1724. static struct clk gpt10_ick = {
  1725. .name = "gpt10_ick",
  1726. .ops = &clkops_omap2_dflt_wait,
  1727. .parent = &core_l4_ick,
  1728. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1729. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1730. .clkdm_name = "core_l4_clkdm",
  1731. .recalc = &followparent_recalc,
  1732. };
  1733. static struct clk mcbsp5_ick = {
  1734. .name = "mcbsp_ick",
  1735. .ops = &clkops_omap2_dflt_wait,
  1736. .id = 5,
  1737. .parent = &core_l4_ick,
  1738. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1739. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1740. .clkdm_name = "core_l4_clkdm",
  1741. .recalc = &followparent_recalc,
  1742. };
  1743. static struct clk mcbsp1_ick = {
  1744. .name = "mcbsp_ick",
  1745. .ops = &clkops_omap2_dflt_wait,
  1746. .id = 1,
  1747. .parent = &core_l4_ick,
  1748. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1749. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1750. .clkdm_name = "core_l4_clkdm",
  1751. .recalc = &followparent_recalc,
  1752. };
  1753. static struct clk fac_ick = {
  1754. .name = "fac_ick",
  1755. .ops = &clkops_omap2_dflt_wait,
  1756. .parent = &core_l4_ick,
  1757. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1758. .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
  1759. .clkdm_name = "core_l4_clkdm",
  1760. .recalc = &followparent_recalc,
  1761. };
  1762. static struct clk mailboxes_ick = {
  1763. .name = "mailboxes_ick",
  1764. .ops = &clkops_omap2_dflt_wait,
  1765. .parent = &core_l4_ick,
  1766. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1767. .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
  1768. .clkdm_name = "core_l4_clkdm",
  1769. .recalc = &followparent_recalc,
  1770. };
  1771. static struct clk omapctrl_ick = {
  1772. .name = "omapctrl_ick",
  1773. .ops = &clkops_omap2_dflt_wait,
  1774. .parent = &core_l4_ick,
  1775. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1776. .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
  1777. .flags = ENABLE_ON_INIT,
  1778. .recalc = &followparent_recalc,
  1779. };
  1780. /* SSI_L4_ICK based clocks */
  1781. static struct clk ssi_l4_ick = {
  1782. .name = "ssi_l4_ick",
  1783. .ops = &clkops_null,
  1784. .parent = &l4_ick,
  1785. .clkdm_name = "core_l4_clkdm",
  1786. .recalc = &followparent_recalc,
  1787. };
  1788. static struct clk ssi_ick = {
  1789. .name = "ssi_ick",
  1790. .ops = &clkops_omap2_dflt,
  1791. .parent = &ssi_l4_ick,
  1792. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1793. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1794. .clkdm_name = "core_l4_clkdm",
  1795. .recalc = &followparent_recalc,
  1796. };
  1797. /* REVISIT: Technically the TRM claims that this is CORE_CLK based,
  1798. * but l4_ick makes more sense to me */
  1799. static const struct clksel usb_l4_clksel[] = {
  1800. { .parent = &l4_ick, .rates = div2_rates },
  1801. { .parent = NULL },
  1802. };
  1803. static struct clk usb_l4_ick = {
  1804. .name = "usb_l4_ick",
  1805. .ops = &clkops_omap2_dflt_wait,
  1806. .parent = &l4_ick,
  1807. .init = &omap2_init_clksel_parent,
  1808. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1809. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1810. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1811. .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
  1812. .clksel = usb_l4_clksel,
  1813. .recalc = &omap2_clksel_recalc,
  1814. };
  1815. /* XXX MDM_INTC_ICK, SAD2D_ICK ?? */
  1816. /* SECURITY_L4_ICK2 based clocks */
  1817. static struct clk security_l4_ick2 = {
  1818. .name = "security_l4_ick2",
  1819. .ops = &clkops_null,
  1820. .parent = &l4_ick,
  1821. .recalc = &followparent_recalc,
  1822. };
  1823. static struct clk aes1_ick = {
  1824. .name = "aes1_ick",
  1825. .ops = &clkops_omap2_dflt_wait,
  1826. .parent = &security_l4_ick2,
  1827. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1828. .enable_bit = OMAP3430_EN_AES1_SHIFT,
  1829. .recalc = &followparent_recalc,
  1830. };
  1831. static struct clk rng_ick = {
  1832. .name = "rng_ick",
  1833. .ops = &clkops_omap2_dflt_wait,
  1834. .parent = &security_l4_ick2,
  1835. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1836. .enable_bit = OMAP3430_EN_RNG_SHIFT,
  1837. .recalc = &followparent_recalc,
  1838. };
  1839. static struct clk sha11_ick = {
  1840. .name = "sha11_ick",
  1841. .ops = &clkops_omap2_dflt_wait,
  1842. .parent = &security_l4_ick2,
  1843. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1844. .enable_bit = OMAP3430_EN_SHA11_SHIFT,
  1845. .recalc = &followparent_recalc,
  1846. };
  1847. static struct clk des1_ick = {
  1848. .name = "des1_ick",
  1849. .ops = &clkops_omap2_dflt_wait,
  1850. .parent = &security_l4_ick2,
  1851. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1852. .enable_bit = OMAP3430_EN_DES1_SHIFT,
  1853. .recalc = &followparent_recalc,
  1854. };
  1855. /* DSS */
  1856. static const struct clksel dss1_alwon_fck_clksel[] = {
  1857. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  1858. { .parent = &dpll4_m4x2_ck, .rates = dpll_locked_rates },
  1859. { .parent = NULL }
  1860. };
  1861. static struct clk dss1_alwon_fck = {
  1862. .name = "dss1_alwon_fck",
  1863. .ops = &clkops_omap2_dflt,
  1864. .parent = &dpll4_m4x2_ck,
  1865. .init = &omap2_init_clksel_parent,
  1866. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1867. .enable_bit = OMAP3430_EN_DSS1_SHIFT,
  1868. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  1869. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  1870. .clksel = dss1_alwon_fck_clksel,
  1871. .clkdm_name = "dss_clkdm",
  1872. .recalc = &omap2_clksel_recalc,
  1873. };
  1874. static struct clk dss_tv_fck = {
  1875. .name = "dss_tv_fck",
  1876. .ops = &clkops_omap2_dflt,
  1877. .parent = &omap_54m_fck,
  1878. .init = &omap2_init_clk_clkdm,
  1879. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1880. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1881. .clkdm_name = "dss_clkdm",
  1882. .recalc = &followparent_recalc,
  1883. };
  1884. static struct clk dss_96m_fck = {
  1885. .name = "dss_96m_fck",
  1886. .ops = &clkops_omap2_dflt,
  1887. .parent = &omap_96m_fck,
  1888. .init = &omap2_init_clk_clkdm,
  1889. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1890. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1891. .clkdm_name = "dss_clkdm",
  1892. .recalc = &followparent_recalc,
  1893. };
  1894. static struct clk dss2_alwon_fck = {
  1895. .name = "dss2_alwon_fck",
  1896. .ops = &clkops_omap2_dflt,
  1897. .parent = &sys_ck,
  1898. .init = &omap2_init_clk_clkdm,
  1899. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1900. .enable_bit = OMAP3430_EN_DSS2_SHIFT,
  1901. .clkdm_name = "dss_clkdm",
  1902. .recalc = &followparent_recalc,
  1903. };
  1904. static struct clk dss_ick = {
  1905. /* Handles both L3 and L4 clocks */
  1906. .name = "dss_ick",
  1907. .ops = &clkops_omap2_dflt,
  1908. .parent = &l4_ick,
  1909. .init = &omap2_init_clk_clkdm,
  1910. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
  1911. .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
  1912. .clkdm_name = "dss_clkdm",
  1913. .recalc = &followparent_recalc,
  1914. };
  1915. /* CAM */
  1916. static const struct clksel cam_mclk_clksel[] = {
  1917. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  1918. { .parent = &dpll4_m5x2_ck, .rates = dpll_locked_rates },
  1919. { .parent = NULL }
  1920. };
  1921. static struct clk cam_mclk = {
  1922. .name = "cam_mclk",
  1923. .ops = &clkops_omap2_dflt_wait,
  1924. .parent = &dpll4_m5x2_ck,
  1925. .init = &omap2_init_clksel_parent,
  1926. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  1927. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  1928. .clksel = cam_mclk_clksel,
  1929. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  1930. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1931. .clkdm_name = "cam_clkdm",
  1932. .recalc = &omap2_clksel_recalc,
  1933. };
  1934. static struct clk cam_ick = {
  1935. /* Handles both L3 and L4 clocks */
  1936. .name = "cam_ick",
  1937. .ops = &clkops_omap2_dflt_wait,
  1938. .parent = &l4_ick,
  1939. .init = &omap2_init_clk_clkdm,
  1940. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
  1941. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1942. .clkdm_name = "cam_clkdm",
  1943. .recalc = &followparent_recalc,
  1944. };
  1945. static struct clk csi2_96m_fck = {
  1946. .name = "csi2_96m_fck",
  1947. .ops = &clkops_omap2_dflt_wait,
  1948. .parent = &core_96m_fck,
  1949. .init = &omap2_init_clk_clkdm,
  1950. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  1951. .enable_bit = OMAP3430_EN_CSI2_SHIFT,
  1952. .clkdm_name = "cam_clkdm",
  1953. .recalc = &followparent_recalc,
  1954. };
  1955. /* USBHOST - 3430ES2 only */
  1956. static struct clk usbhost_120m_fck = {
  1957. .name = "usbhost_120m_fck",
  1958. .ops = &clkops_omap2_dflt_wait,
  1959. .parent = &omap_120m_fck,
  1960. .init = &omap2_init_clk_clkdm,
  1961. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  1962. .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
  1963. .clkdm_name = "usbhost_clkdm",
  1964. .recalc = &followparent_recalc,
  1965. };
  1966. static struct clk usbhost_48m_fck = {
  1967. .name = "usbhost_48m_fck",
  1968. .ops = &clkops_omap2_dflt_wait,
  1969. .parent = &omap_48m_fck,
  1970. .init = &omap2_init_clk_clkdm,
  1971. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  1972. .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
  1973. .clkdm_name = "usbhost_clkdm",
  1974. .recalc = &followparent_recalc,
  1975. };
  1976. static struct clk usbhost_ick = {
  1977. /* Handles both L3 and L4 clocks */
  1978. .name = "usbhost_ick",
  1979. .ops = &clkops_omap2_dflt_wait,
  1980. .parent = &l4_ick,
  1981. .init = &omap2_init_clk_clkdm,
  1982. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
  1983. .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
  1984. .clkdm_name = "usbhost_clkdm",
  1985. .recalc = &followparent_recalc,
  1986. };
  1987. /* WKUP */
  1988. static const struct clksel_rate usim_96m_rates[] = {
  1989. { .div = 2, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  1990. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  1991. { .div = 8, .val = 5, .flags = RATE_IN_343X },
  1992. { .div = 10, .val = 6, .flags = RATE_IN_343X },
  1993. { .div = 0 },
  1994. };
  1995. static const struct clksel_rate usim_120m_rates[] = {
  1996. { .div = 4, .val = 7, .flags = RATE_IN_343X | DEFAULT_RATE },
  1997. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  1998. { .div = 16, .val = 9, .flags = RATE_IN_343X },
  1999. { .div = 20, .val = 10, .flags = RATE_IN_343X },
  2000. { .div = 0 },
  2001. };
  2002. static const struct clksel usim_clksel[] = {
  2003. { .parent = &omap_96m_fck, .rates = usim_96m_rates },
  2004. { .parent = &omap_120m_fck, .rates = usim_120m_rates },
  2005. { .parent = &sys_ck, .rates = div2_rates },
  2006. { .parent = NULL },
  2007. };
  2008. /* 3430ES2 only */
  2009. static struct clk usim_fck = {
  2010. .name = "usim_fck",
  2011. .ops = &clkops_omap2_dflt_wait,
  2012. .init = &omap2_init_clksel_parent,
  2013. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2014. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  2015. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  2016. .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK,
  2017. .clksel = usim_clksel,
  2018. .recalc = &omap2_clksel_recalc,
  2019. };
  2020. /* XXX should gpt1's clksel have wkup_32k_fck as the 32k opt? */
  2021. static struct clk gpt1_fck = {
  2022. .name = "gpt1_fck",
  2023. .ops = &clkops_omap2_dflt_wait,
  2024. .init = &omap2_init_clksel_parent,
  2025. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2026. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  2027. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  2028. .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK,
  2029. .clksel = omap343x_gpt_clksel,
  2030. .clkdm_name = "wkup_clkdm",
  2031. .recalc = &omap2_clksel_recalc,
  2032. };
  2033. static struct clk wkup_32k_fck = {
  2034. .name = "wkup_32k_fck",
  2035. .ops = &clkops_null,
  2036. .init = &omap2_init_clk_clkdm,
  2037. .parent = &omap_32k_fck,
  2038. .clkdm_name = "wkup_clkdm",
  2039. .recalc = &followparent_recalc,
  2040. };
  2041. static struct clk gpio1_dbck = {
  2042. .name = "gpio1_dbck",
  2043. .ops = &clkops_omap2_dflt_wait,
  2044. .parent = &wkup_32k_fck,
  2045. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2046. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  2047. .clkdm_name = "wkup_clkdm",
  2048. .recalc = &followparent_recalc,
  2049. };
  2050. static struct clk wdt2_fck = {
  2051. .name = "wdt2_fck",
  2052. .ops = &clkops_omap2_dflt_wait,
  2053. .parent = &wkup_32k_fck,
  2054. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2055. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2056. .clkdm_name = "wkup_clkdm",
  2057. .recalc = &followparent_recalc,
  2058. };
  2059. static struct clk wkup_l4_ick = {
  2060. .name = "wkup_l4_ick",
  2061. .ops = &clkops_null,
  2062. .parent = &sys_ck,
  2063. .clkdm_name = "wkup_clkdm",
  2064. .recalc = &followparent_recalc,
  2065. };
  2066. /* 3430ES2 only */
  2067. /* Never specifically named in the TRM, so we have to infer a likely name */
  2068. static struct clk usim_ick = {
  2069. .name = "usim_ick",
  2070. .ops = &clkops_omap2_dflt_wait,
  2071. .parent = &wkup_l4_ick,
  2072. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2073. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  2074. .clkdm_name = "wkup_clkdm",
  2075. .recalc = &followparent_recalc,
  2076. };
  2077. static struct clk wdt2_ick = {
  2078. .name = "wdt2_ick",
  2079. .ops = &clkops_omap2_dflt_wait,
  2080. .parent = &wkup_l4_ick,
  2081. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2082. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2083. .clkdm_name = "wkup_clkdm",
  2084. .recalc = &followparent_recalc,
  2085. };
  2086. static struct clk wdt1_ick = {
  2087. .name = "wdt1_ick",
  2088. .ops = &clkops_omap2_dflt_wait,
  2089. .parent = &wkup_l4_ick,
  2090. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2091. .enable_bit = OMAP3430_EN_WDT1_SHIFT,
  2092. .clkdm_name = "wkup_clkdm",
  2093. .recalc = &followparent_recalc,
  2094. };
  2095. static struct clk gpio1_ick = {
  2096. .name = "gpio1_ick",
  2097. .ops = &clkops_omap2_dflt_wait,
  2098. .parent = &wkup_l4_ick,
  2099. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2100. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  2101. .clkdm_name = "wkup_clkdm",
  2102. .recalc = &followparent_recalc,
  2103. };
  2104. static struct clk omap_32ksync_ick = {
  2105. .name = "omap_32ksync_ick",
  2106. .ops = &clkops_omap2_dflt_wait,
  2107. .parent = &wkup_l4_ick,
  2108. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2109. .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
  2110. .clkdm_name = "wkup_clkdm",
  2111. .recalc = &followparent_recalc,
  2112. };
  2113. /* XXX This clock no longer exists in 3430 TRM rev F */
  2114. static struct clk gpt12_ick = {
  2115. .name = "gpt12_ick",
  2116. .ops = &clkops_omap2_dflt_wait,
  2117. .parent = &wkup_l4_ick,
  2118. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2119. .enable_bit = OMAP3430_EN_GPT12_SHIFT,
  2120. .clkdm_name = "wkup_clkdm",
  2121. .recalc = &followparent_recalc,
  2122. };
  2123. static struct clk gpt1_ick = {
  2124. .name = "gpt1_ick",
  2125. .ops = &clkops_omap2_dflt_wait,
  2126. .parent = &wkup_l4_ick,
  2127. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2128. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  2129. .clkdm_name = "wkup_clkdm",
  2130. .recalc = &followparent_recalc,
  2131. };
  2132. /* PER clock domain */
  2133. static struct clk per_96m_fck = {
  2134. .name = "per_96m_fck",
  2135. .ops = &clkops_null,
  2136. .parent = &omap_96m_alwon_fck,
  2137. .init = &omap2_init_clk_clkdm,
  2138. .clkdm_name = "per_clkdm",
  2139. .recalc = &followparent_recalc,
  2140. };
  2141. static struct clk per_48m_fck = {
  2142. .name = "per_48m_fck",
  2143. .ops = &clkops_null,
  2144. .parent = &omap_48m_fck,
  2145. .init = &omap2_init_clk_clkdm,
  2146. .clkdm_name = "per_clkdm",
  2147. .recalc = &followparent_recalc,
  2148. };
  2149. static struct clk uart3_fck = {
  2150. .name = "uart3_fck",
  2151. .ops = &clkops_omap2_dflt_wait,
  2152. .parent = &per_48m_fck,
  2153. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2154. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2155. .clkdm_name = "per_clkdm",
  2156. .recalc = &followparent_recalc,
  2157. };
  2158. static struct clk gpt2_fck = {
  2159. .name = "gpt2_fck",
  2160. .ops = &clkops_omap2_dflt_wait,
  2161. .init = &omap2_init_clksel_parent,
  2162. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2163. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2164. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2165. .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK,
  2166. .clksel = omap343x_gpt_clksel,
  2167. .clkdm_name = "per_clkdm",
  2168. .recalc = &omap2_clksel_recalc,
  2169. };
  2170. static struct clk gpt3_fck = {
  2171. .name = "gpt3_fck",
  2172. .ops = &clkops_omap2_dflt_wait,
  2173. .init = &omap2_init_clksel_parent,
  2174. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2175. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2176. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2177. .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK,
  2178. .clksel = omap343x_gpt_clksel,
  2179. .clkdm_name = "per_clkdm",
  2180. .recalc = &omap2_clksel_recalc,
  2181. };
  2182. static struct clk gpt4_fck = {
  2183. .name = "gpt4_fck",
  2184. .ops = &clkops_omap2_dflt_wait,
  2185. .init = &omap2_init_clksel_parent,
  2186. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2187. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2188. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2189. .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK,
  2190. .clksel = omap343x_gpt_clksel,
  2191. .clkdm_name = "per_clkdm",
  2192. .recalc = &omap2_clksel_recalc,
  2193. };
  2194. static struct clk gpt5_fck = {
  2195. .name = "gpt5_fck",
  2196. .ops = &clkops_omap2_dflt_wait,
  2197. .init = &omap2_init_clksel_parent,
  2198. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2199. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2200. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2201. .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK,
  2202. .clksel = omap343x_gpt_clksel,
  2203. .clkdm_name = "per_clkdm",
  2204. .recalc = &omap2_clksel_recalc,
  2205. };
  2206. static struct clk gpt6_fck = {
  2207. .name = "gpt6_fck",
  2208. .ops = &clkops_omap2_dflt_wait,
  2209. .init = &omap2_init_clksel_parent,
  2210. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2211. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2212. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2213. .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK,
  2214. .clksel = omap343x_gpt_clksel,
  2215. .clkdm_name = "per_clkdm",
  2216. .recalc = &omap2_clksel_recalc,
  2217. };
  2218. static struct clk gpt7_fck = {
  2219. .name = "gpt7_fck",
  2220. .ops = &clkops_omap2_dflt_wait,
  2221. .init = &omap2_init_clksel_parent,
  2222. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2223. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2224. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2225. .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK,
  2226. .clksel = omap343x_gpt_clksel,
  2227. .clkdm_name = "per_clkdm",
  2228. .recalc = &omap2_clksel_recalc,
  2229. };
  2230. static struct clk gpt8_fck = {
  2231. .name = "gpt8_fck",
  2232. .ops = &clkops_omap2_dflt_wait,
  2233. .init = &omap2_init_clksel_parent,
  2234. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2235. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2236. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2237. .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK,
  2238. .clksel = omap343x_gpt_clksel,
  2239. .clkdm_name = "per_clkdm",
  2240. .recalc = &omap2_clksel_recalc,
  2241. };
  2242. static struct clk gpt9_fck = {
  2243. .name = "gpt9_fck",
  2244. .ops = &clkops_omap2_dflt_wait,
  2245. .init = &omap2_init_clksel_parent,
  2246. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2247. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2248. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2249. .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK,
  2250. .clksel = omap343x_gpt_clksel,
  2251. .clkdm_name = "per_clkdm",
  2252. .recalc = &omap2_clksel_recalc,
  2253. };
  2254. static struct clk per_32k_alwon_fck = {
  2255. .name = "per_32k_alwon_fck",
  2256. .ops = &clkops_null,
  2257. .parent = &omap_32k_fck,
  2258. .clkdm_name = "per_clkdm",
  2259. .recalc = &followparent_recalc,
  2260. };
  2261. static struct clk gpio6_dbck = {
  2262. .name = "gpio6_dbck",
  2263. .ops = &clkops_omap2_dflt_wait,
  2264. .parent = &per_32k_alwon_fck,
  2265. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2266. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2267. .clkdm_name = "per_clkdm",
  2268. .recalc = &followparent_recalc,
  2269. };
  2270. static struct clk gpio5_dbck = {
  2271. .name = "gpio5_dbck",
  2272. .ops = &clkops_omap2_dflt_wait,
  2273. .parent = &per_32k_alwon_fck,
  2274. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2275. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2276. .clkdm_name = "per_clkdm",
  2277. .recalc = &followparent_recalc,
  2278. };
  2279. static struct clk gpio4_dbck = {
  2280. .name = "gpio4_dbck",
  2281. .ops = &clkops_omap2_dflt_wait,
  2282. .parent = &per_32k_alwon_fck,
  2283. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2284. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2285. .clkdm_name = "per_clkdm",
  2286. .recalc = &followparent_recalc,
  2287. };
  2288. static struct clk gpio3_dbck = {
  2289. .name = "gpio3_dbck",
  2290. .ops = &clkops_omap2_dflt_wait,
  2291. .parent = &per_32k_alwon_fck,
  2292. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2293. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2294. .clkdm_name = "per_clkdm",
  2295. .recalc = &followparent_recalc,
  2296. };
  2297. static struct clk gpio2_dbck = {
  2298. .name = "gpio2_dbck",
  2299. .ops = &clkops_omap2_dflt_wait,
  2300. .parent = &per_32k_alwon_fck,
  2301. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2302. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2303. .clkdm_name = "per_clkdm",
  2304. .recalc = &followparent_recalc,
  2305. };
  2306. static struct clk wdt3_fck = {
  2307. .name = "wdt3_fck",
  2308. .ops = &clkops_omap2_dflt_wait,
  2309. .parent = &per_32k_alwon_fck,
  2310. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2311. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2312. .clkdm_name = "per_clkdm",
  2313. .recalc = &followparent_recalc,
  2314. };
  2315. static struct clk per_l4_ick = {
  2316. .name = "per_l4_ick",
  2317. .ops = &clkops_null,
  2318. .parent = &l4_ick,
  2319. .clkdm_name = "per_clkdm",
  2320. .recalc = &followparent_recalc,
  2321. };
  2322. static struct clk gpio6_ick = {
  2323. .name = "gpio6_ick",
  2324. .ops = &clkops_omap2_dflt_wait,
  2325. .parent = &per_l4_ick,
  2326. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2327. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2328. .clkdm_name = "per_clkdm",
  2329. .recalc = &followparent_recalc,
  2330. };
  2331. static struct clk gpio5_ick = {
  2332. .name = "gpio5_ick",
  2333. .ops = &clkops_omap2_dflt_wait,
  2334. .parent = &per_l4_ick,
  2335. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2336. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2337. .clkdm_name = "per_clkdm",
  2338. .recalc = &followparent_recalc,
  2339. };
  2340. static struct clk gpio4_ick = {
  2341. .name = "gpio4_ick",
  2342. .ops = &clkops_omap2_dflt_wait,
  2343. .parent = &per_l4_ick,
  2344. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2345. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2346. .clkdm_name = "per_clkdm",
  2347. .recalc = &followparent_recalc,
  2348. };
  2349. static struct clk gpio3_ick = {
  2350. .name = "gpio3_ick",
  2351. .ops = &clkops_omap2_dflt_wait,
  2352. .parent = &per_l4_ick,
  2353. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2354. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2355. .clkdm_name = "per_clkdm",
  2356. .recalc = &followparent_recalc,
  2357. };
  2358. static struct clk gpio2_ick = {
  2359. .name = "gpio2_ick",
  2360. .ops = &clkops_omap2_dflt_wait,
  2361. .parent = &per_l4_ick,
  2362. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2363. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2364. .clkdm_name = "per_clkdm",
  2365. .recalc = &followparent_recalc,
  2366. };
  2367. static struct clk wdt3_ick = {
  2368. .name = "wdt3_ick",
  2369. .ops = &clkops_omap2_dflt_wait,
  2370. .parent = &per_l4_ick,
  2371. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2372. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2373. .clkdm_name = "per_clkdm",
  2374. .recalc = &followparent_recalc,
  2375. };
  2376. static struct clk uart3_ick = {
  2377. .name = "uart3_ick",
  2378. .ops = &clkops_omap2_dflt_wait,
  2379. .parent = &per_l4_ick,
  2380. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2381. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2382. .clkdm_name = "per_clkdm",
  2383. .recalc = &followparent_recalc,
  2384. };
  2385. static struct clk gpt9_ick = {
  2386. .name = "gpt9_ick",
  2387. .ops = &clkops_omap2_dflt_wait,
  2388. .parent = &per_l4_ick,
  2389. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2390. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2391. .clkdm_name = "per_clkdm",
  2392. .recalc = &followparent_recalc,
  2393. };
  2394. static struct clk gpt8_ick = {
  2395. .name = "gpt8_ick",
  2396. .ops = &clkops_omap2_dflt_wait,
  2397. .parent = &per_l4_ick,
  2398. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2399. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2400. .clkdm_name = "per_clkdm",
  2401. .recalc = &followparent_recalc,
  2402. };
  2403. static struct clk gpt7_ick = {
  2404. .name = "gpt7_ick",
  2405. .ops = &clkops_omap2_dflt_wait,
  2406. .parent = &per_l4_ick,
  2407. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2408. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2409. .clkdm_name = "per_clkdm",
  2410. .recalc = &followparent_recalc,
  2411. };
  2412. static struct clk gpt6_ick = {
  2413. .name = "gpt6_ick",
  2414. .ops = &clkops_omap2_dflt_wait,
  2415. .parent = &per_l4_ick,
  2416. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2417. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2418. .clkdm_name = "per_clkdm",
  2419. .recalc = &followparent_recalc,
  2420. };
  2421. static struct clk gpt5_ick = {
  2422. .name = "gpt5_ick",
  2423. .ops = &clkops_omap2_dflt_wait,
  2424. .parent = &per_l4_ick,
  2425. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2426. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2427. .clkdm_name = "per_clkdm",
  2428. .recalc = &followparent_recalc,
  2429. };
  2430. static struct clk gpt4_ick = {
  2431. .name = "gpt4_ick",
  2432. .ops = &clkops_omap2_dflt_wait,
  2433. .parent = &per_l4_ick,
  2434. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2435. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2436. .clkdm_name = "per_clkdm",
  2437. .recalc = &followparent_recalc,
  2438. };
  2439. static struct clk gpt3_ick = {
  2440. .name = "gpt3_ick",
  2441. .ops = &clkops_omap2_dflt_wait,
  2442. .parent = &per_l4_ick,
  2443. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2444. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2445. .clkdm_name = "per_clkdm",
  2446. .recalc = &followparent_recalc,
  2447. };
  2448. static struct clk gpt2_ick = {
  2449. .name = "gpt2_ick",
  2450. .ops = &clkops_omap2_dflt_wait,
  2451. .parent = &per_l4_ick,
  2452. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2453. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2454. .clkdm_name = "per_clkdm",
  2455. .recalc = &followparent_recalc,
  2456. };
  2457. static struct clk mcbsp2_ick = {
  2458. .name = "mcbsp_ick",
  2459. .ops = &clkops_omap2_dflt_wait,
  2460. .id = 2,
  2461. .parent = &per_l4_ick,
  2462. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2463. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2464. .clkdm_name = "per_clkdm",
  2465. .recalc = &followparent_recalc,
  2466. };
  2467. static struct clk mcbsp3_ick = {
  2468. .name = "mcbsp_ick",
  2469. .ops = &clkops_omap2_dflt_wait,
  2470. .id = 3,
  2471. .parent = &per_l4_ick,
  2472. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2473. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2474. .clkdm_name = "per_clkdm",
  2475. .recalc = &followparent_recalc,
  2476. };
  2477. static struct clk mcbsp4_ick = {
  2478. .name = "mcbsp_ick",
  2479. .ops = &clkops_omap2_dflt_wait,
  2480. .id = 4,
  2481. .parent = &per_l4_ick,
  2482. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2483. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2484. .clkdm_name = "per_clkdm",
  2485. .recalc = &followparent_recalc,
  2486. };
  2487. static const struct clksel mcbsp_234_clksel[] = {
  2488. { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
  2489. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  2490. { .parent = NULL }
  2491. };
  2492. static struct clk mcbsp2_fck = {
  2493. .name = "mcbsp_fck",
  2494. .ops = &clkops_omap2_dflt_wait,
  2495. .id = 2,
  2496. .init = &omap2_init_clksel_parent,
  2497. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2498. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2499. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  2500. .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
  2501. .clksel = mcbsp_234_clksel,
  2502. .clkdm_name = "per_clkdm",
  2503. .recalc = &omap2_clksel_recalc,
  2504. };
  2505. static struct clk mcbsp3_fck = {
  2506. .name = "mcbsp_fck",
  2507. .ops = &clkops_omap2_dflt_wait,
  2508. .id = 3,
  2509. .init = &omap2_init_clksel_parent,
  2510. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2511. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2512. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2513. .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
  2514. .clksel = mcbsp_234_clksel,
  2515. .clkdm_name = "per_clkdm",
  2516. .recalc = &omap2_clksel_recalc,
  2517. };
  2518. static struct clk mcbsp4_fck = {
  2519. .name = "mcbsp_fck",
  2520. .ops = &clkops_omap2_dflt_wait,
  2521. .id = 4,
  2522. .init = &omap2_init_clksel_parent,
  2523. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2524. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2525. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2526. .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
  2527. .clksel = mcbsp_234_clksel,
  2528. .clkdm_name = "per_clkdm",
  2529. .recalc = &omap2_clksel_recalc,
  2530. };
  2531. /* EMU clocks */
  2532. /* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */
  2533. static const struct clksel_rate emu_src_sys_rates[] = {
  2534. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  2535. { .div = 0 },
  2536. };
  2537. static const struct clksel_rate emu_src_core_rates[] = {
  2538. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2539. { .div = 0 },
  2540. };
  2541. static const struct clksel_rate emu_src_per_rates[] = {
  2542. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2543. { .div = 0 },
  2544. };
  2545. static const struct clksel_rate emu_src_mpu_rates[] = {
  2546. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  2547. { .div = 0 },
  2548. };
  2549. static const struct clksel emu_src_clksel[] = {
  2550. { .parent = &sys_ck, .rates = emu_src_sys_rates },
  2551. { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
  2552. { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
  2553. { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
  2554. { .parent = NULL },
  2555. };
  2556. /*
  2557. * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
  2558. * to switch the source of some of the EMU clocks.
  2559. * XXX Are there CLKEN bits for these EMU clks?
  2560. */
  2561. static struct clk emu_src_ck = {
  2562. .name = "emu_src_ck",
  2563. .ops = &clkops_null,
  2564. .init = &omap2_init_clksel_parent,
  2565. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2566. .clksel_mask = OMAP3430_MUX_CTRL_MASK,
  2567. .clksel = emu_src_clksel,
  2568. .clkdm_name = "emu_clkdm",
  2569. .recalc = &omap2_clksel_recalc,
  2570. };
  2571. static const struct clksel_rate pclk_emu_rates[] = {
  2572. { .div = 2, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2573. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2574. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2575. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  2576. { .div = 0 },
  2577. };
  2578. static const struct clksel pclk_emu_clksel[] = {
  2579. { .parent = &emu_src_ck, .rates = pclk_emu_rates },
  2580. { .parent = NULL },
  2581. };
  2582. static struct clk pclk_fck = {
  2583. .name = "pclk_fck",
  2584. .ops = &clkops_null,
  2585. .init = &omap2_init_clksel_parent,
  2586. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2587. .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
  2588. .clksel = pclk_emu_clksel,
  2589. .clkdm_name = "emu_clkdm",
  2590. .recalc = &omap2_clksel_recalc,
  2591. };
  2592. static const struct clksel_rate pclkx2_emu_rates[] = {
  2593. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2594. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2595. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2596. { .div = 0 },
  2597. };
  2598. static const struct clksel pclkx2_emu_clksel[] = {
  2599. { .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
  2600. { .parent = NULL },
  2601. };
  2602. static struct clk pclkx2_fck = {
  2603. .name = "pclkx2_fck",
  2604. .ops = &clkops_null,
  2605. .init = &omap2_init_clksel_parent,
  2606. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2607. .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
  2608. .clksel = pclkx2_emu_clksel,
  2609. .clkdm_name = "emu_clkdm",
  2610. .recalc = &omap2_clksel_recalc,
  2611. };
  2612. static const struct clksel atclk_emu_clksel[] = {
  2613. { .parent = &emu_src_ck, .rates = div2_rates },
  2614. { .parent = NULL },
  2615. };
  2616. static struct clk atclk_fck = {
  2617. .name = "atclk_fck",
  2618. .ops = &clkops_null,
  2619. .init = &omap2_init_clksel_parent,
  2620. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2621. .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
  2622. .clksel = atclk_emu_clksel,
  2623. .clkdm_name = "emu_clkdm",
  2624. .recalc = &omap2_clksel_recalc,
  2625. };
  2626. static struct clk traceclk_src_fck = {
  2627. .name = "traceclk_src_fck",
  2628. .ops = &clkops_null,
  2629. .init = &omap2_init_clksel_parent,
  2630. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2631. .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
  2632. .clksel = emu_src_clksel,
  2633. .clkdm_name = "emu_clkdm",
  2634. .recalc = &omap2_clksel_recalc,
  2635. };
  2636. static const struct clksel_rate traceclk_rates[] = {
  2637. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2638. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2639. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2640. { .div = 0 },
  2641. };
  2642. static const struct clksel traceclk_clksel[] = {
  2643. { .parent = &traceclk_src_fck, .rates = traceclk_rates },
  2644. { .parent = NULL },
  2645. };
  2646. static struct clk traceclk_fck = {
  2647. .name = "traceclk_fck",
  2648. .ops = &clkops_null,
  2649. .init = &omap2_init_clksel_parent,
  2650. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2651. .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
  2652. .clksel = traceclk_clksel,
  2653. .clkdm_name = "emu_clkdm",
  2654. .recalc = &omap2_clksel_recalc,
  2655. };
  2656. /* SR clocks */
  2657. /* SmartReflex fclk (VDD1) */
  2658. static struct clk sr1_fck = {
  2659. .name = "sr1_fck",
  2660. .ops = &clkops_omap2_dflt_wait,
  2661. .parent = &sys_ck,
  2662. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2663. .enable_bit = OMAP3430_EN_SR1_SHIFT,
  2664. .recalc = &followparent_recalc,
  2665. };
  2666. /* SmartReflex fclk (VDD2) */
  2667. static struct clk sr2_fck = {
  2668. .name = "sr2_fck",
  2669. .ops = &clkops_omap2_dflt_wait,
  2670. .parent = &sys_ck,
  2671. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2672. .enable_bit = OMAP3430_EN_SR2_SHIFT,
  2673. .recalc = &followparent_recalc,
  2674. };
  2675. static struct clk sr_l4_ick = {
  2676. .name = "sr_l4_ick",
  2677. .ops = &clkops_null, /* RMK: missing? */
  2678. .parent = &l4_ick,
  2679. .clkdm_name = "core_l4_clkdm",
  2680. .recalc = &followparent_recalc,
  2681. };
  2682. /* SECURE_32K_FCK clocks */
  2683. /* XXX This clock no longer exists in 3430 TRM rev F */
  2684. static struct clk gpt12_fck = {
  2685. .name = "gpt12_fck",
  2686. .ops = &clkops_null,
  2687. .parent = &secure_32k_fck,
  2688. .recalc = &followparent_recalc,
  2689. };
  2690. static struct clk wdt1_fck = {
  2691. .name = "wdt1_fck",
  2692. .ops = &clkops_null,
  2693. .parent = &secure_32k_fck,
  2694. .recalc = &followparent_recalc,
  2695. };
  2696. #endif