pci-common.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #undef DEBUG
  19. #include <linux/kernel.h>
  20. #include <linux/pci.h>
  21. #include <linux/string.h>
  22. #include <linux/init.h>
  23. #include <linux/bootmem.h>
  24. #include <linux/mm.h>
  25. #include <linux/list.h>
  26. #include <linux/syscalls.h>
  27. #include <linux/irq.h>
  28. #include <linux/vmalloc.h>
  29. #include <asm/processor.h>
  30. #include <asm/io.h>
  31. #include <asm/prom.h>
  32. #include <asm/pci-bridge.h>
  33. #include <asm/byteorder.h>
  34. #include <asm/machdep.h>
  35. #include <asm/ppc-pci.h>
  36. #include <asm/firmware.h>
  37. #include <asm/eeh.h>
  38. static DEFINE_SPINLOCK(hose_spinlock);
  39. /* XXX kill that some day ... */
  40. static int global_phb_number; /* Global phb counter */
  41. /* ISA Memory physical address */
  42. resource_size_t isa_mem_base;
  43. /* Default PCI flags is 0 on ppc32, modified at boot on ppc64 */
  44. unsigned int ppc_pci_flags = 0;
  45. static struct dma_mapping_ops *pci_dma_ops;
  46. void set_pci_dma_ops(struct dma_mapping_ops *dma_ops)
  47. {
  48. pci_dma_ops = dma_ops;
  49. }
  50. struct dma_mapping_ops *get_pci_dma_ops(void)
  51. {
  52. return pci_dma_ops;
  53. }
  54. EXPORT_SYMBOL(get_pci_dma_ops);
  55. int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
  56. {
  57. return dma_set_mask(&dev->dev, mask);
  58. }
  59. int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
  60. {
  61. int rc;
  62. rc = dma_set_mask(&dev->dev, mask);
  63. dev->dev.coherent_dma_mask = dev->dma_mask;
  64. return rc;
  65. }
  66. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  67. {
  68. struct pci_controller *phb;
  69. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  70. if (phb == NULL)
  71. return NULL;
  72. spin_lock(&hose_spinlock);
  73. phb->global_number = global_phb_number++;
  74. list_add_tail(&phb->list_node, &hose_list);
  75. spin_unlock(&hose_spinlock);
  76. phb->dn = dev;
  77. phb->is_dynamic = mem_init_done;
  78. #ifdef CONFIG_PPC64
  79. if (dev) {
  80. int nid = of_node_to_nid(dev);
  81. if (nid < 0 || !node_online(nid))
  82. nid = -1;
  83. PHB_SET_NODE(phb, nid);
  84. }
  85. #endif
  86. return phb;
  87. }
  88. void pcibios_free_controller(struct pci_controller *phb)
  89. {
  90. spin_lock(&hose_spinlock);
  91. list_del(&phb->list_node);
  92. spin_unlock(&hose_spinlock);
  93. if (phb->is_dynamic)
  94. kfree(phb);
  95. }
  96. int pcibios_vaddr_is_ioport(void __iomem *address)
  97. {
  98. int ret = 0;
  99. struct pci_controller *hose;
  100. unsigned long size;
  101. spin_lock(&hose_spinlock);
  102. list_for_each_entry(hose, &hose_list, list_node) {
  103. #ifdef CONFIG_PPC64
  104. size = hose->pci_io_size;
  105. #else
  106. size = hose->io_resource.end - hose->io_resource.start + 1;
  107. #endif
  108. if (address >= hose->io_base_virt &&
  109. address < (hose->io_base_virt + size)) {
  110. ret = 1;
  111. break;
  112. }
  113. }
  114. spin_unlock(&hose_spinlock);
  115. return ret;
  116. }
  117. /*
  118. * Return the domain number for this bus.
  119. */
  120. int pci_domain_nr(struct pci_bus *bus)
  121. {
  122. struct pci_controller *hose = pci_bus_to_host(bus);
  123. return hose->global_number;
  124. }
  125. EXPORT_SYMBOL(pci_domain_nr);
  126. #ifdef CONFIG_PPC_OF
  127. /* This routine is meant to be used early during boot, when the
  128. * PCI bus numbers have not yet been assigned, and you need to
  129. * issue PCI config cycles to an OF device.
  130. * It could also be used to "fix" RTAS config cycles if you want
  131. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  132. * config cycles.
  133. */
  134. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  135. {
  136. if (!have_of)
  137. return NULL;
  138. while(node) {
  139. struct pci_controller *hose, *tmp;
  140. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  141. if (hose->dn == node)
  142. return hose;
  143. node = node->parent;
  144. }
  145. return NULL;
  146. }
  147. static ssize_t pci_show_devspec(struct device *dev,
  148. struct device_attribute *attr, char *buf)
  149. {
  150. struct pci_dev *pdev;
  151. struct device_node *np;
  152. pdev = to_pci_dev (dev);
  153. np = pci_device_to_OF_node(pdev);
  154. if (np == NULL || np->full_name == NULL)
  155. return 0;
  156. return sprintf(buf, "%s", np->full_name);
  157. }
  158. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  159. #endif /* CONFIG_PPC_OF */
  160. /* Add sysfs properties */
  161. int pcibios_add_platform_entries(struct pci_dev *pdev)
  162. {
  163. #ifdef CONFIG_PPC_OF
  164. return device_create_file(&pdev->dev, &dev_attr_devspec);
  165. #else
  166. return 0;
  167. #endif /* CONFIG_PPC_OF */
  168. }
  169. char __devinit *pcibios_setup(char *str)
  170. {
  171. return str;
  172. }
  173. void __devinit pcibios_setup_new_device(struct pci_dev *dev)
  174. {
  175. struct dev_archdata *sd = &dev->dev.archdata;
  176. sd->of_node = pci_device_to_OF_node(dev);
  177. pr_debug("PCI: device %s OF node: %s\n", pci_name(dev),
  178. sd->of_node ? sd->of_node->full_name : "<none>");
  179. sd->dma_ops = pci_dma_ops;
  180. #ifdef CONFIG_PPC32
  181. sd->dma_data = (void *)PCI_DRAM_OFFSET;
  182. #endif
  183. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  184. if (ppc_md.pci_dma_dev_setup)
  185. ppc_md.pci_dma_dev_setup(dev);
  186. }
  187. EXPORT_SYMBOL(pcibios_setup_new_device);
  188. /*
  189. * Reads the interrupt pin to determine if interrupt is use by card.
  190. * If the interrupt is used, then gets the interrupt line from the
  191. * openfirmware and sets it in the pci_dev and pci_config line.
  192. */
  193. int pci_read_irq_line(struct pci_dev *pci_dev)
  194. {
  195. struct of_irq oirq;
  196. unsigned int virq;
  197. /* The current device-tree that iSeries generates from the HV
  198. * PCI informations doesn't contain proper interrupt routing,
  199. * and all the fallback would do is print out crap, so we
  200. * don't attempt to resolve the interrupts here at all, some
  201. * iSeries specific fixup does it.
  202. *
  203. * In the long run, we will hopefully fix the generated device-tree
  204. * instead.
  205. */
  206. #ifdef CONFIG_PPC_ISERIES
  207. if (firmware_has_feature(FW_FEATURE_ISERIES))
  208. return -1;
  209. #endif
  210. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  211. #ifdef DEBUG
  212. memset(&oirq, 0xff, sizeof(oirq));
  213. #endif
  214. /* Try to get a mapping from the device-tree */
  215. if (of_irq_map_pci(pci_dev, &oirq)) {
  216. u8 line, pin;
  217. /* If that fails, lets fallback to what is in the config
  218. * space and map that through the default controller. We
  219. * also set the type to level low since that's what PCI
  220. * interrupts are. If your platform does differently, then
  221. * either provide a proper interrupt tree or don't use this
  222. * function.
  223. */
  224. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  225. return -1;
  226. if (pin == 0)
  227. return -1;
  228. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  229. line == 0xff || line == 0) {
  230. return -1;
  231. }
  232. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  233. line, pin);
  234. virq = irq_create_mapping(NULL, line);
  235. if (virq != NO_IRQ)
  236. set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  237. } else {
  238. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  239. oirq.size, oirq.specifier[0], oirq.specifier[1],
  240. oirq.controller->full_name);
  241. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  242. oirq.size);
  243. }
  244. if(virq == NO_IRQ) {
  245. pr_debug(" Failed to map !\n");
  246. return -1;
  247. }
  248. pr_debug(" Mapped to linux irq %d\n", virq);
  249. pci_dev->irq = virq;
  250. return 0;
  251. }
  252. EXPORT_SYMBOL(pci_read_irq_line);
  253. /*
  254. * Platform support for /proc/bus/pci/X/Y mmap()s,
  255. * modelled on the sparc64 implementation by Dave Miller.
  256. * -- paulus.
  257. */
  258. /*
  259. * Adjust vm_pgoff of VMA such that it is the physical page offset
  260. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  261. *
  262. * Basically, the user finds the base address for his device which he wishes
  263. * to mmap. They read the 32-bit value from the config space base register,
  264. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  265. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  266. *
  267. * Returns negative error code on failure, zero on success.
  268. */
  269. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  270. resource_size_t *offset,
  271. enum pci_mmap_state mmap_state)
  272. {
  273. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  274. unsigned long io_offset = 0;
  275. int i, res_bit;
  276. if (hose == 0)
  277. return NULL; /* should never happen */
  278. /* If memory, add on the PCI bridge address offset */
  279. if (mmap_state == pci_mmap_mem) {
  280. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  281. *offset += hose->pci_mem_offset;
  282. #endif
  283. res_bit = IORESOURCE_MEM;
  284. } else {
  285. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  286. *offset += io_offset;
  287. res_bit = IORESOURCE_IO;
  288. }
  289. /*
  290. * Check that the offset requested corresponds to one of the
  291. * resources of the device.
  292. */
  293. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  294. struct resource *rp = &dev->resource[i];
  295. int flags = rp->flags;
  296. /* treat ROM as memory (should be already) */
  297. if (i == PCI_ROM_RESOURCE)
  298. flags |= IORESOURCE_MEM;
  299. /* Active and same type? */
  300. if ((flags & res_bit) == 0)
  301. continue;
  302. /* In the range of this resource? */
  303. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  304. continue;
  305. /* found it! construct the final physical address */
  306. if (mmap_state == pci_mmap_io)
  307. *offset += hose->io_base_phys - io_offset;
  308. return rp;
  309. }
  310. return NULL;
  311. }
  312. /*
  313. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  314. * device mapping.
  315. */
  316. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  317. pgprot_t protection,
  318. enum pci_mmap_state mmap_state,
  319. int write_combine)
  320. {
  321. unsigned long prot = pgprot_val(protection);
  322. /* Write combine is always 0 on non-memory space mappings. On
  323. * memory space, if the user didn't pass 1, we check for a
  324. * "prefetchable" resource. This is a bit hackish, but we use
  325. * this to workaround the inability of /sysfs to provide a write
  326. * combine bit
  327. */
  328. if (mmap_state != pci_mmap_mem)
  329. write_combine = 0;
  330. else if (write_combine == 0) {
  331. if (rp->flags & IORESOURCE_PREFETCH)
  332. write_combine = 1;
  333. }
  334. /* XXX would be nice to have a way to ask for write-through */
  335. prot |= _PAGE_NO_CACHE;
  336. if (write_combine)
  337. prot &= ~_PAGE_GUARDED;
  338. else
  339. prot |= _PAGE_GUARDED;
  340. return __pgprot(prot);
  341. }
  342. /*
  343. * This one is used by /dev/mem and fbdev who have no clue about the
  344. * PCI device, it tries to find the PCI device first and calls the
  345. * above routine
  346. */
  347. pgprot_t pci_phys_mem_access_prot(struct file *file,
  348. unsigned long pfn,
  349. unsigned long size,
  350. pgprot_t protection)
  351. {
  352. struct pci_dev *pdev = NULL;
  353. struct resource *found = NULL;
  354. unsigned long prot = pgprot_val(protection);
  355. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  356. int i;
  357. if (page_is_ram(pfn))
  358. return __pgprot(prot);
  359. prot |= _PAGE_NO_CACHE | _PAGE_GUARDED;
  360. for_each_pci_dev(pdev) {
  361. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  362. struct resource *rp = &pdev->resource[i];
  363. int flags = rp->flags;
  364. /* Active and same type? */
  365. if ((flags & IORESOURCE_MEM) == 0)
  366. continue;
  367. /* In the range of this resource? */
  368. if (offset < (rp->start & PAGE_MASK) ||
  369. offset > rp->end)
  370. continue;
  371. found = rp;
  372. break;
  373. }
  374. if (found)
  375. break;
  376. }
  377. if (found) {
  378. if (found->flags & IORESOURCE_PREFETCH)
  379. prot &= ~_PAGE_GUARDED;
  380. pci_dev_put(pdev);
  381. }
  382. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  383. (unsigned long long)offset, prot);
  384. return __pgprot(prot);
  385. }
  386. /*
  387. * Perform the actual remap of the pages for a PCI device mapping, as
  388. * appropriate for this architecture. The region in the process to map
  389. * is described by vm_start and vm_end members of VMA, the base physical
  390. * address is found in vm_pgoff.
  391. * The pci device structure is provided so that architectures may make mapping
  392. * decisions on a per-device or per-bus basis.
  393. *
  394. * Returns a negative error code on failure, zero on success.
  395. */
  396. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  397. enum pci_mmap_state mmap_state, int write_combine)
  398. {
  399. resource_size_t offset =
  400. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  401. struct resource *rp;
  402. int ret;
  403. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  404. if (rp == NULL)
  405. return -EINVAL;
  406. vma->vm_pgoff = offset >> PAGE_SHIFT;
  407. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  408. vma->vm_page_prot,
  409. mmap_state, write_combine);
  410. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  411. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  412. return ret;
  413. }
  414. /* This provides legacy IO read access on a bus */
  415. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  416. {
  417. unsigned long offset;
  418. struct pci_controller *hose = pci_bus_to_host(bus);
  419. struct resource *rp = &hose->io_resource;
  420. void __iomem *addr;
  421. /* Check if port can be supported by that bus. We only check
  422. * the ranges of the PHB though, not the bus itself as the rules
  423. * for forwarding legacy cycles down bridges are not our problem
  424. * here. So if the host bridge supports it, we do it.
  425. */
  426. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  427. offset += port;
  428. if (!(rp->flags & IORESOURCE_IO))
  429. return -ENXIO;
  430. if (offset < rp->start || (offset + size) > rp->end)
  431. return -ENXIO;
  432. addr = hose->io_base_virt + port;
  433. switch(size) {
  434. case 1:
  435. *((u8 *)val) = in_8(addr);
  436. return 1;
  437. case 2:
  438. if (port & 1)
  439. return -EINVAL;
  440. *((u16 *)val) = in_le16(addr);
  441. return 2;
  442. case 4:
  443. if (port & 3)
  444. return -EINVAL;
  445. *((u32 *)val) = in_le32(addr);
  446. return 4;
  447. }
  448. return -EINVAL;
  449. }
  450. /* This provides legacy IO write access on a bus */
  451. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  452. {
  453. unsigned long offset;
  454. struct pci_controller *hose = pci_bus_to_host(bus);
  455. struct resource *rp = &hose->io_resource;
  456. void __iomem *addr;
  457. /* Check if port can be supported by that bus. We only check
  458. * the ranges of the PHB though, not the bus itself as the rules
  459. * for forwarding legacy cycles down bridges are not our problem
  460. * here. So if the host bridge supports it, we do it.
  461. */
  462. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  463. offset += port;
  464. if (!(rp->flags & IORESOURCE_IO))
  465. return -ENXIO;
  466. if (offset < rp->start || (offset + size) > rp->end)
  467. return -ENXIO;
  468. addr = hose->io_base_virt + port;
  469. /* WARNING: The generic code is idiotic. It gets passed a pointer
  470. * to what can be a 1, 2 or 4 byte quantity and always reads that
  471. * as a u32, which means that we have to correct the location of
  472. * the data read within those 32 bits for size 1 and 2
  473. */
  474. switch(size) {
  475. case 1:
  476. out_8(addr, val >> 24);
  477. return 1;
  478. case 2:
  479. if (port & 1)
  480. return -EINVAL;
  481. out_le16(addr, val >> 16);
  482. return 2;
  483. case 4:
  484. if (port & 3)
  485. return -EINVAL;
  486. out_le32(addr, val);
  487. return 4;
  488. }
  489. return -EINVAL;
  490. }
  491. /* This provides legacy IO or memory mmap access on a bus */
  492. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  493. struct vm_area_struct *vma,
  494. enum pci_mmap_state mmap_state)
  495. {
  496. struct pci_controller *hose = pci_bus_to_host(bus);
  497. resource_size_t offset =
  498. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  499. resource_size_t size = vma->vm_end - vma->vm_start;
  500. struct resource *rp;
  501. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  502. pci_domain_nr(bus), bus->number,
  503. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  504. (unsigned long long)offset,
  505. (unsigned long long)(offset + size - 1));
  506. if (mmap_state == pci_mmap_mem) {
  507. if ((offset + size) > hose->isa_mem_size)
  508. return -ENXIO;
  509. offset += hose->isa_mem_phys;
  510. } else {
  511. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  512. unsigned long roffset = offset + io_offset;
  513. rp = &hose->io_resource;
  514. if (!(rp->flags & IORESOURCE_IO))
  515. return -ENXIO;
  516. if (roffset < rp->start || (roffset + size) > rp->end)
  517. return -ENXIO;
  518. offset += hose->io_base_phys;
  519. }
  520. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  521. vma->vm_pgoff = offset >> PAGE_SHIFT;
  522. vma->vm_page_prot = __pgprot(pgprot_val(vma->vm_page_prot)
  523. | _PAGE_NO_CACHE | _PAGE_GUARDED);
  524. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  525. vma->vm_end - vma->vm_start,
  526. vma->vm_page_prot);
  527. }
  528. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  529. const struct resource *rsrc,
  530. resource_size_t *start, resource_size_t *end)
  531. {
  532. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  533. resource_size_t offset = 0;
  534. if (hose == NULL)
  535. return;
  536. if (rsrc->flags & IORESOURCE_IO)
  537. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  538. /* We pass a fully fixed up address to userland for MMIO instead of
  539. * a BAR value because X is lame and expects to be able to use that
  540. * to pass to /dev/mem !
  541. *
  542. * That means that we'll have potentially 64 bits values where some
  543. * userland apps only expect 32 (like X itself since it thinks only
  544. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  545. * 32 bits CHRPs :-(
  546. *
  547. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  548. * has been fixed (and the fix spread enough), we can re-enable the
  549. * 2 lines below and pass down a BAR value to userland. In that case
  550. * we'll also have to re-enable the matching code in
  551. * __pci_mmap_make_offset().
  552. *
  553. * BenH.
  554. */
  555. #if 0
  556. else if (rsrc->flags & IORESOURCE_MEM)
  557. offset = hose->pci_mem_offset;
  558. #endif
  559. *start = rsrc->start - offset;
  560. *end = rsrc->end - offset;
  561. }
  562. /**
  563. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  564. * @hose: newly allocated pci_controller to be setup
  565. * @dev: device node of the host bridge
  566. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  567. *
  568. * This function will parse the "ranges" property of a PCI host bridge device
  569. * node and setup the resource mapping of a pci controller based on its
  570. * content.
  571. *
  572. * Life would be boring if it wasn't for a few issues that we have to deal
  573. * with here:
  574. *
  575. * - We can only cope with one IO space range and up to 3 Memory space
  576. * ranges. However, some machines (thanks Apple !) tend to split their
  577. * space into lots of small contiguous ranges. So we have to coalesce.
  578. *
  579. * - We can only cope with all memory ranges having the same offset
  580. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  581. * are setup for a large 1:1 mapping along with a small "window" which
  582. * maps PCI address 0 to some arbitrary high address of the CPU space in
  583. * order to give access to the ISA memory hole.
  584. * The way out of here that I've chosen for now is to always set the
  585. * offset based on the first resource found, then override it if we
  586. * have a different offset and the previous was set by an ISA hole.
  587. *
  588. * - Some busses have IO space not starting at 0, which causes trouble with
  589. * the way we do our IO resource renumbering. The code somewhat deals with
  590. * it for 64 bits but I would expect problems on 32 bits.
  591. *
  592. * - Some 32 bits platforms such as 4xx can have physical space larger than
  593. * 32 bits so we need to use 64 bits values for the parsing
  594. */
  595. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  596. struct device_node *dev,
  597. int primary)
  598. {
  599. const u32 *ranges;
  600. int rlen;
  601. int pna = of_n_addr_cells(dev);
  602. int np = pna + 5;
  603. int memno = 0, isa_hole = -1;
  604. u32 pci_space;
  605. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  606. unsigned long long isa_mb = 0;
  607. struct resource *res;
  608. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  609. dev->full_name, primary ? "(primary)" : "");
  610. /* Get ranges property */
  611. ranges = of_get_property(dev, "ranges", &rlen);
  612. if (ranges == NULL)
  613. return;
  614. /* Parse it */
  615. while ((rlen -= np * 4) >= 0) {
  616. /* Read next ranges element */
  617. pci_space = ranges[0];
  618. pci_addr = of_read_number(ranges + 1, 2);
  619. cpu_addr = of_translate_address(dev, ranges + 3);
  620. size = of_read_number(ranges + pna + 3, 2);
  621. ranges += np;
  622. /* If we failed translation or got a zero-sized region
  623. * (some FW try to feed us with non sensical zero sized regions
  624. * such as power3 which look like some kind of attempt at exposing
  625. * the VGA memory hole)
  626. */
  627. if (cpu_addr == OF_BAD_ADDR || size == 0)
  628. continue;
  629. /* Now consume following elements while they are contiguous */
  630. for (; rlen >= np * sizeof(u32);
  631. ranges += np, rlen -= np * 4) {
  632. if (ranges[0] != pci_space)
  633. break;
  634. pci_next = of_read_number(ranges + 1, 2);
  635. cpu_next = of_translate_address(dev, ranges + 3);
  636. if (pci_next != pci_addr + size ||
  637. cpu_next != cpu_addr + size)
  638. break;
  639. size += of_read_number(ranges + pna + 3, 2);
  640. }
  641. /* Act based on address space type */
  642. res = NULL;
  643. switch ((pci_space >> 24) & 0x3) {
  644. case 1: /* PCI IO space */
  645. printk(KERN_INFO
  646. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  647. cpu_addr, cpu_addr + size - 1, pci_addr);
  648. /* We support only one IO range */
  649. if (hose->pci_io_size) {
  650. printk(KERN_INFO
  651. " \\--> Skipped (too many) !\n");
  652. continue;
  653. }
  654. #ifdef CONFIG_PPC32
  655. /* On 32 bits, limit I/O space to 16MB */
  656. if (size > 0x01000000)
  657. size = 0x01000000;
  658. /* 32 bits needs to map IOs here */
  659. hose->io_base_virt = ioremap(cpu_addr, size);
  660. /* Expect trouble if pci_addr is not 0 */
  661. if (primary)
  662. isa_io_base =
  663. (unsigned long)hose->io_base_virt;
  664. #endif /* CONFIG_PPC32 */
  665. /* pci_io_size and io_base_phys always represent IO
  666. * space starting at 0 so we factor in pci_addr
  667. */
  668. hose->pci_io_size = pci_addr + size;
  669. hose->io_base_phys = cpu_addr - pci_addr;
  670. /* Build resource */
  671. res = &hose->io_resource;
  672. res->flags = IORESOURCE_IO;
  673. res->start = pci_addr;
  674. break;
  675. case 2: /* PCI Memory space */
  676. case 3: /* PCI 64 bits Memory space */
  677. printk(KERN_INFO
  678. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  679. cpu_addr, cpu_addr + size - 1, pci_addr,
  680. (pci_space & 0x40000000) ? "Prefetch" : "");
  681. /* We support only 3 memory ranges */
  682. if (memno >= 3) {
  683. printk(KERN_INFO
  684. " \\--> Skipped (too many) !\n");
  685. continue;
  686. }
  687. /* Handles ISA memory hole space here */
  688. if (pci_addr == 0) {
  689. isa_mb = cpu_addr;
  690. isa_hole = memno;
  691. if (primary || isa_mem_base == 0)
  692. isa_mem_base = cpu_addr;
  693. hose->isa_mem_phys = cpu_addr;
  694. hose->isa_mem_size = size;
  695. }
  696. /* We get the PCI/Mem offset from the first range or
  697. * the, current one if the offset came from an ISA
  698. * hole. If they don't match, bugger.
  699. */
  700. if (memno == 0 ||
  701. (isa_hole >= 0 && pci_addr != 0 &&
  702. hose->pci_mem_offset == isa_mb))
  703. hose->pci_mem_offset = cpu_addr - pci_addr;
  704. else if (pci_addr != 0 &&
  705. hose->pci_mem_offset != cpu_addr - pci_addr) {
  706. printk(KERN_INFO
  707. " \\--> Skipped (offset mismatch) !\n");
  708. continue;
  709. }
  710. /* Build resource */
  711. res = &hose->mem_resources[memno++];
  712. res->flags = IORESOURCE_MEM;
  713. if (pci_space & 0x40000000)
  714. res->flags |= IORESOURCE_PREFETCH;
  715. res->start = cpu_addr;
  716. break;
  717. }
  718. if (res != NULL) {
  719. res->name = dev->full_name;
  720. res->end = res->start + size - 1;
  721. res->parent = NULL;
  722. res->sibling = NULL;
  723. res->child = NULL;
  724. }
  725. }
  726. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  727. * the ISA hole offset, then we need to remove the ISA hole from
  728. * the resource list for that brige
  729. */
  730. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  731. unsigned int next = isa_hole + 1;
  732. printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
  733. if (next < memno)
  734. memmove(&hose->mem_resources[isa_hole],
  735. &hose->mem_resources[next],
  736. sizeof(struct resource) * (memno - next));
  737. hose->mem_resources[--memno].flags = 0;
  738. }
  739. }
  740. /* Decide whether to display the domain number in /proc */
  741. int pci_proc_domain(struct pci_bus *bus)
  742. {
  743. struct pci_controller *hose = pci_bus_to_host(bus);
  744. if (!(ppc_pci_flags & PPC_PCI_ENABLE_PROC_DOMAINS))
  745. return 0;
  746. if (ppc_pci_flags & PPC_PCI_COMPAT_DOMAIN_0)
  747. return hose->global_number != 0;
  748. return 1;
  749. }
  750. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  751. struct resource *res)
  752. {
  753. resource_size_t offset = 0, mask = (resource_size_t)-1;
  754. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  755. if (!hose)
  756. return;
  757. if (res->flags & IORESOURCE_IO) {
  758. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  759. mask = 0xffffffffu;
  760. } else if (res->flags & IORESOURCE_MEM)
  761. offset = hose->pci_mem_offset;
  762. region->start = (res->start - offset) & mask;
  763. region->end = (res->end - offset) & mask;
  764. }
  765. EXPORT_SYMBOL(pcibios_resource_to_bus);
  766. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  767. struct pci_bus_region *region)
  768. {
  769. resource_size_t offset = 0, mask = (resource_size_t)-1;
  770. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  771. if (!hose)
  772. return;
  773. if (res->flags & IORESOURCE_IO) {
  774. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  775. mask = 0xffffffffu;
  776. } else if (res->flags & IORESOURCE_MEM)
  777. offset = hose->pci_mem_offset;
  778. res->start = (region->start + offset) & mask;
  779. res->end = (region->end + offset) & mask;
  780. }
  781. EXPORT_SYMBOL(pcibios_bus_to_resource);
  782. /* Fixup a bus resource into a linux resource */
  783. static void __devinit fixup_resource(struct resource *res, struct pci_dev *dev)
  784. {
  785. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  786. resource_size_t offset = 0, mask = (resource_size_t)-1;
  787. if (res->flags & IORESOURCE_IO) {
  788. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  789. mask = 0xffffffffu;
  790. } else if (res->flags & IORESOURCE_MEM)
  791. offset = hose->pci_mem_offset;
  792. res->start = (res->start + offset) & mask;
  793. res->end = (res->end + offset) & mask;
  794. }
  795. /* This header fixup will do the resource fixup for all devices as they are
  796. * probed, but not for bridge ranges
  797. */
  798. static void __devinit pcibios_fixup_resources(struct pci_dev *dev)
  799. {
  800. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  801. int i;
  802. if (!hose) {
  803. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  804. pci_name(dev));
  805. return;
  806. }
  807. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  808. struct resource *res = dev->resource + i;
  809. if (!res->flags)
  810. continue;
  811. /* On platforms that have PPC_PCI_PROBE_ONLY set, we don't
  812. * consider 0 as an unassigned BAR value. It's technically
  813. * a valid value, but linux doesn't like it... so when we can
  814. * re-assign things, we do so, but if we can't, we keep it
  815. * around and hope for the best...
  816. */
  817. if (res->start == 0 && !(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  818. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] is unassigned\n",
  819. pci_name(dev), i,
  820. (unsigned long long)res->start,
  821. (unsigned long long)res->end,
  822. (unsigned int)res->flags);
  823. res->end -= res->start;
  824. res->start = 0;
  825. res->flags |= IORESOURCE_UNSET;
  826. continue;
  827. }
  828. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] fixup...\n",
  829. pci_name(dev), i,
  830. (unsigned long long)res->start,\
  831. (unsigned long long)res->end,
  832. (unsigned int)res->flags);
  833. fixup_resource(res, dev);
  834. pr_debug("PCI:%s %016llx-%016llx\n",
  835. pci_name(dev),
  836. (unsigned long long)res->start,
  837. (unsigned long long)res->end);
  838. }
  839. /* Call machine specific resource fixup */
  840. if (ppc_md.pcibios_fixup_resources)
  841. ppc_md.pcibios_fixup_resources(dev);
  842. }
  843. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  844. /* This function tries to figure out if a bridge resource has been initialized
  845. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  846. * things go more smoothly when it gets it right. It should covers cases such
  847. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  848. */
  849. static int __devinit pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  850. struct resource *res)
  851. {
  852. struct pci_controller *hose = pci_bus_to_host(bus);
  853. struct pci_dev *dev = bus->self;
  854. resource_size_t offset;
  855. u16 command;
  856. int i;
  857. /* We don't do anything if PCI_PROBE_ONLY is set */
  858. if (ppc_pci_flags & PPC_PCI_PROBE_ONLY)
  859. return 0;
  860. /* Job is a bit different between memory and IO */
  861. if (res->flags & IORESOURCE_MEM) {
  862. /* If the BAR is non-0 (res != pci_mem_offset) then it's probably been
  863. * initialized by somebody
  864. */
  865. if (res->start != hose->pci_mem_offset)
  866. return 0;
  867. /* The BAR is 0, let's check if memory decoding is enabled on
  868. * the bridge. If not, we consider it unassigned
  869. */
  870. pci_read_config_word(dev, PCI_COMMAND, &command);
  871. if ((command & PCI_COMMAND_MEMORY) == 0)
  872. return 1;
  873. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  874. * resources covers that starting address (0 then it's good enough for
  875. * us for memory
  876. */
  877. for (i = 0; i < 3; i++) {
  878. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  879. hose->mem_resources[i].start == hose->pci_mem_offset)
  880. return 0;
  881. }
  882. /* Well, it starts at 0 and we know it will collide so we may as
  883. * well consider it as unassigned. That covers the Apple case.
  884. */
  885. return 1;
  886. } else {
  887. /* If the BAR is non-0, then we consider it assigned */
  888. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  889. if (((res->start - offset) & 0xfffffffful) != 0)
  890. return 0;
  891. /* Here, we are a bit different than memory as typically IO space
  892. * starting at low addresses -is- valid. What we do instead if that
  893. * we consider as unassigned anything that doesn't have IO enabled
  894. * in the PCI command register, and that's it.
  895. */
  896. pci_read_config_word(dev, PCI_COMMAND, &command);
  897. if (command & PCI_COMMAND_IO)
  898. return 0;
  899. /* It's starting at 0 and IO is disabled in the bridge, consider
  900. * it unassigned
  901. */
  902. return 1;
  903. }
  904. }
  905. /* Fixup resources of a PCI<->PCI bridge */
  906. static void __devinit pcibios_fixup_bridge(struct pci_bus *bus)
  907. {
  908. struct resource *res;
  909. int i;
  910. struct pci_dev *dev = bus->self;
  911. for (i = 0; i < PCI_BUS_NUM_RESOURCES; ++i) {
  912. if ((res = bus->resource[i]) == NULL)
  913. continue;
  914. if (!res->flags)
  915. continue;
  916. if (i >= 3 && bus->self->transparent)
  917. continue;
  918. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
  919. pci_name(dev), i,
  920. (unsigned long long)res->start,\
  921. (unsigned long long)res->end,
  922. (unsigned int)res->flags);
  923. /* Perform fixup */
  924. fixup_resource(res, dev);
  925. /* Try to detect uninitialized P2P bridge resources,
  926. * and clear them out so they get re-assigned later
  927. */
  928. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  929. res->flags = 0;
  930. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  931. } else {
  932. pr_debug("PCI:%s %016llx-%016llx\n",
  933. pci_name(dev),
  934. (unsigned long long)res->start,
  935. (unsigned long long)res->end);
  936. }
  937. }
  938. }
  939. void __devinit pcibios_setup_bus_devices(struct pci_bus *bus)
  940. {
  941. struct pci_dev *dev;
  942. pr_debug("PCI: Fixup bus %d (%s)\n",
  943. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  944. /* Setup DMA for all PCI devices on that bus */
  945. list_for_each_entry(dev, &bus->devices, bus_list)
  946. pcibios_setup_new_device(dev);
  947. /* Read default IRQs and fixup if necessary */
  948. list_for_each_entry(dev, &bus->devices, bus_list) {
  949. pci_read_irq_line(dev);
  950. if (ppc_md.pci_irq_fixup)
  951. ppc_md.pci_irq_fixup(dev);
  952. }
  953. }
  954. void __devinit pcibios_setup_bus_self(struct pci_bus *bus)
  955. {
  956. /* Fix up the bus resources */
  957. if (bus->self != NULL)
  958. pcibios_fixup_bridge(bus);
  959. /* Platform specific bus fixups. This is currently only used
  960. * by fsl_pci and I'm hoping getting rid of it at some point
  961. */
  962. if (ppc_md.pcibios_fixup_bus)
  963. ppc_md.pcibios_fixup_bus(bus);
  964. /* Setup bus DMA mappings */
  965. if (ppc_md.pci_dma_bus_setup)
  966. ppc_md.pci_dma_bus_setup(bus);
  967. }
  968. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  969. {
  970. /* When called from the generic PCI probe, read PCI<->PCI bridge
  971. * bases. This isn't called when generating the PCI tree from
  972. * the OF device-tree.
  973. */
  974. if (bus->self != NULL)
  975. pci_read_bridge_bases(bus);
  976. /* Now fixup the bus bus */
  977. pcibios_setup_bus_self(bus);
  978. /* Now fixup devices on that bus */
  979. pcibios_setup_bus_devices(bus);
  980. }
  981. EXPORT_SYMBOL(pcibios_fixup_bus);
  982. static int skip_isa_ioresource_align(struct pci_dev *dev)
  983. {
  984. if ((ppc_pci_flags & PPC_PCI_CAN_SKIP_ISA_ALIGN) &&
  985. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  986. return 1;
  987. return 0;
  988. }
  989. /*
  990. * We need to avoid collisions with `mirrored' VGA ports
  991. * and other strange ISA hardware, so we always want the
  992. * addresses to be allocated in the 0x000-0x0ff region
  993. * modulo 0x400.
  994. *
  995. * Why? Because some silly external IO cards only decode
  996. * the low 10 bits of the IO address. The 0x00-0xff region
  997. * is reserved for motherboard devices that decode all 16
  998. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  999. * but we want to try to avoid allocating at 0x2900-0x2bff
  1000. * which might have be mirrored at 0x0100-0x03ff..
  1001. */
  1002. void pcibios_align_resource(void *data, struct resource *res,
  1003. resource_size_t size, resource_size_t align)
  1004. {
  1005. struct pci_dev *dev = data;
  1006. if (res->flags & IORESOURCE_IO) {
  1007. resource_size_t start = res->start;
  1008. if (skip_isa_ioresource_align(dev))
  1009. return;
  1010. if (start & 0x300) {
  1011. start = (start + 0x3ff) & ~0x3ff;
  1012. res->start = start;
  1013. }
  1014. }
  1015. }
  1016. EXPORT_SYMBOL(pcibios_align_resource);
  1017. /*
  1018. * Reparent resource children of pr that conflict with res
  1019. * under res, and make res replace those children.
  1020. */
  1021. static int __init reparent_resources(struct resource *parent,
  1022. struct resource *res)
  1023. {
  1024. struct resource *p, **pp;
  1025. struct resource **firstpp = NULL;
  1026. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  1027. if (p->end < res->start)
  1028. continue;
  1029. if (res->end < p->start)
  1030. break;
  1031. if (p->start < res->start || p->end > res->end)
  1032. return -1; /* not completely contained */
  1033. if (firstpp == NULL)
  1034. firstpp = pp;
  1035. }
  1036. if (firstpp == NULL)
  1037. return -1; /* didn't find any conflicting entries? */
  1038. res->parent = parent;
  1039. res->child = *firstpp;
  1040. res->sibling = *pp;
  1041. *firstpp = res;
  1042. *pp = NULL;
  1043. for (p = res->child; p != NULL; p = p->sibling) {
  1044. p->parent = res;
  1045. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  1046. p->name,
  1047. (unsigned long long)p->start,
  1048. (unsigned long long)p->end, res->name);
  1049. }
  1050. return 0;
  1051. }
  1052. /*
  1053. * Handle resources of PCI devices. If the world were perfect, we could
  1054. * just allocate all the resource regions and do nothing more. It isn't.
  1055. * On the other hand, we cannot just re-allocate all devices, as it would
  1056. * require us to know lots of host bridge internals. So we attempt to
  1057. * keep as much of the original configuration as possible, but tweak it
  1058. * when it's found to be wrong.
  1059. *
  1060. * Known BIOS problems we have to work around:
  1061. * - I/O or memory regions not configured
  1062. * - regions configured, but not enabled in the command register
  1063. * - bogus I/O addresses above 64K used
  1064. * - expansion ROMs left enabled (this may sound harmless, but given
  1065. * the fact the PCI specs explicitly allow address decoders to be
  1066. * shared between expansion ROMs and other resource regions, it's
  1067. * at least dangerous)
  1068. *
  1069. * Our solution:
  1070. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  1071. * This gives us fixed barriers on where we can allocate.
  1072. * (2) Allocate resources for all enabled devices. If there is
  1073. * a collision, just mark the resource as unallocated. Also
  1074. * disable expansion ROMs during this step.
  1075. * (3) Try to allocate resources for disabled devices. If the
  1076. * resources were assigned correctly, everything goes well,
  1077. * if they weren't, they won't disturb allocation of other
  1078. * resources.
  1079. * (4) Assign new addresses to resources which were either
  1080. * not configured at all or misconfigured. If explicitly
  1081. * requested by the user, configure expansion ROM address
  1082. * as well.
  1083. */
  1084. void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1085. {
  1086. struct pci_bus *b;
  1087. int i;
  1088. struct resource *res, *pr;
  1089. for (i = 0; i < PCI_BUS_NUM_RESOURCES; ++i) {
  1090. if ((res = bus->resource[i]) == NULL || !res->flags
  1091. || res->start > res->end)
  1092. continue;
  1093. if (bus->parent == NULL)
  1094. pr = (res->flags & IORESOURCE_IO) ?
  1095. &ioport_resource : &iomem_resource;
  1096. else {
  1097. /* Don't bother with non-root busses when
  1098. * re-assigning all resources. We clear the
  1099. * resource flags as if they were colliding
  1100. * and as such ensure proper re-allocation
  1101. * later.
  1102. */
  1103. if (ppc_pci_flags & PPC_PCI_REASSIGN_ALL_RSRC)
  1104. goto clear_resource;
  1105. pr = pci_find_parent_resource(bus->self, res);
  1106. if (pr == res) {
  1107. /* this happens when the generic PCI
  1108. * code (wrongly) decides that this
  1109. * bridge is transparent -- paulus
  1110. */
  1111. continue;
  1112. }
  1113. }
  1114. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1115. "[0x%x], parent %p (%s)\n",
  1116. bus->self ? pci_name(bus->self) : "PHB",
  1117. bus->number, i,
  1118. (unsigned long long)res->start,
  1119. (unsigned long long)res->end,
  1120. (unsigned int)res->flags,
  1121. pr, (pr && pr->name) ? pr->name : "nil");
  1122. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1123. if (request_resource(pr, res) == 0)
  1124. continue;
  1125. /*
  1126. * Must be a conflict with an existing entry.
  1127. * Move that entry (or entries) under the
  1128. * bridge resource and try again.
  1129. */
  1130. if (reparent_resources(pr, res) == 0)
  1131. continue;
  1132. }
  1133. printk(KERN_WARNING "PCI: Cannot allocate resource region "
  1134. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1135. clear_resource:
  1136. res->flags = 0;
  1137. }
  1138. list_for_each_entry(b, &bus->children, node)
  1139. pcibios_allocate_bus_resources(b);
  1140. }
  1141. static inline void __devinit alloc_resource(struct pci_dev *dev, int idx)
  1142. {
  1143. struct resource *pr, *r = &dev->resource[idx];
  1144. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1145. pci_name(dev), idx,
  1146. (unsigned long long)r->start,
  1147. (unsigned long long)r->end,
  1148. (unsigned int)r->flags);
  1149. pr = pci_find_parent_resource(dev, r);
  1150. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1151. request_resource(pr, r) < 0) {
  1152. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1153. " of device %s, will remap\n", idx, pci_name(dev));
  1154. if (pr)
  1155. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1156. pr,
  1157. (unsigned long long)pr->start,
  1158. (unsigned long long)pr->end,
  1159. (unsigned int)pr->flags);
  1160. /* We'll assign a new address later */
  1161. r->flags |= IORESOURCE_UNSET;
  1162. r->end -= r->start;
  1163. r->start = 0;
  1164. }
  1165. }
  1166. static void __init pcibios_allocate_resources(int pass)
  1167. {
  1168. struct pci_dev *dev = NULL;
  1169. int idx, disabled;
  1170. u16 command;
  1171. struct resource *r;
  1172. for_each_pci_dev(dev) {
  1173. pci_read_config_word(dev, PCI_COMMAND, &command);
  1174. for (idx = 0; idx < 6; idx++) {
  1175. r = &dev->resource[idx];
  1176. if (r->parent) /* Already allocated */
  1177. continue;
  1178. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1179. continue; /* Not assigned at all */
  1180. if (r->flags & IORESOURCE_IO)
  1181. disabled = !(command & PCI_COMMAND_IO);
  1182. else
  1183. disabled = !(command & PCI_COMMAND_MEMORY);
  1184. if (pass == disabled)
  1185. alloc_resource(dev, idx);
  1186. }
  1187. if (pass)
  1188. continue;
  1189. r = &dev->resource[PCI_ROM_RESOURCE];
  1190. if (r->flags & IORESOURCE_ROM_ENABLE) {
  1191. /* Turn the ROM off, leave the resource region,
  1192. * but keep it unregistered.
  1193. */
  1194. u32 reg;
  1195. pr_debug("PCI: Switching off ROM of %s\n",
  1196. pci_name(dev));
  1197. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1198. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1199. pci_write_config_dword(dev, dev->rom_base_reg,
  1200. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1201. }
  1202. }
  1203. }
  1204. void __init pcibios_resource_survey(void)
  1205. {
  1206. struct pci_bus *b;
  1207. /* Allocate and assign resources. If we re-assign everything, then
  1208. * we skip the allocate phase
  1209. */
  1210. list_for_each_entry(b, &pci_root_buses, node)
  1211. pcibios_allocate_bus_resources(b);
  1212. if (!(ppc_pci_flags & PPC_PCI_REASSIGN_ALL_RSRC)) {
  1213. pcibios_allocate_resources(0);
  1214. pcibios_allocate_resources(1);
  1215. }
  1216. if (!(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  1217. pr_debug("PCI: Assigning unassigned resouces...\n");
  1218. pci_assign_unassigned_resources();
  1219. }
  1220. /* Call machine dependent fixup */
  1221. if (ppc_md.pcibios_fixup)
  1222. ppc_md.pcibios_fixup();
  1223. }
  1224. #ifdef CONFIG_HOTPLUG
  1225. /* This is used by the pSeries hotplug driver to allocate resource
  1226. * of newly plugged busses. We can try to consolidate with the
  1227. * rest of the code later, for now, keep it as-is
  1228. */
  1229. void __devinit pcibios_claim_one_bus(struct pci_bus *bus)
  1230. {
  1231. struct pci_dev *dev;
  1232. struct pci_bus *child_bus;
  1233. list_for_each_entry(dev, &bus->devices, bus_list) {
  1234. int i;
  1235. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1236. struct resource *r = &dev->resource[i];
  1237. if (r->parent || !r->start || !r->flags)
  1238. continue;
  1239. pci_claim_resource(dev, i);
  1240. }
  1241. }
  1242. list_for_each_entry(child_bus, &bus->children, node)
  1243. pcibios_claim_one_bus(child_bus);
  1244. }
  1245. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  1246. #endif /* CONFIG_HOTPLUG */
  1247. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1248. {
  1249. if (ppc_md.pcibios_enable_device_hook)
  1250. if (ppc_md.pcibios_enable_device_hook(dev))
  1251. return -EINVAL;
  1252. return pci_enable_resources(dev, mask);
  1253. }
  1254. void __devinit pcibios_setup_phb_resources(struct pci_controller *hose)
  1255. {
  1256. struct pci_bus *bus = hose->bus;
  1257. struct resource *res;
  1258. int i;
  1259. /* Hookup PHB IO resource */
  1260. bus->resource[0] = res = &hose->io_resource;
  1261. if (!res->flags) {
  1262. printk(KERN_WARNING "PCI: I/O resource not set for host"
  1263. " bridge %s (domain %d)\n",
  1264. hose->dn->full_name, hose->global_number);
  1265. #ifdef CONFIG_PPC32
  1266. /* Workaround for lack of IO resource only on 32-bit */
  1267. res->start = (unsigned long)hose->io_base_virt - isa_io_base;
  1268. res->end = res->start + IO_SPACE_LIMIT;
  1269. res->flags = IORESOURCE_IO;
  1270. #endif /* CONFIG_PPC32 */
  1271. }
  1272. pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
  1273. (unsigned long long)res->start,
  1274. (unsigned long long)res->end,
  1275. (unsigned long)res->flags);
  1276. /* Hookup PHB Memory resources */
  1277. for (i = 0; i < 3; ++i) {
  1278. res = &hose->mem_resources[i];
  1279. if (!res->flags) {
  1280. if (i > 0)
  1281. continue;
  1282. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1283. "host bridge %s (domain %d)\n",
  1284. hose->dn->full_name, hose->global_number);
  1285. #ifdef CONFIG_PPC32
  1286. /* Workaround for lack of MEM resource only on 32-bit */
  1287. res->start = hose->pci_mem_offset;
  1288. res->end = (resource_size_t)-1LL;
  1289. res->flags = IORESOURCE_MEM;
  1290. #endif /* CONFIG_PPC32 */
  1291. }
  1292. bus->resource[i+1] = res;
  1293. pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n", i,
  1294. (unsigned long long)res->start,
  1295. (unsigned long long)res->end,
  1296. (unsigned long)res->flags);
  1297. }
  1298. pr_debug("PCI: PHB MEM offset = %016llx\n",
  1299. (unsigned long long)hose->pci_mem_offset);
  1300. pr_debug("PCI: PHB IO offset = %08lx\n",
  1301. (unsigned long)hose->io_base_virt - _IO_BASE);
  1302. }