common.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383
  1. /*
  2. * arch/arm/mach-orion5x/common.c
  3. *
  4. * Core functions for Marvell Orion 5x SoCs
  5. *
  6. * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/serial_8250.h>
  17. #include <linux/mv643xx_i2c.h>
  18. #include <linux/ata_platform.h>
  19. #include <linux/delay.h>
  20. #include <linux/clk-provider.h>
  21. #include <net/dsa.h>
  22. #include <asm/page.h>
  23. #include <asm/setup.h>
  24. #include <asm/system_misc.h>
  25. #include <asm/timex.h>
  26. #include <asm/mach/arch.h>
  27. #include <asm/mach/map.h>
  28. #include <asm/mach/time.h>
  29. #include <mach/bridge-regs.h>
  30. #include <mach/hardware.h>
  31. #include <mach/orion5x.h>
  32. #include <linux/platform_data/mtd-orion_nand.h>
  33. #include <linux/platform_data/usb-ehci-orion.h>
  34. #include <plat/time.h>
  35. #include <plat/common.h>
  36. #include "common.h"
  37. /*****************************************************************************
  38. * I/O Address Mapping
  39. ****************************************************************************/
  40. static struct map_desc orion5x_io_desc[] __initdata = {
  41. {
  42. .virtual = (unsigned long) ORION5X_REGS_VIRT_BASE,
  43. .pfn = __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
  44. .length = ORION5X_REGS_SIZE,
  45. .type = MT_DEVICE,
  46. }, {
  47. .virtual = (unsigned long) ORION5X_PCIE_WA_VIRT_BASE,
  48. .pfn = __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
  49. .length = ORION5X_PCIE_WA_SIZE,
  50. .type = MT_DEVICE,
  51. },
  52. };
  53. void __init orion5x_map_io(void)
  54. {
  55. iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
  56. }
  57. /*****************************************************************************
  58. * CLK tree
  59. ****************************************************************************/
  60. static struct clk *tclk;
  61. void __init clk_init(void)
  62. {
  63. tclk = clk_register_fixed_rate(NULL, "tclk", NULL, CLK_IS_ROOT,
  64. orion5x_tclk);
  65. orion_clkdev_init(tclk);
  66. }
  67. /*****************************************************************************
  68. * EHCI0
  69. ****************************************************************************/
  70. void __init orion5x_ehci0_init(void)
  71. {
  72. orion_ehci_init(ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL,
  73. EHCI_PHY_ORION);
  74. }
  75. /*****************************************************************************
  76. * EHCI1
  77. ****************************************************************************/
  78. void __init orion5x_ehci1_init(void)
  79. {
  80. orion_ehci_1_init(ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
  81. }
  82. /*****************************************************************************
  83. * GE00
  84. ****************************************************************************/
  85. void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
  86. {
  87. orion_ge00_init(eth_data,
  88. ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
  89. IRQ_ORION5X_ETH_ERR,
  90. MV643XX_TX_CSUM_DEFAULT_LIMIT);
  91. }
  92. /*****************************************************************************
  93. * Ethernet switch
  94. ****************************************************************************/
  95. void __init orion5x_eth_switch_init(struct dsa_platform_data *d, int irq)
  96. {
  97. orion_ge00_switch_init(d, irq);
  98. }
  99. /*****************************************************************************
  100. * I2C
  101. ****************************************************************************/
  102. void __init orion5x_i2c_init(void)
  103. {
  104. orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);
  105. }
  106. /*****************************************************************************
  107. * SATA
  108. ****************************************************************************/
  109. void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
  110. {
  111. orion_sata_init(sata_data, ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
  112. }
  113. /*****************************************************************************
  114. * SPI
  115. ****************************************************************************/
  116. void __init orion5x_spi_init()
  117. {
  118. orion_spi_init(SPI_PHYS_BASE);
  119. }
  120. /*****************************************************************************
  121. * UART0
  122. ****************************************************************************/
  123. void __init orion5x_uart0_init(void)
  124. {
  125. orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
  126. IRQ_ORION5X_UART0, tclk);
  127. }
  128. /*****************************************************************************
  129. * UART1
  130. ****************************************************************************/
  131. void __init orion5x_uart1_init(void)
  132. {
  133. orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
  134. IRQ_ORION5X_UART1, tclk);
  135. }
  136. /*****************************************************************************
  137. * XOR engine
  138. ****************************************************************************/
  139. void __init orion5x_xor_init(void)
  140. {
  141. orion_xor0_init(ORION5X_XOR_PHYS_BASE,
  142. ORION5X_XOR_PHYS_BASE + 0x200,
  143. IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
  144. }
  145. /*****************************************************************************
  146. * Cryptographic Engines and Security Accelerator (CESA)
  147. ****************************************************************************/
  148. static void __init orion5x_crypto_init(void)
  149. {
  150. mvebu_mbus_add_window("sram", ORION5X_SRAM_PHYS_BASE,
  151. ORION5X_SRAM_SIZE);
  152. orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
  153. SZ_8K, IRQ_ORION5X_CESA);
  154. }
  155. /*****************************************************************************
  156. * Watchdog
  157. ****************************************************************************/
  158. void __init orion5x_wdt_init(void)
  159. {
  160. orion_wdt_init();
  161. }
  162. /*****************************************************************************
  163. * Time handling
  164. ****************************************************************************/
  165. void __init orion5x_init_early(void)
  166. {
  167. u32 rev, dev;
  168. const char *mbus_soc_name;
  169. orion_time_set_base(TIMER_VIRT_BASE);
  170. /*
  171. * Some Orion5x devices allocate their coherent buffers from atomic
  172. * context. Increase size of atomic coherent pool to make sure such
  173. * the allocations won't fail.
  174. */
  175. init_dma_coherent_pool_size(SZ_1M);
  176. /* Initialize the MBUS driver */
  177. orion5x_pcie_id(&dev, &rev);
  178. if (dev == MV88F5281_DEV_ID)
  179. mbus_soc_name = "marvell,orion5x-88f5281-mbus";
  180. else if (dev == MV88F5182_DEV_ID)
  181. mbus_soc_name = "marvell,orion5x-88f5182-mbus";
  182. else if (dev == MV88F5181_DEV_ID)
  183. mbus_soc_name = "marvell,orion5x-88f5181-mbus";
  184. else if (dev == MV88F6183_DEV_ID)
  185. mbus_soc_name = "marvell,orion5x-88f6183-mbus";
  186. else
  187. mbus_soc_name = NULL;
  188. mvebu_mbus_init(mbus_soc_name, ORION5X_BRIDGE_WINS_BASE,
  189. ORION5X_BRIDGE_WINS_SZ,
  190. ORION5X_DDR_WINS_BASE, ORION5X_DDR_WINS_SZ);
  191. }
  192. void orion5x_setup_wins(void)
  193. {
  194. /*
  195. * The PCIe windows will no longer be statically allocated
  196. * here once Orion5x is migrated to the pci-mvebu driver.
  197. */
  198. mvebu_mbus_add_window_remap_flags("pcie0.0", ORION5X_PCIE_IO_PHYS_BASE,
  199. ORION5X_PCIE_IO_SIZE,
  200. ORION5X_PCIE_IO_BUS_BASE,
  201. MVEBU_MBUS_PCI_IO);
  202. mvebu_mbus_add_window_remap_flags("pcie0.0", ORION5X_PCIE_MEM_PHYS_BASE,
  203. ORION5X_PCIE_MEM_SIZE,
  204. MVEBU_MBUS_NO_REMAP,
  205. MVEBU_MBUS_PCI_MEM);
  206. mvebu_mbus_add_window_remap_flags("pci0.0", ORION5X_PCI_IO_PHYS_BASE,
  207. ORION5X_PCI_IO_SIZE,
  208. ORION5X_PCI_IO_BUS_BASE,
  209. MVEBU_MBUS_PCI_IO);
  210. mvebu_mbus_add_window_remap_flags("pci0.0", ORION5X_PCI_MEM_PHYS_BASE,
  211. ORION5X_PCI_MEM_SIZE,
  212. MVEBU_MBUS_NO_REMAP,
  213. MVEBU_MBUS_PCI_MEM);
  214. }
  215. int orion5x_tclk;
  216. int __init orion5x_find_tclk(void)
  217. {
  218. u32 dev, rev;
  219. orion5x_pcie_id(&dev, &rev);
  220. if (dev == MV88F6183_DEV_ID &&
  221. (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
  222. return 133333333;
  223. return 166666667;
  224. }
  225. void __init orion5x_timer_init(void)
  226. {
  227. orion5x_tclk = orion5x_find_tclk();
  228. orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  229. IRQ_ORION5X_BRIDGE, orion5x_tclk);
  230. }
  231. /*****************************************************************************
  232. * General
  233. ****************************************************************************/
  234. /*
  235. * Identify device ID and rev from PCIe configuration header space '0'.
  236. */
  237. void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
  238. {
  239. orion5x_pcie_id(dev, rev);
  240. if (*dev == MV88F5281_DEV_ID) {
  241. if (*rev == MV88F5281_REV_D2) {
  242. *dev_name = "MV88F5281-D2";
  243. } else if (*rev == MV88F5281_REV_D1) {
  244. *dev_name = "MV88F5281-D1";
  245. } else if (*rev == MV88F5281_REV_D0) {
  246. *dev_name = "MV88F5281-D0";
  247. } else {
  248. *dev_name = "MV88F5281-Rev-Unsupported";
  249. }
  250. } else if (*dev == MV88F5182_DEV_ID) {
  251. if (*rev == MV88F5182_REV_A2) {
  252. *dev_name = "MV88F5182-A2";
  253. } else {
  254. *dev_name = "MV88F5182-Rev-Unsupported";
  255. }
  256. } else if (*dev == MV88F5181_DEV_ID) {
  257. if (*rev == MV88F5181_REV_B1) {
  258. *dev_name = "MV88F5181-Rev-B1";
  259. } else if (*rev == MV88F5181L_REV_A1) {
  260. *dev_name = "MV88F5181L-Rev-A1";
  261. } else {
  262. *dev_name = "MV88F5181(L)-Rev-Unsupported";
  263. }
  264. } else if (*dev == MV88F6183_DEV_ID) {
  265. if (*rev == MV88F6183_REV_B0) {
  266. *dev_name = "MV88F6183-Rev-B0";
  267. } else {
  268. *dev_name = "MV88F6183-Rev-Unsupported";
  269. }
  270. } else {
  271. *dev_name = "Device-Unknown";
  272. }
  273. }
  274. void __init orion5x_init(void)
  275. {
  276. char *dev_name;
  277. u32 dev, rev;
  278. orion5x_id(&dev, &rev, &dev_name);
  279. printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);
  280. /*
  281. * Setup Orion address map
  282. */
  283. orion5x_setup_wins();
  284. /* Setup root of clk tree */
  285. clk_init();
  286. /*
  287. * Don't issue "Wait for Interrupt" instruction if we are
  288. * running on D0 5281 silicon.
  289. */
  290. if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
  291. printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
  292. disable_hlt();
  293. }
  294. /*
  295. * The 5082/5181l/5182/6082/6082l/6183 have crypto
  296. * while 5180n/5181/5281 don't have crypto.
  297. */
  298. if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
  299. dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
  300. orion5x_crypto_init();
  301. /*
  302. * Register watchdog driver
  303. */
  304. orion5x_wdt_init();
  305. }
  306. void orion5x_restart(char mode, const char *cmd)
  307. {
  308. /*
  309. * Enable and issue soft reset
  310. */
  311. orion5x_setbits(RSTOUTn_MASK, (1 << 2));
  312. orion5x_setbits(CPU_SOFT_RESET, 1);
  313. mdelay(200);
  314. orion5x_clrbits(CPU_SOFT_RESET, 1);
  315. }
  316. /*
  317. * Many orion-based systems have buggy bootloader implementations.
  318. * This is a common fixup for bogus memory tags.
  319. */
  320. void __init tag_fixup_mem32(struct tag *t, char **from,
  321. struct meminfo *meminfo)
  322. {
  323. for (; t->hdr.size; t = tag_next(t))
  324. if (t->hdr.tag == ATAG_MEM &&
  325. (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
  326. t->u.mem.start & ~PAGE_MASK)) {
  327. printk(KERN_WARNING
  328. "Clearing invalid memory bank %dKB@0x%08x\n",
  329. t->u.mem.size / 1024, t->u.mem.start);
  330. t->hdr.tag = 0;
  331. }
  332. }