head64.S 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375
  1. /*
  2. * arch/s390/kernel/head64.S
  3. *
  4. * Copyright (C) IBM Corp. 1999,2006
  5. *
  6. * Author(s): Hartmut Penner <hp@de.ibm.com>
  7. * Martin Schwidefsky <schwidefsky@de.ibm.com>
  8. * Rob van der Heij <rvdhei@iae.nl>
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. *
  11. */
  12. #
  13. # startup-code at 0x10000, running in absolute addressing mode
  14. # this is called either by the ipl loader or directly by PSW restart
  15. # or linload or SALIPL
  16. #
  17. .org 0x10000
  18. startup:basr %r13,0 # get base
  19. .LPG0: l %r13,0f-.LPG0(%r13)
  20. b 0(%r13)
  21. 0: .long startup_continue
  22. #
  23. # params at 10400 (setup.h)
  24. #
  25. .org PARMAREA
  26. .quad 0 # IPL_DEVICE
  27. .quad 0 # INITRD_START
  28. .quad 0 # INITRD_SIZE
  29. .org COMMAND_LINE
  30. .byte "root=/dev/ram0 ro"
  31. .byte 0
  32. .org 0x11000
  33. startup_continue:
  34. basr %r13,0 # get base
  35. .LPG1: sll %r13,1 # remove high order bit
  36. srl %r13,1
  37. lhi %r1,1 # mode 1 = esame
  38. mvi __LC_AR_MODE_ID,1 # set esame flag
  39. slr %r0,%r0 # set cpuid to zero
  40. sigp %r1,%r0,0x12 # switch to esame mode
  41. sam64 # switch to 64 bit mode
  42. lctlg %c0,%c15,.Lctl-.LPG1(%r13) # load control registers
  43. lg %r12,.Lparmaddr-.LPG1(%r13) # pointer to parameter area
  44. # move IPL device to lowcore
  45. mvc __LC_IPLDEV(4),IPL_DEVICE+4-PARMAREA(%r12)
  46. #
  47. # Setup stack
  48. #
  49. larl %r15,init_thread_union
  50. lg %r14,__TI_task(%r15) # cache current in lowcore
  51. stg %r14,__LC_CURRENT
  52. aghi %r15,1<<(PAGE_SHIFT+THREAD_ORDER) # init_task_union + THREAD_SIZE
  53. stg %r15,__LC_KERNEL_STACK # set end of kernel stack
  54. aghi %r15,-160
  55. xc __SF_BACKCHAIN(4,%r15),__SF_BACKCHAIN(%r15) # clear backchain
  56. brasl %r14,ipl_save_parameters
  57. #
  58. # clear bss memory
  59. #
  60. larl %r2,__bss_start # start of bss segment
  61. larl %r3,_end # end of bss segment
  62. sgr %r3,%r2 # length of bss
  63. sgr %r4,%r4 #
  64. sgr %r5,%r5 # set src,length and pad to zero
  65. mvcle %r2,%r4,0 # clear mem
  66. jo .-4 # branch back, if not finish
  67. # set program check new psw mask
  68. mvc __LC_PGM_NEW_PSW(8),.Lpcmsk-.LPG1(%r13)
  69. larl %r1,.Lslowmemdetect # set program check address
  70. stg %r1,__LC_PGM_NEW_PSW+8
  71. lghi %r1,0xc
  72. diag %r0,%r1,0x260 # get memory size of virtual machine
  73. cgr %r0,%r1 # different? -> old detection routine
  74. jne .Lslowmemdetect
  75. aghi %r1,1 # size is one more than end
  76. larl %r2,memory_chunk
  77. stg %r1,8(%r2) # store size of chunk
  78. j .Ldonemem
  79. .Lslowmemdetect:
  80. l %r2,.Lrcp-.LPG1(%r13) # Read SCP forced command word
  81. .Lservicecall:
  82. stosm .Lpmask-.LPG1(%r13),0x01 # authorize ext interrupts
  83. stctg %r0,%r0,.Lcr-.LPG1(%r13) # get cr0
  84. la %r1,0x200 # set bit 22
  85. og %r1,.Lcr-.LPG1(%r13) # or old cr0 with r1
  86. stg %r1,.Lcr-.LPG1(%r13)
  87. lctlg %r0,%r0,.Lcr-.LPG1(%r13) # load modified cr0
  88. mvc __LC_EXT_NEW_PSW(8),.Lpcmsk-.LPG1(%r13) # set postcall psw
  89. larl %r1,.Lsclph
  90. stg %r1,__LC_EXT_NEW_PSW+8 # set handler
  91. larl %r4,.Lsccb # %r4 is our index for sccb stuff
  92. lgr %r1,%r4 # our sccb
  93. .insn rre,0xb2200000,%r2,%r1 # service call
  94. ipm %r1
  95. srl %r1,28 # get cc code
  96. xr %r3,%r3
  97. chi %r1,3
  98. be .Lfchunk-.LPG1(%r13) # leave
  99. chi %r1,2
  100. be .Lservicecall-.LPG1(%r13)
  101. lpswe .Lwaitsclp-.LPG1(%r13)
  102. .Lsclph:
  103. lh %r1,.Lsccbr-.Lsccb(%r4)
  104. chi %r1,0x10 # 0x0010 is the sucess code
  105. je .Lprocsccb # let's process the sccb
  106. chi %r1,0x1f0
  107. bne .Lfchunk-.LPG1(%r13) # unhandled error code
  108. c %r2,.Lrcp-.LPG1(%r13) # Did we try Read SCP forced
  109. bne .Lfchunk-.LPG1(%r13) # if no, give up
  110. l %r2,.Lrcp2-.LPG1(%r13) # try with Read SCP
  111. b .Lservicecall-.LPG1(%r13)
  112. .Lprocsccb:
  113. lghi %r1,0
  114. icm %r1,3,.Lscpincr1-.Lsccb(%r4) # use this one if != 0
  115. jnz .Lscnd
  116. lg %r1,.Lscpincr2-.Lsccb(%r4) # otherwise use this one
  117. .Lscnd:
  118. xr %r3,%r3 # same logic
  119. ic %r3,.Lscpa1-.Lsccb(%r4)
  120. chi %r3,0x00
  121. jne .Lcompmem
  122. l %r3,.Lscpa2-.Lsccb(%r4)
  123. .Lcompmem:
  124. mlgr %r2,%r1 # mem in MB on 128-bit
  125. l %r1,.Lonemb-.LPG1(%r13)
  126. mlgr %r2,%r1 # mem size in bytes in %r3
  127. b .Lfchunk-.LPG1(%r13)
  128. .align 4
  129. .Lpmask:
  130. .byte 0
  131. .align 8
  132. .Lcr:
  133. .quad 0x00 # place holder for cr0
  134. .Lwaitsclp:
  135. .quad 0x0102000180000000,.Lsclph
  136. .Lrcp:
  137. .int 0x00120001 # Read SCP forced code
  138. .Lrcp2:
  139. .int 0x00020001 # Read SCP code
  140. .Lonemb:
  141. .int 0x100000
  142. .Lfchunk:
  143. #
  144. # find memory chunks.
  145. #
  146. lgr %r9,%r3 # end of mem
  147. larl %r1,.Lchkmem # set program check address
  148. stg %r1,__LC_PGM_NEW_PSW+8
  149. la %r1,1 # test in increments of 128KB
  150. sllg %r1,%r1,17
  151. larl %r3,memory_chunk
  152. slgr %r4,%r4 # set start of chunk to zero
  153. slgr %r5,%r5 # set end of chunk to zero
  154. slr %r6,%r6 # set access code to zero
  155. la %r10,MEMORY_CHUNKS # number of chunks
  156. .Lloop:
  157. tprot 0(%r5),0 # test protection of first byte
  158. ipm %r7
  159. srl %r7,28
  160. clr %r6,%r7 # compare cc with last access code
  161. je .Lsame
  162. j .Lchkmem
  163. .Lsame:
  164. algr %r5,%r1 # add 128KB to end of chunk
  165. # no need to check here,
  166. brc 12,.Lloop # this is the same chunk
  167. .Lchkmem: # > 16EB or tprot got a program check
  168. clgr %r4,%r5 # chunk size > 0?
  169. je .Lchkloop
  170. stg %r4,0(%r3) # store start address of chunk
  171. lgr %r0,%r5
  172. slgr %r0,%r4
  173. stg %r0,8(%r3) # store size of chunk
  174. st %r6,20(%r3) # store type of chunk
  175. la %r3,24(%r3)
  176. ahi %r10,-1 # update chunk number
  177. .Lchkloop:
  178. lr %r6,%r7 # set access code to last cc
  179. # we got an exception or we're starting a new
  180. # chunk , we must check if we should
  181. # still try to find valid memory (if we detected
  182. # the amount of available storage), and if we
  183. # have chunks left
  184. lghi %r4,1
  185. sllg %r4,%r4,31
  186. clgr %r5,%r4
  187. je .Lhsaskip
  188. xr %r0, %r0
  189. clgr %r0, %r9 # did we detect memory?
  190. je .Ldonemem # if not, leave
  191. chi %r10, 0 # do we have chunks left?
  192. je .Ldonemem
  193. .Lhsaskip:
  194. algr %r5,%r1 # add 128KB to end of chunk
  195. lgr %r4,%r5 # potential new chunk
  196. clgr %r5,%r9 # should we go on?
  197. jl .Lloop
  198. .Ldonemem:
  199. larl %r12,machine_flags
  200. #
  201. # find out if we are running under VM
  202. #
  203. stidp __LC_CPUID # store cpuid
  204. tm __LC_CPUID,0xff # running under VM ?
  205. bno 0f-.LPG1(%r13)
  206. oi 7(%r12),1 # set VM flag
  207. 0: lh %r0,__LC_CPUID+4 # get cpu version
  208. chi %r0,0x7490 # running on a P/390 ?
  209. bne 1f-.LPG1(%r13)
  210. oi 7(%r12),4 # set P/390 flag
  211. 1:
  212. #
  213. # find out if we have the MVPG instruction
  214. #
  215. la %r1,0f-.LPG1(%r13) # set program check address
  216. stg %r1,__LC_PGM_NEW_PSW+8
  217. sgr %r0,%r0
  218. lghi %r1,0
  219. lghi %r2,0
  220. mvpg %r1,%r2 # test MVPG instruction
  221. oi 7(%r12),16 # set MVPG flag
  222. 0:
  223. #
  224. # find out if the diag 0x44 works in 64 bit mode
  225. #
  226. la %r1,0f-.LPG1(%r13) # set program check address
  227. stg %r1,__LC_PGM_NEW_PSW+8
  228. diag 0,0,0x44 # test diag 0x44
  229. oi 7(%r12),32 # set diag44 flag
  230. 0:
  231. #
  232. # find out if we have the IDTE instruction
  233. #
  234. la %r1,0f-.LPG1(%r13) # set program check address
  235. stg %r1,__LC_PGM_NEW_PSW+8
  236. .long 0xb2b10000 # store facility list
  237. tm 0xc8,0x08 # check bit for clearing-by-ASCE
  238. bno 0f-.LPG1(%r13)
  239. lhi %r1,2094
  240. lhi %r2,0
  241. .long 0xb98e2001
  242. oi 7(%r12),0x80 # set IDTE flag
  243. 0:
  244. #
  245. # find out if the diag 0x9c is available
  246. #
  247. la %r1,0f-.LPG1(%r13) # set program check address
  248. stg %r1,__LC_PGM_NEW_PSW+8
  249. stap __LC_CPUID+4 # store cpu address
  250. lh %r1,__LC_CPUID+4
  251. diag %r1,0,0x9c # test diag 0x9c
  252. oi 6(%r12),1 # set diag9c flag
  253. 0:
  254. #
  255. # find out if we have the MVCOS instruction
  256. #
  257. la %r1,0f-.LPG1(%r13) # set program check address
  258. stg %r1,__LC_PGM_NEW_PSW+8
  259. .short 0xc800 # mvcos 0(%r0),0(%r0),%r0
  260. .short 0x0000
  261. .short 0x0000
  262. 0: tm 0x8f,0x13 # special-operation exception?
  263. bno 1f-.LPG1(%r13) # if yes, MVCOS is present
  264. oi 6(%r12),2 # set MVCOS flag
  265. 1:
  266. lpswe .Lentry-.LPG1(13) # jump to _stext in primary-space,
  267. # virtual and never return ...
  268. .align 16
  269. .Lentry:.quad 0x0000000180000000,_stext
  270. .Lctl: .quad 0x04b50002 # cr0: various things
  271. .quad 0 # cr1: primary space segment table
  272. .quad .Lduct # cr2: dispatchable unit control table
  273. .quad 0 # cr3: instruction authorization
  274. .quad 0 # cr4: instruction authorization
  275. .quad 0xffffffffffffffff # cr5: primary-aste origin
  276. .quad 0 # cr6: I/O interrupts
  277. .quad 0 # cr7: secondary space segment table
  278. .quad 0 # cr8: access registers translation
  279. .quad 0 # cr9: tracing off
  280. .quad 0 # cr10: tracing off
  281. .quad 0 # cr11: tracing off
  282. .quad 0 # cr12: tracing off
  283. .quad 0 # cr13: home space segment table
  284. .quad 0xc0000000 # cr14: machine check handling off
  285. .quad 0 # cr15: linkage stack operations
  286. .Lduct: .long 0,0,0,0,0,0,0,0
  287. .long 0,0,0,0,0,0,0,0
  288. .Lpcmsk:.quad 0x0000000180000000
  289. .L4malign:.quad 0xffffffffffc00000
  290. .Lscan2g:.quad 0x80000000 + 0x20000 - 8 # 2GB + 128K - 8
  291. .Lnop: .long 0x07000700
  292. .Lparmaddr:
  293. .quad PARMAREA
  294. .globl ipl_schib
  295. ipl_schib:
  296. .rept 13
  297. .long 0
  298. .endr
  299. .globl ipl_flags
  300. ipl_flags:
  301. .long 0
  302. .globl ipl_devno
  303. ipl_devno:
  304. .word 0
  305. .org 0x12000
  306. .globl s390_readinfo_sccb
  307. s390_readinfo_sccb:
  308. .Lsccb:
  309. .hword 0x1000 # length, one page
  310. .byte 0x00,0x00,0x00
  311. .byte 0x80 # variable response bit set
  312. .Lsccbr:
  313. .hword 0x00 # response code
  314. .Lscpincr1:
  315. .hword 0x00
  316. .Lscpa1:
  317. .byte 0x00
  318. .fill 89,1,0
  319. .Lscpa2:
  320. .int 0x00
  321. .Lscpincr2:
  322. .quad 0x00
  323. .fill 3984,1,0
  324. .org 0x13000
  325. #ifdef CONFIG_SHARED_KERNEL
  326. .org 0x100000
  327. #endif
  328. #
  329. # startup-code, running in absolute addressing mode
  330. #
  331. .globl _stext
  332. _stext: basr %r13,0 # get base
  333. .LPG3:
  334. # check control registers
  335. stctg %c0,%c15,0(%r15)
  336. oi 6(%r15),0x40 # enable sigp emergency signal
  337. oi 4(%r15),0x10 # switch on low address proctection
  338. lctlg %c0,%c15,0(%r15)
  339. lam 0,15,.Laregs-.LPG3(%r13) # load acrs needed by uaccess
  340. brasl %r14,start_kernel # go to C code
  341. #
  342. # We returned from start_kernel ?!? PANIK
  343. #
  344. basr %r13,0
  345. lpswe .Ldw-.(%r13) # load disabled wait psw
  346. .align 8
  347. .Ldw: .quad 0x0002000180000000,0x0000000000000000
  348. .Laregs:.long 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0