db1200.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924
  1. /*
  2. * DBAu1200/PBAu1200 board platform device registration
  3. *
  4. * Copyright (C) 2008-2011 Manuel Lauss
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/dma-mapping.h>
  21. #include <linux/gpio.h>
  22. #include <linux/i2c.h>
  23. #include <linux/init.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/io.h>
  26. #include <linux/leds.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mtd/mtd.h>
  29. #include <linux/mtd/nand.h>
  30. #include <linux/mtd/partitions.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/serial_8250.h>
  33. #include <linux/spi/spi.h>
  34. #include <linux/spi/flash.h>
  35. #include <linux/smc91x.h>
  36. #include <asm/mach-au1x00/au1000.h>
  37. #include <asm/mach-au1x00/au1100_mmc.h>
  38. #include <asm/mach-au1x00/au1xxx_dbdma.h>
  39. #include <asm/mach-au1x00/au1200fb.h>
  40. #include <asm/mach-au1x00/au1550_spi.h>
  41. #include <asm/mach-db1x00/bcsr.h>
  42. #include <asm/mach-db1x00/db1200.h>
  43. #include "platform.h"
  44. static const char *board_type_str(void)
  45. {
  46. switch (BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI))) {
  47. case BCSR_WHOAMI_PB1200_DDR1:
  48. case BCSR_WHOAMI_PB1200_DDR2:
  49. return "PB1200";
  50. case BCSR_WHOAMI_DB1200:
  51. return "DB1200";
  52. default:
  53. return "(unknown)";
  54. }
  55. }
  56. const char *get_system_type(void)
  57. {
  58. return board_type_str();
  59. }
  60. static int __init detect_board(void)
  61. {
  62. int bid;
  63. /* try the DB1200 first */
  64. bcsr_init(DB1200_BCSR_PHYS_ADDR,
  65. DB1200_BCSR_PHYS_ADDR + DB1200_BCSR_HEXLED_OFS);
  66. if (BCSR_WHOAMI_DB1200 == BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI))) {
  67. unsigned short t = bcsr_read(BCSR_HEXLEDS);
  68. bcsr_write(BCSR_HEXLEDS, ~t);
  69. if (bcsr_read(BCSR_HEXLEDS) != t) {
  70. bcsr_write(BCSR_HEXLEDS, t);
  71. return 0;
  72. }
  73. }
  74. /* okay, try the PB1200 then */
  75. bcsr_init(PB1200_BCSR_PHYS_ADDR,
  76. PB1200_BCSR_PHYS_ADDR + PB1200_BCSR_HEXLED_OFS);
  77. bid = BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI));
  78. if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
  79. (bid == BCSR_WHOAMI_PB1200_DDR2)) {
  80. unsigned short t = bcsr_read(BCSR_HEXLEDS);
  81. bcsr_write(BCSR_HEXLEDS, ~t);
  82. if (bcsr_read(BCSR_HEXLEDS) != t) {
  83. bcsr_write(BCSR_HEXLEDS, t);
  84. return 0;
  85. }
  86. }
  87. return 1; /* it's neither */
  88. }
  89. void __init board_setup(void)
  90. {
  91. unsigned long freq0, clksrc, div, pfc;
  92. unsigned short whoami;
  93. if (detect_board()) {
  94. printk(KERN_ERR "NOT running on a DB1200/PB1200 board!\n");
  95. return;
  96. }
  97. whoami = bcsr_read(BCSR_WHOAMI);
  98. printk(KERN_INFO "Alchemy/AMD/RMI %s Board, CPLD Rev %d"
  99. " Board-ID %d Daughtercard ID %d\n", board_type_str(),
  100. (whoami >> 4) & 0xf, (whoami >> 8) & 0xf, whoami & 0xf);
  101. /* SMBus/SPI on PSC0, Audio on PSC1 */
  102. pfc = __raw_readl((void __iomem *)SYS_PINFUNC);
  103. pfc &= ~(SYS_PINFUNC_P0A | SYS_PINFUNC_P0B);
  104. pfc &= ~(SYS_PINFUNC_P1A | SYS_PINFUNC_P1B | SYS_PINFUNC_FS3);
  105. pfc |= SYS_PINFUNC_P1C; /* SPI is configured later */
  106. __raw_writel(pfc, (void __iomem *)SYS_PINFUNC);
  107. wmb();
  108. /* Clock configurations: PSC0: ~50MHz via Clkgen0, derived from
  109. * CPU clock; all other clock generators off/unused.
  110. */
  111. div = (get_au1x00_speed() + 25000000) / 50000000;
  112. if (div & 1)
  113. div++;
  114. div = ((div >> 1) - 1) & 0xff;
  115. freq0 = div << SYS_FC_FRDIV0_BIT;
  116. __raw_writel(freq0, (void __iomem *)SYS_FREQCTRL0);
  117. wmb();
  118. freq0 |= SYS_FC_FE0; /* enable F0 */
  119. __raw_writel(freq0, (void __iomem *)SYS_FREQCTRL0);
  120. wmb();
  121. /* psc0_intclk comes 1:1 from F0 */
  122. clksrc = SYS_CS_MUX_FQ0 << SYS_CS_ME0_BIT;
  123. __raw_writel(clksrc, (void __iomem *)SYS_CLKSRC);
  124. wmb();
  125. }
  126. /******************************************************************************/
  127. static struct mtd_partition db1200_spiflash_parts[] = {
  128. {
  129. .name = "spi_flash",
  130. .offset = 0,
  131. .size = MTDPART_SIZ_FULL,
  132. },
  133. };
  134. static struct flash_platform_data db1200_spiflash_data = {
  135. .name = "s25fl001",
  136. .parts = db1200_spiflash_parts,
  137. .nr_parts = ARRAY_SIZE(db1200_spiflash_parts),
  138. .type = "m25p10",
  139. };
  140. static struct spi_board_info db1200_spi_devs[] __initdata = {
  141. {
  142. /* TI TMP121AIDBVR temp sensor */
  143. .modalias = "tmp121",
  144. .max_speed_hz = 2000000,
  145. .bus_num = 0,
  146. .chip_select = 0,
  147. .mode = 0,
  148. },
  149. {
  150. /* Spansion S25FL001D0FMA SPI flash */
  151. .modalias = "m25p80",
  152. .max_speed_hz = 50000000,
  153. .bus_num = 0,
  154. .chip_select = 1,
  155. .mode = 0,
  156. .platform_data = &db1200_spiflash_data,
  157. },
  158. };
  159. static struct i2c_board_info db1200_i2c_devs[] __initdata = {
  160. { I2C_BOARD_INFO("24c04", 0x52), }, /* AT24C04-10 I2C eeprom */
  161. { I2C_BOARD_INFO("ne1619", 0x2d), }, /* adm1025-compat hwmon */
  162. { I2C_BOARD_INFO("wm8731", 0x1b), }, /* I2S audio codec WM8731 */
  163. };
  164. /**********************************************************************/
  165. static void au1200_nand_cmd_ctrl(struct mtd_info *mtd, int cmd,
  166. unsigned int ctrl)
  167. {
  168. struct nand_chip *this = mtd->priv;
  169. unsigned long ioaddr = (unsigned long)this->IO_ADDR_W;
  170. ioaddr &= 0xffffff00;
  171. if (ctrl & NAND_CLE) {
  172. ioaddr += MEM_STNAND_CMD;
  173. } else if (ctrl & NAND_ALE) {
  174. ioaddr += MEM_STNAND_ADDR;
  175. } else {
  176. /* assume we want to r/w real data by default */
  177. ioaddr += MEM_STNAND_DATA;
  178. }
  179. this->IO_ADDR_R = this->IO_ADDR_W = (void __iomem *)ioaddr;
  180. if (cmd != NAND_CMD_NONE) {
  181. __raw_writeb(cmd, this->IO_ADDR_W);
  182. wmb();
  183. }
  184. }
  185. static int au1200_nand_device_ready(struct mtd_info *mtd)
  186. {
  187. return __raw_readl((void __iomem *)MEM_STSTAT) & 1;
  188. }
  189. static struct mtd_partition db1200_nand_parts[] = {
  190. {
  191. .name = "NAND FS 0",
  192. .offset = 0,
  193. .size = 8 * 1024 * 1024,
  194. },
  195. {
  196. .name = "NAND FS 1",
  197. .offset = MTDPART_OFS_APPEND,
  198. .size = MTDPART_SIZ_FULL
  199. },
  200. };
  201. struct platform_nand_data db1200_nand_platdata = {
  202. .chip = {
  203. .nr_chips = 1,
  204. .chip_offset = 0,
  205. .nr_partitions = ARRAY_SIZE(db1200_nand_parts),
  206. .partitions = db1200_nand_parts,
  207. .chip_delay = 20,
  208. },
  209. .ctrl = {
  210. .dev_ready = au1200_nand_device_ready,
  211. .cmd_ctrl = au1200_nand_cmd_ctrl,
  212. },
  213. };
  214. static struct resource db1200_nand_res[] = {
  215. [0] = {
  216. .start = DB1200_NAND_PHYS_ADDR,
  217. .end = DB1200_NAND_PHYS_ADDR + 0xff,
  218. .flags = IORESOURCE_MEM,
  219. },
  220. };
  221. static struct platform_device db1200_nand_dev = {
  222. .name = "gen_nand",
  223. .num_resources = ARRAY_SIZE(db1200_nand_res),
  224. .resource = db1200_nand_res,
  225. .id = -1,
  226. .dev = {
  227. .platform_data = &db1200_nand_platdata,
  228. }
  229. };
  230. /**********************************************************************/
  231. static struct smc91x_platdata db1200_eth_data = {
  232. .flags = SMC91X_NOWAIT | SMC91X_USE_16BIT,
  233. .leda = RPC_LED_100_10,
  234. .ledb = RPC_LED_TX_RX,
  235. };
  236. static struct resource db1200_eth_res[] = {
  237. [0] = {
  238. .start = DB1200_ETH_PHYS_ADDR,
  239. .end = DB1200_ETH_PHYS_ADDR + 0xf,
  240. .flags = IORESOURCE_MEM,
  241. },
  242. [1] = {
  243. .start = DB1200_ETH_INT,
  244. .end = DB1200_ETH_INT,
  245. .flags = IORESOURCE_IRQ,
  246. },
  247. };
  248. static struct platform_device db1200_eth_dev = {
  249. .dev = {
  250. .platform_data = &db1200_eth_data,
  251. },
  252. .name = "smc91x",
  253. .id = -1,
  254. .num_resources = ARRAY_SIZE(db1200_eth_res),
  255. .resource = db1200_eth_res,
  256. };
  257. /**********************************************************************/
  258. static struct resource db1200_ide_res[] = {
  259. [0] = {
  260. .start = DB1200_IDE_PHYS_ADDR,
  261. .end = DB1200_IDE_PHYS_ADDR + DB1200_IDE_PHYS_LEN - 1,
  262. .flags = IORESOURCE_MEM,
  263. },
  264. [1] = {
  265. .start = DB1200_IDE_INT,
  266. .end = DB1200_IDE_INT,
  267. .flags = IORESOURCE_IRQ,
  268. },
  269. [2] = {
  270. .start = AU1200_DSCR_CMD0_DMA_REQ1,
  271. .end = AU1200_DSCR_CMD0_DMA_REQ1,
  272. .flags = IORESOURCE_DMA,
  273. },
  274. };
  275. static u64 au1200_ide_dmamask = DMA_BIT_MASK(32);
  276. static struct platform_device db1200_ide_dev = {
  277. .name = "au1200-ide",
  278. .id = 0,
  279. .dev = {
  280. .dma_mask = &au1200_ide_dmamask,
  281. .coherent_dma_mask = DMA_BIT_MASK(32),
  282. },
  283. .num_resources = ARRAY_SIZE(db1200_ide_res),
  284. .resource = db1200_ide_res,
  285. };
  286. /**********************************************************************/
  287. /* SD carddetects: they're supposed to be edge-triggered, but ack
  288. * doesn't seem to work (CPLD Rev 2). Instead, the screaming one
  289. * is disabled and its counterpart enabled. The 500ms timeout is
  290. * because the carddetect isn't debounced in hardware.
  291. */
  292. static irqreturn_t db1200_mmc_cd(int irq, void *ptr)
  293. {
  294. void(*mmc_cd)(struct mmc_host *, unsigned long);
  295. if (irq == DB1200_SD0_INSERT_INT) {
  296. disable_irq_nosync(DB1200_SD0_INSERT_INT);
  297. enable_irq(DB1200_SD0_EJECT_INT);
  298. } else {
  299. disable_irq_nosync(DB1200_SD0_EJECT_INT);
  300. enable_irq(DB1200_SD0_INSERT_INT);
  301. }
  302. /* link against CONFIG_MMC=m */
  303. mmc_cd = symbol_get(mmc_detect_change);
  304. if (mmc_cd) {
  305. mmc_cd(ptr, msecs_to_jiffies(500));
  306. symbol_put(mmc_detect_change);
  307. }
  308. return IRQ_HANDLED;
  309. }
  310. static int db1200_mmc_cd_setup(void *mmc_host, int en)
  311. {
  312. int ret;
  313. if (en) {
  314. ret = request_irq(DB1200_SD0_INSERT_INT, db1200_mmc_cd,
  315. 0, "sd_insert", mmc_host);
  316. if (ret)
  317. goto out;
  318. ret = request_irq(DB1200_SD0_EJECT_INT, db1200_mmc_cd,
  319. 0, "sd_eject", mmc_host);
  320. if (ret) {
  321. free_irq(DB1200_SD0_INSERT_INT, mmc_host);
  322. goto out;
  323. }
  324. if (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD0INSERT)
  325. enable_irq(DB1200_SD0_EJECT_INT);
  326. else
  327. enable_irq(DB1200_SD0_INSERT_INT);
  328. } else {
  329. free_irq(DB1200_SD0_INSERT_INT, mmc_host);
  330. free_irq(DB1200_SD0_EJECT_INT, mmc_host);
  331. }
  332. ret = 0;
  333. out:
  334. return ret;
  335. }
  336. static void db1200_mmc_set_power(void *mmc_host, int state)
  337. {
  338. if (state) {
  339. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_SD0PWR);
  340. msleep(400); /* stabilization time */
  341. } else
  342. bcsr_mod(BCSR_BOARD, BCSR_BOARD_SD0PWR, 0);
  343. }
  344. static int db1200_mmc_card_readonly(void *mmc_host)
  345. {
  346. return (bcsr_read(BCSR_STATUS) & BCSR_STATUS_SD0WP) ? 1 : 0;
  347. }
  348. static int db1200_mmc_card_inserted(void *mmc_host)
  349. {
  350. return (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD0INSERT) ? 1 : 0;
  351. }
  352. static void db1200_mmcled_set(struct led_classdev *led,
  353. enum led_brightness brightness)
  354. {
  355. if (brightness != LED_OFF)
  356. bcsr_mod(BCSR_LEDS, BCSR_LEDS_LED0, 0);
  357. else
  358. bcsr_mod(BCSR_LEDS, 0, BCSR_LEDS_LED0);
  359. }
  360. static struct led_classdev db1200_mmc_led = {
  361. .brightness_set = db1200_mmcled_set,
  362. };
  363. /* -- */
  364. static irqreturn_t pb1200_mmc1_cd(int irq, void *ptr)
  365. {
  366. void(*mmc_cd)(struct mmc_host *, unsigned long);
  367. if (irq == PB1200_SD1_INSERT_INT) {
  368. disable_irq_nosync(PB1200_SD1_INSERT_INT);
  369. enable_irq(PB1200_SD1_EJECT_INT);
  370. } else {
  371. disable_irq_nosync(PB1200_SD1_EJECT_INT);
  372. enable_irq(PB1200_SD1_INSERT_INT);
  373. }
  374. /* link against CONFIG_MMC=m */
  375. mmc_cd = symbol_get(mmc_detect_change);
  376. if (mmc_cd) {
  377. mmc_cd(ptr, msecs_to_jiffies(500));
  378. symbol_put(mmc_detect_change);
  379. }
  380. return IRQ_HANDLED;
  381. }
  382. static int pb1200_mmc1_cd_setup(void *mmc_host, int en)
  383. {
  384. int ret;
  385. if (en) {
  386. ret = request_irq(PB1200_SD1_INSERT_INT, pb1200_mmc1_cd, 0,
  387. "sd1_insert", mmc_host);
  388. if (ret)
  389. goto out;
  390. ret = request_irq(PB1200_SD1_EJECT_INT, pb1200_mmc1_cd, 0,
  391. "sd1_eject", mmc_host);
  392. if (ret) {
  393. free_irq(PB1200_SD1_INSERT_INT, mmc_host);
  394. goto out;
  395. }
  396. if (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD1INSERT)
  397. enable_irq(PB1200_SD1_EJECT_INT);
  398. else
  399. enable_irq(PB1200_SD1_INSERT_INT);
  400. } else {
  401. free_irq(PB1200_SD1_INSERT_INT, mmc_host);
  402. free_irq(PB1200_SD1_EJECT_INT, mmc_host);
  403. }
  404. ret = 0;
  405. out:
  406. return ret;
  407. }
  408. static void pb1200_mmc1led_set(struct led_classdev *led,
  409. enum led_brightness brightness)
  410. {
  411. if (brightness != LED_OFF)
  412. bcsr_mod(BCSR_LEDS, BCSR_LEDS_LED1, 0);
  413. else
  414. bcsr_mod(BCSR_LEDS, 0, BCSR_LEDS_LED1);
  415. }
  416. static struct led_classdev pb1200_mmc1_led = {
  417. .brightness_set = pb1200_mmc1led_set,
  418. };
  419. static void pb1200_mmc1_set_power(void *mmc_host, int state)
  420. {
  421. if (state) {
  422. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_SD1PWR);
  423. msleep(400); /* stabilization time */
  424. } else
  425. bcsr_mod(BCSR_BOARD, BCSR_BOARD_SD1PWR, 0);
  426. }
  427. static int pb1200_mmc1_card_readonly(void *mmc_host)
  428. {
  429. return (bcsr_read(BCSR_STATUS) & BCSR_STATUS_SD1WP) ? 1 : 0;
  430. }
  431. static int pb1200_mmc1_card_inserted(void *mmc_host)
  432. {
  433. return (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD1INSERT) ? 1 : 0;
  434. }
  435. static struct au1xmmc_platform_data db1200_mmc_platdata[2] = {
  436. [0] = {
  437. .cd_setup = db1200_mmc_cd_setup,
  438. .set_power = db1200_mmc_set_power,
  439. .card_inserted = db1200_mmc_card_inserted,
  440. .card_readonly = db1200_mmc_card_readonly,
  441. .led = &db1200_mmc_led,
  442. },
  443. [1] = {
  444. .cd_setup = pb1200_mmc1_cd_setup,
  445. .set_power = pb1200_mmc1_set_power,
  446. .card_inserted = pb1200_mmc1_card_inserted,
  447. .card_readonly = pb1200_mmc1_card_readonly,
  448. .led = &pb1200_mmc1_led,
  449. },
  450. };
  451. static struct resource au1200_mmc0_resources[] = {
  452. [0] = {
  453. .start = AU1100_SD0_PHYS_ADDR,
  454. .end = AU1100_SD0_PHYS_ADDR + 0xfff,
  455. .flags = IORESOURCE_MEM,
  456. },
  457. [1] = {
  458. .start = AU1200_SD_INT,
  459. .end = AU1200_SD_INT,
  460. .flags = IORESOURCE_IRQ,
  461. },
  462. [2] = {
  463. .start = AU1200_DSCR_CMD0_SDMS_TX0,
  464. .end = AU1200_DSCR_CMD0_SDMS_TX0,
  465. .flags = IORESOURCE_DMA,
  466. },
  467. [3] = {
  468. .start = AU1200_DSCR_CMD0_SDMS_RX0,
  469. .end = AU1200_DSCR_CMD0_SDMS_RX0,
  470. .flags = IORESOURCE_DMA,
  471. }
  472. };
  473. static u64 au1xxx_mmc_dmamask = DMA_BIT_MASK(32);
  474. static struct platform_device db1200_mmc0_dev = {
  475. .name = "au1xxx-mmc",
  476. .id = 0,
  477. .dev = {
  478. .dma_mask = &au1xxx_mmc_dmamask,
  479. .coherent_dma_mask = DMA_BIT_MASK(32),
  480. .platform_data = &db1200_mmc_platdata[0],
  481. },
  482. .num_resources = ARRAY_SIZE(au1200_mmc0_resources),
  483. .resource = au1200_mmc0_resources,
  484. };
  485. static struct resource au1200_mmc1_res[] = {
  486. [0] = {
  487. .start = AU1100_SD1_PHYS_ADDR,
  488. .end = AU1100_SD1_PHYS_ADDR + 0xfff,
  489. .flags = IORESOURCE_MEM,
  490. },
  491. [1] = {
  492. .start = AU1200_SD_INT,
  493. .end = AU1200_SD_INT,
  494. .flags = IORESOURCE_IRQ,
  495. },
  496. [2] = {
  497. .start = AU1200_DSCR_CMD0_SDMS_TX1,
  498. .end = AU1200_DSCR_CMD0_SDMS_TX1,
  499. .flags = IORESOURCE_DMA,
  500. },
  501. [3] = {
  502. .start = AU1200_DSCR_CMD0_SDMS_RX1,
  503. .end = AU1200_DSCR_CMD0_SDMS_RX1,
  504. .flags = IORESOURCE_DMA,
  505. }
  506. };
  507. static struct platform_device pb1200_mmc1_dev = {
  508. .name = "au1xxx-mmc",
  509. .id = 1,
  510. .dev = {
  511. .dma_mask = &au1xxx_mmc_dmamask,
  512. .coherent_dma_mask = DMA_BIT_MASK(32),
  513. .platform_data = &db1200_mmc_platdata[1],
  514. },
  515. .num_resources = ARRAY_SIZE(au1200_mmc1_res),
  516. .resource = au1200_mmc1_res,
  517. };
  518. /**********************************************************************/
  519. static int db1200fb_panel_index(void)
  520. {
  521. return (bcsr_read(BCSR_SWITCHES) >> 8) & 0x0f;
  522. }
  523. static int db1200fb_panel_init(void)
  524. {
  525. /* Apply power */
  526. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_LCDVEE | BCSR_BOARD_LCDVDD |
  527. BCSR_BOARD_LCDBL);
  528. return 0;
  529. }
  530. static int db1200fb_panel_shutdown(void)
  531. {
  532. /* Remove power */
  533. bcsr_mod(BCSR_BOARD, BCSR_BOARD_LCDVEE | BCSR_BOARD_LCDVDD |
  534. BCSR_BOARD_LCDBL, 0);
  535. return 0;
  536. }
  537. static struct au1200fb_platdata db1200fb_pd = {
  538. .panel_index = db1200fb_panel_index,
  539. .panel_init = db1200fb_panel_init,
  540. .panel_shutdown = db1200fb_panel_shutdown,
  541. };
  542. static struct resource au1200_lcd_res[] = {
  543. [0] = {
  544. .start = AU1200_LCD_PHYS_ADDR,
  545. .end = AU1200_LCD_PHYS_ADDR + 0x800 - 1,
  546. .flags = IORESOURCE_MEM,
  547. },
  548. [1] = {
  549. .start = AU1200_LCD_INT,
  550. .end = AU1200_LCD_INT,
  551. .flags = IORESOURCE_IRQ,
  552. }
  553. };
  554. static u64 au1200_lcd_dmamask = DMA_BIT_MASK(32);
  555. static struct platform_device au1200_lcd_dev = {
  556. .name = "au1200-lcd",
  557. .id = 0,
  558. .dev = {
  559. .dma_mask = &au1200_lcd_dmamask,
  560. .coherent_dma_mask = DMA_BIT_MASK(32),
  561. .platform_data = &db1200fb_pd,
  562. },
  563. .num_resources = ARRAY_SIZE(au1200_lcd_res),
  564. .resource = au1200_lcd_res,
  565. };
  566. /**********************************************************************/
  567. static struct resource au1200_psc0_res[] = {
  568. [0] = {
  569. .start = AU1550_PSC0_PHYS_ADDR,
  570. .end = AU1550_PSC0_PHYS_ADDR + 0xfff,
  571. .flags = IORESOURCE_MEM,
  572. },
  573. [1] = {
  574. .start = AU1200_PSC0_INT,
  575. .end = AU1200_PSC0_INT,
  576. .flags = IORESOURCE_IRQ,
  577. },
  578. [2] = {
  579. .start = AU1200_DSCR_CMD0_PSC0_TX,
  580. .end = AU1200_DSCR_CMD0_PSC0_TX,
  581. .flags = IORESOURCE_DMA,
  582. },
  583. [3] = {
  584. .start = AU1200_DSCR_CMD0_PSC0_RX,
  585. .end = AU1200_DSCR_CMD0_PSC0_RX,
  586. .flags = IORESOURCE_DMA,
  587. },
  588. };
  589. static struct platform_device db1200_i2c_dev = {
  590. .name = "au1xpsc_smbus",
  591. .id = 0, /* bus number */
  592. .num_resources = ARRAY_SIZE(au1200_psc0_res),
  593. .resource = au1200_psc0_res,
  594. };
  595. static void db1200_spi_cs_en(struct au1550_spi_info *spi, int cs, int pol)
  596. {
  597. if (cs)
  598. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_SPISEL);
  599. else
  600. bcsr_mod(BCSR_RESETS, BCSR_RESETS_SPISEL, 0);
  601. }
  602. static struct au1550_spi_info db1200_spi_platdata = {
  603. .mainclk_hz = 50000000, /* PSC0 clock */
  604. .num_chipselect = 2,
  605. .activate_cs = db1200_spi_cs_en,
  606. };
  607. static u64 spi_dmamask = DMA_BIT_MASK(32);
  608. static struct platform_device db1200_spi_dev = {
  609. .dev = {
  610. .dma_mask = &spi_dmamask,
  611. .coherent_dma_mask = DMA_BIT_MASK(32),
  612. .platform_data = &db1200_spi_platdata,
  613. },
  614. .name = "au1550-spi",
  615. .id = 0, /* bus number */
  616. .num_resources = ARRAY_SIZE(au1200_psc0_res),
  617. .resource = au1200_psc0_res,
  618. };
  619. static struct resource au1200_psc1_res[] = {
  620. [0] = {
  621. .start = AU1550_PSC1_PHYS_ADDR,
  622. .end = AU1550_PSC1_PHYS_ADDR + 0xfff,
  623. .flags = IORESOURCE_MEM,
  624. },
  625. [1] = {
  626. .start = AU1200_PSC1_INT,
  627. .end = AU1200_PSC1_INT,
  628. .flags = IORESOURCE_IRQ,
  629. },
  630. [2] = {
  631. .start = AU1200_DSCR_CMD0_PSC1_TX,
  632. .end = AU1200_DSCR_CMD0_PSC1_TX,
  633. .flags = IORESOURCE_DMA,
  634. },
  635. [3] = {
  636. .start = AU1200_DSCR_CMD0_PSC1_RX,
  637. .end = AU1200_DSCR_CMD0_PSC1_RX,
  638. .flags = IORESOURCE_DMA,
  639. },
  640. };
  641. /* AC97 or I2S device */
  642. static struct platform_device db1200_audio_dev = {
  643. /* name assigned later based on switch setting */
  644. .id = 1, /* PSC ID */
  645. .num_resources = ARRAY_SIZE(au1200_psc1_res),
  646. .resource = au1200_psc1_res,
  647. };
  648. /* DB1200 ASoC card device */
  649. static struct platform_device db1200_sound_dev = {
  650. /* name assigned later based on switch setting */
  651. .id = 1, /* PSC ID */
  652. };
  653. static struct platform_device db1200_stac_dev = {
  654. .name = "ac97-codec",
  655. .id = 1, /* on PSC1 */
  656. };
  657. static struct platform_device db1200_audiodma_dev = {
  658. .name = "au1xpsc-pcm",
  659. .id = 1, /* PSC ID */
  660. };
  661. static struct platform_device *db1200_devs[] __initdata = {
  662. NULL, /* PSC0, selected by S6.8 */
  663. &db1200_ide_dev,
  664. &db1200_mmc0_dev,
  665. &au1200_lcd_dev,
  666. &db1200_eth_dev,
  667. &db1200_nand_dev,
  668. &db1200_audiodma_dev,
  669. &db1200_audio_dev,
  670. &db1200_stac_dev,
  671. &db1200_sound_dev,
  672. };
  673. static struct platform_device *pb1200_devs[] __initdata = {
  674. &pb1200_mmc1_dev,
  675. };
  676. /* Some peripheral base addresses differ on the PB1200 */
  677. static int __init pb1200_res_fixup(void)
  678. {
  679. /* CPLD Revs earlier than 4 cause problems */
  680. if (BCSR_WHOAMI_CPLD(bcsr_read(BCSR_WHOAMI)) <= 3) {
  681. printk(KERN_ERR "WARNING!!!\n");
  682. printk(KERN_ERR "WARNING!!!\n");
  683. printk(KERN_ERR "PB1200 must be at CPLD rev 4. Please have\n");
  684. printk(KERN_ERR "the board updated to latest revisions.\n");
  685. printk(KERN_ERR "This software will not work reliably\n");
  686. printk(KERN_ERR "on anything older than CPLD rev 4.!\n");
  687. printk(KERN_ERR "WARNING!!!\n");
  688. printk(KERN_ERR "WARNING!!!\n");
  689. return 1;
  690. }
  691. db1200_nand_res[0].start = PB1200_NAND_PHYS_ADDR;
  692. db1200_nand_res[0].end = PB1200_NAND_PHYS_ADDR + 0xff;
  693. db1200_ide_res[0].start = PB1200_IDE_PHYS_ADDR;
  694. db1200_ide_res[0].end = PB1200_IDE_PHYS_ADDR + DB1200_IDE_PHYS_LEN - 1;
  695. db1200_eth_res[0].start = PB1200_ETH_PHYS_ADDR;
  696. db1200_eth_res[0].end = PB1200_ETH_PHYS_ADDR + 0xff;
  697. return 0;
  698. }
  699. static int __init db1200_dev_init(void)
  700. {
  701. unsigned long pfc;
  702. unsigned short sw;
  703. int swapped, bid;
  704. bid = BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI));
  705. if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
  706. (bid == BCSR_WHOAMI_PB1200_DDR2)) {
  707. if (pb1200_res_fixup())
  708. return -ENODEV;
  709. }
  710. /* GPIO7 is low-level triggered CPLD cascade */
  711. irq_set_irq_type(AU1200_GPIO7_INT, IRQ_TYPE_LEVEL_LOW);
  712. bcsr_init_irq(DB1200_INT_BEGIN, DB1200_INT_END, AU1200_GPIO7_INT);
  713. /* insert/eject pairs: one of both is always screaming. To avoid
  714. * issues they must not be automatically enabled when initially
  715. * requested.
  716. */
  717. irq_set_status_flags(DB1200_SD0_INSERT_INT, IRQ_NOAUTOEN);
  718. irq_set_status_flags(DB1200_SD0_EJECT_INT, IRQ_NOAUTOEN);
  719. irq_set_status_flags(DB1200_PC0_INSERT_INT, IRQ_NOAUTOEN);
  720. irq_set_status_flags(DB1200_PC0_EJECT_INT, IRQ_NOAUTOEN);
  721. irq_set_status_flags(DB1200_PC1_INSERT_INT, IRQ_NOAUTOEN);
  722. irq_set_status_flags(DB1200_PC1_EJECT_INT, IRQ_NOAUTOEN);
  723. i2c_register_board_info(0, db1200_i2c_devs,
  724. ARRAY_SIZE(db1200_i2c_devs));
  725. spi_register_board_info(db1200_spi_devs,
  726. ARRAY_SIZE(db1200_i2c_devs));
  727. /* SWITCHES: S6.8 I2C/SPI selector (OFF=I2C ON=SPI)
  728. * S6.7 AC97/I2S selector (OFF=AC97 ON=I2S)
  729. * or S12 on the PB1200.
  730. */
  731. /* NOTE: GPIO215 controls OTG VBUS supply. In SPI mode however
  732. * this pin is claimed by PSC0 (unused though, but pinmux doesn't
  733. * allow to free it without crippling the SPI interface).
  734. * As a result, in SPI mode, OTG simply won't work (PSC0 uses
  735. * it as an input pin which is pulled high on the boards).
  736. */
  737. pfc = __raw_readl((void __iomem *)SYS_PINFUNC) & ~SYS_PINFUNC_P0A;
  738. /* switch off OTG VBUS supply */
  739. gpio_request(215, "otg-vbus");
  740. gpio_direction_output(215, 1);
  741. printk(KERN_INFO "%s device configuration:\n", board_type_str());
  742. sw = bcsr_read(BCSR_SWITCHES);
  743. if (sw & BCSR_SWITCHES_DIP_8) {
  744. db1200_devs[0] = &db1200_i2c_dev;
  745. bcsr_mod(BCSR_RESETS, BCSR_RESETS_PSC0MUX, 0);
  746. pfc |= (2 << 17); /* GPIO2 block owns GPIO215 */
  747. printk(KERN_INFO " S6.8 OFF: PSC0 mode I2C\n");
  748. printk(KERN_INFO " OTG port VBUS supply available!\n");
  749. } else {
  750. db1200_devs[0] = &db1200_spi_dev;
  751. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_PSC0MUX);
  752. pfc |= (1 << 17); /* PSC0 owns GPIO215 */
  753. printk(KERN_INFO " S6.8 ON : PSC0 mode SPI\n");
  754. printk(KERN_INFO " OTG port VBUS supply disabled\n");
  755. }
  756. __raw_writel(pfc, (void __iomem *)SYS_PINFUNC);
  757. wmb();
  758. /* Audio: DIP7 selects I2S(0)/AC97(1), but need I2C for I2S!
  759. * so: DIP7=1 || DIP8=0 => AC97, DIP7=0 && DIP8=1 => I2S
  760. */
  761. sw &= BCSR_SWITCHES_DIP_8 | BCSR_SWITCHES_DIP_7;
  762. if (sw == BCSR_SWITCHES_DIP_8) {
  763. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_PSC1MUX);
  764. db1200_audio_dev.name = "au1xpsc_i2s";
  765. db1200_sound_dev.name = "db1200-i2s";
  766. printk(KERN_INFO " S6.7 ON : PSC1 mode I2S\n");
  767. } else {
  768. bcsr_mod(BCSR_RESETS, BCSR_RESETS_PSC1MUX, 0);
  769. db1200_audio_dev.name = "au1xpsc_ac97";
  770. db1200_sound_dev.name = "db1200-ac97";
  771. printk(KERN_INFO " S6.7 OFF: PSC1 mode AC97\n");
  772. }
  773. /* Audio PSC clock is supplied externally. (FIXME: platdata!!) */
  774. __raw_writel(PSC_SEL_CLK_SERCLK,
  775. (void __iomem *)KSEG1ADDR(AU1550_PSC1_PHYS_ADDR) + PSC_SEL_OFFSET);
  776. wmb();
  777. db1x_register_pcmcia_socket(
  778. AU1000_PCMCIA_ATTR_PHYS_ADDR,
  779. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x000400000 - 1,
  780. AU1000_PCMCIA_MEM_PHYS_ADDR,
  781. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x000400000 - 1,
  782. AU1000_PCMCIA_IO_PHYS_ADDR,
  783. AU1000_PCMCIA_IO_PHYS_ADDR + 0x000010000 - 1,
  784. DB1200_PC0_INT, DB1200_PC0_INSERT_INT,
  785. /*DB1200_PC0_STSCHG_INT*/0, DB1200_PC0_EJECT_INT, 0);
  786. db1x_register_pcmcia_socket(
  787. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004000000,
  788. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004400000 - 1,
  789. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004000000,
  790. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004400000 - 1,
  791. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004000000,
  792. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004010000 - 1,
  793. DB1200_PC1_INT, DB1200_PC1_INSERT_INT,
  794. /*DB1200_PC1_STSCHG_INT*/0, DB1200_PC1_EJECT_INT, 1);
  795. swapped = bcsr_read(BCSR_STATUS) & BCSR_STATUS_DB1200_SWAPBOOT;
  796. db1x_register_norflash(64 << 20, 2, swapped);
  797. platform_add_devices(db1200_devs, ARRAY_SIZE(db1200_devs));
  798. /* PB1200 is a DB1200 with a 2nd MMC and Camera connector */
  799. if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
  800. (bid == BCSR_WHOAMI_PB1200_DDR2))
  801. platform_add_devices(pb1200_devs, ARRAY_SIZE(pb1200_devs));
  802. return 0;
  803. }
  804. device_initcall(db1200_dev_init);