jme.c 72 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256
  1. /*
  2. * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
  3. *
  4. * Copyright 2008 JMicron Technology Corporation
  5. * http://www.jmicron.com/
  6. * Copyright (c) 2009 - 2010 Guo-Fu Tseng <cooldavid@cooldavid.org>
  7. *
  8. * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  22. *
  23. */
  24. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  25. #include <linux/module.h>
  26. #include <linux/kernel.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/ethtool.h>
  31. #include <linux/mii.h>
  32. #include <linux/crc32.h>
  33. #include <linux/delay.h>
  34. #include <linux/spinlock.h>
  35. #include <linux/in.h>
  36. #include <linux/ip.h>
  37. #include <linux/ipv6.h>
  38. #include <linux/tcp.h>
  39. #include <linux/udp.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/slab.h>
  42. #include <net/ip6_checksum.h>
  43. #include "jme.h"
  44. static int force_pseudohp = -1;
  45. static int no_pseudohp = -1;
  46. static int no_extplug = -1;
  47. module_param(force_pseudohp, int, 0);
  48. MODULE_PARM_DESC(force_pseudohp,
  49. "Enable pseudo hot-plug feature manually by driver instead of BIOS.");
  50. module_param(no_pseudohp, int, 0);
  51. MODULE_PARM_DESC(no_pseudohp, "Disable pseudo hot-plug feature.");
  52. module_param(no_extplug, int, 0);
  53. MODULE_PARM_DESC(no_extplug,
  54. "Do not use external plug signal for pseudo hot-plug.");
  55. static int
  56. jme_mdio_read(struct net_device *netdev, int phy, int reg)
  57. {
  58. struct jme_adapter *jme = netdev_priv(netdev);
  59. int i, val, again = (reg == MII_BMSR) ? 1 : 0;
  60. read_again:
  61. jwrite32(jme, JME_SMI, SMI_OP_REQ |
  62. smi_phy_addr(phy) |
  63. smi_reg_addr(reg));
  64. wmb();
  65. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  66. udelay(20);
  67. val = jread32(jme, JME_SMI);
  68. if ((val & SMI_OP_REQ) == 0)
  69. break;
  70. }
  71. if (i == 0) {
  72. pr_err("phy(%d) read timeout : %d\n", phy, reg);
  73. return 0;
  74. }
  75. if (again--)
  76. goto read_again;
  77. return (val & SMI_DATA_MASK) >> SMI_DATA_SHIFT;
  78. }
  79. static void
  80. jme_mdio_write(struct net_device *netdev,
  81. int phy, int reg, int val)
  82. {
  83. struct jme_adapter *jme = netdev_priv(netdev);
  84. int i;
  85. jwrite32(jme, JME_SMI, SMI_OP_WRITE | SMI_OP_REQ |
  86. ((val << SMI_DATA_SHIFT) & SMI_DATA_MASK) |
  87. smi_phy_addr(phy) | smi_reg_addr(reg));
  88. wmb();
  89. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  90. udelay(20);
  91. if ((jread32(jme, JME_SMI) & SMI_OP_REQ) == 0)
  92. break;
  93. }
  94. if (i == 0)
  95. pr_err("phy(%d) write timeout : %d\n", phy, reg);
  96. }
  97. static inline void
  98. jme_reset_phy_processor(struct jme_adapter *jme)
  99. {
  100. u32 val;
  101. jme_mdio_write(jme->dev,
  102. jme->mii_if.phy_id,
  103. MII_ADVERTISE, ADVERTISE_ALL |
  104. ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  105. if (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  106. jme_mdio_write(jme->dev,
  107. jme->mii_if.phy_id,
  108. MII_CTRL1000,
  109. ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  110. val = jme_mdio_read(jme->dev,
  111. jme->mii_if.phy_id,
  112. MII_BMCR);
  113. jme_mdio_write(jme->dev,
  114. jme->mii_if.phy_id,
  115. MII_BMCR, val | BMCR_RESET);
  116. }
  117. static void
  118. jme_setup_wakeup_frame(struct jme_adapter *jme,
  119. const u32 *mask, u32 crc, int fnr)
  120. {
  121. int i;
  122. /*
  123. * Setup CRC pattern
  124. */
  125. jwrite32(jme, JME_WFOI, WFOI_CRC_SEL | (fnr & WFOI_FRAME_SEL));
  126. wmb();
  127. jwrite32(jme, JME_WFODP, crc);
  128. wmb();
  129. /*
  130. * Setup Mask
  131. */
  132. for (i = 0 ; i < WAKEUP_FRAME_MASK_DWNR ; ++i) {
  133. jwrite32(jme, JME_WFOI,
  134. ((i << WFOI_MASK_SHIFT) & WFOI_MASK_SEL) |
  135. (fnr & WFOI_FRAME_SEL));
  136. wmb();
  137. jwrite32(jme, JME_WFODP, mask[i]);
  138. wmb();
  139. }
  140. }
  141. static inline void
  142. jme_mac_rxclk_off(struct jme_adapter *jme)
  143. {
  144. jme->reg_gpreg1 |= GPREG1_RXCLKOFF;
  145. jwrite32f(jme, JME_GPREG1, jme->reg_gpreg1);
  146. }
  147. static inline void
  148. jme_mac_rxclk_on(struct jme_adapter *jme)
  149. {
  150. jme->reg_gpreg1 &= ~GPREG1_RXCLKOFF;
  151. jwrite32f(jme, JME_GPREG1, jme->reg_gpreg1);
  152. }
  153. static inline void
  154. jme_mac_txclk_off(struct jme_adapter *jme)
  155. {
  156. jme->reg_ghc &= ~(GHC_TO_CLK_SRC | GHC_TXMAC_CLK_SRC);
  157. jwrite32f(jme, JME_GHC, jme->reg_ghc);
  158. }
  159. static inline void
  160. jme_mac_txclk_on(struct jme_adapter *jme)
  161. {
  162. u32 speed = jme->reg_ghc & GHC_SPEED;
  163. if (speed == GHC_SPEED_1000M)
  164. jme->reg_ghc |= GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY;
  165. else
  166. jme->reg_ghc |= GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
  167. jwrite32f(jme, JME_GHC, jme->reg_ghc);
  168. }
  169. static inline void
  170. jme_reset_ghc_speed(struct jme_adapter *jme)
  171. {
  172. jme->reg_ghc &= ~(GHC_SPEED | GHC_DPX);
  173. jwrite32f(jme, JME_GHC, jme->reg_ghc);
  174. }
  175. static inline void
  176. jme_reset_250A2_workaround(struct jme_adapter *jme)
  177. {
  178. jme->reg_gpreg1 &= ~(GPREG1_HALFMODEPATCH |
  179. GPREG1_RSSPATCH);
  180. jwrite32(jme, JME_GPREG1, jme->reg_gpreg1);
  181. }
  182. static inline void
  183. jme_assert_ghc_reset(struct jme_adapter *jme)
  184. {
  185. jme->reg_ghc |= GHC_SWRST;
  186. jwrite32f(jme, JME_GHC, jme->reg_ghc);
  187. }
  188. static inline void
  189. jme_clear_ghc_reset(struct jme_adapter *jme)
  190. {
  191. jme->reg_ghc &= ~GHC_SWRST;
  192. jwrite32f(jme, JME_GHC, jme->reg_ghc);
  193. }
  194. static inline void
  195. jme_reset_mac_processor(struct jme_adapter *jme)
  196. {
  197. static const u32 mask[WAKEUP_FRAME_MASK_DWNR] = {0, 0, 0, 0};
  198. u32 crc = 0xCDCDCDCD;
  199. u32 gpreg0;
  200. int i;
  201. jme_reset_ghc_speed(jme);
  202. jme_reset_250A2_workaround(jme);
  203. jme_mac_rxclk_on(jme);
  204. jme_mac_txclk_on(jme);
  205. udelay(1);
  206. jme_assert_ghc_reset(jme);
  207. udelay(1);
  208. jme_mac_rxclk_off(jme);
  209. jme_mac_txclk_off(jme);
  210. udelay(1);
  211. jme_clear_ghc_reset(jme);
  212. udelay(1);
  213. jme_mac_rxclk_on(jme);
  214. jme_mac_txclk_on(jme);
  215. udelay(1);
  216. jme_mac_rxclk_off(jme);
  217. jme_mac_txclk_off(jme);
  218. jwrite32(jme, JME_RXDBA_LO, 0x00000000);
  219. jwrite32(jme, JME_RXDBA_HI, 0x00000000);
  220. jwrite32(jme, JME_RXQDC, 0x00000000);
  221. jwrite32(jme, JME_RXNDA, 0x00000000);
  222. jwrite32(jme, JME_TXDBA_LO, 0x00000000);
  223. jwrite32(jme, JME_TXDBA_HI, 0x00000000);
  224. jwrite32(jme, JME_TXQDC, 0x00000000);
  225. jwrite32(jme, JME_TXNDA, 0x00000000);
  226. jwrite32(jme, JME_RXMCHT_LO, 0x00000000);
  227. jwrite32(jme, JME_RXMCHT_HI, 0x00000000);
  228. for (i = 0 ; i < WAKEUP_FRAME_NR ; ++i)
  229. jme_setup_wakeup_frame(jme, mask, crc, i);
  230. if (jme->fpgaver)
  231. gpreg0 = GPREG0_DEFAULT | GPREG0_LNKINTPOLL;
  232. else
  233. gpreg0 = GPREG0_DEFAULT;
  234. jwrite32(jme, JME_GPREG0, gpreg0);
  235. }
  236. static inline void
  237. jme_clear_pm(struct jme_adapter *jme)
  238. {
  239. jwrite32(jme, JME_PMCS, 0xFFFF0000 | jme->reg_pmcs);
  240. pci_set_power_state(jme->pdev, PCI_D0);
  241. pci_enable_wake(jme->pdev, PCI_D0, false);
  242. }
  243. static int
  244. jme_reload_eeprom(struct jme_adapter *jme)
  245. {
  246. u32 val;
  247. int i;
  248. val = jread32(jme, JME_SMBCSR);
  249. if (val & SMBCSR_EEPROMD) {
  250. val |= SMBCSR_CNACK;
  251. jwrite32(jme, JME_SMBCSR, val);
  252. val |= SMBCSR_RELOAD;
  253. jwrite32(jme, JME_SMBCSR, val);
  254. mdelay(12);
  255. for (i = JME_EEPROM_RELOAD_TIMEOUT; i > 0; --i) {
  256. mdelay(1);
  257. if ((jread32(jme, JME_SMBCSR) & SMBCSR_RELOAD) == 0)
  258. break;
  259. }
  260. if (i == 0) {
  261. pr_err("eeprom reload timeout\n");
  262. return -EIO;
  263. }
  264. }
  265. return 0;
  266. }
  267. static void
  268. jme_load_macaddr(struct net_device *netdev)
  269. {
  270. struct jme_adapter *jme = netdev_priv(netdev);
  271. unsigned char macaddr[6];
  272. u32 val;
  273. spin_lock_bh(&jme->macaddr_lock);
  274. val = jread32(jme, JME_RXUMA_LO);
  275. macaddr[0] = (val >> 0) & 0xFF;
  276. macaddr[1] = (val >> 8) & 0xFF;
  277. macaddr[2] = (val >> 16) & 0xFF;
  278. macaddr[3] = (val >> 24) & 0xFF;
  279. val = jread32(jme, JME_RXUMA_HI);
  280. macaddr[4] = (val >> 0) & 0xFF;
  281. macaddr[5] = (val >> 8) & 0xFF;
  282. memcpy(netdev->dev_addr, macaddr, 6);
  283. spin_unlock_bh(&jme->macaddr_lock);
  284. }
  285. static inline void
  286. jme_set_rx_pcc(struct jme_adapter *jme, int p)
  287. {
  288. switch (p) {
  289. case PCC_OFF:
  290. jwrite32(jme, JME_PCCRX0,
  291. ((PCC_OFF_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  292. ((PCC_OFF_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  293. break;
  294. case PCC_P1:
  295. jwrite32(jme, JME_PCCRX0,
  296. ((PCC_P1_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  297. ((PCC_P1_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  298. break;
  299. case PCC_P2:
  300. jwrite32(jme, JME_PCCRX0,
  301. ((PCC_P2_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  302. ((PCC_P2_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  303. break;
  304. case PCC_P3:
  305. jwrite32(jme, JME_PCCRX0,
  306. ((PCC_P3_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  307. ((PCC_P3_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  308. break;
  309. default:
  310. break;
  311. }
  312. wmb();
  313. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  314. netif_info(jme, rx_status, jme->dev, "Switched to PCC_P%d\n", p);
  315. }
  316. static void
  317. jme_start_irq(struct jme_adapter *jme)
  318. {
  319. register struct dynpcc_info *dpi = &(jme->dpi);
  320. jme_set_rx_pcc(jme, PCC_P1);
  321. dpi->cur = PCC_P1;
  322. dpi->attempt = PCC_P1;
  323. dpi->cnt = 0;
  324. jwrite32(jme, JME_PCCTX,
  325. ((PCC_TX_TO << PCCTXTO_SHIFT) & PCCTXTO_MASK) |
  326. ((PCC_TX_CNT << PCCTX_SHIFT) & PCCTX_MASK) |
  327. PCCTXQ0_EN
  328. );
  329. /*
  330. * Enable Interrupts
  331. */
  332. jwrite32(jme, JME_IENS, INTR_ENABLE);
  333. }
  334. static inline void
  335. jme_stop_irq(struct jme_adapter *jme)
  336. {
  337. /*
  338. * Disable Interrupts
  339. */
  340. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  341. }
  342. static u32
  343. jme_linkstat_from_phy(struct jme_adapter *jme)
  344. {
  345. u32 phylink, bmsr;
  346. phylink = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 17);
  347. bmsr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMSR);
  348. if (bmsr & BMSR_ANCOMP)
  349. phylink |= PHY_LINK_AUTONEG_COMPLETE;
  350. return phylink;
  351. }
  352. static inline void
  353. jme_set_phyfifo_5level(struct jme_adapter *jme)
  354. {
  355. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0004);
  356. }
  357. static inline void
  358. jme_set_phyfifo_8level(struct jme_adapter *jme)
  359. {
  360. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0000);
  361. }
  362. static int
  363. jme_check_link(struct net_device *netdev, int testonly)
  364. {
  365. struct jme_adapter *jme = netdev_priv(netdev);
  366. u32 phylink, cnt = JME_SPDRSV_TIMEOUT, bmcr;
  367. char linkmsg[64];
  368. int rc = 0;
  369. linkmsg[0] = '\0';
  370. if (jme->fpgaver)
  371. phylink = jme_linkstat_from_phy(jme);
  372. else
  373. phylink = jread32(jme, JME_PHY_LINK);
  374. if (phylink & PHY_LINK_UP) {
  375. if (!(phylink & PHY_LINK_AUTONEG_COMPLETE)) {
  376. /*
  377. * If we did not enable AN
  378. * Speed/Duplex Info should be obtained from SMI
  379. */
  380. phylink = PHY_LINK_UP;
  381. bmcr = jme_mdio_read(jme->dev,
  382. jme->mii_if.phy_id,
  383. MII_BMCR);
  384. phylink |= ((bmcr & BMCR_SPEED1000) &&
  385. (bmcr & BMCR_SPEED100) == 0) ?
  386. PHY_LINK_SPEED_1000M :
  387. (bmcr & BMCR_SPEED100) ?
  388. PHY_LINK_SPEED_100M :
  389. PHY_LINK_SPEED_10M;
  390. phylink |= (bmcr & BMCR_FULLDPLX) ?
  391. PHY_LINK_DUPLEX : 0;
  392. strcat(linkmsg, "Forced: ");
  393. } else {
  394. /*
  395. * Keep polling for speed/duplex resolve complete
  396. */
  397. while (!(phylink & PHY_LINK_SPEEDDPU_RESOLVED) &&
  398. --cnt) {
  399. udelay(1);
  400. if (jme->fpgaver)
  401. phylink = jme_linkstat_from_phy(jme);
  402. else
  403. phylink = jread32(jme, JME_PHY_LINK);
  404. }
  405. if (!cnt)
  406. pr_err("Waiting speed resolve timeout\n");
  407. strcat(linkmsg, "ANed: ");
  408. }
  409. if (jme->phylink == phylink) {
  410. rc = 1;
  411. goto out;
  412. }
  413. if (testonly)
  414. goto out;
  415. jme->phylink = phylink;
  416. /*
  417. * The speed/duplex setting of jme->reg_ghc already cleared
  418. * by jme_reset_mac_processor()
  419. */
  420. switch (phylink & PHY_LINK_SPEED_MASK) {
  421. case PHY_LINK_SPEED_10M:
  422. jme->reg_ghc |= GHC_SPEED_10M;
  423. strcat(linkmsg, "10 Mbps, ");
  424. break;
  425. case PHY_LINK_SPEED_100M:
  426. jme->reg_ghc |= GHC_SPEED_100M;
  427. strcat(linkmsg, "100 Mbps, ");
  428. break;
  429. case PHY_LINK_SPEED_1000M:
  430. jme->reg_ghc |= GHC_SPEED_1000M;
  431. strcat(linkmsg, "1000 Mbps, ");
  432. break;
  433. default:
  434. break;
  435. }
  436. if (phylink & PHY_LINK_DUPLEX) {
  437. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT);
  438. jwrite32(jme, JME_TXTRHD, TXTRHD_FULLDUPLEX);
  439. jme->reg_ghc |= GHC_DPX;
  440. } else {
  441. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT |
  442. TXMCS_BACKOFF |
  443. TXMCS_CARRIERSENSE |
  444. TXMCS_COLLISION);
  445. jwrite32(jme, JME_TXTRHD, TXTRHD_HALFDUPLEX);
  446. }
  447. jwrite32(jme, JME_GHC, jme->reg_ghc);
  448. if (is_buggy250(jme->pdev->device, jme->chiprev)) {
  449. jme->reg_gpreg1 &= ~(GPREG1_HALFMODEPATCH |
  450. GPREG1_RSSPATCH);
  451. if (!(phylink & PHY_LINK_DUPLEX))
  452. jme->reg_gpreg1 |= GPREG1_HALFMODEPATCH;
  453. switch (phylink & PHY_LINK_SPEED_MASK) {
  454. case PHY_LINK_SPEED_10M:
  455. jme_set_phyfifo_8level(jme);
  456. jme->reg_gpreg1 |= GPREG1_RSSPATCH;
  457. break;
  458. case PHY_LINK_SPEED_100M:
  459. jme_set_phyfifo_5level(jme);
  460. jme->reg_gpreg1 |= GPREG1_RSSPATCH;
  461. break;
  462. case PHY_LINK_SPEED_1000M:
  463. jme_set_phyfifo_8level(jme);
  464. break;
  465. default:
  466. break;
  467. }
  468. }
  469. jwrite32(jme, JME_GPREG1, jme->reg_gpreg1);
  470. strcat(linkmsg, (phylink & PHY_LINK_DUPLEX) ?
  471. "Full-Duplex, " :
  472. "Half-Duplex, ");
  473. strcat(linkmsg, (phylink & PHY_LINK_MDI_STAT) ?
  474. "MDI-X" :
  475. "MDI");
  476. netif_info(jme, link, jme->dev, "Link is up at %s\n", linkmsg);
  477. netif_carrier_on(netdev);
  478. } else {
  479. if (testonly)
  480. goto out;
  481. netif_info(jme, link, jme->dev, "Link is down\n");
  482. jme->phylink = 0;
  483. netif_carrier_off(netdev);
  484. }
  485. out:
  486. return rc;
  487. }
  488. static int
  489. jme_setup_tx_resources(struct jme_adapter *jme)
  490. {
  491. struct jme_ring *txring = &(jme->txring[0]);
  492. txring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  493. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  494. &(txring->dmaalloc),
  495. GFP_ATOMIC);
  496. if (!txring->alloc)
  497. goto err_set_null;
  498. /*
  499. * 16 Bytes align
  500. */
  501. txring->desc = (void *)ALIGN((unsigned long)(txring->alloc),
  502. RING_DESC_ALIGN);
  503. txring->dma = ALIGN(txring->dmaalloc, RING_DESC_ALIGN);
  504. txring->next_to_use = 0;
  505. atomic_set(&txring->next_to_clean, 0);
  506. atomic_set(&txring->nr_free, jme->tx_ring_size);
  507. txring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
  508. jme->tx_ring_size, GFP_ATOMIC);
  509. if (unlikely(!(txring->bufinf)))
  510. goto err_free_txring;
  511. /*
  512. * Initialize Transmit Descriptors
  513. */
  514. memset(txring->alloc, 0, TX_RING_ALLOC_SIZE(jme->tx_ring_size));
  515. memset(txring->bufinf, 0,
  516. sizeof(struct jme_buffer_info) * jme->tx_ring_size);
  517. return 0;
  518. err_free_txring:
  519. dma_free_coherent(&(jme->pdev->dev),
  520. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  521. txring->alloc,
  522. txring->dmaalloc);
  523. err_set_null:
  524. txring->desc = NULL;
  525. txring->dmaalloc = 0;
  526. txring->dma = 0;
  527. txring->bufinf = NULL;
  528. return -ENOMEM;
  529. }
  530. static void
  531. jme_free_tx_resources(struct jme_adapter *jme)
  532. {
  533. int i;
  534. struct jme_ring *txring = &(jme->txring[0]);
  535. struct jme_buffer_info *txbi;
  536. if (txring->alloc) {
  537. if (txring->bufinf) {
  538. for (i = 0 ; i < jme->tx_ring_size ; ++i) {
  539. txbi = txring->bufinf + i;
  540. if (txbi->skb) {
  541. dev_kfree_skb(txbi->skb);
  542. txbi->skb = NULL;
  543. }
  544. txbi->mapping = 0;
  545. txbi->len = 0;
  546. txbi->nr_desc = 0;
  547. txbi->start_xmit = 0;
  548. }
  549. kfree(txring->bufinf);
  550. }
  551. dma_free_coherent(&(jme->pdev->dev),
  552. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  553. txring->alloc,
  554. txring->dmaalloc);
  555. txring->alloc = NULL;
  556. txring->desc = NULL;
  557. txring->dmaalloc = 0;
  558. txring->dma = 0;
  559. txring->bufinf = NULL;
  560. }
  561. txring->next_to_use = 0;
  562. atomic_set(&txring->next_to_clean, 0);
  563. atomic_set(&txring->nr_free, 0);
  564. }
  565. static inline void
  566. jme_enable_tx_engine(struct jme_adapter *jme)
  567. {
  568. /*
  569. * Select Queue 0
  570. */
  571. jwrite32(jme, JME_TXCS, TXCS_DEFAULT | TXCS_SELECT_QUEUE0);
  572. wmb();
  573. /*
  574. * Setup TX Queue 0 DMA Bass Address
  575. */
  576. jwrite32(jme, JME_TXDBA_LO, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  577. jwrite32(jme, JME_TXDBA_HI, (__u64)(jme->txring[0].dma) >> 32);
  578. jwrite32(jme, JME_TXNDA, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  579. /*
  580. * Setup TX Descptor Count
  581. */
  582. jwrite32(jme, JME_TXQDC, jme->tx_ring_size);
  583. /*
  584. * Enable TX Engine
  585. */
  586. wmb();
  587. jwrite32f(jme, JME_TXCS, jme->reg_txcs |
  588. TXCS_SELECT_QUEUE0 |
  589. TXCS_ENABLE);
  590. /*
  591. * Start clock for TX MAC Processor
  592. */
  593. jme_mac_txclk_on(jme);
  594. }
  595. static inline void
  596. jme_restart_tx_engine(struct jme_adapter *jme)
  597. {
  598. /*
  599. * Restart TX Engine
  600. */
  601. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  602. TXCS_SELECT_QUEUE0 |
  603. TXCS_ENABLE);
  604. }
  605. static inline void
  606. jme_disable_tx_engine(struct jme_adapter *jme)
  607. {
  608. int i;
  609. u32 val;
  610. /*
  611. * Disable TX Engine
  612. */
  613. jwrite32(jme, JME_TXCS, jme->reg_txcs | TXCS_SELECT_QUEUE0);
  614. wmb();
  615. val = jread32(jme, JME_TXCS);
  616. for (i = JME_TX_DISABLE_TIMEOUT ; (val & TXCS_ENABLE) && i > 0 ; --i) {
  617. mdelay(1);
  618. val = jread32(jme, JME_TXCS);
  619. rmb();
  620. }
  621. if (!i)
  622. pr_err("Disable TX engine timeout\n");
  623. /*
  624. * Stop clock for TX MAC Processor
  625. */
  626. jme_mac_txclk_off(jme);
  627. }
  628. static void
  629. jme_set_clean_rxdesc(struct jme_adapter *jme, int i)
  630. {
  631. struct jme_ring *rxring = &(jme->rxring[0]);
  632. register struct rxdesc *rxdesc = rxring->desc;
  633. struct jme_buffer_info *rxbi = rxring->bufinf;
  634. rxdesc += i;
  635. rxbi += i;
  636. rxdesc->dw[0] = 0;
  637. rxdesc->dw[1] = 0;
  638. rxdesc->desc1.bufaddrh = cpu_to_le32((__u64)rxbi->mapping >> 32);
  639. rxdesc->desc1.bufaddrl = cpu_to_le32(
  640. (__u64)rxbi->mapping & 0xFFFFFFFFUL);
  641. rxdesc->desc1.datalen = cpu_to_le16(rxbi->len);
  642. if (jme->dev->features & NETIF_F_HIGHDMA)
  643. rxdesc->desc1.flags = RXFLAG_64BIT;
  644. wmb();
  645. rxdesc->desc1.flags |= RXFLAG_OWN | RXFLAG_INT;
  646. }
  647. static int
  648. jme_make_new_rx_buf(struct jme_adapter *jme, int i)
  649. {
  650. struct jme_ring *rxring = &(jme->rxring[0]);
  651. struct jme_buffer_info *rxbi = rxring->bufinf + i;
  652. struct sk_buff *skb;
  653. skb = netdev_alloc_skb(jme->dev,
  654. jme->dev->mtu + RX_EXTRA_LEN);
  655. if (unlikely(!skb))
  656. return -ENOMEM;
  657. rxbi->skb = skb;
  658. rxbi->len = skb_tailroom(skb);
  659. rxbi->mapping = pci_map_page(jme->pdev,
  660. virt_to_page(skb->data),
  661. offset_in_page(skb->data),
  662. rxbi->len,
  663. PCI_DMA_FROMDEVICE);
  664. return 0;
  665. }
  666. static void
  667. jme_free_rx_buf(struct jme_adapter *jme, int i)
  668. {
  669. struct jme_ring *rxring = &(jme->rxring[0]);
  670. struct jme_buffer_info *rxbi = rxring->bufinf;
  671. rxbi += i;
  672. if (rxbi->skb) {
  673. pci_unmap_page(jme->pdev,
  674. rxbi->mapping,
  675. rxbi->len,
  676. PCI_DMA_FROMDEVICE);
  677. dev_kfree_skb(rxbi->skb);
  678. rxbi->skb = NULL;
  679. rxbi->mapping = 0;
  680. rxbi->len = 0;
  681. }
  682. }
  683. static void
  684. jme_free_rx_resources(struct jme_adapter *jme)
  685. {
  686. int i;
  687. struct jme_ring *rxring = &(jme->rxring[0]);
  688. if (rxring->alloc) {
  689. if (rxring->bufinf) {
  690. for (i = 0 ; i < jme->rx_ring_size ; ++i)
  691. jme_free_rx_buf(jme, i);
  692. kfree(rxring->bufinf);
  693. }
  694. dma_free_coherent(&(jme->pdev->dev),
  695. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  696. rxring->alloc,
  697. rxring->dmaalloc);
  698. rxring->alloc = NULL;
  699. rxring->desc = NULL;
  700. rxring->dmaalloc = 0;
  701. rxring->dma = 0;
  702. rxring->bufinf = NULL;
  703. }
  704. rxring->next_to_use = 0;
  705. atomic_set(&rxring->next_to_clean, 0);
  706. }
  707. static int
  708. jme_setup_rx_resources(struct jme_adapter *jme)
  709. {
  710. int i;
  711. struct jme_ring *rxring = &(jme->rxring[0]);
  712. rxring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  713. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  714. &(rxring->dmaalloc),
  715. GFP_ATOMIC);
  716. if (!rxring->alloc)
  717. goto err_set_null;
  718. /*
  719. * 16 Bytes align
  720. */
  721. rxring->desc = (void *)ALIGN((unsigned long)(rxring->alloc),
  722. RING_DESC_ALIGN);
  723. rxring->dma = ALIGN(rxring->dmaalloc, RING_DESC_ALIGN);
  724. rxring->next_to_use = 0;
  725. atomic_set(&rxring->next_to_clean, 0);
  726. rxring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
  727. jme->rx_ring_size, GFP_ATOMIC);
  728. if (unlikely(!(rxring->bufinf)))
  729. goto err_free_rxring;
  730. /*
  731. * Initiallize Receive Descriptors
  732. */
  733. memset(rxring->bufinf, 0,
  734. sizeof(struct jme_buffer_info) * jme->rx_ring_size);
  735. for (i = 0 ; i < jme->rx_ring_size ; ++i) {
  736. if (unlikely(jme_make_new_rx_buf(jme, i))) {
  737. jme_free_rx_resources(jme);
  738. return -ENOMEM;
  739. }
  740. jme_set_clean_rxdesc(jme, i);
  741. }
  742. return 0;
  743. err_free_rxring:
  744. dma_free_coherent(&(jme->pdev->dev),
  745. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  746. rxring->alloc,
  747. rxring->dmaalloc);
  748. err_set_null:
  749. rxring->desc = NULL;
  750. rxring->dmaalloc = 0;
  751. rxring->dma = 0;
  752. rxring->bufinf = NULL;
  753. return -ENOMEM;
  754. }
  755. static inline void
  756. jme_enable_rx_engine(struct jme_adapter *jme)
  757. {
  758. /*
  759. * Select Queue 0
  760. */
  761. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  762. RXCS_QUEUESEL_Q0);
  763. wmb();
  764. /*
  765. * Setup RX DMA Bass Address
  766. */
  767. jwrite32(jme, JME_RXDBA_LO, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  768. jwrite32(jme, JME_RXDBA_HI, (__u64)(jme->rxring[0].dma) >> 32);
  769. jwrite32(jme, JME_RXNDA, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  770. /*
  771. * Setup RX Descriptor Count
  772. */
  773. jwrite32(jme, JME_RXQDC, jme->rx_ring_size);
  774. /*
  775. * Setup Unicast Filter
  776. */
  777. jme_set_unicastaddr(jme->dev);
  778. jme_set_multi(jme->dev);
  779. /*
  780. * Enable RX Engine
  781. */
  782. wmb();
  783. jwrite32f(jme, JME_RXCS, jme->reg_rxcs |
  784. RXCS_QUEUESEL_Q0 |
  785. RXCS_ENABLE |
  786. RXCS_QST);
  787. /*
  788. * Start clock for RX MAC Processor
  789. */
  790. jme_mac_rxclk_on(jme);
  791. }
  792. static inline void
  793. jme_restart_rx_engine(struct jme_adapter *jme)
  794. {
  795. /*
  796. * Start RX Engine
  797. */
  798. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  799. RXCS_QUEUESEL_Q0 |
  800. RXCS_ENABLE |
  801. RXCS_QST);
  802. }
  803. static inline void
  804. jme_disable_rx_engine(struct jme_adapter *jme)
  805. {
  806. int i;
  807. u32 val;
  808. /*
  809. * Disable RX Engine
  810. */
  811. jwrite32(jme, JME_RXCS, jme->reg_rxcs);
  812. wmb();
  813. val = jread32(jme, JME_RXCS);
  814. for (i = JME_RX_DISABLE_TIMEOUT ; (val & RXCS_ENABLE) && i > 0 ; --i) {
  815. mdelay(1);
  816. val = jread32(jme, JME_RXCS);
  817. rmb();
  818. }
  819. if (!i)
  820. pr_err("Disable RX engine timeout\n");
  821. /*
  822. * Stop clock for RX MAC Processor
  823. */
  824. jme_mac_rxclk_off(jme);
  825. }
  826. static int
  827. jme_rxsum_ok(struct jme_adapter *jme, u16 flags)
  828. {
  829. if (!(flags & (RXWBFLAG_TCPON | RXWBFLAG_UDPON | RXWBFLAG_IPV4)))
  830. return false;
  831. if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_TCPON | RXWBFLAG_TCPCS))
  832. == RXWBFLAG_TCPON)) {
  833. if (flags & RXWBFLAG_IPV4)
  834. netif_err(jme, rx_err, jme->dev, "TCP Checksum error\n");
  835. return false;
  836. }
  837. if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_UDPON | RXWBFLAG_UDPCS))
  838. == RXWBFLAG_UDPON)) {
  839. if (flags & RXWBFLAG_IPV4)
  840. netif_err(jme, rx_err, jme->dev, "UDP Checksum error\n");
  841. return false;
  842. }
  843. if (unlikely((flags & (RXWBFLAG_IPV4 | RXWBFLAG_IPCS))
  844. == RXWBFLAG_IPV4)) {
  845. netif_err(jme, rx_err, jme->dev, "IPv4 Checksum error\n");
  846. return false;
  847. }
  848. return true;
  849. }
  850. static void
  851. jme_alloc_and_feed_skb(struct jme_adapter *jme, int idx)
  852. {
  853. struct jme_ring *rxring = &(jme->rxring[0]);
  854. struct rxdesc *rxdesc = rxring->desc;
  855. struct jme_buffer_info *rxbi = rxring->bufinf;
  856. struct sk_buff *skb;
  857. int framesize;
  858. rxdesc += idx;
  859. rxbi += idx;
  860. skb = rxbi->skb;
  861. pci_dma_sync_single_for_cpu(jme->pdev,
  862. rxbi->mapping,
  863. rxbi->len,
  864. PCI_DMA_FROMDEVICE);
  865. if (unlikely(jme_make_new_rx_buf(jme, idx))) {
  866. pci_dma_sync_single_for_device(jme->pdev,
  867. rxbi->mapping,
  868. rxbi->len,
  869. PCI_DMA_FROMDEVICE);
  870. ++(NET_STAT(jme).rx_dropped);
  871. } else {
  872. framesize = le16_to_cpu(rxdesc->descwb.framesize)
  873. - RX_PREPAD_SIZE;
  874. skb_reserve(skb, RX_PREPAD_SIZE);
  875. skb_put(skb, framesize);
  876. skb->protocol = eth_type_trans(skb, jme->dev);
  877. if (jme_rxsum_ok(jme, le16_to_cpu(rxdesc->descwb.flags)))
  878. skb->ip_summed = CHECKSUM_UNNECESSARY;
  879. else
  880. skb_checksum_none_assert(skb);
  881. if (rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_TAGON)) {
  882. if (jme->vlgrp) {
  883. jme->jme_vlan_rx(skb, jme->vlgrp,
  884. le16_to_cpu(rxdesc->descwb.vlan));
  885. NET_STAT(jme).rx_bytes += 4;
  886. } else {
  887. dev_kfree_skb(skb);
  888. }
  889. } else {
  890. jme->jme_rx(skb);
  891. }
  892. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_DEST)) ==
  893. cpu_to_le16(RXWBFLAG_DEST_MUL))
  894. ++(NET_STAT(jme).multicast);
  895. NET_STAT(jme).rx_bytes += framesize;
  896. ++(NET_STAT(jme).rx_packets);
  897. }
  898. jme_set_clean_rxdesc(jme, idx);
  899. }
  900. static int
  901. jme_process_receive(struct jme_adapter *jme, int limit)
  902. {
  903. struct jme_ring *rxring = &(jme->rxring[0]);
  904. struct rxdesc *rxdesc = rxring->desc;
  905. int i, j, ccnt, desccnt, mask = jme->rx_ring_mask;
  906. if (unlikely(!atomic_dec_and_test(&jme->rx_cleaning)))
  907. goto out_inc;
  908. if (unlikely(atomic_read(&jme->link_changing) != 1))
  909. goto out_inc;
  910. if (unlikely(!netif_carrier_ok(jme->dev)))
  911. goto out_inc;
  912. i = atomic_read(&rxring->next_to_clean);
  913. while (limit > 0) {
  914. rxdesc = rxring->desc;
  915. rxdesc += i;
  916. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_OWN)) ||
  917. !(rxdesc->descwb.desccnt & RXWBDCNT_WBCPL))
  918. goto out;
  919. --limit;
  920. rmb();
  921. desccnt = rxdesc->descwb.desccnt & RXWBDCNT_DCNT;
  922. if (unlikely(desccnt > 1 ||
  923. rxdesc->descwb.errstat & RXWBERR_ALLERR)) {
  924. if (rxdesc->descwb.errstat & RXWBERR_CRCERR)
  925. ++(NET_STAT(jme).rx_crc_errors);
  926. else if (rxdesc->descwb.errstat & RXWBERR_OVERUN)
  927. ++(NET_STAT(jme).rx_fifo_errors);
  928. else
  929. ++(NET_STAT(jme).rx_errors);
  930. if (desccnt > 1)
  931. limit -= desccnt - 1;
  932. for (j = i, ccnt = desccnt ; ccnt-- ; ) {
  933. jme_set_clean_rxdesc(jme, j);
  934. j = (j + 1) & (mask);
  935. }
  936. } else {
  937. jme_alloc_and_feed_skb(jme, i);
  938. }
  939. i = (i + desccnt) & (mask);
  940. }
  941. out:
  942. atomic_set(&rxring->next_to_clean, i);
  943. out_inc:
  944. atomic_inc(&jme->rx_cleaning);
  945. return limit > 0 ? limit : 0;
  946. }
  947. static void
  948. jme_attempt_pcc(struct dynpcc_info *dpi, int atmp)
  949. {
  950. if (likely(atmp == dpi->cur)) {
  951. dpi->cnt = 0;
  952. return;
  953. }
  954. if (dpi->attempt == atmp) {
  955. ++(dpi->cnt);
  956. } else {
  957. dpi->attempt = atmp;
  958. dpi->cnt = 0;
  959. }
  960. }
  961. static void
  962. jme_dynamic_pcc(struct jme_adapter *jme)
  963. {
  964. register struct dynpcc_info *dpi = &(jme->dpi);
  965. if ((NET_STAT(jme).rx_bytes - dpi->last_bytes) > PCC_P3_THRESHOLD)
  966. jme_attempt_pcc(dpi, PCC_P3);
  967. else if ((NET_STAT(jme).rx_packets - dpi->last_pkts) > PCC_P2_THRESHOLD ||
  968. dpi->intr_cnt > PCC_INTR_THRESHOLD)
  969. jme_attempt_pcc(dpi, PCC_P2);
  970. else
  971. jme_attempt_pcc(dpi, PCC_P1);
  972. if (unlikely(dpi->attempt != dpi->cur && dpi->cnt > 5)) {
  973. if (dpi->attempt < dpi->cur)
  974. tasklet_schedule(&jme->rxclean_task);
  975. jme_set_rx_pcc(jme, dpi->attempt);
  976. dpi->cur = dpi->attempt;
  977. dpi->cnt = 0;
  978. }
  979. }
  980. static void
  981. jme_start_pcc_timer(struct jme_adapter *jme)
  982. {
  983. struct dynpcc_info *dpi = &(jme->dpi);
  984. dpi->last_bytes = NET_STAT(jme).rx_bytes;
  985. dpi->last_pkts = NET_STAT(jme).rx_packets;
  986. dpi->intr_cnt = 0;
  987. jwrite32(jme, JME_TMCSR,
  988. TMCSR_EN | ((0xFFFFFF - PCC_INTERVAL_US) & TMCSR_CNT));
  989. }
  990. static inline void
  991. jme_stop_pcc_timer(struct jme_adapter *jme)
  992. {
  993. jwrite32(jme, JME_TMCSR, 0);
  994. }
  995. static void
  996. jme_shutdown_nic(struct jme_adapter *jme)
  997. {
  998. u32 phylink;
  999. phylink = jme_linkstat_from_phy(jme);
  1000. if (!(phylink & PHY_LINK_UP)) {
  1001. /*
  1002. * Disable all interrupt before issue timer
  1003. */
  1004. jme_stop_irq(jme);
  1005. jwrite32(jme, JME_TIMER2, TMCSR_EN | 0xFFFFFE);
  1006. }
  1007. }
  1008. static void
  1009. jme_pcc_tasklet(unsigned long arg)
  1010. {
  1011. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1012. struct net_device *netdev = jme->dev;
  1013. if (unlikely(test_bit(JME_FLAG_SHUTDOWN, &jme->flags))) {
  1014. jme_shutdown_nic(jme);
  1015. return;
  1016. }
  1017. if (unlikely(!netif_carrier_ok(netdev) ||
  1018. (atomic_read(&jme->link_changing) != 1)
  1019. )) {
  1020. jme_stop_pcc_timer(jme);
  1021. return;
  1022. }
  1023. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  1024. jme_dynamic_pcc(jme);
  1025. jme_start_pcc_timer(jme);
  1026. }
  1027. static inline void
  1028. jme_polling_mode(struct jme_adapter *jme)
  1029. {
  1030. jme_set_rx_pcc(jme, PCC_OFF);
  1031. }
  1032. static inline void
  1033. jme_interrupt_mode(struct jme_adapter *jme)
  1034. {
  1035. jme_set_rx_pcc(jme, PCC_P1);
  1036. }
  1037. static inline int
  1038. jme_pseudo_hotplug_enabled(struct jme_adapter *jme)
  1039. {
  1040. u32 apmc;
  1041. apmc = jread32(jme, JME_APMC);
  1042. return apmc & JME_APMC_PSEUDO_HP_EN;
  1043. }
  1044. static void
  1045. jme_start_shutdown_timer(struct jme_adapter *jme)
  1046. {
  1047. u32 apmc;
  1048. apmc = jread32(jme, JME_APMC) | JME_APMC_PCIE_SD_EN;
  1049. apmc &= ~JME_APMC_EPIEN_CTRL;
  1050. if (!no_extplug) {
  1051. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_EN);
  1052. wmb();
  1053. }
  1054. jwrite32f(jme, JME_APMC, apmc);
  1055. jwrite32f(jme, JME_TIMER2, 0);
  1056. set_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  1057. jwrite32(jme, JME_TMCSR,
  1058. TMCSR_EN | ((0xFFFFFF - APMC_PHP_SHUTDOWN_DELAY) & TMCSR_CNT));
  1059. }
  1060. static void
  1061. jme_stop_shutdown_timer(struct jme_adapter *jme)
  1062. {
  1063. u32 apmc;
  1064. jwrite32f(jme, JME_TMCSR, 0);
  1065. jwrite32f(jme, JME_TIMER2, 0);
  1066. clear_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  1067. apmc = jread32(jme, JME_APMC);
  1068. apmc &= ~(JME_APMC_PCIE_SD_EN | JME_APMC_EPIEN_CTRL);
  1069. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_DIS);
  1070. wmb();
  1071. jwrite32f(jme, JME_APMC, apmc);
  1072. }
  1073. static void
  1074. jme_link_change_tasklet(unsigned long arg)
  1075. {
  1076. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1077. struct net_device *netdev = jme->dev;
  1078. int rc;
  1079. while (!atomic_dec_and_test(&jme->link_changing)) {
  1080. atomic_inc(&jme->link_changing);
  1081. netif_info(jme, intr, jme->dev, "Get link change lock failed\n");
  1082. while (atomic_read(&jme->link_changing) != 1)
  1083. netif_info(jme, intr, jme->dev, "Waiting link change lock\n");
  1084. }
  1085. if (jme_check_link(netdev, 1) && jme->old_mtu == netdev->mtu)
  1086. goto out;
  1087. jme->old_mtu = netdev->mtu;
  1088. netif_stop_queue(netdev);
  1089. if (jme_pseudo_hotplug_enabled(jme))
  1090. jme_stop_shutdown_timer(jme);
  1091. jme_stop_pcc_timer(jme);
  1092. tasklet_disable(&jme->txclean_task);
  1093. tasklet_disable(&jme->rxclean_task);
  1094. tasklet_disable(&jme->rxempty_task);
  1095. if (netif_carrier_ok(netdev)) {
  1096. jme_disable_rx_engine(jme);
  1097. jme_disable_tx_engine(jme);
  1098. jme_reset_mac_processor(jme);
  1099. jme_free_rx_resources(jme);
  1100. jme_free_tx_resources(jme);
  1101. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1102. jme_polling_mode(jme);
  1103. netif_carrier_off(netdev);
  1104. }
  1105. jme_check_link(netdev, 0);
  1106. if (netif_carrier_ok(netdev)) {
  1107. rc = jme_setup_rx_resources(jme);
  1108. if (rc) {
  1109. pr_err("Allocating resources for RX error, Device STOPPED!\n");
  1110. goto out_enable_tasklet;
  1111. }
  1112. rc = jme_setup_tx_resources(jme);
  1113. if (rc) {
  1114. pr_err("Allocating resources for TX error, Device STOPPED!\n");
  1115. goto err_out_free_rx_resources;
  1116. }
  1117. jme_enable_rx_engine(jme);
  1118. jme_enable_tx_engine(jme);
  1119. netif_start_queue(netdev);
  1120. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1121. jme_interrupt_mode(jme);
  1122. jme_start_pcc_timer(jme);
  1123. } else if (jme_pseudo_hotplug_enabled(jme)) {
  1124. jme_start_shutdown_timer(jme);
  1125. }
  1126. goto out_enable_tasklet;
  1127. err_out_free_rx_resources:
  1128. jme_free_rx_resources(jme);
  1129. out_enable_tasklet:
  1130. tasklet_enable(&jme->txclean_task);
  1131. tasklet_hi_enable(&jme->rxclean_task);
  1132. tasklet_hi_enable(&jme->rxempty_task);
  1133. out:
  1134. atomic_inc(&jme->link_changing);
  1135. }
  1136. static void
  1137. jme_rx_clean_tasklet(unsigned long arg)
  1138. {
  1139. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1140. struct dynpcc_info *dpi = &(jme->dpi);
  1141. jme_process_receive(jme, jme->rx_ring_size);
  1142. ++(dpi->intr_cnt);
  1143. }
  1144. static int
  1145. jme_poll(JME_NAPI_HOLDER(holder), JME_NAPI_WEIGHT(budget))
  1146. {
  1147. struct jme_adapter *jme = jme_napi_priv(holder);
  1148. int rest;
  1149. rest = jme_process_receive(jme, JME_NAPI_WEIGHT_VAL(budget));
  1150. while (atomic_read(&jme->rx_empty) > 0) {
  1151. atomic_dec(&jme->rx_empty);
  1152. ++(NET_STAT(jme).rx_dropped);
  1153. jme_restart_rx_engine(jme);
  1154. }
  1155. atomic_inc(&jme->rx_empty);
  1156. if (rest) {
  1157. JME_RX_COMPLETE(netdev, holder);
  1158. jme_interrupt_mode(jme);
  1159. }
  1160. JME_NAPI_WEIGHT_SET(budget, rest);
  1161. return JME_NAPI_WEIGHT_VAL(budget) - rest;
  1162. }
  1163. static void
  1164. jme_rx_empty_tasklet(unsigned long arg)
  1165. {
  1166. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1167. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1168. return;
  1169. if (unlikely(!netif_carrier_ok(jme->dev)))
  1170. return;
  1171. netif_info(jme, rx_status, jme->dev, "RX Queue Full!\n");
  1172. jme_rx_clean_tasklet(arg);
  1173. while (atomic_read(&jme->rx_empty) > 0) {
  1174. atomic_dec(&jme->rx_empty);
  1175. ++(NET_STAT(jme).rx_dropped);
  1176. jme_restart_rx_engine(jme);
  1177. }
  1178. atomic_inc(&jme->rx_empty);
  1179. }
  1180. static void
  1181. jme_wake_queue_if_stopped(struct jme_adapter *jme)
  1182. {
  1183. struct jme_ring *txring = &(jme->txring[0]);
  1184. smp_wmb();
  1185. if (unlikely(netif_queue_stopped(jme->dev) &&
  1186. atomic_read(&txring->nr_free) >= (jme->tx_wake_threshold))) {
  1187. netif_info(jme, tx_done, jme->dev, "TX Queue Waked\n");
  1188. netif_wake_queue(jme->dev);
  1189. }
  1190. }
  1191. static void
  1192. jme_tx_clean_tasklet(unsigned long arg)
  1193. {
  1194. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1195. struct jme_ring *txring = &(jme->txring[0]);
  1196. struct txdesc *txdesc = txring->desc;
  1197. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi, *ttxbi;
  1198. int i, j, cnt = 0, max, err, mask;
  1199. tx_dbg(jme, "Into txclean\n");
  1200. if (unlikely(!atomic_dec_and_test(&jme->tx_cleaning)))
  1201. goto out;
  1202. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1203. goto out;
  1204. if (unlikely(!netif_carrier_ok(jme->dev)))
  1205. goto out;
  1206. max = jme->tx_ring_size - atomic_read(&txring->nr_free);
  1207. mask = jme->tx_ring_mask;
  1208. for (i = atomic_read(&txring->next_to_clean) ; cnt < max ; ) {
  1209. ctxbi = txbi + i;
  1210. if (likely(ctxbi->skb &&
  1211. !(txdesc[i].descwb.flags & TXWBFLAG_OWN))) {
  1212. tx_dbg(jme, "txclean: %d+%d@%lu\n",
  1213. i, ctxbi->nr_desc, jiffies);
  1214. err = txdesc[i].descwb.flags & TXWBFLAG_ALLERR;
  1215. for (j = 1 ; j < ctxbi->nr_desc ; ++j) {
  1216. ttxbi = txbi + ((i + j) & (mask));
  1217. txdesc[(i + j) & (mask)].dw[0] = 0;
  1218. pci_unmap_page(jme->pdev,
  1219. ttxbi->mapping,
  1220. ttxbi->len,
  1221. PCI_DMA_TODEVICE);
  1222. ttxbi->mapping = 0;
  1223. ttxbi->len = 0;
  1224. }
  1225. dev_kfree_skb(ctxbi->skb);
  1226. cnt += ctxbi->nr_desc;
  1227. if (unlikely(err)) {
  1228. ++(NET_STAT(jme).tx_carrier_errors);
  1229. } else {
  1230. ++(NET_STAT(jme).tx_packets);
  1231. NET_STAT(jme).tx_bytes += ctxbi->len;
  1232. }
  1233. ctxbi->skb = NULL;
  1234. ctxbi->len = 0;
  1235. ctxbi->start_xmit = 0;
  1236. } else {
  1237. break;
  1238. }
  1239. i = (i + ctxbi->nr_desc) & mask;
  1240. ctxbi->nr_desc = 0;
  1241. }
  1242. tx_dbg(jme, "txclean: done %d@%lu\n", i, jiffies);
  1243. atomic_set(&txring->next_to_clean, i);
  1244. atomic_add(cnt, &txring->nr_free);
  1245. jme_wake_queue_if_stopped(jme);
  1246. out:
  1247. atomic_inc(&jme->tx_cleaning);
  1248. }
  1249. static void
  1250. jme_intr_msi(struct jme_adapter *jme, u32 intrstat)
  1251. {
  1252. /*
  1253. * Disable interrupt
  1254. */
  1255. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  1256. if (intrstat & (INTR_LINKCH | INTR_SWINTR)) {
  1257. /*
  1258. * Link change event is critical
  1259. * all other events are ignored
  1260. */
  1261. jwrite32(jme, JME_IEVE, intrstat);
  1262. tasklet_schedule(&jme->linkch_task);
  1263. goto out_reenable;
  1264. }
  1265. if (intrstat & INTR_TMINTR) {
  1266. jwrite32(jme, JME_IEVE, INTR_TMINTR);
  1267. tasklet_schedule(&jme->pcc_task);
  1268. }
  1269. if (intrstat & (INTR_PCCTXTO | INTR_PCCTX)) {
  1270. jwrite32(jme, JME_IEVE, INTR_PCCTXTO | INTR_PCCTX | INTR_TX0);
  1271. tasklet_schedule(&jme->txclean_task);
  1272. }
  1273. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1274. jwrite32(jme, JME_IEVE, (intrstat & (INTR_PCCRX0TO |
  1275. INTR_PCCRX0 |
  1276. INTR_RX0EMP)) |
  1277. INTR_RX0);
  1278. }
  1279. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1280. if (intrstat & INTR_RX0EMP)
  1281. atomic_inc(&jme->rx_empty);
  1282. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1283. if (likely(JME_RX_SCHEDULE_PREP(jme))) {
  1284. jme_polling_mode(jme);
  1285. JME_RX_SCHEDULE(jme);
  1286. }
  1287. }
  1288. } else {
  1289. if (intrstat & INTR_RX0EMP) {
  1290. atomic_inc(&jme->rx_empty);
  1291. tasklet_hi_schedule(&jme->rxempty_task);
  1292. } else if (intrstat & (INTR_PCCRX0TO | INTR_PCCRX0)) {
  1293. tasklet_hi_schedule(&jme->rxclean_task);
  1294. }
  1295. }
  1296. out_reenable:
  1297. /*
  1298. * Re-enable interrupt
  1299. */
  1300. jwrite32f(jme, JME_IENS, INTR_ENABLE);
  1301. }
  1302. static irqreturn_t
  1303. jme_intr(int irq, void *dev_id)
  1304. {
  1305. struct net_device *netdev = dev_id;
  1306. struct jme_adapter *jme = netdev_priv(netdev);
  1307. u32 intrstat;
  1308. intrstat = jread32(jme, JME_IEVE);
  1309. /*
  1310. * Check if it's really an interrupt for us
  1311. */
  1312. if (unlikely((intrstat & INTR_ENABLE) == 0))
  1313. return IRQ_NONE;
  1314. /*
  1315. * Check if the device still exist
  1316. */
  1317. if (unlikely(intrstat == ~((typeof(intrstat))0)))
  1318. return IRQ_NONE;
  1319. jme_intr_msi(jme, intrstat);
  1320. return IRQ_HANDLED;
  1321. }
  1322. static irqreturn_t
  1323. jme_msi(int irq, void *dev_id)
  1324. {
  1325. struct net_device *netdev = dev_id;
  1326. struct jme_adapter *jme = netdev_priv(netdev);
  1327. u32 intrstat;
  1328. intrstat = jread32(jme, JME_IEVE);
  1329. jme_intr_msi(jme, intrstat);
  1330. return IRQ_HANDLED;
  1331. }
  1332. static void
  1333. jme_reset_link(struct jme_adapter *jme)
  1334. {
  1335. jwrite32(jme, JME_TMCSR, TMCSR_SWIT);
  1336. }
  1337. static void
  1338. jme_restart_an(struct jme_adapter *jme)
  1339. {
  1340. u32 bmcr;
  1341. spin_lock_bh(&jme->phy_lock);
  1342. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1343. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1344. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1345. spin_unlock_bh(&jme->phy_lock);
  1346. }
  1347. static int
  1348. jme_request_irq(struct jme_adapter *jme)
  1349. {
  1350. int rc;
  1351. struct net_device *netdev = jme->dev;
  1352. irq_handler_t handler = jme_intr;
  1353. int irq_flags = IRQF_SHARED;
  1354. if (!pci_enable_msi(jme->pdev)) {
  1355. set_bit(JME_FLAG_MSI, &jme->flags);
  1356. handler = jme_msi;
  1357. irq_flags = 0;
  1358. }
  1359. rc = request_irq(jme->pdev->irq, handler, irq_flags, netdev->name,
  1360. netdev);
  1361. if (rc) {
  1362. netdev_err(netdev,
  1363. "Unable to request %s interrupt (return: %d)\n",
  1364. test_bit(JME_FLAG_MSI, &jme->flags) ? "MSI" : "INTx",
  1365. rc);
  1366. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1367. pci_disable_msi(jme->pdev);
  1368. clear_bit(JME_FLAG_MSI, &jme->flags);
  1369. }
  1370. } else {
  1371. netdev->irq = jme->pdev->irq;
  1372. }
  1373. return rc;
  1374. }
  1375. static void
  1376. jme_free_irq(struct jme_adapter *jme)
  1377. {
  1378. free_irq(jme->pdev->irq, jme->dev);
  1379. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1380. pci_disable_msi(jme->pdev);
  1381. clear_bit(JME_FLAG_MSI, &jme->flags);
  1382. jme->dev->irq = jme->pdev->irq;
  1383. }
  1384. }
  1385. static inline void
  1386. jme_new_phy_on(struct jme_adapter *jme)
  1387. {
  1388. u32 reg;
  1389. reg = jread32(jme, JME_PHY_PWR);
  1390. reg &= ~(PHY_PWR_DWN1SEL | PHY_PWR_DWN1SW |
  1391. PHY_PWR_DWN2 | PHY_PWR_CLKSEL);
  1392. jwrite32(jme, JME_PHY_PWR, reg);
  1393. pci_read_config_dword(jme->pdev, PCI_PRIV_PE1, &reg);
  1394. reg &= ~PE1_GPREG0_PBG;
  1395. reg |= PE1_GPREG0_ENBG;
  1396. pci_write_config_dword(jme->pdev, PCI_PRIV_PE1, reg);
  1397. }
  1398. static inline void
  1399. jme_new_phy_off(struct jme_adapter *jme)
  1400. {
  1401. u32 reg;
  1402. reg = jread32(jme, JME_PHY_PWR);
  1403. reg |= PHY_PWR_DWN1SEL | PHY_PWR_DWN1SW |
  1404. PHY_PWR_DWN2 | PHY_PWR_CLKSEL;
  1405. jwrite32(jme, JME_PHY_PWR, reg);
  1406. pci_read_config_dword(jme->pdev, PCI_PRIV_PE1, &reg);
  1407. reg &= ~PE1_GPREG0_PBG;
  1408. reg |= PE1_GPREG0_PDD3COLD;
  1409. pci_write_config_dword(jme->pdev, PCI_PRIV_PE1, reg);
  1410. }
  1411. static inline void
  1412. jme_phy_on(struct jme_adapter *jme)
  1413. {
  1414. u32 bmcr;
  1415. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1416. bmcr &= ~BMCR_PDOWN;
  1417. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1418. if (new_phy_power_ctrl(jme->chip_main_rev))
  1419. jme_new_phy_on(jme);
  1420. }
  1421. static inline void
  1422. jme_phy_off(struct jme_adapter *jme)
  1423. {
  1424. u32 bmcr;
  1425. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1426. bmcr |= BMCR_PDOWN;
  1427. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1428. if (new_phy_power_ctrl(jme->chip_main_rev))
  1429. jme_new_phy_off(jme);
  1430. }
  1431. static int
  1432. jme_open(struct net_device *netdev)
  1433. {
  1434. struct jme_adapter *jme = netdev_priv(netdev);
  1435. int rc;
  1436. jme_clear_pm(jme);
  1437. JME_NAPI_ENABLE(jme);
  1438. tasklet_enable(&jme->linkch_task);
  1439. tasklet_enable(&jme->txclean_task);
  1440. tasklet_hi_enable(&jme->rxclean_task);
  1441. tasklet_hi_enable(&jme->rxempty_task);
  1442. rc = jme_request_irq(jme);
  1443. if (rc)
  1444. goto err_out;
  1445. jme_start_irq(jme);
  1446. jme_phy_on(jme);
  1447. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1448. jme_set_settings(netdev, &jme->old_ecmd);
  1449. else
  1450. jme_reset_phy_processor(jme);
  1451. jme_reset_link(jme);
  1452. return 0;
  1453. err_out:
  1454. netif_stop_queue(netdev);
  1455. netif_carrier_off(netdev);
  1456. return rc;
  1457. }
  1458. static void
  1459. jme_set_100m_half(struct jme_adapter *jme)
  1460. {
  1461. u32 bmcr, tmp;
  1462. jme_phy_on(jme);
  1463. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1464. tmp = bmcr & ~(BMCR_ANENABLE | BMCR_SPEED100 |
  1465. BMCR_SPEED1000 | BMCR_FULLDPLX);
  1466. tmp |= BMCR_SPEED100;
  1467. if (bmcr != tmp)
  1468. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, tmp);
  1469. if (jme->fpgaver)
  1470. jwrite32(jme, JME_GHC, GHC_SPEED_100M | GHC_LINK_POLL);
  1471. else
  1472. jwrite32(jme, JME_GHC, GHC_SPEED_100M);
  1473. }
  1474. #define JME_WAIT_LINK_TIME 2000 /* 2000ms */
  1475. static void
  1476. jme_wait_link(struct jme_adapter *jme)
  1477. {
  1478. u32 phylink, to = JME_WAIT_LINK_TIME;
  1479. mdelay(1000);
  1480. phylink = jme_linkstat_from_phy(jme);
  1481. while (!(phylink & PHY_LINK_UP) && (to -= 10) > 0) {
  1482. mdelay(10);
  1483. phylink = jme_linkstat_from_phy(jme);
  1484. }
  1485. }
  1486. static void
  1487. jme_powersave_phy(struct jme_adapter *jme)
  1488. {
  1489. if (jme->reg_pmcs) {
  1490. jme_set_100m_half(jme);
  1491. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  1492. jme_wait_link(jme);
  1493. jwrite32(jme, JME_PMCS, jme->reg_pmcs);
  1494. } else {
  1495. jme_phy_off(jme);
  1496. }
  1497. }
  1498. static int
  1499. jme_close(struct net_device *netdev)
  1500. {
  1501. struct jme_adapter *jme = netdev_priv(netdev);
  1502. netif_stop_queue(netdev);
  1503. netif_carrier_off(netdev);
  1504. jme_stop_irq(jme);
  1505. jme_free_irq(jme);
  1506. JME_NAPI_DISABLE(jme);
  1507. tasklet_disable(&jme->linkch_task);
  1508. tasklet_disable(&jme->txclean_task);
  1509. tasklet_disable(&jme->rxclean_task);
  1510. tasklet_disable(&jme->rxempty_task);
  1511. jme_disable_rx_engine(jme);
  1512. jme_disable_tx_engine(jme);
  1513. jme_reset_mac_processor(jme);
  1514. jme_free_rx_resources(jme);
  1515. jme_free_tx_resources(jme);
  1516. jme->phylink = 0;
  1517. jme_phy_off(jme);
  1518. return 0;
  1519. }
  1520. static int
  1521. jme_alloc_txdesc(struct jme_adapter *jme,
  1522. struct sk_buff *skb)
  1523. {
  1524. struct jme_ring *txring = &(jme->txring[0]);
  1525. int idx, nr_alloc, mask = jme->tx_ring_mask;
  1526. idx = txring->next_to_use;
  1527. nr_alloc = skb_shinfo(skb)->nr_frags + 2;
  1528. if (unlikely(atomic_read(&txring->nr_free) < nr_alloc))
  1529. return -1;
  1530. atomic_sub(nr_alloc, &txring->nr_free);
  1531. txring->next_to_use = (txring->next_to_use + nr_alloc) & mask;
  1532. return idx;
  1533. }
  1534. static void
  1535. jme_fill_tx_map(struct pci_dev *pdev,
  1536. struct txdesc *txdesc,
  1537. struct jme_buffer_info *txbi,
  1538. struct page *page,
  1539. u32 page_offset,
  1540. u32 len,
  1541. u8 hidma)
  1542. {
  1543. dma_addr_t dmaaddr;
  1544. dmaaddr = pci_map_page(pdev,
  1545. page,
  1546. page_offset,
  1547. len,
  1548. PCI_DMA_TODEVICE);
  1549. pci_dma_sync_single_for_device(pdev,
  1550. dmaaddr,
  1551. len,
  1552. PCI_DMA_TODEVICE);
  1553. txdesc->dw[0] = 0;
  1554. txdesc->dw[1] = 0;
  1555. txdesc->desc2.flags = TXFLAG_OWN;
  1556. txdesc->desc2.flags |= (hidma) ? TXFLAG_64BIT : 0;
  1557. txdesc->desc2.datalen = cpu_to_le16(len);
  1558. txdesc->desc2.bufaddrh = cpu_to_le32((__u64)dmaaddr >> 32);
  1559. txdesc->desc2.bufaddrl = cpu_to_le32(
  1560. (__u64)dmaaddr & 0xFFFFFFFFUL);
  1561. txbi->mapping = dmaaddr;
  1562. txbi->len = len;
  1563. }
  1564. static void
  1565. jme_map_tx_skb(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1566. {
  1567. struct jme_ring *txring = &(jme->txring[0]);
  1568. struct txdesc *txdesc = txring->desc, *ctxdesc;
  1569. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi;
  1570. u8 hidma = jme->dev->features & NETIF_F_HIGHDMA;
  1571. int i, nr_frags = skb_shinfo(skb)->nr_frags;
  1572. int mask = jme->tx_ring_mask;
  1573. struct skb_frag_struct *frag;
  1574. u32 len;
  1575. for (i = 0 ; i < nr_frags ; ++i) {
  1576. frag = &skb_shinfo(skb)->frags[i];
  1577. ctxdesc = txdesc + ((idx + i + 2) & (mask));
  1578. ctxbi = txbi + ((idx + i + 2) & (mask));
  1579. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, frag->page,
  1580. frag->page_offset, frag->size, hidma);
  1581. }
  1582. len = skb_is_nonlinear(skb) ? skb_headlen(skb) : skb->len;
  1583. ctxdesc = txdesc + ((idx + 1) & (mask));
  1584. ctxbi = txbi + ((idx + 1) & (mask));
  1585. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, virt_to_page(skb->data),
  1586. offset_in_page(skb->data), len, hidma);
  1587. }
  1588. static int
  1589. jme_expand_header(struct jme_adapter *jme, struct sk_buff *skb)
  1590. {
  1591. if (unlikely(skb_shinfo(skb)->gso_size &&
  1592. skb_header_cloned(skb) &&
  1593. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))) {
  1594. dev_kfree_skb(skb);
  1595. return -1;
  1596. }
  1597. return 0;
  1598. }
  1599. static int
  1600. jme_tx_tso(struct sk_buff *skb, __le16 *mss, u8 *flags)
  1601. {
  1602. *mss = cpu_to_le16(skb_shinfo(skb)->gso_size << TXDESC_MSS_SHIFT);
  1603. if (*mss) {
  1604. *flags |= TXFLAG_LSEN;
  1605. if (skb->protocol == htons(ETH_P_IP)) {
  1606. struct iphdr *iph = ip_hdr(skb);
  1607. iph->check = 0;
  1608. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1609. iph->daddr, 0,
  1610. IPPROTO_TCP,
  1611. 0);
  1612. } else {
  1613. struct ipv6hdr *ip6h = ipv6_hdr(skb);
  1614. tcp_hdr(skb)->check = ~csum_ipv6_magic(&ip6h->saddr,
  1615. &ip6h->daddr, 0,
  1616. IPPROTO_TCP,
  1617. 0);
  1618. }
  1619. return 0;
  1620. }
  1621. return 1;
  1622. }
  1623. static void
  1624. jme_tx_csum(struct jme_adapter *jme, struct sk_buff *skb, u8 *flags)
  1625. {
  1626. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1627. u8 ip_proto;
  1628. switch (skb->protocol) {
  1629. case htons(ETH_P_IP):
  1630. ip_proto = ip_hdr(skb)->protocol;
  1631. break;
  1632. case htons(ETH_P_IPV6):
  1633. ip_proto = ipv6_hdr(skb)->nexthdr;
  1634. break;
  1635. default:
  1636. ip_proto = 0;
  1637. break;
  1638. }
  1639. switch (ip_proto) {
  1640. case IPPROTO_TCP:
  1641. *flags |= TXFLAG_TCPCS;
  1642. break;
  1643. case IPPROTO_UDP:
  1644. *flags |= TXFLAG_UDPCS;
  1645. break;
  1646. default:
  1647. netif_err(jme, tx_err, jme->dev, "Error upper layer protocol\n");
  1648. break;
  1649. }
  1650. }
  1651. }
  1652. static inline void
  1653. jme_tx_vlan(struct sk_buff *skb, __le16 *vlan, u8 *flags)
  1654. {
  1655. if (vlan_tx_tag_present(skb)) {
  1656. *flags |= TXFLAG_TAGON;
  1657. *vlan = cpu_to_le16(vlan_tx_tag_get(skb));
  1658. }
  1659. }
  1660. static int
  1661. jme_fill_tx_desc(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1662. {
  1663. struct jme_ring *txring = &(jme->txring[0]);
  1664. struct txdesc *txdesc;
  1665. struct jme_buffer_info *txbi;
  1666. u8 flags;
  1667. txdesc = (struct txdesc *)txring->desc + idx;
  1668. txbi = txring->bufinf + idx;
  1669. txdesc->dw[0] = 0;
  1670. txdesc->dw[1] = 0;
  1671. txdesc->dw[2] = 0;
  1672. txdesc->dw[3] = 0;
  1673. txdesc->desc1.pktsize = cpu_to_le16(skb->len);
  1674. /*
  1675. * Set OWN bit at final.
  1676. * When kernel transmit faster than NIC.
  1677. * And NIC trying to send this descriptor before we tell
  1678. * it to start sending this TX queue.
  1679. * Other fields are already filled correctly.
  1680. */
  1681. wmb();
  1682. flags = TXFLAG_OWN | TXFLAG_INT;
  1683. /*
  1684. * Set checksum flags while not tso
  1685. */
  1686. if (jme_tx_tso(skb, &txdesc->desc1.mss, &flags))
  1687. jme_tx_csum(jme, skb, &flags);
  1688. jme_tx_vlan(skb, &txdesc->desc1.vlan, &flags);
  1689. jme_map_tx_skb(jme, skb, idx);
  1690. txdesc->desc1.flags = flags;
  1691. /*
  1692. * Set tx buffer info after telling NIC to send
  1693. * For better tx_clean timing
  1694. */
  1695. wmb();
  1696. txbi->nr_desc = skb_shinfo(skb)->nr_frags + 2;
  1697. txbi->skb = skb;
  1698. txbi->len = skb->len;
  1699. txbi->start_xmit = jiffies;
  1700. if (!txbi->start_xmit)
  1701. txbi->start_xmit = (0UL-1);
  1702. return 0;
  1703. }
  1704. static void
  1705. jme_stop_queue_if_full(struct jme_adapter *jme)
  1706. {
  1707. struct jme_ring *txring = &(jme->txring[0]);
  1708. struct jme_buffer_info *txbi = txring->bufinf;
  1709. int idx = atomic_read(&txring->next_to_clean);
  1710. txbi += idx;
  1711. smp_wmb();
  1712. if (unlikely(atomic_read(&txring->nr_free) < (MAX_SKB_FRAGS+2))) {
  1713. netif_stop_queue(jme->dev);
  1714. netif_info(jme, tx_queued, jme->dev, "TX Queue Paused\n");
  1715. smp_wmb();
  1716. if (atomic_read(&txring->nr_free)
  1717. >= (jme->tx_wake_threshold)) {
  1718. netif_wake_queue(jme->dev);
  1719. netif_info(jme, tx_queued, jme->dev, "TX Queue Fast Waked\n");
  1720. }
  1721. }
  1722. if (unlikely(txbi->start_xmit &&
  1723. (jiffies - txbi->start_xmit) >= TX_TIMEOUT &&
  1724. txbi->skb)) {
  1725. netif_stop_queue(jme->dev);
  1726. netif_info(jme, tx_queued, jme->dev,
  1727. "TX Queue Stopped %d@%lu\n", idx, jiffies);
  1728. }
  1729. }
  1730. /*
  1731. * This function is already protected by netif_tx_lock()
  1732. */
  1733. static netdev_tx_t
  1734. jme_start_xmit(struct sk_buff *skb, struct net_device *netdev)
  1735. {
  1736. struct jme_adapter *jme = netdev_priv(netdev);
  1737. int idx;
  1738. if (unlikely(jme_expand_header(jme, skb))) {
  1739. ++(NET_STAT(jme).tx_dropped);
  1740. return NETDEV_TX_OK;
  1741. }
  1742. idx = jme_alloc_txdesc(jme, skb);
  1743. if (unlikely(idx < 0)) {
  1744. netif_stop_queue(netdev);
  1745. netif_err(jme, tx_err, jme->dev,
  1746. "BUG! Tx ring full when queue awake!\n");
  1747. return NETDEV_TX_BUSY;
  1748. }
  1749. jme_fill_tx_desc(jme, skb, idx);
  1750. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  1751. TXCS_SELECT_QUEUE0 |
  1752. TXCS_QUEUE0S |
  1753. TXCS_ENABLE);
  1754. tx_dbg(jme, "xmit: %d+%d@%lu\n",
  1755. idx, skb_shinfo(skb)->nr_frags + 2, jiffies);
  1756. jme_stop_queue_if_full(jme);
  1757. return NETDEV_TX_OK;
  1758. }
  1759. static void
  1760. jme_set_unicastaddr(struct net_device *netdev)
  1761. {
  1762. struct jme_adapter *jme = netdev_priv(netdev);
  1763. u32 val;
  1764. val = (netdev->dev_addr[3] & 0xff) << 24 |
  1765. (netdev->dev_addr[2] & 0xff) << 16 |
  1766. (netdev->dev_addr[1] & 0xff) << 8 |
  1767. (netdev->dev_addr[0] & 0xff);
  1768. jwrite32(jme, JME_RXUMA_LO, val);
  1769. val = (netdev->dev_addr[5] & 0xff) << 8 |
  1770. (netdev->dev_addr[4] & 0xff);
  1771. jwrite32(jme, JME_RXUMA_HI, val);
  1772. }
  1773. static int
  1774. jme_set_macaddr(struct net_device *netdev, void *p)
  1775. {
  1776. struct jme_adapter *jme = netdev_priv(netdev);
  1777. struct sockaddr *addr = p;
  1778. if (netif_running(netdev))
  1779. return -EBUSY;
  1780. spin_lock_bh(&jme->macaddr_lock);
  1781. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1782. jme_set_unicastaddr(netdev);
  1783. spin_unlock_bh(&jme->macaddr_lock);
  1784. return 0;
  1785. }
  1786. static void
  1787. jme_set_multi(struct net_device *netdev)
  1788. {
  1789. struct jme_adapter *jme = netdev_priv(netdev);
  1790. u32 mc_hash[2] = {};
  1791. spin_lock_bh(&jme->rxmcs_lock);
  1792. jme->reg_rxmcs |= RXMCS_BRDFRAME | RXMCS_UNIFRAME;
  1793. if (netdev->flags & IFF_PROMISC) {
  1794. jme->reg_rxmcs |= RXMCS_ALLFRAME;
  1795. } else if (netdev->flags & IFF_ALLMULTI) {
  1796. jme->reg_rxmcs |= RXMCS_ALLMULFRAME;
  1797. } else if (netdev->flags & IFF_MULTICAST) {
  1798. struct netdev_hw_addr *ha;
  1799. int bit_nr;
  1800. jme->reg_rxmcs |= RXMCS_MULFRAME | RXMCS_MULFILTERED;
  1801. netdev_for_each_mc_addr(ha, netdev) {
  1802. bit_nr = ether_crc(ETH_ALEN, ha->addr) & 0x3F;
  1803. mc_hash[bit_nr >> 5] |= 1 << (bit_nr & 0x1F);
  1804. }
  1805. jwrite32(jme, JME_RXMCHT_LO, mc_hash[0]);
  1806. jwrite32(jme, JME_RXMCHT_HI, mc_hash[1]);
  1807. }
  1808. wmb();
  1809. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1810. spin_unlock_bh(&jme->rxmcs_lock);
  1811. }
  1812. static int
  1813. jme_change_mtu(struct net_device *netdev, int new_mtu)
  1814. {
  1815. struct jme_adapter *jme = netdev_priv(netdev);
  1816. if (new_mtu == jme->old_mtu)
  1817. return 0;
  1818. if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
  1819. ((new_mtu) < IPV6_MIN_MTU))
  1820. return -EINVAL;
  1821. if (new_mtu > 4000) {
  1822. jme->reg_rxcs &= ~RXCS_FIFOTHNP;
  1823. jme->reg_rxcs |= RXCS_FIFOTHNP_64QW;
  1824. jme_restart_rx_engine(jme);
  1825. } else {
  1826. jme->reg_rxcs &= ~RXCS_FIFOTHNP;
  1827. jme->reg_rxcs |= RXCS_FIFOTHNP_128QW;
  1828. jme_restart_rx_engine(jme);
  1829. }
  1830. if (new_mtu > 1900) {
  1831. netdev->features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  1832. NETIF_F_TSO | NETIF_F_TSO6);
  1833. } else {
  1834. if (test_bit(JME_FLAG_TXCSUM, &jme->flags))
  1835. netdev->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  1836. if (test_bit(JME_FLAG_TSO, &jme->flags))
  1837. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  1838. }
  1839. netdev->mtu = new_mtu;
  1840. jme_reset_link(jme);
  1841. return 0;
  1842. }
  1843. static void
  1844. jme_tx_timeout(struct net_device *netdev)
  1845. {
  1846. struct jme_adapter *jme = netdev_priv(netdev);
  1847. jme->phylink = 0;
  1848. jme_reset_phy_processor(jme);
  1849. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1850. jme_set_settings(netdev, &jme->old_ecmd);
  1851. /*
  1852. * Force to Reset the link again
  1853. */
  1854. jme_reset_link(jme);
  1855. }
  1856. static inline void jme_pause_rx(struct jme_adapter *jme)
  1857. {
  1858. atomic_dec(&jme->link_changing);
  1859. jme_set_rx_pcc(jme, PCC_OFF);
  1860. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1861. JME_NAPI_DISABLE(jme);
  1862. } else {
  1863. tasklet_disable(&jme->rxclean_task);
  1864. tasklet_disable(&jme->rxempty_task);
  1865. }
  1866. }
  1867. static inline void jme_resume_rx(struct jme_adapter *jme)
  1868. {
  1869. struct dynpcc_info *dpi = &(jme->dpi);
  1870. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1871. JME_NAPI_ENABLE(jme);
  1872. } else {
  1873. tasklet_hi_enable(&jme->rxclean_task);
  1874. tasklet_hi_enable(&jme->rxempty_task);
  1875. }
  1876. dpi->cur = PCC_P1;
  1877. dpi->attempt = PCC_P1;
  1878. dpi->cnt = 0;
  1879. jme_set_rx_pcc(jme, PCC_P1);
  1880. atomic_inc(&jme->link_changing);
  1881. }
  1882. static void
  1883. jme_vlan_rx_register(struct net_device *netdev, struct vlan_group *grp)
  1884. {
  1885. struct jme_adapter *jme = netdev_priv(netdev);
  1886. jme_pause_rx(jme);
  1887. jme->vlgrp = grp;
  1888. jme_resume_rx(jme);
  1889. }
  1890. static void
  1891. jme_get_drvinfo(struct net_device *netdev,
  1892. struct ethtool_drvinfo *info)
  1893. {
  1894. struct jme_adapter *jme = netdev_priv(netdev);
  1895. strcpy(info->driver, DRV_NAME);
  1896. strcpy(info->version, DRV_VERSION);
  1897. strcpy(info->bus_info, pci_name(jme->pdev));
  1898. }
  1899. static int
  1900. jme_get_regs_len(struct net_device *netdev)
  1901. {
  1902. return JME_REG_LEN;
  1903. }
  1904. static void
  1905. mmapio_memcpy(struct jme_adapter *jme, u32 *p, u32 reg, int len)
  1906. {
  1907. int i;
  1908. for (i = 0 ; i < len ; i += 4)
  1909. p[i >> 2] = jread32(jme, reg + i);
  1910. }
  1911. static void
  1912. mdio_memcpy(struct jme_adapter *jme, u32 *p, int reg_nr)
  1913. {
  1914. int i;
  1915. u16 *p16 = (u16 *)p;
  1916. for (i = 0 ; i < reg_nr ; ++i)
  1917. p16[i] = jme_mdio_read(jme->dev, jme->mii_if.phy_id, i);
  1918. }
  1919. static void
  1920. jme_get_regs(struct net_device *netdev, struct ethtool_regs *regs, void *p)
  1921. {
  1922. struct jme_adapter *jme = netdev_priv(netdev);
  1923. u32 *p32 = (u32 *)p;
  1924. memset(p, 0xFF, JME_REG_LEN);
  1925. regs->version = 1;
  1926. mmapio_memcpy(jme, p32, JME_MAC, JME_MAC_LEN);
  1927. p32 += 0x100 >> 2;
  1928. mmapio_memcpy(jme, p32, JME_PHY, JME_PHY_LEN);
  1929. p32 += 0x100 >> 2;
  1930. mmapio_memcpy(jme, p32, JME_MISC, JME_MISC_LEN);
  1931. p32 += 0x100 >> 2;
  1932. mmapio_memcpy(jme, p32, JME_RSS, JME_RSS_LEN);
  1933. p32 += 0x100 >> 2;
  1934. mdio_memcpy(jme, p32, JME_PHY_REG_NR);
  1935. }
  1936. static int
  1937. jme_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  1938. {
  1939. struct jme_adapter *jme = netdev_priv(netdev);
  1940. ecmd->tx_coalesce_usecs = PCC_TX_TO;
  1941. ecmd->tx_max_coalesced_frames = PCC_TX_CNT;
  1942. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1943. ecmd->use_adaptive_rx_coalesce = false;
  1944. ecmd->rx_coalesce_usecs = 0;
  1945. ecmd->rx_max_coalesced_frames = 0;
  1946. return 0;
  1947. }
  1948. ecmd->use_adaptive_rx_coalesce = true;
  1949. switch (jme->dpi.cur) {
  1950. case PCC_P1:
  1951. ecmd->rx_coalesce_usecs = PCC_P1_TO;
  1952. ecmd->rx_max_coalesced_frames = PCC_P1_CNT;
  1953. break;
  1954. case PCC_P2:
  1955. ecmd->rx_coalesce_usecs = PCC_P2_TO;
  1956. ecmd->rx_max_coalesced_frames = PCC_P2_CNT;
  1957. break;
  1958. case PCC_P3:
  1959. ecmd->rx_coalesce_usecs = PCC_P3_TO;
  1960. ecmd->rx_max_coalesced_frames = PCC_P3_CNT;
  1961. break;
  1962. default:
  1963. break;
  1964. }
  1965. return 0;
  1966. }
  1967. static int
  1968. jme_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  1969. {
  1970. struct jme_adapter *jme = netdev_priv(netdev);
  1971. struct dynpcc_info *dpi = &(jme->dpi);
  1972. if (netif_running(netdev))
  1973. return -EBUSY;
  1974. if (ecmd->use_adaptive_rx_coalesce &&
  1975. test_bit(JME_FLAG_POLL, &jme->flags)) {
  1976. clear_bit(JME_FLAG_POLL, &jme->flags);
  1977. jme->jme_rx = netif_rx;
  1978. jme->jme_vlan_rx = vlan_hwaccel_rx;
  1979. dpi->cur = PCC_P1;
  1980. dpi->attempt = PCC_P1;
  1981. dpi->cnt = 0;
  1982. jme_set_rx_pcc(jme, PCC_P1);
  1983. jme_interrupt_mode(jme);
  1984. } else if (!(ecmd->use_adaptive_rx_coalesce) &&
  1985. !(test_bit(JME_FLAG_POLL, &jme->flags))) {
  1986. set_bit(JME_FLAG_POLL, &jme->flags);
  1987. jme->jme_rx = netif_receive_skb;
  1988. jme->jme_vlan_rx = vlan_hwaccel_receive_skb;
  1989. jme_interrupt_mode(jme);
  1990. }
  1991. return 0;
  1992. }
  1993. static void
  1994. jme_get_pauseparam(struct net_device *netdev,
  1995. struct ethtool_pauseparam *ecmd)
  1996. {
  1997. struct jme_adapter *jme = netdev_priv(netdev);
  1998. u32 val;
  1999. ecmd->tx_pause = (jme->reg_txpfc & TXPFC_PF_EN) != 0;
  2000. ecmd->rx_pause = (jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0;
  2001. spin_lock_bh(&jme->phy_lock);
  2002. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  2003. spin_unlock_bh(&jme->phy_lock);
  2004. ecmd->autoneg =
  2005. (val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0;
  2006. }
  2007. static int
  2008. jme_set_pauseparam(struct net_device *netdev,
  2009. struct ethtool_pauseparam *ecmd)
  2010. {
  2011. struct jme_adapter *jme = netdev_priv(netdev);
  2012. u32 val;
  2013. if (((jme->reg_txpfc & TXPFC_PF_EN) != 0) ^
  2014. (ecmd->tx_pause != 0)) {
  2015. if (ecmd->tx_pause)
  2016. jme->reg_txpfc |= TXPFC_PF_EN;
  2017. else
  2018. jme->reg_txpfc &= ~TXPFC_PF_EN;
  2019. jwrite32(jme, JME_TXPFC, jme->reg_txpfc);
  2020. }
  2021. spin_lock_bh(&jme->rxmcs_lock);
  2022. if (((jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0) ^
  2023. (ecmd->rx_pause != 0)) {
  2024. if (ecmd->rx_pause)
  2025. jme->reg_rxmcs |= RXMCS_FLOWCTRL;
  2026. else
  2027. jme->reg_rxmcs &= ~RXMCS_FLOWCTRL;
  2028. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  2029. }
  2030. spin_unlock_bh(&jme->rxmcs_lock);
  2031. spin_lock_bh(&jme->phy_lock);
  2032. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  2033. if (((val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0) ^
  2034. (ecmd->autoneg != 0)) {
  2035. if (ecmd->autoneg)
  2036. val |= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2037. else
  2038. val &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2039. jme_mdio_write(jme->dev, jme->mii_if.phy_id,
  2040. MII_ADVERTISE, val);
  2041. }
  2042. spin_unlock_bh(&jme->phy_lock);
  2043. return 0;
  2044. }
  2045. static void
  2046. jme_get_wol(struct net_device *netdev,
  2047. struct ethtool_wolinfo *wol)
  2048. {
  2049. struct jme_adapter *jme = netdev_priv(netdev);
  2050. wol->supported = WAKE_MAGIC | WAKE_PHY;
  2051. wol->wolopts = 0;
  2052. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  2053. wol->wolopts |= WAKE_PHY;
  2054. if (jme->reg_pmcs & PMCS_MFEN)
  2055. wol->wolopts |= WAKE_MAGIC;
  2056. }
  2057. static int
  2058. jme_set_wol(struct net_device *netdev,
  2059. struct ethtool_wolinfo *wol)
  2060. {
  2061. struct jme_adapter *jme = netdev_priv(netdev);
  2062. if (wol->wolopts & (WAKE_MAGICSECURE |
  2063. WAKE_UCAST |
  2064. WAKE_MCAST |
  2065. WAKE_BCAST |
  2066. WAKE_ARP))
  2067. return -EOPNOTSUPP;
  2068. jme->reg_pmcs = 0;
  2069. if (wol->wolopts & WAKE_PHY)
  2070. jme->reg_pmcs |= PMCS_LFEN | PMCS_LREN;
  2071. if (wol->wolopts & WAKE_MAGIC)
  2072. jme->reg_pmcs |= PMCS_MFEN;
  2073. jwrite32(jme, JME_PMCS, jme->reg_pmcs);
  2074. return 0;
  2075. }
  2076. static int
  2077. jme_get_settings(struct net_device *netdev,
  2078. struct ethtool_cmd *ecmd)
  2079. {
  2080. struct jme_adapter *jme = netdev_priv(netdev);
  2081. int rc;
  2082. spin_lock_bh(&jme->phy_lock);
  2083. rc = mii_ethtool_gset(&(jme->mii_if), ecmd);
  2084. spin_unlock_bh(&jme->phy_lock);
  2085. return rc;
  2086. }
  2087. static int
  2088. jme_set_settings(struct net_device *netdev,
  2089. struct ethtool_cmd *ecmd)
  2090. {
  2091. struct jme_adapter *jme = netdev_priv(netdev);
  2092. int rc, fdc = 0;
  2093. if (ecmd->speed == SPEED_1000 && ecmd->autoneg != AUTONEG_ENABLE)
  2094. return -EINVAL;
  2095. /*
  2096. * Check If user changed duplex only while force_media.
  2097. * Hardware would not generate link change interrupt.
  2098. */
  2099. if (jme->mii_if.force_media &&
  2100. ecmd->autoneg != AUTONEG_ENABLE &&
  2101. (jme->mii_if.full_duplex != ecmd->duplex))
  2102. fdc = 1;
  2103. spin_lock_bh(&jme->phy_lock);
  2104. rc = mii_ethtool_sset(&(jme->mii_if), ecmd);
  2105. spin_unlock_bh(&jme->phy_lock);
  2106. if (!rc) {
  2107. if (fdc)
  2108. jme_reset_link(jme);
  2109. jme->old_ecmd = *ecmd;
  2110. set_bit(JME_FLAG_SSET, &jme->flags);
  2111. }
  2112. return rc;
  2113. }
  2114. static int
  2115. jme_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  2116. {
  2117. int rc;
  2118. struct jme_adapter *jme = netdev_priv(netdev);
  2119. struct mii_ioctl_data *mii_data = if_mii(rq);
  2120. unsigned int duplex_chg;
  2121. if (cmd == SIOCSMIIREG) {
  2122. u16 val = mii_data->val_in;
  2123. if (!(val & (BMCR_RESET|BMCR_ANENABLE)) &&
  2124. (val & BMCR_SPEED1000))
  2125. return -EINVAL;
  2126. }
  2127. spin_lock_bh(&jme->phy_lock);
  2128. rc = generic_mii_ioctl(&jme->mii_if, mii_data, cmd, &duplex_chg);
  2129. spin_unlock_bh(&jme->phy_lock);
  2130. if (!rc && (cmd == SIOCSMIIREG)) {
  2131. if (duplex_chg)
  2132. jme_reset_link(jme);
  2133. jme_get_settings(netdev, &jme->old_ecmd);
  2134. set_bit(JME_FLAG_SSET, &jme->flags);
  2135. }
  2136. return rc;
  2137. }
  2138. static u32
  2139. jme_get_link(struct net_device *netdev)
  2140. {
  2141. struct jme_adapter *jme = netdev_priv(netdev);
  2142. return jread32(jme, JME_PHY_LINK) & PHY_LINK_UP;
  2143. }
  2144. static u32
  2145. jme_get_msglevel(struct net_device *netdev)
  2146. {
  2147. struct jme_adapter *jme = netdev_priv(netdev);
  2148. return jme->msg_enable;
  2149. }
  2150. static void
  2151. jme_set_msglevel(struct net_device *netdev, u32 value)
  2152. {
  2153. struct jme_adapter *jme = netdev_priv(netdev);
  2154. jme->msg_enable = value;
  2155. }
  2156. static u32
  2157. jme_get_rx_csum(struct net_device *netdev)
  2158. {
  2159. struct jme_adapter *jme = netdev_priv(netdev);
  2160. return jme->reg_rxmcs & RXMCS_CHECKSUM;
  2161. }
  2162. static int
  2163. jme_set_rx_csum(struct net_device *netdev, u32 on)
  2164. {
  2165. struct jme_adapter *jme = netdev_priv(netdev);
  2166. spin_lock_bh(&jme->rxmcs_lock);
  2167. if (on)
  2168. jme->reg_rxmcs |= RXMCS_CHECKSUM;
  2169. else
  2170. jme->reg_rxmcs &= ~RXMCS_CHECKSUM;
  2171. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  2172. spin_unlock_bh(&jme->rxmcs_lock);
  2173. return 0;
  2174. }
  2175. static int
  2176. jme_set_tx_csum(struct net_device *netdev, u32 on)
  2177. {
  2178. struct jme_adapter *jme = netdev_priv(netdev);
  2179. if (on) {
  2180. set_bit(JME_FLAG_TXCSUM, &jme->flags);
  2181. if (netdev->mtu <= 1900)
  2182. netdev->features |=
  2183. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2184. } else {
  2185. clear_bit(JME_FLAG_TXCSUM, &jme->flags);
  2186. netdev->features &=
  2187. ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
  2188. }
  2189. return 0;
  2190. }
  2191. static int
  2192. jme_set_tso(struct net_device *netdev, u32 on)
  2193. {
  2194. struct jme_adapter *jme = netdev_priv(netdev);
  2195. if (on) {
  2196. set_bit(JME_FLAG_TSO, &jme->flags);
  2197. if (netdev->mtu <= 1900)
  2198. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  2199. } else {
  2200. clear_bit(JME_FLAG_TSO, &jme->flags);
  2201. netdev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
  2202. }
  2203. return 0;
  2204. }
  2205. static int
  2206. jme_nway_reset(struct net_device *netdev)
  2207. {
  2208. struct jme_adapter *jme = netdev_priv(netdev);
  2209. jme_restart_an(jme);
  2210. return 0;
  2211. }
  2212. static u8
  2213. jme_smb_read(struct jme_adapter *jme, unsigned int addr)
  2214. {
  2215. u32 val;
  2216. int to;
  2217. val = jread32(jme, JME_SMBCSR);
  2218. to = JME_SMB_BUSY_TIMEOUT;
  2219. while ((val & SMBCSR_BUSY) && --to) {
  2220. msleep(1);
  2221. val = jread32(jme, JME_SMBCSR);
  2222. }
  2223. if (!to) {
  2224. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2225. return 0xFF;
  2226. }
  2227. jwrite32(jme, JME_SMBINTF,
  2228. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2229. SMBINTF_HWRWN_READ |
  2230. SMBINTF_HWCMD);
  2231. val = jread32(jme, JME_SMBINTF);
  2232. to = JME_SMB_BUSY_TIMEOUT;
  2233. while ((val & SMBINTF_HWCMD) && --to) {
  2234. msleep(1);
  2235. val = jread32(jme, JME_SMBINTF);
  2236. }
  2237. if (!to) {
  2238. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2239. return 0xFF;
  2240. }
  2241. return (val & SMBINTF_HWDATR) >> SMBINTF_HWDATR_SHIFT;
  2242. }
  2243. static void
  2244. jme_smb_write(struct jme_adapter *jme, unsigned int addr, u8 data)
  2245. {
  2246. u32 val;
  2247. int to;
  2248. val = jread32(jme, JME_SMBCSR);
  2249. to = JME_SMB_BUSY_TIMEOUT;
  2250. while ((val & SMBCSR_BUSY) && --to) {
  2251. msleep(1);
  2252. val = jread32(jme, JME_SMBCSR);
  2253. }
  2254. if (!to) {
  2255. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2256. return;
  2257. }
  2258. jwrite32(jme, JME_SMBINTF,
  2259. ((data << SMBINTF_HWDATW_SHIFT) & SMBINTF_HWDATW) |
  2260. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2261. SMBINTF_HWRWN_WRITE |
  2262. SMBINTF_HWCMD);
  2263. val = jread32(jme, JME_SMBINTF);
  2264. to = JME_SMB_BUSY_TIMEOUT;
  2265. while ((val & SMBINTF_HWCMD) && --to) {
  2266. msleep(1);
  2267. val = jread32(jme, JME_SMBINTF);
  2268. }
  2269. if (!to) {
  2270. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2271. return;
  2272. }
  2273. mdelay(2);
  2274. }
  2275. static int
  2276. jme_get_eeprom_len(struct net_device *netdev)
  2277. {
  2278. struct jme_adapter *jme = netdev_priv(netdev);
  2279. u32 val;
  2280. val = jread32(jme, JME_SMBCSR);
  2281. return (val & SMBCSR_EEPROMD) ? JME_SMB_LEN : 0;
  2282. }
  2283. static int
  2284. jme_get_eeprom(struct net_device *netdev,
  2285. struct ethtool_eeprom *eeprom, u8 *data)
  2286. {
  2287. struct jme_adapter *jme = netdev_priv(netdev);
  2288. int i, offset = eeprom->offset, len = eeprom->len;
  2289. /*
  2290. * ethtool will check the boundary for us
  2291. */
  2292. eeprom->magic = JME_EEPROM_MAGIC;
  2293. for (i = 0 ; i < len ; ++i)
  2294. data[i] = jme_smb_read(jme, i + offset);
  2295. return 0;
  2296. }
  2297. static int
  2298. jme_set_eeprom(struct net_device *netdev,
  2299. struct ethtool_eeprom *eeprom, u8 *data)
  2300. {
  2301. struct jme_adapter *jme = netdev_priv(netdev);
  2302. int i, offset = eeprom->offset, len = eeprom->len;
  2303. if (eeprom->magic != JME_EEPROM_MAGIC)
  2304. return -EINVAL;
  2305. /*
  2306. * ethtool will check the boundary for us
  2307. */
  2308. for (i = 0 ; i < len ; ++i)
  2309. jme_smb_write(jme, i + offset, data[i]);
  2310. return 0;
  2311. }
  2312. static const struct ethtool_ops jme_ethtool_ops = {
  2313. .get_drvinfo = jme_get_drvinfo,
  2314. .get_regs_len = jme_get_regs_len,
  2315. .get_regs = jme_get_regs,
  2316. .get_coalesce = jme_get_coalesce,
  2317. .set_coalesce = jme_set_coalesce,
  2318. .get_pauseparam = jme_get_pauseparam,
  2319. .set_pauseparam = jme_set_pauseparam,
  2320. .get_wol = jme_get_wol,
  2321. .set_wol = jme_set_wol,
  2322. .get_settings = jme_get_settings,
  2323. .set_settings = jme_set_settings,
  2324. .get_link = jme_get_link,
  2325. .get_msglevel = jme_get_msglevel,
  2326. .set_msglevel = jme_set_msglevel,
  2327. .get_rx_csum = jme_get_rx_csum,
  2328. .set_rx_csum = jme_set_rx_csum,
  2329. .set_tx_csum = jme_set_tx_csum,
  2330. .set_tso = jme_set_tso,
  2331. .set_sg = ethtool_op_set_sg,
  2332. .nway_reset = jme_nway_reset,
  2333. .get_eeprom_len = jme_get_eeprom_len,
  2334. .get_eeprom = jme_get_eeprom,
  2335. .set_eeprom = jme_set_eeprom,
  2336. };
  2337. static int
  2338. jme_pci_dma64(struct pci_dev *pdev)
  2339. {
  2340. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2341. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))
  2342. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)))
  2343. return 1;
  2344. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2345. !pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
  2346. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40)))
  2347. return 1;
  2348. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))
  2349. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)))
  2350. return 0;
  2351. return -1;
  2352. }
  2353. static inline void
  2354. jme_phy_init(struct jme_adapter *jme)
  2355. {
  2356. u16 reg26;
  2357. reg26 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 26);
  2358. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 26, reg26 | 0x1000);
  2359. }
  2360. static inline void
  2361. jme_check_hw_ver(struct jme_adapter *jme)
  2362. {
  2363. u32 chipmode;
  2364. chipmode = jread32(jme, JME_CHIPMODE);
  2365. jme->fpgaver = (chipmode & CM_FPGAVER_MASK) >> CM_FPGAVER_SHIFT;
  2366. jme->chiprev = (chipmode & CM_CHIPREV_MASK) >> CM_CHIPREV_SHIFT;
  2367. jme->chip_main_rev = jme->chiprev & 0xF;
  2368. jme->chip_sub_rev = (jme->chiprev >> 4) & 0xF;
  2369. }
  2370. static const struct net_device_ops jme_netdev_ops = {
  2371. .ndo_open = jme_open,
  2372. .ndo_stop = jme_close,
  2373. .ndo_validate_addr = eth_validate_addr,
  2374. .ndo_do_ioctl = jme_ioctl,
  2375. .ndo_start_xmit = jme_start_xmit,
  2376. .ndo_set_mac_address = jme_set_macaddr,
  2377. .ndo_set_multicast_list = jme_set_multi,
  2378. .ndo_change_mtu = jme_change_mtu,
  2379. .ndo_tx_timeout = jme_tx_timeout,
  2380. .ndo_vlan_rx_register = jme_vlan_rx_register,
  2381. };
  2382. static int __devinit
  2383. jme_init_one(struct pci_dev *pdev,
  2384. const struct pci_device_id *ent)
  2385. {
  2386. int rc = 0, using_dac, i;
  2387. struct net_device *netdev;
  2388. struct jme_adapter *jme;
  2389. u16 bmcr, bmsr;
  2390. u32 apmc;
  2391. /*
  2392. * set up PCI device basics
  2393. */
  2394. rc = pci_enable_device(pdev);
  2395. if (rc) {
  2396. pr_err("Cannot enable PCI device\n");
  2397. goto err_out;
  2398. }
  2399. using_dac = jme_pci_dma64(pdev);
  2400. if (using_dac < 0) {
  2401. pr_err("Cannot set PCI DMA Mask\n");
  2402. rc = -EIO;
  2403. goto err_out_disable_pdev;
  2404. }
  2405. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  2406. pr_err("No PCI resource region found\n");
  2407. rc = -ENOMEM;
  2408. goto err_out_disable_pdev;
  2409. }
  2410. rc = pci_request_regions(pdev, DRV_NAME);
  2411. if (rc) {
  2412. pr_err("Cannot obtain PCI resource region\n");
  2413. goto err_out_disable_pdev;
  2414. }
  2415. pci_set_master(pdev);
  2416. /*
  2417. * alloc and init net device
  2418. */
  2419. netdev = alloc_etherdev(sizeof(*jme));
  2420. if (!netdev) {
  2421. pr_err("Cannot allocate netdev structure\n");
  2422. rc = -ENOMEM;
  2423. goto err_out_release_regions;
  2424. }
  2425. netdev->netdev_ops = &jme_netdev_ops;
  2426. netdev->ethtool_ops = &jme_ethtool_ops;
  2427. netdev->watchdog_timeo = TX_TIMEOUT;
  2428. netdev->features = NETIF_F_IP_CSUM |
  2429. NETIF_F_IPV6_CSUM |
  2430. NETIF_F_SG |
  2431. NETIF_F_TSO |
  2432. NETIF_F_TSO6 |
  2433. NETIF_F_HW_VLAN_TX |
  2434. NETIF_F_HW_VLAN_RX;
  2435. if (using_dac)
  2436. netdev->features |= NETIF_F_HIGHDMA;
  2437. SET_NETDEV_DEV(netdev, &pdev->dev);
  2438. pci_set_drvdata(pdev, netdev);
  2439. /*
  2440. * init adapter info
  2441. */
  2442. jme = netdev_priv(netdev);
  2443. jme->pdev = pdev;
  2444. jme->dev = netdev;
  2445. jme->jme_rx = netif_rx;
  2446. jme->jme_vlan_rx = vlan_hwaccel_rx;
  2447. jme->old_mtu = netdev->mtu = 1500;
  2448. jme->phylink = 0;
  2449. jme->tx_ring_size = 1 << 10;
  2450. jme->tx_ring_mask = jme->tx_ring_size - 1;
  2451. jme->tx_wake_threshold = 1 << 9;
  2452. jme->rx_ring_size = 1 << 9;
  2453. jme->rx_ring_mask = jme->rx_ring_size - 1;
  2454. jme->msg_enable = JME_DEF_MSG_ENABLE;
  2455. jme->regs = ioremap(pci_resource_start(pdev, 0),
  2456. pci_resource_len(pdev, 0));
  2457. if (!(jme->regs)) {
  2458. pr_err("Mapping PCI resource region error\n");
  2459. rc = -ENOMEM;
  2460. goto err_out_free_netdev;
  2461. }
  2462. if (no_pseudohp) {
  2463. apmc = jread32(jme, JME_APMC) & ~JME_APMC_PSEUDO_HP_EN;
  2464. jwrite32(jme, JME_APMC, apmc);
  2465. } else if (force_pseudohp) {
  2466. apmc = jread32(jme, JME_APMC) | JME_APMC_PSEUDO_HP_EN;
  2467. jwrite32(jme, JME_APMC, apmc);
  2468. }
  2469. NETIF_NAPI_SET(netdev, &jme->napi, jme_poll, jme->rx_ring_size >> 2)
  2470. spin_lock_init(&jme->phy_lock);
  2471. spin_lock_init(&jme->macaddr_lock);
  2472. spin_lock_init(&jme->rxmcs_lock);
  2473. atomic_set(&jme->link_changing, 1);
  2474. atomic_set(&jme->rx_cleaning, 1);
  2475. atomic_set(&jme->tx_cleaning, 1);
  2476. atomic_set(&jme->rx_empty, 1);
  2477. tasklet_init(&jme->pcc_task,
  2478. jme_pcc_tasklet,
  2479. (unsigned long) jme);
  2480. tasklet_init(&jme->linkch_task,
  2481. jme_link_change_tasklet,
  2482. (unsigned long) jme);
  2483. tasklet_init(&jme->txclean_task,
  2484. jme_tx_clean_tasklet,
  2485. (unsigned long) jme);
  2486. tasklet_init(&jme->rxclean_task,
  2487. jme_rx_clean_tasklet,
  2488. (unsigned long) jme);
  2489. tasklet_init(&jme->rxempty_task,
  2490. jme_rx_empty_tasklet,
  2491. (unsigned long) jme);
  2492. tasklet_disable_nosync(&jme->linkch_task);
  2493. tasklet_disable_nosync(&jme->txclean_task);
  2494. tasklet_disable_nosync(&jme->rxclean_task);
  2495. tasklet_disable_nosync(&jme->rxempty_task);
  2496. jme->dpi.cur = PCC_P1;
  2497. jme->reg_ghc = 0;
  2498. jme->reg_rxcs = RXCS_DEFAULT;
  2499. jme->reg_rxmcs = RXMCS_DEFAULT;
  2500. jme->reg_txpfc = 0;
  2501. jme->reg_pmcs = PMCS_MFEN;
  2502. jme->reg_gpreg1 = GPREG1_DEFAULT;
  2503. set_bit(JME_FLAG_TXCSUM, &jme->flags);
  2504. set_bit(JME_FLAG_TSO, &jme->flags);
  2505. /*
  2506. * Get Max Read Req Size from PCI Config Space
  2507. */
  2508. pci_read_config_byte(pdev, PCI_DCSR_MRRS, &jme->mrrs);
  2509. jme->mrrs &= PCI_DCSR_MRRS_MASK;
  2510. switch (jme->mrrs) {
  2511. case MRRS_128B:
  2512. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_128B;
  2513. break;
  2514. case MRRS_256B:
  2515. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_256B;
  2516. break;
  2517. default:
  2518. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_512B;
  2519. break;
  2520. }
  2521. /*
  2522. * Must check before reset_mac_processor
  2523. */
  2524. jme_check_hw_ver(jme);
  2525. jme->mii_if.dev = netdev;
  2526. if (jme->fpgaver) {
  2527. jme->mii_if.phy_id = 0;
  2528. for (i = 1 ; i < 32 ; ++i) {
  2529. bmcr = jme_mdio_read(netdev, i, MII_BMCR);
  2530. bmsr = jme_mdio_read(netdev, i, MII_BMSR);
  2531. if (bmcr != 0xFFFFU && (bmcr != 0 || bmsr != 0)) {
  2532. jme->mii_if.phy_id = i;
  2533. break;
  2534. }
  2535. }
  2536. if (!jme->mii_if.phy_id) {
  2537. rc = -EIO;
  2538. pr_err("Can not find phy_id\n");
  2539. goto err_out_unmap;
  2540. }
  2541. jme->reg_ghc |= GHC_LINK_POLL;
  2542. } else {
  2543. jme->mii_if.phy_id = 1;
  2544. }
  2545. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  2546. jme->mii_if.supports_gmii = true;
  2547. else
  2548. jme->mii_if.supports_gmii = false;
  2549. jme->mii_if.phy_id_mask = 0x1F;
  2550. jme->mii_if.reg_num_mask = 0x1F;
  2551. jme->mii_if.mdio_read = jme_mdio_read;
  2552. jme->mii_if.mdio_write = jme_mdio_write;
  2553. jme_clear_pm(jme);
  2554. jme_set_phyfifo_5level(jme);
  2555. pci_read_config_byte(pdev, PCI_REVISION_ID, &jme->pcirev);
  2556. if (!jme->fpgaver)
  2557. jme_phy_init(jme);
  2558. jme_phy_off(jme);
  2559. /*
  2560. * Reset MAC processor and reload EEPROM for MAC Address
  2561. */
  2562. jme_reset_mac_processor(jme);
  2563. rc = jme_reload_eeprom(jme);
  2564. if (rc) {
  2565. pr_err("Reload eeprom for reading MAC Address error\n");
  2566. goto err_out_unmap;
  2567. }
  2568. jme_load_macaddr(netdev);
  2569. /*
  2570. * Tell stack that we are not ready to work until open()
  2571. */
  2572. netif_carrier_off(netdev);
  2573. rc = register_netdev(netdev);
  2574. if (rc) {
  2575. pr_err("Cannot register net device\n");
  2576. goto err_out_unmap;
  2577. }
  2578. netif_info(jme, probe, jme->dev, "%s%s chiprev:%x pcirev:%x macaddr:%pM\n",
  2579. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250) ?
  2580. "JMC250 Gigabit Ethernet" :
  2581. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC260) ?
  2582. "JMC260 Fast Ethernet" : "Unknown",
  2583. (jme->fpgaver != 0) ? " (FPGA)" : "",
  2584. (jme->fpgaver != 0) ? jme->fpgaver : jme->chiprev,
  2585. jme->pcirev, netdev->dev_addr);
  2586. return 0;
  2587. err_out_unmap:
  2588. iounmap(jme->regs);
  2589. err_out_free_netdev:
  2590. pci_set_drvdata(pdev, NULL);
  2591. free_netdev(netdev);
  2592. err_out_release_regions:
  2593. pci_release_regions(pdev);
  2594. err_out_disable_pdev:
  2595. pci_disable_device(pdev);
  2596. err_out:
  2597. return rc;
  2598. }
  2599. static void __devexit
  2600. jme_remove_one(struct pci_dev *pdev)
  2601. {
  2602. struct net_device *netdev = pci_get_drvdata(pdev);
  2603. struct jme_adapter *jme = netdev_priv(netdev);
  2604. unregister_netdev(netdev);
  2605. iounmap(jme->regs);
  2606. pci_set_drvdata(pdev, NULL);
  2607. free_netdev(netdev);
  2608. pci_release_regions(pdev);
  2609. pci_disable_device(pdev);
  2610. }
  2611. static void
  2612. jme_shutdown(struct pci_dev *pdev)
  2613. {
  2614. struct net_device *netdev = pci_get_drvdata(pdev);
  2615. struct jme_adapter *jme = netdev_priv(netdev);
  2616. jme_powersave_phy(jme);
  2617. pci_pme_active(pdev, true);
  2618. }
  2619. #ifdef CONFIG_PM
  2620. static int
  2621. jme_suspend(struct pci_dev *pdev, pm_message_t state)
  2622. {
  2623. struct net_device *netdev = pci_get_drvdata(pdev);
  2624. struct jme_adapter *jme = netdev_priv(netdev);
  2625. atomic_dec(&jme->link_changing);
  2626. netif_device_detach(netdev);
  2627. netif_stop_queue(netdev);
  2628. jme_stop_irq(jme);
  2629. tasklet_disable(&jme->txclean_task);
  2630. tasklet_disable(&jme->rxclean_task);
  2631. tasklet_disable(&jme->rxempty_task);
  2632. if (netif_carrier_ok(netdev)) {
  2633. if (test_bit(JME_FLAG_POLL, &jme->flags))
  2634. jme_polling_mode(jme);
  2635. jme_stop_pcc_timer(jme);
  2636. jme_disable_rx_engine(jme);
  2637. jme_disable_tx_engine(jme);
  2638. jme_reset_mac_processor(jme);
  2639. jme_free_rx_resources(jme);
  2640. jme_free_tx_resources(jme);
  2641. netif_carrier_off(netdev);
  2642. jme->phylink = 0;
  2643. }
  2644. tasklet_enable(&jme->txclean_task);
  2645. tasklet_hi_enable(&jme->rxclean_task);
  2646. tasklet_hi_enable(&jme->rxempty_task);
  2647. pci_save_state(pdev);
  2648. jme_powersave_phy(jme);
  2649. pci_enable_wake(jme->pdev, PCI_D3hot, true);
  2650. pci_set_power_state(pdev, PCI_D3hot);
  2651. return 0;
  2652. }
  2653. static int
  2654. jme_resume(struct pci_dev *pdev)
  2655. {
  2656. struct net_device *netdev = pci_get_drvdata(pdev);
  2657. struct jme_adapter *jme = netdev_priv(netdev);
  2658. jme_clear_pm(jme);
  2659. pci_restore_state(pdev);
  2660. jme_phy_on(jme);
  2661. if (test_bit(JME_FLAG_SSET, &jme->flags))
  2662. jme_set_settings(netdev, &jme->old_ecmd);
  2663. else
  2664. jme_reset_phy_processor(jme);
  2665. jme_start_irq(jme);
  2666. netif_device_attach(netdev);
  2667. atomic_inc(&jme->link_changing);
  2668. jme_reset_link(jme);
  2669. return 0;
  2670. }
  2671. #endif
  2672. static DEFINE_PCI_DEVICE_TABLE(jme_pci_tbl) = {
  2673. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC250) },
  2674. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC260) },
  2675. { }
  2676. };
  2677. static struct pci_driver jme_driver = {
  2678. .name = DRV_NAME,
  2679. .id_table = jme_pci_tbl,
  2680. .probe = jme_init_one,
  2681. .remove = __devexit_p(jme_remove_one),
  2682. #ifdef CONFIG_PM
  2683. .suspend = jme_suspend,
  2684. .resume = jme_resume,
  2685. #endif /* CONFIG_PM */
  2686. .shutdown = jme_shutdown,
  2687. };
  2688. static int __init
  2689. jme_init_module(void)
  2690. {
  2691. pr_info("JMicron JMC2XX ethernet driver version %s\n", DRV_VERSION);
  2692. return pci_register_driver(&jme_driver);
  2693. }
  2694. static void __exit
  2695. jme_cleanup_module(void)
  2696. {
  2697. pci_unregister_driver(&jme_driver);
  2698. }
  2699. module_init(jme_init_module);
  2700. module_exit(jme_cleanup_module);
  2701. MODULE_AUTHOR("Guo-Fu Tseng <cooldavid@cooldavid.org>");
  2702. MODULE_DESCRIPTION("JMicron JMC2x0 PCI Express Ethernet driver");
  2703. MODULE_LICENSE("GPL");
  2704. MODULE_VERSION(DRV_VERSION);
  2705. MODULE_DEVICE_TABLE(pci, jme_pci_tbl);