r600_cp.c 70 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293
  1. /*
  2. * Copyright 2008-2009 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Dave Airlie <airlied@redhat.com>
  26. * Alex Deucher <alexander.deucher@amd.com>
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "radeon_drm.h"
  31. #include "radeon_drv.h"
  32. #include "r600_microcode.h"
  33. # define ATI_PCIGART_PAGE_SIZE 4096 /**< PCI GART page size */
  34. # define ATI_PCIGART_PAGE_MASK (~(ATI_PCIGART_PAGE_SIZE-1))
  35. #define R600_PTE_VALID (1 << 0)
  36. #define R600_PTE_SYSTEM (1 << 1)
  37. #define R600_PTE_SNOOPED (1 << 2)
  38. #define R600_PTE_READABLE (1 << 5)
  39. #define R600_PTE_WRITEABLE (1 << 6)
  40. /* MAX values used for gfx init */
  41. #define R6XX_MAX_SH_GPRS 256
  42. #define R6XX_MAX_TEMP_GPRS 16
  43. #define R6XX_MAX_SH_THREADS 256
  44. #define R6XX_MAX_SH_STACK_ENTRIES 4096
  45. #define R6XX_MAX_BACKENDS 8
  46. #define R6XX_MAX_BACKENDS_MASK 0xff
  47. #define R6XX_MAX_SIMDS 8
  48. #define R6XX_MAX_SIMDS_MASK 0xff
  49. #define R6XX_MAX_PIPES 8
  50. #define R6XX_MAX_PIPES_MASK 0xff
  51. #define R7XX_MAX_SH_GPRS 256
  52. #define R7XX_MAX_TEMP_GPRS 16
  53. #define R7XX_MAX_SH_THREADS 256
  54. #define R7XX_MAX_SH_STACK_ENTRIES 4096
  55. #define R7XX_MAX_BACKENDS 8
  56. #define R7XX_MAX_BACKENDS_MASK 0xff
  57. #define R7XX_MAX_SIMDS 16
  58. #define R7XX_MAX_SIMDS_MASK 0xffff
  59. #define R7XX_MAX_PIPES 8
  60. #define R7XX_MAX_PIPES_MASK 0xff
  61. static int r600_do_wait_for_fifo(drm_radeon_private_t *dev_priv, int entries)
  62. {
  63. int i;
  64. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  65. for (i = 0; i < dev_priv->usec_timeout; i++) {
  66. int slots;
  67. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  68. slots = (RADEON_READ(R600_GRBM_STATUS)
  69. & R700_CMDFIFO_AVAIL_MASK);
  70. else
  71. slots = (RADEON_READ(R600_GRBM_STATUS)
  72. & R600_CMDFIFO_AVAIL_MASK);
  73. if (slots >= entries)
  74. return 0;
  75. DRM_UDELAY(1);
  76. }
  77. DRM_INFO("wait for fifo failed status : 0x%08X 0x%08X\n",
  78. RADEON_READ(R600_GRBM_STATUS),
  79. RADEON_READ(R600_GRBM_STATUS2));
  80. return -EBUSY;
  81. }
  82. static int r600_do_wait_for_idle(drm_radeon_private_t *dev_priv)
  83. {
  84. int i, ret;
  85. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  86. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  87. ret = r600_do_wait_for_fifo(dev_priv, 8);
  88. else
  89. ret = r600_do_wait_for_fifo(dev_priv, 16);
  90. if (ret)
  91. return ret;
  92. for (i = 0; i < dev_priv->usec_timeout; i++) {
  93. if (!(RADEON_READ(R600_GRBM_STATUS) & R600_GUI_ACTIVE))
  94. return 0;
  95. DRM_UDELAY(1);
  96. }
  97. DRM_INFO("wait idle failed status : 0x%08X 0x%08X\n",
  98. RADEON_READ(R600_GRBM_STATUS),
  99. RADEON_READ(R600_GRBM_STATUS2));
  100. return -EBUSY;
  101. }
  102. void r600_page_table_cleanup(struct drm_device *dev, struct drm_ati_pcigart_info *gart_info)
  103. {
  104. struct drm_sg_mem *entry = dev->sg;
  105. int max_pages;
  106. int pages;
  107. int i;
  108. if (!entry)
  109. return;
  110. if (gart_info->bus_addr) {
  111. max_pages = (gart_info->table_size / sizeof(u64));
  112. pages = (entry->pages <= max_pages)
  113. ? entry->pages : max_pages;
  114. for (i = 0; i < pages; i++) {
  115. if (!entry->busaddr[i])
  116. break;
  117. pci_unmap_page(dev->pdev, entry->busaddr[i],
  118. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  119. }
  120. if (gart_info->gart_table_location == DRM_ATI_GART_MAIN)
  121. gart_info->bus_addr = 0;
  122. }
  123. }
  124. /* R600 has page table setup */
  125. int r600_page_table_init(struct drm_device *dev)
  126. {
  127. drm_radeon_private_t *dev_priv = dev->dev_private;
  128. struct drm_ati_pcigart_info *gart_info = &dev_priv->gart_info;
  129. struct drm_local_map *map = &gart_info->mapping;
  130. struct drm_sg_mem *entry = dev->sg;
  131. int ret = 0;
  132. int i, j;
  133. int pages;
  134. u64 page_base;
  135. dma_addr_t entry_addr;
  136. int max_ati_pages, max_real_pages, gart_idx;
  137. /* okay page table is available - lets rock */
  138. max_ati_pages = (gart_info->table_size / sizeof(u64));
  139. max_real_pages = max_ati_pages / (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE);
  140. pages = (entry->pages <= max_real_pages) ?
  141. entry->pages : max_real_pages;
  142. memset_io((void __iomem *)map->handle, 0, max_ati_pages * sizeof(u64));
  143. gart_idx = 0;
  144. for (i = 0; i < pages; i++) {
  145. entry->busaddr[i] = pci_map_page(dev->pdev,
  146. entry->pagelist[i], 0,
  147. PAGE_SIZE,
  148. PCI_DMA_BIDIRECTIONAL);
  149. if (entry->busaddr[i] == 0) {
  150. DRM_ERROR("unable to map PCIGART pages!\n");
  151. r600_page_table_cleanup(dev, gart_info);
  152. goto done;
  153. }
  154. entry_addr = entry->busaddr[i];
  155. for (j = 0; j < (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE); j++) {
  156. page_base = (u64) entry_addr & ATI_PCIGART_PAGE_MASK;
  157. page_base |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  158. page_base |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  159. DRM_WRITE64(map, gart_idx * sizeof(u64), page_base);
  160. gart_idx++;
  161. if ((i % 128) == 0)
  162. DRM_DEBUG("page entry %d: 0x%016llx\n",
  163. i, (unsigned long long)page_base);
  164. entry_addr += ATI_PCIGART_PAGE_SIZE;
  165. }
  166. }
  167. ret = 1;
  168. done:
  169. return ret;
  170. }
  171. static void r600_vm_flush_gart_range(struct drm_device *dev)
  172. {
  173. drm_radeon_private_t *dev_priv = dev->dev_private;
  174. u32 resp, countdown = 1000;
  175. RADEON_WRITE(R600_VM_CONTEXT0_INVALIDATION_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  176. RADEON_WRITE(R600_VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  177. RADEON_WRITE(R600_VM_CONTEXT0_REQUEST_RESPONSE, 2);
  178. do {
  179. resp = RADEON_READ(R600_VM_CONTEXT0_REQUEST_RESPONSE);
  180. countdown--;
  181. DRM_UDELAY(1);
  182. } while (((resp & 0xf0) == 0) && countdown);
  183. }
  184. static void r600_vm_init(struct drm_device *dev)
  185. {
  186. drm_radeon_private_t *dev_priv = dev->dev_private;
  187. /* initialise the VM to use the page table we constructed up there */
  188. u32 vm_c0, i;
  189. u32 mc_rd_a;
  190. u32 vm_l2_cntl, vm_l2_cntl3;
  191. /* okay set up the PCIE aperture type thingo */
  192. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  193. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  194. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  195. /* setup MC RD a */
  196. mc_rd_a = R600_MCD_L1_TLB | R600_MCD_L1_FRAG_PROC | R600_MCD_SYSTEM_ACCESS_MODE_IN_SYS |
  197. R600_MCD_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU | R600_MCD_EFFECTIVE_L1_TLB_SIZE(5) |
  198. R600_MCD_EFFECTIVE_L1_QUEUE_SIZE(5) | R600_MCD_WAIT_L2_QUERY;
  199. RADEON_WRITE(R600_MCD_RD_A_CNTL, mc_rd_a);
  200. RADEON_WRITE(R600_MCD_RD_B_CNTL, mc_rd_a);
  201. RADEON_WRITE(R600_MCD_WR_A_CNTL, mc_rd_a);
  202. RADEON_WRITE(R600_MCD_WR_B_CNTL, mc_rd_a);
  203. RADEON_WRITE(R600_MCD_RD_GFX_CNTL, mc_rd_a);
  204. RADEON_WRITE(R600_MCD_WR_GFX_CNTL, mc_rd_a);
  205. RADEON_WRITE(R600_MCD_RD_SYS_CNTL, mc_rd_a);
  206. RADEON_WRITE(R600_MCD_WR_SYS_CNTL, mc_rd_a);
  207. RADEON_WRITE(R600_MCD_RD_HDP_CNTL, mc_rd_a | R600_MCD_L1_STRICT_ORDERING);
  208. RADEON_WRITE(R600_MCD_WR_HDP_CNTL, mc_rd_a /*| R600_MCD_L1_STRICT_ORDERING*/);
  209. RADEON_WRITE(R600_MCD_RD_PDMA_CNTL, mc_rd_a);
  210. RADEON_WRITE(R600_MCD_WR_PDMA_CNTL, mc_rd_a);
  211. RADEON_WRITE(R600_MCD_RD_SEM_CNTL, mc_rd_a | R600_MCD_SEMAPHORE_MODE);
  212. RADEON_WRITE(R600_MCD_WR_SEM_CNTL, mc_rd_a);
  213. vm_l2_cntl = R600_VM_L2_CACHE_EN | R600_VM_L2_FRAG_PROC | R600_VM_ENABLE_PTE_CACHE_LRU_W;
  214. vm_l2_cntl |= R600_VM_L2_CNTL_QUEUE_SIZE(7);
  215. RADEON_WRITE(R600_VM_L2_CNTL, vm_l2_cntl);
  216. RADEON_WRITE(R600_VM_L2_CNTL2, 0);
  217. vm_l2_cntl3 = (R600_VM_L2_CNTL3_BANK_SELECT_0(0) |
  218. R600_VM_L2_CNTL3_BANK_SELECT_1(1) |
  219. R600_VM_L2_CNTL3_CACHE_UPDATE_MODE(2));
  220. RADEON_WRITE(R600_VM_L2_CNTL3, vm_l2_cntl3);
  221. vm_c0 = R600_VM_ENABLE_CONTEXT | R600_VM_PAGE_TABLE_DEPTH_FLAT;
  222. RADEON_WRITE(R600_VM_CONTEXT0_CNTL, vm_c0);
  223. vm_c0 &= ~R600_VM_ENABLE_CONTEXT;
  224. /* disable all other contexts */
  225. for (i = 1; i < 8; i++)
  226. RADEON_WRITE(R600_VM_CONTEXT0_CNTL + (i * 4), vm_c0);
  227. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, dev_priv->gart_info.bus_addr >> 12);
  228. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_START_ADDR, dev_priv->gart_vm_start >> 12);
  229. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_END_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  230. r600_vm_flush_gart_range(dev);
  231. }
  232. /* load r600 microcode */
  233. static void r600_cp_load_microcode(drm_radeon_private_t *dev_priv)
  234. {
  235. int i;
  236. r600_do_cp_stop(dev_priv);
  237. RADEON_WRITE(R600_CP_RB_CNTL,
  238. R600_RB_NO_UPDATE |
  239. R600_RB_BLKSZ(15) |
  240. R600_RB_BUFSZ(3));
  241. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  242. RADEON_READ(R600_GRBM_SOFT_RESET);
  243. DRM_UDELAY(15000);
  244. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  245. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  246. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600)) {
  247. DRM_INFO("Loading R600 CP Microcode\n");
  248. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  249. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  250. R600_cp_microcode[i][0]);
  251. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  252. R600_cp_microcode[i][1]);
  253. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  254. R600_cp_microcode[i][2]);
  255. }
  256. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  257. DRM_INFO("Loading R600 PFP Microcode\n");
  258. for (i = 0; i < PFP_UCODE_SIZE; i++)
  259. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, R600_pfp_microcode[i]);
  260. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610)) {
  261. DRM_INFO("Loading RV610 CP Microcode\n");
  262. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  263. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  264. RV610_cp_microcode[i][0]);
  265. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  266. RV610_cp_microcode[i][1]);
  267. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  268. RV610_cp_microcode[i][2]);
  269. }
  270. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  271. DRM_INFO("Loading RV610 PFP Microcode\n");
  272. for (i = 0; i < PFP_UCODE_SIZE; i++)
  273. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV610_pfp_microcode[i]);
  274. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630)) {
  275. DRM_INFO("Loading RV630 CP Microcode\n");
  276. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  277. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  278. RV630_cp_microcode[i][0]);
  279. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  280. RV630_cp_microcode[i][1]);
  281. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  282. RV630_cp_microcode[i][2]);
  283. }
  284. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  285. DRM_INFO("Loading RV630 PFP Microcode\n");
  286. for (i = 0; i < PFP_UCODE_SIZE; i++)
  287. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV630_pfp_microcode[i]);
  288. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620)) {
  289. DRM_INFO("Loading RV620 CP Microcode\n");
  290. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  291. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  292. RV620_cp_microcode[i][0]);
  293. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  294. RV620_cp_microcode[i][1]);
  295. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  296. RV620_cp_microcode[i][2]);
  297. }
  298. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  299. DRM_INFO("Loading RV620 PFP Microcode\n");
  300. for (i = 0; i < PFP_UCODE_SIZE; i++)
  301. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV620_pfp_microcode[i]);
  302. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV635)) {
  303. DRM_INFO("Loading RV635 CP Microcode\n");
  304. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  305. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  306. RV635_cp_microcode[i][0]);
  307. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  308. RV635_cp_microcode[i][1]);
  309. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  310. RV635_cp_microcode[i][2]);
  311. }
  312. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  313. DRM_INFO("Loading RV635 PFP Microcode\n");
  314. for (i = 0; i < PFP_UCODE_SIZE; i++)
  315. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV635_pfp_microcode[i]);
  316. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670)) {
  317. DRM_INFO("Loading RV670 CP Microcode\n");
  318. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  319. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  320. RV670_cp_microcode[i][0]);
  321. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  322. RV670_cp_microcode[i][1]);
  323. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  324. RV670_cp_microcode[i][2]);
  325. }
  326. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  327. DRM_INFO("Loading RV670 PFP Microcode\n");
  328. for (i = 0; i < PFP_UCODE_SIZE; i++)
  329. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV670_pfp_microcode[i]);
  330. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  331. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880)) {
  332. DRM_INFO("Loading RS780/RS880 CP Microcode\n");
  333. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  334. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  335. RS780_cp_microcode[i][0]);
  336. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  337. RS780_cp_microcode[i][1]);
  338. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  339. RS780_cp_microcode[i][2]);
  340. }
  341. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  342. DRM_INFO("Loading RS780/RS880 PFP Microcode\n");
  343. for (i = 0; i < PFP_UCODE_SIZE; i++)
  344. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RS780_pfp_microcode[i]);
  345. }
  346. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  347. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  348. RADEON_WRITE(R600_CP_ME_RAM_RADDR, 0);
  349. }
  350. static void r700_vm_init(struct drm_device *dev)
  351. {
  352. drm_radeon_private_t *dev_priv = dev->dev_private;
  353. /* initialise the VM to use the page table we constructed up there */
  354. u32 vm_c0, i;
  355. u32 mc_vm_md_l1;
  356. u32 vm_l2_cntl, vm_l2_cntl3;
  357. /* okay set up the PCIE aperture type thingo */
  358. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  359. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  360. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  361. mc_vm_md_l1 = R700_ENABLE_L1_TLB |
  362. R700_ENABLE_L1_FRAGMENT_PROCESSING |
  363. R700_SYSTEM_ACCESS_MODE_IN_SYS |
  364. R700_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  365. R700_EFFECTIVE_L1_TLB_SIZE(5) |
  366. R700_EFFECTIVE_L1_QUEUE_SIZE(5);
  367. RADEON_WRITE(R700_MC_VM_MD_L1_TLB0_CNTL, mc_vm_md_l1);
  368. RADEON_WRITE(R700_MC_VM_MD_L1_TLB1_CNTL, mc_vm_md_l1);
  369. RADEON_WRITE(R700_MC_VM_MD_L1_TLB2_CNTL, mc_vm_md_l1);
  370. RADEON_WRITE(R700_MC_VM_MB_L1_TLB0_CNTL, mc_vm_md_l1);
  371. RADEON_WRITE(R700_MC_VM_MB_L1_TLB1_CNTL, mc_vm_md_l1);
  372. RADEON_WRITE(R700_MC_VM_MB_L1_TLB2_CNTL, mc_vm_md_l1);
  373. RADEON_WRITE(R700_MC_VM_MB_L1_TLB3_CNTL, mc_vm_md_l1);
  374. vm_l2_cntl = R600_VM_L2_CACHE_EN | R600_VM_L2_FRAG_PROC | R600_VM_ENABLE_PTE_CACHE_LRU_W;
  375. vm_l2_cntl |= R700_VM_L2_CNTL_QUEUE_SIZE(7);
  376. RADEON_WRITE(R600_VM_L2_CNTL, vm_l2_cntl);
  377. RADEON_WRITE(R600_VM_L2_CNTL2, 0);
  378. vm_l2_cntl3 = R700_VM_L2_CNTL3_BANK_SELECT(0) | R700_VM_L2_CNTL3_CACHE_UPDATE_MODE(2);
  379. RADEON_WRITE(R600_VM_L2_CNTL3, vm_l2_cntl3);
  380. vm_c0 = R600_VM_ENABLE_CONTEXT | R600_VM_PAGE_TABLE_DEPTH_FLAT;
  381. RADEON_WRITE(R600_VM_CONTEXT0_CNTL, vm_c0);
  382. vm_c0 &= ~R600_VM_ENABLE_CONTEXT;
  383. /* disable all other contexts */
  384. for (i = 1; i < 8; i++)
  385. RADEON_WRITE(R600_VM_CONTEXT0_CNTL + (i * 4), vm_c0);
  386. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, dev_priv->gart_info.bus_addr >> 12);
  387. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_START_ADDR, dev_priv->gart_vm_start >> 12);
  388. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_END_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  389. r600_vm_flush_gart_range(dev);
  390. }
  391. /* load r600 microcode */
  392. static void r700_cp_load_microcode(drm_radeon_private_t *dev_priv)
  393. {
  394. int i;
  395. r600_do_cp_stop(dev_priv);
  396. RADEON_WRITE(R600_CP_RB_CNTL,
  397. R600_RB_NO_UPDATE |
  398. (15 << 8) |
  399. (3 << 0));
  400. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  401. RADEON_READ(R600_GRBM_SOFT_RESET);
  402. DRM_UDELAY(15000);
  403. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  404. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)) {
  405. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  406. DRM_INFO("Loading RV770/RV790 PFP Microcode\n");
  407. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  408. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV770_pfp_microcode[i]);
  409. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  410. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  411. DRM_INFO("Loading RV770/RV790 CP Microcode\n");
  412. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  413. RADEON_WRITE(R600_CP_ME_RAM_DATA, RV770_cp_microcode[i]);
  414. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  415. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV730) ||
  416. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV740)) {
  417. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  418. DRM_INFO("Loading RV730/RV740 PFP Microcode\n");
  419. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  420. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV730_pfp_microcode[i]);
  421. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  422. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  423. DRM_INFO("Loading RV730/RV740 CP Microcode\n");
  424. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  425. RADEON_WRITE(R600_CP_ME_RAM_DATA, RV730_cp_microcode[i]);
  426. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  427. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)) {
  428. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  429. DRM_INFO("Loading RV710 PFP Microcode\n");
  430. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  431. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV710_pfp_microcode[i]);
  432. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  433. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  434. DRM_INFO("Loading RV710 CP Microcode\n");
  435. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  436. RADEON_WRITE(R600_CP_ME_RAM_DATA, RV710_cp_microcode[i]);
  437. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  438. }
  439. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  440. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  441. RADEON_WRITE(R600_CP_ME_RAM_RADDR, 0);
  442. }
  443. static void r600_test_writeback(drm_radeon_private_t *dev_priv)
  444. {
  445. u32 tmp;
  446. /* Start with assuming that writeback doesn't work */
  447. dev_priv->writeback_works = 0;
  448. /* Writeback doesn't seem to work everywhere, test it here and possibly
  449. * enable it if it appears to work
  450. */
  451. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(1), 0);
  452. RADEON_WRITE(R600_SCRATCH_REG1, 0xdeadbeef);
  453. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  454. u32 val;
  455. val = radeon_read_ring_rptr(dev_priv, R600_SCRATCHOFF(1));
  456. if (val == 0xdeadbeef)
  457. break;
  458. DRM_UDELAY(1);
  459. }
  460. if (tmp < dev_priv->usec_timeout) {
  461. dev_priv->writeback_works = 1;
  462. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  463. } else {
  464. dev_priv->writeback_works = 0;
  465. DRM_INFO("writeback test failed\n");
  466. }
  467. if (radeon_no_wb == 1) {
  468. dev_priv->writeback_works = 0;
  469. DRM_INFO("writeback forced off\n");
  470. }
  471. if (!dev_priv->writeback_works) {
  472. /* Disable writeback to avoid unnecessary bus master transfer */
  473. RADEON_WRITE(R600_CP_RB_CNTL, RADEON_READ(R600_CP_RB_CNTL) |
  474. RADEON_RB_NO_UPDATE);
  475. RADEON_WRITE(R600_SCRATCH_UMSK, 0);
  476. }
  477. }
  478. int r600_do_engine_reset(struct drm_device *dev)
  479. {
  480. drm_radeon_private_t *dev_priv = dev->dev_private;
  481. u32 cp_ptr, cp_me_cntl, cp_rb_cntl;
  482. DRM_INFO("Resetting GPU\n");
  483. cp_ptr = RADEON_READ(R600_CP_RB_WPTR);
  484. cp_me_cntl = RADEON_READ(R600_CP_ME_CNTL);
  485. RADEON_WRITE(R600_CP_ME_CNTL, R600_CP_ME_HALT);
  486. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0x7fff);
  487. RADEON_READ(R600_GRBM_SOFT_RESET);
  488. DRM_UDELAY(50);
  489. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  490. RADEON_READ(R600_GRBM_SOFT_RESET);
  491. RADEON_WRITE(R600_CP_RB_WPTR_DELAY, 0);
  492. cp_rb_cntl = RADEON_READ(R600_CP_RB_CNTL);
  493. RADEON_WRITE(R600_CP_RB_CNTL, R600_RB_RPTR_WR_ENA);
  494. RADEON_WRITE(R600_CP_RB_RPTR_WR, cp_ptr);
  495. RADEON_WRITE(R600_CP_RB_WPTR, cp_ptr);
  496. RADEON_WRITE(R600_CP_RB_CNTL, cp_rb_cntl);
  497. RADEON_WRITE(R600_CP_ME_CNTL, cp_me_cntl);
  498. /* Reset the CP ring */
  499. r600_do_cp_reset(dev_priv);
  500. /* The CP is no longer running after an engine reset */
  501. dev_priv->cp_running = 0;
  502. /* Reset any pending vertex, indirect buffers */
  503. radeon_freelist_reset(dev);
  504. return 0;
  505. }
  506. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  507. u32 num_backends,
  508. u32 backend_disable_mask)
  509. {
  510. u32 backend_map = 0;
  511. u32 enabled_backends_mask;
  512. u32 enabled_backends_count;
  513. u32 cur_pipe;
  514. u32 swizzle_pipe[R6XX_MAX_PIPES];
  515. u32 cur_backend;
  516. u32 i;
  517. if (num_tile_pipes > R6XX_MAX_PIPES)
  518. num_tile_pipes = R6XX_MAX_PIPES;
  519. if (num_tile_pipes < 1)
  520. num_tile_pipes = 1;
  521. if (num_backends > R6XX_MAX_BACKENDS)
  522. num_backends = R6XX_MAX_BACKENDS;
  523. if (num_backends < 1)
  524. num_backends = 1;
  525. enabled_backends_mask = 0;
  526. enabled_backends_count = 0;
  527. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  528. if (((backend_disable_mask >> i) & 1) == 0) {
  529. enabled_backends_mask |= (1 << i);
  530. ++enabled_backends_count;
  531. }
  532. if (enabled_backends_count == num_backends)
  533. break;
  534. }
  535. if (enabled_backends_count == 0) {
  536. enabled_backends_mask = 1;
  537. enabled_backends_count = 1;
  538. }
  539. if (enabled_backends_count != num_backends)
  540. num_backends = enabled_backends_count;
  541. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  542. switch (num_tile_pipes) {
  543. case 1:
  544. swizzle_pipe[0] = 0;
  545. break;
  546. case 2:
  547. swizzle_pipe[0] = 0;
  548. swizzle_pipe[1] = 1;
  549. break;
  550. case 3:
  551. swizzle_pipe[0] = 0;
  552. swizzle_pipe[1] = 1;
  553. swizzle_pipe[2] = 2;
  554. break;
  555. case 4:
  556. swizzle_pipe[0] = 0;
  557. swizzle_pipe[1] = 1;
  558. swizzle_pipe[2] = 2;
  559. swizzle_pipe[3] = 3;
  560. break;
  561. case 5:
  562. swizzle_pipe[0] = 0;
  563. swizzle_pipe[1] = 1;
  564. swizzle_pipe[2] = 2;
  565. swizzle_pipe[3] = 3;
  566. swizzle_pipe[4] = 4;
  567. break;
  568. case 6:
  569. swizzle_pipe[0] = 0;
  570. swizzle_pipe[1] = 2;
  571. swizzle_pipe[2] = 4;
  572. swizzle_pipe[3] = 5;
  573. swizzle_pipe[4] = 1;
  574. swizzle_pipe[5] = 3;
  575. break;
  576. case 7:
  577. swizzle_pipe[0] = 0;
  578. swizzle_pipe[1] = 2;
  579. swizzle_pipe[2] = 4;
  580. swizzle_pipe[3] = 6;
  581. swizzle_pipe[4] = 1;
  582. swizzle_pipe[5] = 3;
  583. swizzle_pipe[6] = 5;
  584. break;
  585. case 8:
  586. swizzle_pipe[0] = 0;
  587. swizzle_pipe[1] = 2;
  588. swizzle_pipe[2] = 4;
  589. swizzle_pipe[3] = 6;
  590. swizzle_pipe[4] = 1;
  591. swizzle_pipe[5] = 3;
  592. swizzle_pipe[6] = 5;
  593. swizzle_pipe[7] = 7;
  594. break;
  595. }
  596. cur_backend = 0;
  597. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  598. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  599. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  600. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  601. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  602. }
  603. return backend_map;
  604. }
  605. static int r600_count_pipe_bits(uint32_t val)
  606. {
  607. int i, ret = 0;
  608. for (i = 0; i < 32; i++) {
  609. ret += val & 1;
  610. val >>= 1;
  611. }
  612. return ret;
  613. }
  614. static void r600_gfx_init(struct drm_device *dev,
  615. drm_radeon_private_t *dev_priv)
  616. {
  617. int i, j, num_qd_pipes;
  618. u32 sx_debug_1;
  619. u32 tc_cntl;
  620. u32 arb_pop;
  621. u32 num_gs_verts_per_thread;
  622. u32 vgt_gs_per_es;
  623. u32 gs_prim_buffer_depth = 0;
  624. u32 sq_ms_fifo_sizes;
  625. u32 sq_config;
  626. u32 sq_gpr_resource_mgmt_1 = 0;
  627. u32 sq_gpr_resource_mgmt_2 = 0;
  628. u32 sq_thread_resource_mgmt = 0;
  629. u32 sq_stack_resource_mgmt_1 = 0;
  630. u32 sq_stack_resource_mgmt_2 = 0;
  631. u32 hdp_host_path_cntl;
  632. u32 backend_map;
  633. u32 gb_tiling_config = 0;
  634. u32 cc_rb_backend_disable = 0;
  635. u32 cc_gc_shader_pipe_config = 0;
  636. u32 ramcfg;
  637. /* setup chip specs */
  638. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  639. case CHIP_R600:
  640. dev_priv->r600_max_pipes = 4;
  641. dev_priv->r600_max_tile_pipes = 8;
  642. dev_priv->r600_max_simds = 4;
  643. dev_priv->r600_max_backends = 4;
  644. dev_priv->r600_max_gprs = 256;
  645. dev_priv->r600_max_threads = 192;
  646. dev_priv->r600_max_stack_entries = 256;
  647. dev_priv->r600_max_hw_contexts = 8;
  648. dev_priv->r600_max_gs_threads = 16;
  649. dev_priv->r600_sx_max_export_size = 128;
  650. dev_priv->r600_sx_max_export_pos_size = 16;
  651. dev_priv->r600_sx_max_export_smx_size = 128;
  652. dev_priv->r600_sq_num_cf_insts = 2;
  653. break;
  654. case CHIP_RV630:
  655. case CHIP_RV635:
  656. dev_priv->r600_max_pipes = 2;
  657. dev_priv->r600_max_tile_pipes = 2;
  658. dev_priv->r600_max_simds = 3;
  659. dev_priv->r600_max_backends = 1;
  660. dev_priv->r600_max_gprs = 128;
  661. dev_priv->r600_max_threads = 192;
  662. dev_priv->r600_max_stack_entries = 128;
  663. dev_priv->r600_max_hw_contexts = 8;
  664. dev_priv->r600_max_gs_threads = 4;
  665. dev_priv->r600_sx_max_export_size = 128;
  666. dev_priv->r600_sx_max_export_pos_size = 16;
  667. dev_priv->r600_sx_max_export_smx_size = 128;
  668. dev_priv->r600_sq_num_cf_insts = 2;
  669. break;
  670. case CHIP_RV610:
  671. case CHIP_RS780:
  672. case CHIP_RS880:
  673. case CHIP_RV620:
  674. dev_priv->r600_max_pipes = 1;
  675. dev_priv->r600_max_tile_pipes = 1;
  676. dev_priv->r600_max_simds = 2;
  677. dev_priv->r600_max_backends = 1;
  678. dev_priv->r600_max_gprs = 128;
  679. dev_priv->r600_max_threads = 192;
  680. dev_priv->r600_max_stack_entries = 128;
  681. dev_priv->r600_max_hw_contexts = 4;
  682. dev_priv->r600_max_gs_threads = 4;
  683. dev_priv->r600_sx_max_export_size = 128;
  684. dev_priv->r600_sx_max_export_pos_size = 16;
  685. dev_priv->r600_sx_max_export_smx_size = 128;
  686. dev_priv->r600_sq_num_cf_insts = 1;
  687. break;
  688. case CHIP_RV670:
  689. dev_priv->r600_max_pipes = 4;
  690. dev_priv->r600_max_tile_pipes = 4;
  691. dev_priv->r600_max_simds = 4;
  692. dev_priv->r600_max_backends = 4;
  693. dev_priv->r600_max_gprs = 192;
  694. dev_priv->r600_max_threads = 192;
  695. dev_priv->r600_max_stack_entries = 256;
  696. dev_priv->r600_max_hw_contexts = 8;
  697. dev_priv->r600_max_gs_threads = 16;
  698. dev_priv->r600_sx_max_export_size = 128;
  699. dev_priv->r600_sx_max_export_pos_size = 16;
  700. dev_priv->r600_sx_max_export_smx_size = 128;
  701. dev_priv->r600_sq_num_cf_insts = 2;
  702. break;
  703. default:
  704. break;
  705. }
  706. /* Initialize HDP */
  707. j = 0;
  708. for (i = 0; i < 32; i++) {
  709. RADEON_WRITE((0x2c14 + j), 0x00000000);
  710. RADEON_WRITE((0x2c18 + j), 0x00000000);
  711. RADEON_WRITE((0x2c1c + j), 0x00000000);
  712. RADEON_WRITE((0x2c20 + j), 0x00000000);
  713. RADEON_WRITE((0x2c24 + j), 0x00000000);
  714. j += 0x18;
  715. }
  716. RADEON_WRITE(R600_GRBM_CNTL, R600_GRBM_READ_TIMEOUT(0xff));
  717. /* setup tiling, simd, pipe config */
  718. ramcfg = RADEON_READ(R600_RAMCFG);
  719. switch (dev_priv->r600_max_tile_pipes) {
  720. case 1:
  721. gb_tiling_config |= R600_PIPE_TILING(0);
  722. break;
  723. case 2:
  724. gb_tiling_config |= R600_PIPE_TILING(1);
  725. break;
  726. case 4:
  727. gb_tiling_config |= R600_PIPE_TILING(2);
  728. break;
  729. case 8:
  730. gb_tiling_config |= R600_PIPE_TILING(3);
  731. break;
  732. default:
  733. break;
  734. }
  735. gb_tiling_config |= R600_BANK_TILING((ramcfg >> R600_NOOFBANK_SHIFT) & R600_NOOFBANK_MASK);
  736. gb_tiling_config |= R600_GROUP_SIZE(0);
  737. if (((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK) > 3) {
  738. gb_tiling_config |= R600_ROW_TILING(3);
  739. gb_tiling_config |= R600_SAMPLE_SPLIT(3);
  740. } else {
  741. gb_tiling_config |=
  742. R600_ROW_TILING(((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK));
  743. gb_tiling_config |=
  744. R600_SAMPLE_SPLIT(((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK));
  745. }
  746. gb_tiling_config |= R600_BANK_SWAPS(1);
  747. backend_map = r600_get_tile_pipe_to_backend_map(dev_priv->r600_max_tile_pipes,
  748. dev_priv->r600_max_backends,
  749. (0xff << dev_priv->r600_max_backends) & 0xff);
  750. gb_tiling_config |= R600_BACKEND_MAP(backend_map);
  751. cc_gc_shader_pipe_config =
  752. R600_INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << dev_priv->r600_max_pipes) & R6XX_MAX_PIPES_MASK);
  753. cc_gc_shader_pipe_config |=
  754. R600_INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << dev_priv->r600_max_simds) & R6XX_MAX_SIMDS_MASK);
  755. cc_rb_backend_disable =
  756. R600_BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << dev_priv->r600_max_backends) & R6XX_MAX_BACKENDS_MASK);
  757. RADEON_WRITE(R600_GB_TILING_CONFIG, gb_tiling_config);
  758. RADEON_WRITE(R600_DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  759. RADEON_WRITE(R600_HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  760. RADEON_WRITE(R600_CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  761. RADEON_WRITE(R600_CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  762. RADEON_WRITE(R600_GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  763. num_qd_pipes =
  764. R6XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & R600_INACTIVE_QD_PIPES_MASK);
  765. RADEON_WRITE(R600_VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & R600_DEALLOC_DIST_MASK);
  766. RADEON_WRITE(R600_VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & R600_VTX_REUSE_DEPTH_MASK);
  767. /* set HW defaults for 3D engine */
  768. RADEON_WRITE(R600_CP_QUEUE_THRESHOLDS, (R600_ROQ_IB1_START(0x16) |
  769. R600_ROQ_IB2_START(0x2b)));
  770. RADEON_WRITE(R600_CP_MEQ_THRESHOLDS, (R600_MEQ_END(0x40) |
  771. R600_ROQ_END(0x40)));
  772. RADEON_WRITE(R600_TA_CNTL_AUX, (R600_DISABLE_CUBE_ANISO |
  773. R600_SYNC_GRADIENT |
  774. R600_SYNC_WALKER |
  775. R600_SYNC_ALIGNER));
  776. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670)
  777. RADEON_WRITE(R600_ARB_GDEC_RD_CNTL, 0x00000021);
  778. sx_debug_1 = RADEON_READ(R600_SX_DEBUG_1);
  779. sx_debug_1 |= R600_SMX_EVENT_RELEASE;
  780. if (((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_R600))
  781. sx_debug_1 |= R600_ENABLE_NEW_SMX_ADDRESS;
  782. RADEON_WRITE(R600_SX_DEBUG_1, sx_debug_1);
  783. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) ||
  784. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630) ||
  785. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  786. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  787. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  788. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880))
  789. RADEON_WRITE(R600_DB_DEBUG, R600_PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  790. else
  791. RADEON_WRITE(R600_DB_DEBUG, 0);
  792. RADEON_WRITE(R600_DB_WATERMARKS, (R600_DEPTH_FREE(4) |
  793. R600_DEPTH_FLUSH(16) |
  794. R600_DEPTH_PENDING_FREE(4) |
  795. R600_DEPTH_CACHELINE_FREE(16)));
  796. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  797. RADEON_WRITE(R600_VGT_NUM_INSTANCES, 0);
  798. RADEON_WRITE(R600_SPI_CONFIG_CNTL, R600_GPR_WRITE_PRIORITY(0));
  799. RADEON_WRITE(R600_SPI_CONFIG_CNTL_1, R600_VTX_DONE_DELAY(0));
  800. sq_ms_fifo_sizes = RADEON_READ(R600_SQ_MS_FIFO_SIZES);
  801. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  802. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  803. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  804. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880)) {
  805. sq_ms_fifo_sizes = (R600_CACHE_FIFO_SIZE(0xa) |
  806. R600_FETCH_FIFO_HIWATER(0xa) |
  807. R600_DONE_FIFO_HIWATER(0xe0) |
  808. R600_ALU_UPDATE_FIFO_HIWATER(0x8));
  809. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) ||
  810. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630)) {
  811. sq_ms_fifo_sizes &= ~R600_DONE_FIFO_HIWATER(0xff);
  812. sq_ms_fifo_sizes |= R600_DONE_FIFO_HIWATER(0x4);
  813. }
  814. RADEON_WRITE(R600_SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  815. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  816. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  817. */
  818. sq_config = RADEON_READ(R600_SQ_CONFIG);
  819. sq_config &= ~(R600_PS_PRIO(3) |
  820. R600_VS_PRIO(3) |
  821. R600_GS_PRIO(3) |
  822. R600_ES_PRIO(3));
  823. sq_config |= (R600_DX9_CONSTS |
  824. R600_VC_ENABLE |
  825. R600_PS_PRIO(0) |
  826. R600_VS_PRIO(1) |
  827. R600_GS_PRIO(2) |
  828. R600_ES_PRIO(3));
  829. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) {
  830. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(124) |
  831. R600_NUM_VS_GPRS(124) |
  832. R600_NUM_CLAUSE_TEMP_GPRS(4));
  833. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(0) |
  834. R600_NUM_ES_GPRS(0));
  835. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(136) |
  836. R600_NUM_VS_THREADS(48) |
  837. R600_NUM_GS_THREADS(4) |
  838. R600_NUM_ES_THREADS(4));
  839. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(128) |
  840. R600_NUM_VS_STACK_ENTRIES(128));
  841. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(0) |
  842. R600_NUM_ES_STACK_ENTRIES(0));
  843. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  844. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  845. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  846. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880)) {
  847. /* no vertex cache */
  848. sq_config &= ~R600_VC_ENABLE;
  849. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  850. R600_NUM_VS_GPRS(44) |
  851. R600_NUM_CLAUSE_TEMP_GPRS(2));
  852. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(17) |
  853. R600_NUM_ES_GPRS(17));
  854. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  855. R600_NUM_VS_THREADS(78) |
  856. R600_NUM_GS_THREADS(4) |
  857. R600_NUM_ES_THREADS(31));
  858. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(40) |
  859. R600_NUM_VS_STACK_ENTRIES(40));
  860. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(32) |
  861. R600_NUM_ES_STACK_ENTRIES(16));
  862. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630) ||
  863. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV635)) {
  864. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  865. R600_NUM_VS_GPRS(44) |
  866. R600_NUM_CLAUSE_TEMP_GPRS(2));
  867. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(18) |
  868. R600_NUM_ES_GPRS(18));
  869. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  870. R600_NUM_VS_THREADS(78) |
  871. R600_NUM_GS_THREADS(4) |
  872. R600_NUM_ES_THREADS(31));
  873. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(40) |
  874. R600_NUM_VS_STACK_ENTRIES(40));
  875. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(32) |
  876. R600_NUM_ES_STACK_ENTRIES(16));
  877. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670) {
  878. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  879. R600_NUM_VS_GPRS(44) |
  880. R600_NUM_CLAUSE_TEMP_GPRS(2));
  881. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(17) |
  882. R600_NUM_ES_GPRS(17));
  883. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  884. R600_NUM_VS_THREADS(78) |
  885. R600_NUM_GS_THREADS(4) |
  886. R600_NUM_ES_THREADS(31));
  887. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(64) |
  888. R600_NUM_VS_STACK_ENTRIES(64));
  889. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(64) |
  890. R600_NUM_ES_STACK_ENTRIES(64));
  891. }
  892. RADEON_WRITE(R600_SQ_CONFIG, sq_config);
  893. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  894. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  895. RADEON_WRITE(R600_SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  896. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  897. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  898. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  899. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  900. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  901. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880))
  902. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, R600_CACHE_INVALIDATION(R600_TC_ONLY));
  903. else
  904. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, R600_CACHE_INVALIDATION(R600_VC_AND_TC));
  905. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_2S, (R600_S0_X(0xc) |
  906. R600_S0_Y(0x4) |
  907. R600_S1_X(0x4) |
  908. R600_S1_Y(0xc)));
  909. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_4S, (R600_S0_X(0xe) |
  910. R600_S0_Y(0xe) |
  911. R600_S1_X(0x2) |
  912. R600_S1_Y(0x2) |
  913. R600_S2_X(0xa) |
  914. R600_S2_Y(0x6) |
  915. R600_S3_X(0x6) |
  916. R600_S3_Y(0xa)));
  917. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_8S_WD0, (R600_S0_X(0xe) |
  918. R600_S0_Y(0xb) |
  919. R600_S1_X(0x4) |
  920. R600_S1_Y(0xc) |
  921. R600_S2_X(0x1) |
  922. R600_S2_Y(0x6) |
  923. R600_S3_X(0xa) |
  924. R600_S3_Y(0xe)));
  925. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_8S_WD1, (R600_S4_X(0x6) |
  926. R600_S4_Y(0x1) |
  927. R600_S5_X(0x0) |
  928. R600_S5_Y(0x0) |
  929. R600_S6_X(0xb) |
  930. R600_S6_Y(0x4) |
  931. R600_S7_X(0x7) |
  932. R600_S7_Y(0x8)));
  933. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  934. case CHIP_R600:
  935. case CHIP_RV630:
  936. case CHIP_RV635:
  937. gs_prim_buffer_depth = 0;
  938. break;
  939. case CHIP_RV610:
  940. case CHIP_RS780:
  941. case CHIP_RS880:
  942. case CHIP_RV620:
  943. gs_prim_buffer_depth = 32;
  944. break;
  945. case CHIP_RV670:
  946. gs_prim_buffer_depth = 128;
  947. break;
  948. default:
  949. break;
  950. }
  951. num_gs_verts_per_thread = dev_priv->r600_max_pipes * 16;
  952. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  953. /* Max value for this is 256 */
  954. if (vgt_gs_per_es > 256)
  955. vgt_gs_per_es = 256;
  956. RADEON_WRITE(R600_VGT_ES_PER_GS, 128);
  957. RADEON_WRITE(R600_VGT_GS_PER_ES, vgt_gs_per_es);
  958. RADEON_WRITE(R600_VGT_GS_PER_VS, 2);
  959. RADEON_WRITE(R600_VGT_GS_VERTEX_REUSE, 16);
  960. /* more default values. 2D/3D driver should adjust as needed */
  961. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE_STATE, 0);
  962. RADEON_WRITE(R600_VGT_STRMOUT_EN, 0);
  963. RADEON_WRITE(R600_SX_MISC, 0);
  964. RADEON_WRITE(R600_PA_SC_MODE_CNTL, 0);
  965. RADEON_WRITE(R600_PA_SC_AA_CONFIG, 0);
  966. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE, 0);
  967. RADEON_WRITE(R600_SPI_INPUT_Z, 0);
  968. RADEON_WRITE(R600_SPI_PS_IN_CONTROL_0, R600_NUM_INTERP(2));
  969. RADEON_WRITE(R600_CB_COLOR7_FRAG, 0);
  970. /* clear render buffer base addresses */
  971. RADEON_WRITE(R600_CB_COLOR0_BASE, 0);
  972. RADEON_WRITE(R600_CB_COLOR1_BASE, 0);
  973. RADEON_WRITE(R600_CB_COLOR2_BASE, 0);
  974. RADEON_WRITE(R600_CB_COLOR3_BASE, 0);
  975. RADEON_WRITE(R600_CB_COLOR4_BASE, 0);
  976. RADEON_WRITE(R600_CB_COLOR5_BASE, 0);
  977. RADEON_WRITE(R600_CB_COLOR6_BASE, 0);
  978. RADEON_WRITE(R600_CB_COLOR7_BASE, 0);
  979. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  980. case CHIP_RV610:
  981. case CHIP_RS780:
  982. case CHIP_RS880:
  983. case CHIP_RV620:
  984. tc_cntl = R600_TC_L2_SIZE(8);
  985. break;
  986. case CHIP_RV630:
  987. case CHIP_RV635:
  988. tc_cntl = R600_TC_L2_SIZE(4);
  989. break;
  990. case CHIP_R600:
  991. tc_cntl = R600_TC_L2_SIZE(0) | R600_L2_DISABLE_LATE_HIT;
  992. break;
  993. default:
  994. tc_cntl = R600_TC_L2_SIZE(0);
  995. break;
  996. }
  997. RADEON_WRITE(R600_TC_CNTL, tc_cntl);
  998. hdp_host_path_cntl = RADEON_READ(R600_HDP_HOST_PATH_CNTL);
  999. RADEON_WRITE(R600_HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1000. arb_pop = RADEON_READ(R600_ARB_POP);
  1001. arb_pop |= R600_ENABLE_TC128;
  1002. RADEON_WRITE(R600_ARB_POP, arb_pop);
  1003. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  1004. RADEON_WRITE(R600_PA_CL_ENHANCE, (R600_CLIP_VTX_REORDER_ENA |
  1005. R600_NUM_CLIP_SEQ(3)));
  1006. RADEON_WRITE(R600_PA_SC_ENHANCE, R600_FORCE_EOV_MAX_CLK_CNT(4095));
  1007. }
  1008. static u32 r700_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1009. u32 num_backends,
  1010. u32 backend_disable_mask)
  1011. {
  1012. u32 backend_map = 0;
  1013. u32 enabled_backends_mask;
  1014. u32 enabled_backends_count;
  1015. u32 cur_pipe;
  1016. u32 swizzle_pipe[R7XX_MAX_PIPES];
  1017. u32 cur_backend;
  1018. u32 i;
  1019. if (num_tile_pipes > R7XX_MAX_PIPES)
  1020. num_tile_pipes = R7XX_MAX_PIPES;
  1021. if (num_tile_pipes < 1)
  1022. num_tile_pipes = 1;
  1023. if (num_backends > R7XX_MAX_BACKENDS)
  1024. num_backends = R7XX_MAX_BACKENDS;
  1025. if (num_backends < 1)
  1026. num_backends = 1;
  1027. enabled_backends_mask = 0;
  1028. enabled_backends_count = 0;
  1029. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  1030. if (((backend_disable_mask >> i) & 1) == 0) {
  1031. enabled_backends_mask |= (1 << i);
  1032. ++enabled_backends_count;
  1033. }
  1034. if (enabled_backends_count == num_backends)
  1035. break;
  1036. }
  1037. if (enabled_backends_count == 0) {
  1038. enabled_backends_mask = 1;
  1039. enabled_backends_count = 1;
  1040. }
  1041. if (enabled_backends_count != num_backends)
  1042. num_backends = enabled_backends_count;
  1043. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  1044. switch (num_tile_pipes) {
  1045. case 1:
  1046. swizzle_pipe[0] = 0;
  1047. break;
  1048. case 2:
  1049. swizzle_pipe[0] = 0;
  1050. swizzle_pipe[1] = 1;
  1051. break;
  1052. case 3:
  1053. swizzle_pipe[0] = 0;
  1054. swizzle_pipe[1] = 2;
  1055. swizzle_pipe[2] = 1;
  1056. break;
  1057. case 4:
  1058. swizzle_pipe[0] = 0;
  1059. swizzle_pipe[1] = 2;
  1060. swizzle_pipe[2] = 3;
  1061. swizzle_pipe[3] = 1;
  1062. break;
  1063. case 5:
  1064. swizzle_pipe[0] = 0;
  1065. swizzle_pipe[1] = 2;
  1066. swizzle_pipe[2] = 4;
  1067. swizzle_pipe[3] = 1;
  1068. swizzle_pipe[4] = 3;
  1069. break;
  1070. case 6:
  1071. swizzle_pipe[0] = 0;
  1072. swizzle_pipe[1] = 2;
  1073. swizzle_pipe[2] = 4;
  1074. swizzle_pipe[3] = 5;
  1075. swizzle_pipe[4] = 3;
  1076. swizzle_pipe[5] = 1;
  1077. break;
  1078. case 7:
  1079. swizzle_pipe[0] = 0;
  1080. swizzle_pipe[1] = 2;
  1081. swizzle_pipe[2] = 4;
  1082. swizzle_pipe[3] = 6;
  1083. swizzle_pipe[4] = 3;
  1084. swizzle_pipe[5] = 1;
  1085. swizzle_pipe[6] = 5;
  1086. break;
  1087. case 8:
  1088. swizzle_pipe[0] = 0;
  1089. swizzle_pipe[1] = 2;
  1090. swizzle_pipe[2] = 4;
  1091. swizzle_pipe[3] = 6;
  1092. swizzle_pipe[4] = 3;
  1093. swizzle_pipe[5] = 1;
  1094. swizzle_pipe[6] = 7;
  1095. swizzle_pipe[7] = 5;
  1096. break;
  1097. }
  1098. cur_backend = 0;
  1099. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1100. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1101. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  1102. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1103. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  1104. }
  1105. return backend_map;
  1106. }
  1107. static void r700_gfx_init(struct drm_device *dev,
  1108. drm_radeon_private_t *dev_priv)
  1109. {
  1110. int i, j, num_qd_pipes;
  1111. u32 sx_debug_1;
  1112. u32 smx_dc_ctl0;
  1113. u32 num_gs_verts_per_thread;
  1114. u32 vgt_gs_per_es;
  1115. u32 gs_prim_buffer_depth = 0;
  1116. u32 sq_ms_fifo_sizes;
  1117. u32 sq_config;
  1118. u32 sq_thread_resource_mgmt;
  1119. u32 hdp_host_path_cntl;
  1120. u32 sq_dyn_gpr_size_simd_ab_0;
  1121. u32 backend_map;
  1122. u32 gb_tiling_config = 0;
  1123. u32 cc_rb_backend_disable = 0;
  1124. u32 cc_gc_shader_pipe_config = 0;
  1125. u32 mc_arb_ramcfg;
  1126. u32 db_debug4;
  1127. /* setup chip specs */
  1128. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1129. case CHIP_RV770:
  1130. dev_priv->r600_max_pipes = 4;
  1131. dev_priv->r600_max_tile_pipes = 8;
  1132. dev_priv->r600_max_simds = 10;
  1133. dev_priv->r600_max_backends = 4;
  1134. dev_priv->r600_max_gprs = 256;
  1135. dev_priv->r600_max_threads = 248;
  1136. dev_priv->r600_max_stack_entries = 512;
  1137. dev_priv->r600_max_hw_contexts = 8;
  1138. dev_priv->r600_max_gs_threads = 16 * 2;
  1139. dev_priv->r600_sx_max_export_size = 128;
  1140. dev_priv->r600_sx_max_export_pos_size = 16;
  1141. dev_priv->r600_sx_max_export_smx_size = 112;
  1142. dev_priv->r600_sq_num_cf_insts = 2;
  1143. dev_priv->r700_sx_num_of_sets = 7;
  1144. dev_priv->r700_sc_prim_fifo_size = 0xF9;
  1145. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1146. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1147. break;
  1148. case CHIP_RV730:
  1149. dev_priv->r600_max_pipes = 2;
  1150. dev_priv->r600_max_tile_pipes = 4;
  1151. dev_priv->r600_max_simds = 8;
  1152. dev_priv->r600_max_backends = 2;
  1153. dev_priv->r600_max_gprs = 128;
  1154. dev_priv->r600_max_threads = 248;
  1155. dev_priv->r600_max_stack_entries = 256;
  1156. dev_priv->r600_max_hw_contexts = 8;
  1157. dev_priv->r600_max_gs_threads = 16 * 2;
  1158. dev_priv->r600_sx_max_export_size = 256;
  1159. dev_priv->r600_sx_max_export_pos_size = 32;
  1160. dev_priv->r600_sx_max_export_smx_size = 224;
  1161. dev_priv->r600_sq_num_cf_insts = 2;
  1162. dev_priv->r700_sx_num_of_sets = 7;
  1163. dev_priv->r700_sc_prim_fifo_size = 0xf9;
  1164. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1165. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1166. if (dev_priv->r600_sx_max_export_pos_size > 16) {
  1167. dev_priv->r600_sx_max_export_pos_size -= 16;
  1168. dev_priv->r600_sx_max_export_smx_size += 16;
  1169. }
  1170. break;
  1171. case CHIP_RV710:
  1172. dev_priv->r600_max_pipes = 2;
  1173. dev_priv->r600_max_tile_pipes = 2;
  1174. dev_priv->r600_max_simds = 2;
  1175. dev_priv->r600_max_backends = 1;
  1176. dev_priv->r600_max_gprs = 256;
  1177. dev_priv->r600_max_threads = 192;
  1178. dev_priv->r600_max_stack_entries = 256;
  1179. dev_priv->r600_max_hw_contexts = 4;
  1180. dev_priv->r600_max_gs_threads = 8 * 2;
  1181. dev_priv->r600_sx_max_export_size = 128;
  1182. dev_priv->r600_sx_max_export_pos_size = 16;
  1183. dev_priv->r600_sx_max_export_smx_size = 112;
  1184. dev_priv->r600_sq_num_cf_insts = 1;
  1185. dev_priv->r700_sx_num_of_sets = 7;
  1186. dev_priv->r700_sc_prim_fifo_size = 0x40;
  1187. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1188. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1189. break;
  1190. case CHIP_RV740:
  1191. dev_priv->r600_max_pipes = 4;
  1192. dev_priv->r600_max_tile_pipes = 4;
  1193. dev_priv->r600_max_simds = 8;
  1194. dev_priv->r600_max_backends = 4;
  1195. dev_priv->r600_max_gprs = 256;
  1196. dev_priv->r600_max_threads = 248;
  1197. dev_priv->r600_max_stack_entries = 512;
  1198. dev_priv->r600_max_hw_contexts = 8;
  1199. dev_priv->r600_max_gs_threads = 16 * 2;
  1200. dev_priv->r600_sx_max_export_size = 256;
  1201. dev_priv->r600_sx_max_export_pos_size = 32;
  1202. dev_priv->r600_sx_max_export_smx_size = 224;
  1203. dev_priv->r600_sq_num_cf_insts = 2;
  1204. dev_priv->r700_sx_num_of_sets = 7;
  1205. dev_priv->r700_sc_prim_fifo_size = 0x100;
  1206. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1207. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1208. if (dev_priv->r600_sx_max_export_pos_size > 16) {
  1209. dev_priv->r600_sx_max_export_pos_size -= 16;
  1210. dev_priv->r600_sx_max_export_smx_size += 16;
  1211. }
  1212. break;
  1213. default:
  1214. break;
  1215. }
  1216. /* Initialize HDP */
  1217. j = 0;
  1218. for (i = 0; i < 32; i++) {
  1219. RADEON_WRITE((0x2c14 + j), 0x00000000);
  1220. RADEON_WRITE((0x2c18 + j), 0x00000000);
  1221. RADEON_WRITE((0x2c1c + j), 0x00000000);
  1222. RADEON_WRITE((0x2c20 + j), 0x00000000);
  1223. RADEON_WRITE((0x2c24 + j), 0x00000000);
  1224. j += 0x18;
  1225. }
  1226. RADEON_WRITE(R600_GRBM_CNTL, R600_GRBM_READ_TIMEOUT(0xff));
  1227. /* setup tiling, simd, pipe config */
  1228. mc_arb_ramcfg = RADEON_READ(R700_MC_ARB_RAMCFG);
  1229. switch (dev_priv->r600_max_tile_pipes) {
  1230. case 1:
  1231. gb_tiling_config |= R600_PIPE_TILING(0);
  1232. break;
  1233. case 2:
  1234. gb_tiling_config |= R600_PIPE_TILING(1);
  1235. break;
  1236. case 4:
  1237. gb_tiling_config |= R600_PIPE_TILING(2);
  1238. break;
  1239. case 8:
  1240. gb_tiling_config |= R600_PIPE_TILING(3);
  1241. break;
  1242. default:
  1243. break;
  1244. }
  1245. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)
  1246. gb_tiling_config |= R600_BANK_TILING(1);
  1247. else
  1248. gb_tiling_config |= R600_BANK_TILING((mc_arb_ramcfg >> R700_NOOFBANK_SHIFT) & R700_NOOFBANK_MASK);
  1249. gb_tiling_config |= R600_GROUP_SIZE(0);
  1250. if (((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK) > 3) {
  1251. gb_tiling_config |= R600_ROW_TILING(3);
  1252. gb_tiling_config |= R600_SAMPLE_SPLIT(3);
  1253. } else {
  1254. gb_tiling_config |=
  1255. R600_ROW_TILING(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK));
  1256. gb_tiling_config |=
  1257. R600_SAMPLE_SPLIT(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK));
  1258. }
  1259. gb_tiling_config |= R600_BANK_SWAPS(1);
  1260. backend_map = r700_get_tile_pipe_to_backend_map(dev_priv->r600_max_tile_pipes,
  1261. dev_priv->r600_max_backends,
  1262. (0xff << dev_priv->r600_max_backends) & 0xff);
  1263. gb_tiling_config |= R600_BACKEND_MAP(backend_map);
  1264. cc_gc_shader_pipe_config =
  1265. R600_INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << dev_priv->r600_max_pipes) & R7XX_MAX_PIPES_MASK);
  1266. cc_gc_shader_pipe_config |=
  1267. R600_INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << dev_priv->r600_max_simds) & R7XX_MAX_SIMDS_MASK);
  1268. cc_rb_backend_disable =
  1269. R600_BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << dev_priv->r600_max_backends) & R7XX_MAX_BACKENDS_MASK);
  1270. RADEON_WRITE(R600_GB_TILING_CONFIG, gb_tiling_config);
  1271. RADEON_WRITE(R600_DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1272. RADEON_WRITE(R600_HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1273. RADEON_WRITE(R600_CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1274. RADEON_WRITE(R600_CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1275. RADEON_WRITE(R600_GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1276. RADEON_WRITE(R700_CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1277. RADEON_WRITE(R700_CGTS_SYS_TCC_DISABLE, 0);
  1278. RADEON_WRITE(R700_CGTS_TCC_DISABLE, 0);
  1279. RADEON_WRITE(R700_CGTS_USER_SYS_TCC_DISABLE, 0);
  1280. RADEON_WRITE(R700_CGTS_USER_TCC_DISABLE, 0);
  1281. num_qd_pipes =
  1282. R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & R600_INACTIVE_QD_PIPES_MASK);
  1283. RADEON_WRITE(R600_VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & R600_DEALLOC_DIST_MASK);
  1284. RADEON_WRITE(R600_VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & R600_VTX_REUSE_DEPTH_MASK);
  1285. /* set HW defaults for 3D engine */
  1286. RADEON_WRITE(R600_CP_QUEUE_THRESHOLDS, (R600_ROQ_IB1_START(0x16) |
  1287. R600_ROQ_IB2_START(0x2b)));
  1288. RADEON_WRITE(R600_CP_MEQ_THRESHOLDS, R700_STQ_SPLIT(0x30));
  1289. RADEON_WRITE(R600_TA_CNTL_AUX, (R600_DISABLE_CUBE_ANISO |
  1290. R600_SYNC_GRADIENT |
  1291. R600_SYNC_WALKER |
  1292. R600_SYNC_ALIGNER));
  1293. sx_debug_1 = RADEON_READ(R700_SX_DEBUG_1);
  1294. sx_debug_1 |= R700_ENABLE_NEW_SMX_ADDRESS;
  1295. RADEON_WRITE(R700_SX_DEBUG_1, sx_debug_1);
  1296. smx_dc_ctl0 = RADEON_READ(R600_SMX_DC_CTL0);
  1297. smx_dc_ctl0 &= ~R700_CACHE_DEPTH(0x1ff);
  1298. smx_dc_ctl0 |= R700_CACHE_DEPTH((dev_priv->r700_sx_num_of_sets * 64) - 1);
  1299. RADEON_WRITE(R600_SMX_DC_CTL0, smx_dc_ctl0);
  1300. RADEON_WRITE(R700_SMX_EVENT_CTL, (R700_ES_FLUSH_CTL(4) |
  1301. R700_GS_FLUSH_CTL(4) |
  1302. R700_ACK_FLUSH_CTL(3) |
  1303. R700_SYNC_FLUSH_CTL));
  1304. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)
  1305. RADEON_WRITE(R700_DB_DEBUG3, R700_DB_CLK_OFF_DELAY(0x1f));
  1306. else {
  1307. db_debug4 = RADEON_READ(RV700_DB_DEBUG4);
  1308. db_debug4 |= RV700_DISABLE_TILE_COVERED_FOR_PS_ITER;
  1309. RADEON_WRITE(RV700_DB_DEBUG4, db_debug4);
  1310. }
  1311. RADEON_WRITE(R600_SX_EXPORT_BUFFER_SIZES, (R600_COLOR_BUFFER_SIZE((dev_priv->r600_sx_max_export_size / 4) - 1) |
  1312. R600_POSITION_BUFFER_SIZE((dev_priv->r600_sx_max_export_pos_size / 4) - 1) |
  1313. R600_SMX_BUFFER_SIZE((dev_priv->r600_sx_max_export_smx_size / 4) - 1)));
  1314. RADEON_WRITE(R700_PA_SC_FIFO_SIZE_R7XX, (R700_SC_PRIM_FIFO_SIZE(dev_priv->r700_sc_prim_fifo_size) |
  1315. R700_SC_HIZ_TILE_FIFO_SIZE(dev_priv->r700_sc_hiz_tile_fifo_size) |
  1316. R700_SC_EARLYZ_TILE_FIFO_SIZE(dev_priv->r700_sc_earlyz_tile_fifo_fize)));
  1317. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  1318. RADEON_WRITE(R600_VGT_NUM_INSTANCES, 1);
  1319. RADEON_WRITE(R600_SPI_CONFIG_CNTL, R600_GPR_WRITE_PRIORITY(0));
  1320. RADEON_WRITE(R600_SPI_CONFIG_CNTL_1, R600_VTX_DONE_DELAY(4));
  1321. RADEON_WRITE(R600_CP_PERFMON_CNTL, 0);
  1322. sq_ms_fifo_sizes = (R600_CACHE_FIFO_SIZE(16 * dev_priv->r600_sq_num_cf_insts) |
  1323. R600_DONE_FIFO_HIWATER(0xe0) |
  1324. R600_ALU_UPDATE_FIFO_HIWATER(0x8));
  1325. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1326. case CHIP_RV770:
  1327. sq_ms_fifo_sizes |= R600_FETCH_FIFO_HIWATER(0x1);
  1328. break;
  1329. case CHIP_RV730:
  1330. case CHIP_RV710:
  1331. case CHIP_RV740:
  1332. default:
  1333. sq_ms_fifo_sizes |= R600_FETCH_FIFO_HIWATER(0x4);
  1334. break;
  1335. }
  1336. RADEON_WRITE(R600_SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  1337. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1338. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1339. */
  1340. sq_config = RADEON_READ(R600_SQ_CONFIG);
  1341. sq_config &= ~(R600_PS_PRIO(3) |
  1342. R600_VS_PRIO(3) |
  1343. R600_GS_PRIO(3) |
  1344. R600_ES_PRIO(3));
  1345. sq_config |= (R600_DX9_CONSTS |
  1346. R600_VC_ENABLE |
  1347. R600_EXPORT_SRC_C |
  1348. R600_PS_PRIO(0) |
  1349. R600_VS_PRIO(1) |
  1350. R600_GS_PRIO(2) |
  1351. R600_ES_PRIO(3));
  1352. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)
  1353. /* no vertex cache */
  1354. sq_config &= ~R600_VC_ENABLE;
  1355. RADEON_WRITE(R600_SQ_CONFIG, sq_config);
  1356. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_1, (R600_NUM_PS_GPRS((dev_priv->r600_max_gprs * 24)/64) |
  1357. R600_NUM_VS_GPRS((dev_priv->r600_max_gprs * 24)/64) |
  1358. R600_NUM_CLAUSE_TEMP_GPRS(((dev_priv->r600_max_gprs * 24)/64)/2)));
  1359. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_2, (R600_NUM_GS_GPRS((dev_priv->r600_max_gprs * 7)/64) |
  1360. R600_NUM_ES_GPRS((dev_priv->r600_max_gprs * 7)/64)));
  1361. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS((dev_priv->r600_max_threads * 4)/8) |
  1362. R600_NUM_VS_THREADS((dev_priv->r600_max_threads * 2)/8) |
  1363. R600_NUM_ES_THREADS((dev_priv->r600_max_threads * 1)/8));
  1364. if (((dev_priv->r600_max_threads * 1) / 8) > dev_priv->r600_max_gs_threads)
  1365. sq_thread_resource_mgmt |= R600_NUM_GS_THREADS(dev_priv->r600_max_gs_threads);
  1366. else
  1367. sq_thread_resource_mgmt |= R600_NUM_GS_THREADS((dev_priv->r600_max_gs_threads * 1)/8);
  1368. RADEON_WRITE(R600_SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1369. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_1, (R600_NUM_PS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4) |
  1370. R600_NUM_VS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4)));
  1371. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_2, (R600_NUM_GS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4) |
  1372. R600_NUM_ES_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4)));
  1373. sq_dyn_gpr_size_simd_ab_0 = (R700_SIMDA_RING0((dev_priv->r600_max_gprs * 38)/64) |
  1374. R700_SIMDA_RING1((dev_priv->r600_max_gprs * 38)/64) |
  1375. R700_SIMDB_RING0((dev_priv->r600_max_gprs * 38)/64) |
  1376. R700_SIMDB_RING1((dev_priv->r600_max_gprs * 38)/64));
  1377. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  1378. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  1379. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  1380. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  1381. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  1382. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  1383. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  1384. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  1385. RADEON_WRITE(R700_PA_SC_FORCE_EOV_MAX_CNTS, (R700_FORCE_EOV_MAX_CLK_CNT(4095) |
  1386. R700_FORCE_EOV_MAX_REZ_CNT(255)));
  1387. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)
  1388. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, (R600_CACHE_INVALIDATION(R600_TC_ONLY) |
  1389. R700_AUTO_INVLD_EN(R700_ES_AND_GS_AUTO)));
  1390. else
  1391. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, (R600_CACHE_INVALIDATION(R600_VC_AND_TC) |
  1392. R700_AUTO_INVLD_EN(R700_ES_AND_GS_AUTO)));
  1393. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1394. case CHIP_RV770:
  1395. case CHIP_RV730:
  1396. case CHIP_RV740:
  1397. gs_prim_buffer_depth = 384;
  1398. break;
  1399. case CHIP_RV710:
  1400. gs_prim_buffer_depth = 128;
  1401. break;
  1402. default:
  1403. break;
  1404. }
  1405. num_gs_verts_per_thread = dev_priv->r600_max_pipes * 16;
  1406. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  1407. /* Max value for this is 256 */
  1408. if (vgt_gs_per_es > 256)
  1409. vgt_gs_per_es = 256;
  1410. RADEON_WRITE(R600_VGT_ES_PER_GS, 128);
  1411. RADEON_WRITE(R600_VGT_GS_PER_ES, vgt_gs_per_es);
  1412. RADEON_WRITE(R600_VGT_GS_PER_VS, 2);
  1413. /* more default values. 2D/3D driver should adjust as needed */
  1414. RADEON_WRITE(R600_VGT_GS_VERTEX_REUSE, 16);
  1415. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE_STATE, 0);
  1416. RADEON_WRITE(R600_VGT_STRMOUT_EN, 0);
  1417. RADEON_WRITE(R600_SX_MISC, 0);
  1418. RADEON_WRITE(R600_PA_SC_MODE_CNTL, 0);
  1419. RADEON_WRITE(R700_PA_SC_EDGERULE, 0xaaaaaaaa);
  1420. RADEON_WRITE(R600_PA_SC_AA_CONFIG, 0);
  1421. RADEON_WRITE(R600_PA_SC_CLIPRECT_RULE, 0xffff);
  1422. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE, 0);
  1423. RADEON_WRITE(R600_SPI_INPUT_Z, 0);
  1424. RADEON_WRITE(R600_SPI_PS_IN_CONTROL_0, R600_NUM_INTERP(2));
  1425. RADEON_WRITE(R600_CB_COLOR7_FRAG, 0);
  1426. /* clear render buffer base addresses */
  1427. RADEON_WRITE(R600_CB_COLOR0_BASE, 0);
  1428. RADEON_WRITE(R600_CB_COLOR1_BASE, 0);
  1429. RADEON_WRITE(R600_CB_COLOR2_BASE, 0);
  1430. RADEON_WRITE(R600_CB_COLOR3_BASE, 0);
  1431. RADEON_WRITE(R600_CB_COLOR4_BASE, 0);
  1432. RADEON_WRITE(R600_CB_COLOR5_BASE, 0);
  1433. RADEON_WRITE(R600_CB_COLOR6_BASE, 0);
  1434. RADEON_WRITE(R600_CB_COLOR7_BASE, 0);
  1435. RADEON_WRITE(R700_TCP_CNTL, 0);
  1436. hdp_host_path_cntl = RADEON_READ(R600_HDP_HOST_PATH_CNTL);
  1437. RADEON_WRITE(R600_HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1438. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  1439. RADEON_WRITE(R600_PA_CL_ENHANCE, (R600_CLIP_VTX_REORDER_ENA |
  1440. R600_NUM_CLIP_SEQ(3)));
  1441. }
  1442. static void r600_cp_init_ring_buffer(struct drm_device *dev,
  1443. drm_radeon_private_t *dev_priv,
  1444. struct drm_file *file_priv)
  1445. {
  1446. struct drm_radeon_master_private *master_priv;
  1447. u32 ring_start;
  1448. u64 rptr_addr;
  1449. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1450. r700_gfx_init(dev, dev_priv);
  1451. else
  1452. r600_gfx_init(dev, dev_priv);
  1453. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  1454. RADEON_READ(R600_GRBM_SOFT_RESET);
  1455. DRM_UDELAY(15000);
  1456. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  1457. /* Set ring buffer size */
  1458. #ifdef __BIG_ENDIAN
  1459. RADEON_WRITE(R600_CP_RB_CNTL,
  1460. RADEON_BUF_SWAP_32BIT |
  1461. RADEON_RB_NO_UPDATE |
  1462. (dev_priv->ring.rptr_update_l2qw << 8) |
  1463. dev_priv->ring.size_l2qw);
  1464. #else
  1465. RADEON_WRITE(R600_CP_RB_CNTL,
  1466. RADEON_RB_NO_UPDATE |
  1467. (dev_priv->ring.rptr_update_l2qw << 8) |
  1468. dev_priv->ring.size_l2qw);
  1469. #endif
  1470. RADEON_WRITE(R600_CP_SEM_WAIT_TIMER, 0x4);
  1471. /* Set the write pointer delay */
  1472. RADEON_WRITE(R600_CP_RB_WPTR_DELAY, 0);
  1473. #ifdef __BIG_ENDIAN
  1474. RADEON_WRITE(R600_CP_RB_CNTL,
  1475. RADEON_BUF_SWAP_32BIT |
  1476. RADEON_RB_NO_UPDATE |
  1477. RADEON_RB_RPTR_WR_ENA |
  1478. (dev_priv->ring.rptr_update_l2qw << 8) |
  1479. dev_priv->ring.size_l2qw);
  1480. #else
  1481. RADEON_WRITE(R600_CP_RB_CNTL,
  1482. RADEON_RB_NO_UPDATE |
  1483. RADEON_RB_RPTR_WR_ENA |
  1484. (dev_priv->ring.rptr_update_l2qw << 8) |
  1485. dev_priv->ring.size_l2qw);
  1486. #endif
  1487. /* Initialize the ring buffer's read and write pointers */
  1488. RADEON_WRITE(R600_CP_RB_RPTR_WR, 0);
  1489. RADEON_WRITE(R600_CP_RB_WPTR, 0);
  1490. SET_RING_HEAD(dev_priv, 0);
  1491. dev_priv->ring.tail = 0;
  1492. #if __OS_HAS_AGP
  1493. if (dev_priv->flags & RADEON_IS_AGP) {
  1494. rptr_addr = dev_priv->ring_rptr->offset
  1495. - dev->agp->base +
  1496. dev_priv->gart_vm_start;
  1497. } else
  1498. #endif
  1499. {
  1500. rptr_addr = dev_priv->ring_rptr->offset
  1501. - ((unsigned long) dev->sg->virtual)
  1502. + dev_priv->gart_vm_start;
  1503. }
  1504. RADEON_WRITE(R600_CP_RB_RPTR_ADDR,
  1505. rptr_addr & 0xffffffff);
  1506. RADEON_WRITE(R600_CP_RB_RPTR_ADDR_HI,
  1507. upper_32_bits(rptr_addr));
  1508. #ifdef __BIG_ENDIAN
  1509. RADEON_WRITE(R600_CP_RB_CNTL,
  1510. RADEON_BUF_SWAP_32BIT |
  1511. (dev_priv->ring.rptr_update_l2qw << 8) |
  1512. dev_priv->ring.size_l2qw);
  1513. #else
  1514. RADEON_WRITE(R600_CP_RB_CNTL,
  1515. (dev_priv->ring.rptr_update_l2qw << 8) |
  1516. dev_priv->ring.size_l2qw);
  1517. #endif
  1518. #if __OS_HAS_AGP
  1519. if (dev_priv->flags & RADEON_IS_AGP) {
  1520. /* XXX */
  1521. radeon_write_agp_base(dev_priv, dev->agp->base);
  1522. /* XXX */
  1523. radeon_write_agp_location(dev_priv,
  1524. (((dev_priv->gart_vm_start - 1 +
  1525. dev_priv->gart_size) & 0xffff0000) |
  1526. (dev_priv->gart_vm_start >> 16)));
  1527. ring_start = (dev_priv->cp_ring->offset
  1528. - dev->agp->base
  1529. + dev_priv->gart_vm_start);
  1530. } else
  1531. #endif
  1532. ring_start = (dev_priv->cp_ring->offset
  1533. - (unsigned long)dev->sg->virtual
  1534. + dev_priv->gart_vm_start);
  1535. RADEON_WRITE(R600_CP_RB_BASE, ring_start >> 8);
  1536. RADEON_WRITE(R600_CP_ME_CNTL, 0xff);
  1537. RADEON_WRITE(R600_CP_DEBUG, (1 << 27) | (1 << 28));
  1538. /* Initialize the scratch register pointer. This will cause
  1539. * the scratch register values to be written out to memory
  1540. * whenever they are updated.
  1541. *
  1542. * We simply put this behind the ring read pointer, this works
  1543. * with PCI GART as well as (whatever kind of) AGP GART
  1544. */
  1545. {
  1546. u64 scratch_addr;
  1547. scratch_addr = RADEON_READ(R600_CP_RB_RPTR_ADDR);
  1548. scratch_addr |= ((u64)RADEON_READ(R600_CP_RB_RPTR_ADDR_HI)) << 32;
  1549. scratch_addr += R600_SCRATCH_REG_OFFSET;
  1550. scratch_addr >>= 8;
  1551. scratch_addr &= 0xffffffff;
  1552. RADEON_WRITE(R600_SCRATCH_ADDR, (uint32_t)scratch_addr);
  1553. }
  1554. RADEON_WRITE(R600_SCRATCH_UMSK, 0x7);
  1555. /* Turn on bus mastering */
  1556. radeon_enable_bm(dev_priv);
  1557. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(0), 0);
  1558. RADEON_WRITE(R600_LAST_FRAME_REG, 0);
  1559. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(1), 0);
  1560. RADEON_WRITE(R600_LAST_DISPATCH_REG, 0);
  1561. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(2), 0);
  1562. RADEON_WRITE(R600_LAST_CLEAR_REG, 0);
  1563. /* reset sarea copies of these */
  1564. master_priv = file_priv->master->driver_priv;
  1565. if (master_priv->sarea_priv) {
  1566. master_priv->sarea_priv->last_frame = 0;
  1567. master_priv->sarea_priv->last_dispatch = 0;
  1568. master_priv->sarea_priv->last_clear = 0;
  1569. }
  1570. r600_do_wait_for_idle(dev_priv);
  1571. }
  1572. int r600_do_cleanup_cp(struct drm_device *dev)
  1573. {
  1574. drm_radeon_private_t *dev_priv = dev->dev_private;
  1575. DRM_DEBUG("\n");
  1576. /* Make sure interrupts are disabled here because the uninstall ioctl
  1577. * may not have been called from userspace and after dev_private
  1578. * is freed, it's too late.
  1579. */
  1580. if (dev->irq_enabled)
  1581. drm_irq_uninstall(dev);
  1582. #if __OS_HAS_AGP
  1583. if (dev_priv->flags & RADEON_IS_AGP) {
  1584. if (dev_priv->cp_ring != NULL) {
  1585. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1586. dev_priv->cp_ring = NULL;
  1587. }
  1588. if (dev_priv->ring_rptr != NULL) {
  1589. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1590. dev_priv->ring_rptr = NULL;
  1591. }
  1592. if (dev->agp_buffer_map != NULL) {
  1593. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1594. dev->agp_buffer_map = NULL;
  1595. }
  1596. } else
  1597. #endif
  1598. {
  1599. if (dev_priv->gart_info.bus_addr)
  1600. r600_page_table_cleanup(dev, &dev_priv->gart_info);
  1601. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB) {
  1602. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1603. dev_priv->gart_info.addr = NULL;
  1604. }
  1605. }
  1606. /* only clear to the start of flags */
  1607. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1608. return 0;
  1609. }
  1610. int r600_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  1611. struct drm_file *file_priv)
  1612. {
  1613. drm_radeon_private_t *dev_priv = dev->dev_private;
  1614. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
  1615. DRM_DEBUG("\n");
  1616. /* if we require new memory map but we don't have it fail */
  1617. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  1618. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  1619. r600_do_cleanup_cp(dev);
  1620. return -EINVAL;
  1621. }
  1622. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  1623. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  1624. dev_priv->flags &= ~RADEON_IS_AGP;
  1625. /* The writeback test succeeds, but when writeback is enabled,
  1626. * the ring buffer read ptr update fails after first 128 bytes.
  1627. */
  1628. radeon_no_wb = 1;
  1629. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  1630. && !init->is_pci) {
  1631. DRM_DEBUG("Restoring AGP flag\n");
  1632. dev_priv->flags |= RADEON_IS_AGP;
  1633. }
  1634. dev_priv->usec_timeout = init->usec_timeout;
  1635. if (dev_priv->usec_timeout < 1 ||
  1636. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  1637. DRM_DEBUG("TIMEOUT problem!\n");
  1638. r600_do_cleanup_cp(dev);
  1639. return -EINVAL;
  1640. }
  1641. /* Enable vblank on CRTC1 for older X servers
  1642. */
  1643. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  1644. dev_priv->cp_mode = init->cp_mode;
  1645. /* We don't support anything other than bus-mastering ring mode,
  1646. * but the ring can be in either AGP or PCI space for the ring
  1647. * read pointer.
  1648. */
  1649. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  1650. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  1651. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  1652. r600_do_cleanup_cp(dev);
  1653. return -EINVAL;
  1654. }
  1655. switch (init->fb_bpp) {
  1656. case 16:
  1657. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  1658. break;
  1659. case 32:
  1660. default:
  1661. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  1662. break;
  1663. }
  1664. dev_priv->front_offset = init->front_offset;
  1665. dev_priv->front_pitch = init->front_pitch;
  1666. dev_priv->back_offset = init->back_offset;
  1667. dev_priv->back_pitch = init->back_pitch;
  1668. dev_priv->ring_offset = init->ring_offset;
  1669. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  1670. dev_priv->buffers_offset = init->buffers_offset;
  1671. dev_priv->gart_textures_offset = init->gart_textures_offset;
  1672. master_priv->sarea = drm_getsarea(dev);
  1673. if (!master_priv->sarea) {
  1674. DRM_ERROR("could not find sarea!\n");
  1675. r600_do_cleanup_cp(dev);
  1676. return -EINVAL;
  1677. }
  1678. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  1679. if (!dev_priv->cp_ring) {
  1680. DRM_ERROR("could not find cp ring region!\n");
  1681. r600_do_cleanup_cp(dev);
  1682. return -EINVAL;
  1683. }
  1684. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  1685. if (!dev_priv->ring_rptr) {
  1686. DRM_ERROR("could not find ring read pointer!\n");
  1687. r600_do_cleanup_cp(dev);
  1688. return -EINVAL;
  1689. }
  1690. dev->agp_buffer_token = init->buffers_offset;
  1691. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  1692. if (!dev->agp_buffer_map) {
  1693. DRM_ERROR("could not find dma buffer region!\n");
  1694. r600_do_cleanup_cp(dev);
  1695. return -EINVAL;
  1696. }
  1697. if (init->gart_textures_offset) {
  1698. dev_priv->gart_textures =
  1699. drm_core_findmap(dev, init->gart_textures_offset);
  1700. if (!dev_priv->gart_textures) {
  1701. DRM_ERROR("could not find GART texture region!\n");
  1702. r600_do_cleanup_cp(dev);
  1703. return -EINVAL;
  1704. }
  1705. }
  1706. #if __OS_HAS_AGP
  1707. /* XXX */
  1708. if (dev_priv->flags & RADEON_IS_AGP) {
  1709. drm_core_ioremap_wc(dev_priv->cp_ring, dev);
  1710. drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
  1711. drm_core_ioremap_wc(dev->agp_buffer_map, dev);
  1712. if (!dev_priv->cp_ring->handle ||
  1713. !dev_priv->ring_rptr->handle ||
  1714. !dev->agp_buffer_map->handle) {
  1715. DRM_ERROR("could not find ioremap agp regions!\n");
  1716. r600_do_cleanup_cp(dev);
  1717. return -EINVAL;
  1718. }
  1719. } else
  1720. #endif
  1721. {
  1722. dev_priv->cp_ring->handle = (void *)dev_priv->cp_ring->offset;
  1723. dev_priv->ring_rptr->handle =
  1724. (void *)dev_priv->ring_rptr->offset;
  1725. dev->agp_buffer_map->handle =
  1726. (void *)dev->agp_buffer_map->offset;
  1727. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  1728. dev_priv->cp_ring->handle);
  1729. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  1730. dev_priv->ring_rptr->handle);
  1731. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  1732. dev->agp_buffer_map->handle);
  1733. }
  1734. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 24;
  1735. dev_priv->fb_size =
  1736. (((radeon_read_fb_location(dev_priv) & 0xffff0000u) << 8) + 0x1000000)
  1737. - dev_priv->fb_location;
  1738. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  1739. ((dev_priv->front_offset
  1740. + dev_priv->fb_location) >> 10));
  1741. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  1742. ((dev_priv->back_offset
  1743. + dev_priv->fb_location) >> 10));
  1744. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  1745. ((dev_priv->depth_offset
  1746. + dev_priv->fb_location) >> 10));
  1747. dev_priv->gart_size = init->gart_size;
  1748. /* New let's set the memory map ... */
  1749. if (dev_priv->new_memmap) {
  1750. u32 base = 0;
  1751. DRM_INFO("Setting GART location based on new memory map\n");
  1752. /* If using AGP, try to locate the AGP aperture at the same
  1753. * location in the card and on the bus, though we have to
  1754. * align it down.
  1755. */
  1756. #if __OS_HAS_AGP
  1757. /* XXX */
  1758. if (dev_priv->flags & RADEON_IS_AGP) {
  1759. base = dev->agp->base;
  1760. /* Check if valid */
  1761. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  1762. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  1763. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  1764. dev->agp->base);
  1765. base = 0;
  1766. }
  1767. }
  1768. #endif
  1769. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  1770. if (base == 0) {
  1771. base = dev_priv->fb_location + dev_priv->fb_size;
  1772. if (base < dev_priv->fb_location ||
  1773. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  1774. base = dev_priv->fb_location
  1775. - dev_priv->gart_size;
  1776. }
  1777. dev_priv->gart_vm_start = base & 0xffc00000u;
  1778. if (dev_priv->gart_vm_start != base)
  1779. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  1780. base, dev_priv->gart_vm_start);
  1781. }
  1782. #if __OS_HAS_AGP
  1783. /* XXX */
  1784. if (dev_priv->flags & RADEON_IS_AGP)
  1785. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1786. - dev->agp->base
  1787. + dev_priv->gart_vm_start);
  1788. else
  1789. #endif
  1790. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1791. - (unsigned long)dev->sg->virtual
  1792. + dev_priv->gart_vm_start);
  1793. DRM_DEBUG("fb 0x%08x size %d\n",
  1794. (unsigned int) dev_priv->fb_location,
  1795. (unsigned int) dev_priv->fb_size);
  1796. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  1797. DRM_DEBUG("dev_priv->gart_vm_start 0x%08x\n",
  1798. (unsigned int) dev_priv->gart_vm_start);
  1799. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%08lx\n",
  1800. dev_priv->gart_buffers_offset);
  1801. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  1802. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  1803. + init->ring_size / sizeof(u32));
  1804. dev_priv->ring.size = init->ring_size;
  1805. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  1806. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  1807. dev_priv->ring.rptr_update_l2qw = drm_order(/* init->rptr_update */ 4096 / 8);
  1808. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  1809. dev_priv->ring.fetch_size_l2ow = drm_order(/* init->fetch_size */ 32 / 16);
  1810. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  1811. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  1812. #if __OS_HAS_AGP
  1813. if (dev_priv->flags & RADEON_IS_AGP) {
  1814. /* XXX turn off pcie gart */
  1815. } else
  1816. #endif
  1817. {
  1818. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1819. /* if we have an offset set from userspace */
  1820. if (!dev_priv->pcigart_offset_set) {
  1821. DRM_ERROR("Need gart offset from userspace\n");
  1822. r600_do_cleanup_cp(dev);
  1823. return -EINVAL;
  1824. }
  1825. DRM_DEBUG("Using gart offset 0x%08lx\n", dev_priv->pcigart_offset);
  1826. dev_priv->gart_info.bus_addr =
  1827. dev_priv->pcigart_offset + dev_priv->fb_location;
  1828. dev_priv->gart_info.mapping.offset =
  1829. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1830. dev_priv->gart_info.mapping.size =
  1831. dev_priv->gart_info.table_size;
  1832. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1833. if (!dev_priv->gart_info.mapping.handle) {
  1834. DRM_ERROR("ioremap failed.\n");
  1835. r600_do_cleanup_cp(dev);
  1836. return -EINVAL;
  1837. }
  1838. dev_priv->gart_info.addr =
  1839. dev_priv->gart_info.mapping.handle;
  1840. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1841. dev_priv->gart_info.addr,
  1842. dev_priv->pcigart_offset);
  1843. if (!r600_page_table_init(dev)) {
  1844. DRM_ERROR("Failed to init GART table\n");
  1845. r600_do_cleanup_cp(dev);
  1846. return -EINVAL;
  1847. }
  1848. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1849. r700_vm_init(dev);
  1850. else
  1851. r600_vm_init(dev);
  1852. }
  1853. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1854. r700_cp_load_microcode(dev_priv);
  1855. else
  1856. r600_cp_load_microcode(dev_priv);
  1857. r600_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1858. dev_priv->last_buf = 0;
  1859. r600_do_engine_reset(dev);
  1860. r600_test_writeback(dev_priv);
  1861. return 0;
  1862. }
  1863. int r600_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
  1864. {
  1865. drm_radeon_private_t *dev_priv = dev->dev_private;
  1866. DRM_DEBUG("\n");
  1867. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)) {
  1868. r700_vm_init(dev);
  1869. r700_cp_load_microcode(dev_priv);
  1870. } else {
  1871. r600_vm_init(dev);
  1872. r600_cp_load_microcode(dev_priv);
  1873. }
  1874. r600_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1875. r600_do_engine_reset(dev);
  1876. return 0;
  1877. }
  1878. /* Wait for the CP to go idle.
  1879. */
  1880. int r600_do_cp_idle(drm_radeon_private_t *dev_priv)
  1881. {
  1882. RING_LOCALS;
  1883. DRM_DEBUG("\n");
  1884. BEGIN_RING(5);
  1885. OUT_RING(CP_PACKET3(R600_IT_EVENT_WRITE, 0));
  1886. OUT_RING(R600_CACHE_FLUSH_AND_INV_EVENT);
  1887. /* wait for 3D idle clean */
  1888. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1));
  1889. OUT_RING((R600_WAIT_UNTIL - R600_SET_CONFIG_REG_OFFSET) >> 2);
  1890. OUT_RING(RADEON_WAIT_3D_IDLE | RADEON_WAIT_3D_IDLECLEAN);
  1891. ADVANCE_RING();
  1892. COMMIT_RING();
  1893. return r600_do_wait_for_idle(dev_priv);
  1894. }
  1895. /* Start the Command Processor.
  1896. */
  1897. void r600_do_cp_start(drm_radeon_private_t *dev_priv)
  1898. {
  1899. u32 cp_me;
  1900. RING_LOCALS;
  1901. DRM_DEBUG("\n");
  1902. BEGIN_RING(7);
  1903. OUT_RING(CP_PACKET3(R600_IT_ME_INITIALIZE, 5));
  1904. OUT_RING(0x00000001);
  1905. if (((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_RV770))
  1906. OUT_RING(0x00000003);
  1907. else
  1908. OUT_RING(0x00000000);
  1909. OUT_RING((dev_priv->r600_max_hw_contexts - 1));
  1910. OUT_RING(R600_ME_INITIALIZE_DEVICE_ID(1));
  1911. OUT_RING(0x00000000);
  1912. OUT_RING(0x00000000);
  1913. ADVANCE_RING();
  1914. COMMIT_RING();
  1915. /* set the mux and reset the halt bit */
  1916. cp_me = 0xff;
  1917. RADEON_WRITE(R600_CP_ME_CNTL, cp_me);
  1918. dev_priv->cp_running = 1;
  1919. }
  1920. void r600_do_cp_reset(drm_radeon_private_t *dev_priv)
  1921. {
  1922. u32 cur_read_ptr;
  1923. DRM_DEBUG("\n");
  1924. cur_read_ptr = RADEON_READ(R600_CP_RB_RPTR);
  1925. RADEON_WRITE(R600_CP_RB_WPTR, cur_read_ptr);
  1926. SET_RING_HEAD(dev_priv, cur_read_ptr);
  1927. dev_priv->ring.tail = cur_read_ptr;
  1928. }
  1929. void r600_do_cp_stop(drm_radeon_private_t *dev_priv)
  1930. {
  1931. uint32_t cp_me;
  1932. DRM_DEBUG("\n");
  1933. cp_me = 0xff | R600_CP_ME_HALT;
  1934. RADEON_WRITE(R600_CP_ME_CNTL, cp_me);
  1935. dev_priv->cp_running = 0;
  1936. }
  1937. int r600_cp_dispatch_indirect(struct drm_device *dev,
  1938. struct drm_buf *buf, int start, int end)
  1939. {
  1940. drm_radeon_private_t *dev_priv = dev->dev_private;
  1941. RING_LOCALS;
  1942. if (start != end) {
  1943. unsigned long offset = (dev_priv->gart_buffers_offset
  1944. + buf->offset + start);
  1945. int dwords = (end - start + 3) / sizeof(u32);
  1946. DRM_DEBUG("dwords:%d\n", dwords);
  1947. DRM_DEBUG("offset 0x%lx\n", offset);
  1948. /* Indirect buffer data must be a multiple of 16 dwords.
  1949. * pad the data with a Type-2 CP packet.
  1950. */
  1951. while (dwords & 0xf) {
  1952. u32 *data = (u32 *)
  1953. ((char *)dev->agp_buffer_map->handle
  1954. + buf->offset + start);
  1955. data[dwords++] = RADEON_CP_PACKET2;
  1956. }
  1957. /* Fire off the indirect buffer */
  1958. BEGIN_RING(4);
  1959. OUT_RING(CP_PACKET3(R600_IT_INDIRECT_BUFFER, 2));
  1960. OUT_RING((offset & 0xfffffffc));
  1961. OUT_RING((upper_32_bits(offset) & 0xff));
  1962. OUT_RING(dwords);
  1963. ADVANCE_RING();
  1964. }
  1965. return 0;
  1966. }