sama5d3.dtsi 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042
  1. /*
  2. * sama5d3.dtsi - Device Tree Include file for SAMA5D3 family SoC
  3. * applies to SAMA5D31, SAMA5D33, SAMA5D34, SAMA5D35 SoC
  4. *
  5. * Copyright (C) 2013 Atmel,
  6. * 2013 Ludovic Desroches <ludovic.desroches@atmel.com>
  7. *
  8. * Licensed under GPLv2 or later.
  9. */
  10. #include "skeleton.dtsi"
  11. #include <dt-bindings/pinctrl/at91.h>
  12. #include <dt-bindings/interrupt-controller/irq.h>
  13. #include <dt-bindings/gpio/gpio.h>
  14. / {
  15. model = "Atmel SAMA5D3 family SoC";
  16. compatible = "atmel,sama5d3", "atmel,sama5";
  17. interrupt-parent = <&aic>;
  18. aliases {
  19. serial0 = &dbgu;
  20. serial1 = &usart0;
  21. serial2 = &usart1;
  22. serial3 = &usart2;
  23. serial4 = &usart3;
  24. gpio0 = &pioA;
  25. gpio1 = &pioB;
  26. gpio2 = &pioC;
  27. gpio3 = &pioD;
  28. gpio4 = &pioE;
  29. tcb0 = &tcb0;
  30. tcb1 = &tcb1;
  31. i2c0 = &i2c0;
  32. i2c1 = &i2c1;
  33. i2c2 = &i2c2;
  34. ssc0 = &ssc0;
  35. ssc1 = &ssc1;
  36. };
  37. cpus {
  38. #address-cells = <1>;
  39. #size-cells = <0>;
  40. cpu@0 {
  41. device_type = "cpu";
  42. compatible = "arm,cortex-a5";
  43. reg = <0x0>;
  44. };
  45. };
  46. memory {
  47. reg = <0x20000000 0x8000000>;
  48. };
  49. ahb {
  50. compatible = "simple-bus";
  51. #address-cells = <1>;
  52. #size-cells = <1>;
  53. ranges;
  54. apb {
  55. compatible = "simple-bus";
  56. #address-cells = <1>;
  57. #size-cells = <1>;
  58. ranges;
  59. mmc0: mmc@f0000000 {
  60. compatible = "atmel,hsmci";
  61. reg = <0xf0000000 0x600>;
  62. interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
  63. dmas = <&dma0 2 0>;
  64. dma-names = "rxtx";
  65. pinctrl-names = "default";
  66. pinctrl-0 = <&pinctrl_mmc0_clk_cmd_dat0 &pinctrl_mmc0_dat1_3 &pinctrl_mmc0_dat4_7>;
  67. status = "disabled";
  68. #address-cells = <1>;
  69. #size-cells = <0>;
  70. };
  71. spi0: spi@f0004000 {
  72. #address-cells = <1>;
  73. #size-cells = <0>;
  74. compatible = "atmel,at91sam9x5-spi";
  75. reg = <0xf0004000 0x100>;
  76. interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>;
  77. pinctrl-names = "default";
  78. pinctrl-0 = <&pinctrl_spi0>;
  79. status = "disabled";
  80. };
  81. ssc0: ssc@f0008000 {
  82. compatible = "atmel,at91sam9g45-ssc";
  83. reg = <0xf0008000 0x4000>;
  84. interrupts = <38 IRQ_TYPE_LEVEL_HIGH 4>;
  85. pinctrl-names = "default";
  86. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  87. status = "disabled";
  88. };
  89. can0: can@f000c000 {
  90. compatible = "atmel,at91sam9x5-can";
  91. reg = <0xf000c000 0x300>;
  92. interrupts = <40 IRQ_TYPE_LEVEL_HIGH 3>;
  93. pinctrl-names = "default";
  94. pinctrl-0 = <&pinctrl_can0_rx_tx>;
  95. status = "disabled";
  96. };
  97. tcb0: timer@f0010000 {
  98. compatible = "atmel,at91sam9x5-tcb";
  99. reg = <0xf0010000 0x100>;
  100. interrupts = <26 IRQ_TYPE_LEVEL_HIGH 0>;
  101. };
  102. i2c0: i2c@f0014000 {
  103. compatible = "atmel,at91sam9x5-i2c";
  104. reg = <0xf0014000 0x4000>;
  105. interrupts = <18 IRQ_TYPE_LEVEL_HIGH 6>;
  106. dmas = <&dma0 2 7>,
  107. <&dma0 2 8>;
  108. dma-names = "tx", "rx";
  109. pinctrl-names = "default";
  110. pinctrl-0 = <&pinctrl_i2c0>;
  111. #address-cells = <1>;
  112. #size-cells = <0>;
  113. status = "disabled";
  114. };
  115. i2c1: i2c@f0018000 {
  116. compatible = "atmel,at91sam9x5-i2c";
  117. reg = <0xf0018000 0x4000>;
  118. interrupts = <19 IRQ_TYPE_LEVEL_HIGH 6>;
  119. dmas = <&dma0 2 9>,
  120. <&dma0 2 10>;
  121. dma-names = "tx", "rx";
  122. pinctrl-names = "default";
  123. pinctrl-0 = <&pinctrl_i2c1>;
  124. #address-cells = <1>;
  125. #size-cells = <0>;
  126. status = "disabled";
  127. };
  128. usart0: serial@f001c000 {
  129. compatible = "atmel,at91sam9260-usart";
  130. reg = <0xf001c000 0x100>;
  131. interrupts = <12 IRQ_TYPE_LEVEL_HIGH 5>;
  132. pinctrl-names = "default";
  133. pinctrl-0 = <&pinctrl_usart0>;
  134. status = "disabled";
  135. };
  136. usart1: serial@f0020000 {
  137. compatible = "atmel,at91sam9260-usart";
  138. reg = <0xf0020000 0x100>;
  139. interrupts = <13 IRQ_TYPE_LEVEL_HIGH 5>;
  140. pinctrl-names = "default";
  141. pinctrl-0 = <&pinctrl_usart1>;
  142. status = "disabled";
  143. };
  144. macb0: ethernet@f0028000 {
  145. compatible = "cdns,pc302-gem", "cdns,gem";
  146. reg = <0xf0028000 0x100>;
  147. interrupts = <34 IRQ_TYPE_LEVEL_HIGH 3>;
  148. pinctrl-names = "default";
  149. pinctrl-0 = <&pinctrl_macb0_data_rgmii &pinctrl_macb0_signal_rgmii>;
  150. status = "disabled";
  151. };
  152. isi: isi@f0034000 {
  153. compatible = "atmel,at91sam9g45-isi";
  154. reg = <0xf0034000 0x4000>;
  155. interrupts = <37 IRQ_TYPE_LEVEL_HIGH 5>;
  156. status = "disabled";
  157. };
  158. mmc1: mmc@f8000000 {
  159. compatible = "atmel,hsmci";
  160. reg = <0xf8000000 0x600>;
  161. interrupts = <22 IRQ_TYPE_LEVEL_HIGH 0>;
  162. dmas = <&dma1 2 0>;
  163. dma-names = "rxtx";
  164. pinctrl-names = "default";
  165. pinctrl-0 = <&pinctrl_mmc1_clk_cmd_dat0 &pinctrl_mmc1_dat1_3>;
  166. status = "disabled";
  167. #address-cells = <1>;
  168. #size-cells = <0>;
  169. };
  170. mmc2: mmc@f8004000 {
  171. compatible = "atmel,hsmci";
  172. reg = <0xf8004000 0x600>;
  173. interrupts = <23 IRQ_TYPE_LEVEL_HIGH 0>;
  174. dmas = <&dma1 2 1>;
  175. dma-names = "rxtx";
  176. pinctrl-names = "default";
  177. pinctrl-0 = <&pinctrl_mmc2_clk_cmd_dat0 &pinctrl_mmc2_dat1_3>;
  178. status = "disabled";
  179. #address-cells = <1>;
  180. #size-cells = <0>;
  181. };
  182. spi1: spi@f8008000 {
  183. #address-cells = <1>;
  184. #size-cells = <0>;
  185. compatible = "atmel,at91sam9x5-spi";
  186. reg = <0xf8008000 0x100>;
  187. interrupts = <25 IRQ_TYPE_LEVEL_HIGH 3>;
  188. pinctrl-names = "default";
  189. pinctrl-0 = <&pinctrl_spi1>;
  190. status = "disabled";
  191. };
  192. ssc1: ssc@f800c000 {
  193. compatible = "atmel,at91sam9g45-ssc";
  194. reg = <0xf800c000 0x4000>;
  195. interrupts = <39 IRQ_TYPE_LEVEL_HIGH 4>;
  196. pinctrl-names = "default";
  197. pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
  198. status = "disabled";
  199. };
  200. can1: can@f8010000 {
  201. compatible = "atmel,at91sam9x5-can";
  202. reg = <0xf8010000 0x300>;
  203. interrupts = <41 IRQ_TYPE_LEVEL_HIGH 3>;
  204. pinctrl-names = "default";
  205. pinctrl-0 = <&pinctrl_can1_rx_tx>;
  206. };
  207. tcb1: timer@f8014000 {
  208. compatible = "atmel,at91sam9x5-tcb";
  209. reg = <0xf8014000 0x100>;
  210. interrupts = <27 IRQ_TYPE_LEVEL_HIGH 0>;
  211. };
  212. adc0: adc@f8018000 {
  213. compatible = "atmel,at91sam9260-adc";
  214. reg = <0xf8018000 0x100>;
  215. interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>;
  216. pinctrl-names = "default";
  217. pinctrl-0 = <
  218. &pinctrl_adc0_adtrg
  219. &pinctrl_adc0_ad0
  220. &pinctrl_adc0_ad1
  221. &pinctrl_adc0_ad2
  222. &pinctrl_adc0_ad3
  223. &pinctrl_adc0_ad4
  224. &pinctrl_adc0_ad5
  225. &pinctrl_adc0_ad6
  226. &pinctrl_adc0_ad7
  227. &pinctrl_adc0_ad8
  228. &pinctrl_adc0_ad9
  229. &pinctrl_adc0_ad10
  230. &pinctrl_adc0_ad11
  231. >;
  232. atmel,adc-channel-base = <0x50>;
  233. atmel,adc-channels-used = <0xfff>;
  234. atmel,adc-drdy-mask = <0x1000000>;
  235. atmel,adc-num-channels = <12>;
  236. atmel,adc-startup-time = <40>;
  237. atmel,adc-status-register = <0x30>;
  238. atmel,adc-trigger-register = <0xc0>;
  239. atmel,adc-use-external;
  240. atmel,adc-vref = <3000>;
  241. atmel,adc-res = <10 12>;
  242. atmel,adc-res-names = "lowres", "highres";
  243. status = "disabled";
  244. trigger@0 {
  245. trigger-name = "external-rising";
  246. trigger-value = <0x1>;
  247. trigger-external;
  248. };
  249. trigger@1 {
  250. trigger-name = "external-falling";
  251. trigger-value = <0x2>;
  252. trigger-external;
  253. };
  254. trigger@2 {
  255. trigger-name = "external-any";
  256. trigger-value = <0x3>;
  257. trigger-external;
  258. };
  259. trigger@3 {
  260. trigger-name = "continuous";
  261. trigger-value = <0x6>;
  262. };
  263. };
  264. tsadcc: tsadcc@f8018000 {
  265. compatible = "atmel,at91sam9x5-tsadcc";
  266. reg = <0xf8018000 0x4000>;
  267. interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>;
  268. atmel,tsadcc_clock = <300000>;
  269. atmel,filtering_average = <0x03>;
  270. atmel,pendet_debounce = <0x08>;
  271. atmel,pendet_sensitivity = <0x02>;
  272. atmel,ts_sample_hold_time = <0x0a>;
  273. status = "disabled";
  274. };
  275. i2c2: i2c@f801c000 {
  276. compatible = "atmel,at91sam9x5-i2c";
  277. reg = <0xf801c000 0x4000>;
  278. interrupts = <20 IRQ_TYPE_LEVEL_HIGH 6>;
  279. dmas = <&dma1 2 11>,
  280. <&dma1 2 12>;
  281. dma-names = "tx", "rx";
  282. #address-cells = <1>;
  283. #size-cells = <0>;
  284. status = "disabled";
  285. };
  286. usart2: serial@f8020000 {
  287. compatible = "atmel,at91sam9260-usart";
  288. reg = <0xf8020000 0x100>;
  289. interrupts = <14 IRQ_TYPE_LEVEL_HIGH 5>;
  290. pinctrl-names = "default";
  291. pinctrl-0 = <&pinctrl_usart2>;
  292. status = "disabled";
  293. };
  294. usart3: serial@f8024000 {
  295. compatible = "atmel,at91sam9260-usart";
  296. reg = <0xf8024000 0x100>;
  297. interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
  298. pinctrl-names = "default";
  299. pinctrl-0 = <&pinctrl_usart3>;
  300. status = "disabled";
  301. };
  302. macb1: ethernet@f802c000 {
  303. compatible = "cdns,at32ap7000-macb", "cdns,macb";
  304. reg = <0xf802c000 0x100>;
  305. interrupts = <35 IRQ_TYPE_LEVEL_HIGH 3>;
  306. pinctrl-names = "default";
  307. pinctrl-0 = <&pinctrl_macb1_rmii>;
  308. status = "disabled";
  309. };
  310. sha@f8034000 {
  311. compatible = "atmel,sam9g46-sha";
  312. reg = <0xf8034000 0x100>;
  313. interrupts = <42 IRQ_TYPE_LEVEL_HIGH 0>;
  314. };
  315. aes@f8038000 {
  316. compatible = "atmel,sam9g46-aes";
  317. reg = <0xf8038000 0x100>;
  318. interrupts = <43 4 0>;
  319. };
  320. tdes@f803c000 {
  321. compatible = "atmel,sam9g46-tdes";
  322. reg = <0xf803c000 0x100>;
  323. interrupts = <44 IRQ_TYPE_LEVEL_HIGH 0>;
  324. };
  325. dma0: dma-controller@ffffe600 {
  326. compatible = "atmel,at91sam9g45-dma";
  327. reg = <0xffffe600 0x200>;
  328. interrupts = <30 IRQ_TYPE_LEVEL_HIGH 0>;
  329. #dma-cells = <2>;
  330. };
  331. dma1: dma-controller@ffffe800 {
  332. compatible = "atmel,at91sam9g45-dma";
  333. reg = <0xffffe800 0x200>;
  334. interrupts = <31 IRQ_TYPE_LEVEL_HIGH 0>;
  335. #dma-cells = <2>;
  336. };
  337. ramc0: ramc@ffffea00 {
  338. compatible = "atmel,at91sam9g45-ddramc";
  339. reg = <0xffffea00 0x200>;
  340. };
  341. dbgu: serial@ffffee00 {
  342. compatible = "atmel,at91sam9260-usart";
  343. reg = <0xffffee00 0x200>;
  344. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 7>;
  345. pinctrl-names = "default";
  346. pinctrl-0 = <&pinctrl_dbgu>;
  347. status = "disabled";
  348. };
  349. aic: interrupt-controller@fffff000 {
  350. #interrupt-cells = <3>;
  351. compatible = "atmel,sama5d3-aic";
  352. interrupt-controller;
  353. reg = <0xfffff000 0x200>;
  354. atmel,external-irqs = <47>;
  355. };
  356. pinctrl@fffff200 {
  357. #address-cells = <1>;
  358. #size-cells = <1>;
  359. compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus";
  360. ranges = <0xfffff200 0xfffff200 0xa00>;
  361. atmel,mux-mask = <
  362. /* A B C */
  363. 0xffffffff 0xc0fc0000 0xc0ff0000 /* pioA */
  364. 0xffffffff 0x0ff8ffff 0x00000000 /* pioB */
  365. 0xffffffff 0xbc00f1ff 0x7c00fc00 /* pioC */
  366. 0xffffffff 0xc001c0e0 0x0001c1e0 /* pioD */
  367. 0xffffffff 0xbf9f8000 0x18000000 /* pioE */
  368. >;
  369. /* shared pinctrl settings */
  370. adc0 {
  371. pinctrl_adc0_adtrg: adc0_adtrg {
  372. atmel,pins =
  373. <AT91_PIOD 19 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD19 periph A ADTRG */
  374. };
  375. pinctrl_adc0_ad0: adc0_ad0 {
  376. atmel,pins =
  377. <AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD20 periph A AD0 */
  378. };
  379. pinctrl_adc0_ad1: adc0_ad1 {
  380. atmel,pins =
  381. <AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD21 periph A AD1 */
  382. };
  383. pinctrl_adc0_ad2: adc0_ad2 {
  384. atmel,pins =
  385. <AT91_PIOD 22 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD22 periph A AD2 */
  386. };
  387. pinctrl_adc0_ad3: adc0_ad3 {
  388. atmel,pins =
  389. <AT91_PIOD 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD23 periph A AD3 */
  390. };
  391. pinctrl_adc0_ad4: adc0_ad4 {
  392. atmel,pins =
  393. <AT91_PIOD 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD24 periph A AD4 */
  394. };
  395. pinctrl_adc0_ad5: adc0_ad5 {
  396. atmel,pins =
  397. <AT91_PIOD 25 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD25 periph A AD5 */
  398. };
  399. pinctrl_adc0_ad6: adc0_ad6 {
  400. atmel,pins =
  401. <AT91_PIOD 26 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD26 periph A AD6 */
  402. };
  403. pinctrl_adc0_ad7: adc0_ad7 {
  404. atmel,pins =
  405. <AT91_PIOD 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD27 periph A AD7 */
  406. };
  407. pinctrl_adc0_ad8: adc0_ad8 {
  408. atmel,pins =
  409. <AT91_PIOD 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD28 periph A AD8 */
  410. };
  411. pinctrl_adc0_ad9: adc0_ad9 {
  412. atmel,pins =
  413. <AT91_PIOD 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD29 periph A AD9 */
  414. };
  415. pinctrl_adc0_ad10: adc0_ad10 {
  416. atmel,pins =
  417. <AT91_PIOD 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD30 periph A AD10, conflicts with PCK0 */
  418. };
  419. pinctrl_adc0_ad11: adc0_ad11 {
  420. atmel,pins =
  421. <AT91_PIOD 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD31 periph A AD11, conflicts with PCK1 */
  422. };
  423. };
  424. can0 {
  425. pinctrl_can0_rx_tx: can0_rx_tx {
  426. atmel,pins =
  427. <AT91_PIOD 14 AT91_PERIPH_C AT91_PINCTRL_NONE /* PD14 periph C RX, conflicts with SCK0, SPI0_NPCS1 */
  428. AT91_PIOD 15 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PD15 periph C TX, conflicts with CTS0, SPI0_NPCS2 */
  429. };
  430. };
  431. can1 {
  432. pinctrl_can1_rx_tx: can1_rx_tx {
  433. atmel,pins =
  434. <AT91_PIOB 14 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB14 periph B RX, conflicts with GCRS */
  435. AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB15 periph B TX, conflicts with GCOL */
  436. };
  437. };
  438. dbgu {
  439. pinctrl_dbgu: dbgu-0 {
  440. atmel,pins =
  441. <AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB30 periph A */
  442. AT91_PIOB 31 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB31 periph A with pullup */
  443. };
  444. };
  445. i2c0 {
  446. pinctrl_i2c0: i2c0-0 {
  447. atmel,pins =
  448. <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A TWD0 pin, conflicts with URXD1, ISI_VSYNC */
  449. AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA31 periph A TWCK0 pin, conflicts with UTXD1, ISI_HSYNC */
  450. };
  451. };
  452. i2c1 {
  453. pinctrl_i2c1: i2c1-0 {
  454. atmel,pins =
  455. <AT91_PIOC 26 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC26 periph B TWD1 pin, conflicts with SPI1_NPCS1, ISI_D11 */
  456. AT91_PIOC 27 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC27 periph B TWCK1 pin, conflicts with SPI1_NPCS2, ISI_D10 */
  457. };
  458. };
  459. isi {
  460. pinctrl_isi: isi-0 {
  461. atmel,pins =
  462. <AT91_PIOA 16 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA16 periph C ISI_D0, conflicts with LCDDAT16 */
  463. AT91_PIOA 17 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA17 periph C ISI_D1, conflicts with LCDDAT17 */
  464. AT91_PIOA 18 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA18 periph C ISI_D2, conflicts with LCDDAT18, TWD2 */
  465. AT91_PIOA 19 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA19 periph C ISI_D3, conflicts with LCDDAT19, TWCK2 */
  466. AT91_PIOA 20 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA20 periph C ISI_D4, conflicts with LCDDAT20, PWMH0 */
  467. AT91_PIOA 21 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA21 periph C ISI_D5, conflicts with LCDDAT21, PWML0 */
  468. AT91_PIOA 22 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA22 periph C ISI_D6, conflicts with LCDDAT22, PWMH1 */
  469. AT91_PIOA 23 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA23 periph C ISI_D7, conflicts with LCDDAT23, PWML1 */
  470. AT91_PIOC 30 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC30 periph C ISI_PCK, conflicts with UTXD0 */
  471. AT91_PIOA 31 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA31 periph C ISI_HSYNC, conflicts with TWCK0, UTXD1 */
  472. AT91_PIOA 30 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA30 periph C ISI_VSYNC, conflicts with TWD0, URXD1 */
  473. AT91_PIOC 29 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC29 periph C ISI_PD8, conflicts with URXD0, PWMFI2 */
  474. AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC28 periph C ISI_PD9, conflicts with SPI1_NPCS3, PWMFI0 */
  475. };
  476. pinctrl_isi_pck_as_mck: isi_pck_as_mck-0 {
  477. atmel,pins =
  478. <AT91_PIOD 31 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD31 periph B ISI_MCK */
  479. };
  480. };
  481. lcd {
  482. pinctrl_lcd: lcd-0 {
  483. atmel,pins =
  484. <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA24 periph A LCDPWM */
  485. AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA26 periph A LCDVSYNC */
  486. AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA27 periph A LCDHSYNC */
  487. AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA25 periph A LCDDISP */
  488. AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA29 periph A LCDDEN */
  489. AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA28 periph A LCDPCK */
  490. AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A LCDD0 pin */
  491. AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA1 periph A LCDD1 pin */
  492. AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA2 periph A LCDD2 pin */
  493. AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA3 periph A LCDD3 pin */
  494. AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA4 periph A LCDD4 pin */
  495. AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA5 periph A LCDD5 pin */
  496. AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA6 periph A LCDD6 pin */
  497. AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA7 periph A LCDD7 pin */
  498. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA8 periph A LCDD8 pin */
  499. AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A LCDD9 pin */
  500. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A LCDD10 pin */
  501. AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A LCDD11 pin */
  502. AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A LCDD12 pin */
  503. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A LCDD13 pin */
  504. AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A LCDD14 pin */
  505. AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A LCDD15 pin */
  506. AT91_PIOC 14 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC14 periph C LCDD16 pin */
  507. AT91_PIOC 13 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC13 periph C LCDD17 pin */
  508. AT91_PIOC 12 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC12 periph C LCDD18 pin */
  509. AT91_PIOC 11 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC11 periph C LCDD19 pin */
  510. AT91_PIOC 10 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC10 periph C LCDD20 pin */
  511. AT91_PIOC 15 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC15 periph C LCDD21 pin */
  512. AT91_PIOE 27 AT91_PERIPH_C AT91_PINCTRL_NONE /* PE27 periph C LCDD22 pin */
  513. AT91_PIOE 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PE28 periph C LCDD23 pin */
  514. };
  515. };
  516. macb0 {
  517. pinctrl_macb0_data_rgmii: macb0_data_rgmii {
  518. atmel,pins =
  519. <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A GTX0, conflicts with PWMH0 */
  520. AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A GTX1, conflicts with PWML0 */
  521. AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB2 periph A GTX2, conflicts with TK1 */
  522. AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB3 periph A GTX3, conflicts with TF1 */
  523. AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A GRX0, conflicts with PWMH1 */
  524. AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB5 periph A GRX1, conflicts with PWML1 */
  525. AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A GRX2, conflicts with TD1 */
  526. AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB7 periph A GRX3, conflicts with RK1 */
  527. };
  528. pinctrl_macb0_data_gmii: macb0_data_gmii {
  529. atmel,pins =
  530. <AT91_PIOB 19 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB19 periph B GTX4, conflicts with MCI1_CDA */
  531. AT91_PIOB 20 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB20 periph B GTX5, conflicts with MCI1_DA0 */
  532. AT91_PIOB 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB21 periph B GTX6, conflicts with MCI1_DA1 */
  533. AT91_PIOB 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB22 periph B GTX7, conflicts with MCI1_DA2 */
  534. AT91_PIOB 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB23 periph B GRX4, conflicts with MCI1_DA3 */
  535. AT91_PIOB 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB24 periph B GRX5, conflicts with MCI1_CK */
  536. AT91_PIOB 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB25 periph B GRX6, conflicts with SCK1 */
  537. AT91_PIOB 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB26 periph B GRX7, conflicts with CTS1 */
  538. };
  539. pinctrl_macb0_signal_rgmii: macb0_signal_rgmii {
  540. atmel,pins =
  541. <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB8 periph A GTXCK, conflicts with PWMH2 */
  542. AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A GTXEN, conflicts with PWML2 */
  543. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A GRXCK, conflicts with RD1 */
  544. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A GRXER, conflicts with PWML3 */
  545. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A GMDC */
  546. AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB17 periph A GMDIO */
  547. AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A G125CK */
  548. };
  549. pinctrl_macb0_signal_gmii: macb0_signal_gmii {
  550. atmel,pins =
  551. <AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A GTXEN, conflicts with PWML2 */
  552. AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB10 periph A GTXER, conflicts with RF1 */
  553. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A GRXCK, conflicts with RD1 */
  554. AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A GRXDV, conflicts with PWMH3 */
  555. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A GRXER, conflicts with PWML3 */
  556. AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A GCRS, conflicts with CANRX1 */
  557. AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A GCOL, conflicts with CANTX1 */
  558. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A GMDC */
  559. AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB17 periph A GMDIO */
  560. AT91_PIOB 27 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB27 periph B G125CKO */
  561. };
  562. };
  563. macb1 {
  564. pinctrl_macb1_rmii: macb1_rmii-0 {
  565. atmel,pins =
  566. <AT91_PIOC 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC0 periph A ETX0, conflicts with TIOA3 */
  567. AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC1 periph A ETX1, conflicts with TIOB3 */
  568. AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC2 periph A ERX0, conflicts with TCLK3 */
  569. AT91_PIOC 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC3 periph A ERX1, conflicts with TIOA4 */
  570. AT91_PIOC 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC4 periph A ETXEN, conflicts with TIOB4 */
  571. AT91_PIOC 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC5 periph A ECRSDV,conflicts with TCLK4 */
  572. AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC6 periph A ERXER, conflicts with TIOA5 */
  573. AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC7 periph A EREFCK, conflicts with TIOB5 */
  574. AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC8 periph A EMDC, conflicts with TCLK5 */
  575. AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC9 periph A EMDIO */
  576. };
  577. };
  578. mmc0 {
  579. pinctrl_mmc0_clk_cmd_dat0: mmc0_clk_cmd_dat0 {
  580. atmel,pins =
  581. <AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD9 periph A MCI0_CK */
  582. AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD0 periph A MCI0_CDA with pullup */
  583. AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD1 periph A MCI0_DA0 with pullup */
  584. };
  585. pinctrl_mmc0_dat1_3: mmc0_dat1_3 {
  586. atmel,pins =
  587. <AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD2 periph A MCI0_DA1 with pullup */
  588. AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD3 periph A MCI0_DA2 with pullup */
  589. AT91_PIOD 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD4 periph A MCI0_DA3 with pullup */
  590. };
  591. pinctrl_mmc0_dat4_7: mmc0_dat4_7 {
  592. atmel,pins =
  593. <AT91_PIOD 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD5 periph A MCI0_DA4 with pullup, conflicts with TIOA0, PWMH2 */
  594. AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD6 periph A MCI0_DA5 with pullup, conflicts with TIOB0, PWML2 */
  595. AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD7 periph A MCI0_DA6 with pullup, conlicts with TCLK0, PWMH3 */
  596. AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD8 periph A MCI0_DA7 with pullup, conflicts with PWML3 */
  597. };
  598. };
  599. mmc1 {
  600. pinctrl_mmc1_clk_cmd_dat0: mmc1_clk_cmd_dat0 {
  601. atmel,pins =
  602. <AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB24 periph A MCI1_CK, conflicts with GRX5 */
  603. AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB19 periph A MCI1_CDA with pullup, conflicts with GTX4 */
  604. AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB20 periph A MCI1_DA0 with pullup, conflicts with GTX5 */
  605. };
  606. pinctrl_mmc1_dat1_3: mmc1_dat1_3 {
  607. atmel,pins =
  608. <AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB21 periph A MCI1_DA1 with pullup, conflicts with GTX6 */
  609. AT91_PIOB 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB22 periph A MCI1_DA2 with pullup, conflicts with GTX7 */
  610. AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB23 periph A MCI1_DA3 with pullup, conflicts with GRX4 */
  611. };
  612. };
  613. mmc2 {
  614. pinctrl_mmc2_clk_cmd_dat0: mmc2_clk_cmd_dat0 {
  615. atmel,pins =
  616. <AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC15 periph A MCI2_CK, conflicts with PCK2 */
  617. AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC10 periph A MCI2_CDA with pullup */
  618. AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC11 periph A MCI2_DA0 with pullup */
  619. };
  620. pinctrl_mmc2_dat1_3: mmc2_dat1_3 {
  621. atmel,pins =
  622. <AT91_PIOC 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC12 periph A MCI2_DA1 with pullup, conflicts with TIOA1 */
  623. AT91_PIOC 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC13 periph A MCI2_DA2 with pullup, conflicts with TIOB1 */
  624. AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC14 periph A MCI2_DA3 with pullup, conflicts with TCLK1 */
  625. };
  626. };
  627. nand0 {
  628. pinctrl_nand0_ale_cle: nand0_ale_cle-0 {
  629. atmel,pins =
  630. <AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PE21 periph A with pullup */
  631. AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PE22 periph A with pullup */
  632. };
  633. };
  634. spi0 {
  635. pinctrl_spi0: spi0-0 {
  636. atmel,pins =
  637. <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A SPI0_MISO pin */
  638. AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A SPI0_MOSI pin */
  639. AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD12 periph A SPI0_SPCK pin */
  640. };
  641. };
  642. spi1 {
  643. pinctrl_spi1: spi1-0 {
  644. atmel,pins =
  645. <AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC22 periph A SPI1_MISO pin */
  646. AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC23 periph A SPI1_MOSI pin */
  647. AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC24 periph A SPI1_SPCK pin */
  648. };
  649. };
  650. ssc0 {
  651. pinctrl_ssc0_tx: ssc0_tx {
  652. atmel,pins =
  653. <AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC16 periph A TK0 */
  654. AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC17 periph A TF0 */
  655. AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC18 periph A TD0 */
  656. };
  657. pinctrl_ssc0_rx: ssc0_rx {
  658. atmel,pins =
  659. <AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC19 periph A RK0 */
  660. AT91_PIOC 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC20 periph A RF0 */
  661. AT91_PIOC 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC21 periph A RD0 */
  662. };
  663. };
  664. ssc1 {
  665. pinctrl_ssc1_tx: ssc1_tx {
  666. atmel,pins =
  667. <AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB2 periph B TK1, conflicts with GTX2 */
  668. AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB3 periph B TF1, conflicts with GTX3 */
  669. AT91_PIOB 6 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB6 periph B TD1, conflicts with TD1 */
  670. };
  671. pinctrl_ssc1_rx: ssc1_rx {
  672. atmel,pins =
  673. <AT91_PIOB 7 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB7 periph B RK1, conflicts with EREFCK */
  674. AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB10 periph B RF1, conflicts with GTXER */
  675. AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB11 periph B RD1, conflicts with GRXCK */
  676. };
  677. };
  678. uart0 {
  679. pinctrl_uart0: uart0-0 {
  680. atmel,pins =
  681. <AT91_PIOC 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC29 periph A, conflicts with PWMFI2, ISI_D8 */
  682. AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC30 periph A with pullup, conflicts with ISI_PCK */
  683. };
  684. };
  685. uart1 {
  686. pinctrl_uart1: uart1-0 {
  687. atmel,pins =
  688. <AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA30 periph B, conflicts with TWD0, ISI_VSYNC */
  689. AT91_PIOA 31 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA31 periph B with pullup, conflicts with TWCK0, ISI_HSYNC */
  690. };
  691. };
  692. usart0 {
  693. pinctrl_usart0: usart0-0 {
  694. atmel,pins =
  695. <AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD17 periph A */
  696. AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD18 periph A with pullup */
  697. };
  698. pinctrl_usart0_rts_cts: usart0_rts_cts-0 {
  699. atmel,pins =
  700. <AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD15 periph A, conflicts with SPI0_NPCS2, CANTX0 */
  701. AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD16 periph A, conflicts with SPI0_NPCS3, PWMFI3 */
  702. };
  703. };
  704. usart1 {
  705. pinctrl_usart1: usart1-0 {
  706. atmel,pins =
  707. <AT91_PIOB 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB28 periph A */
  708. AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB29 periph A with pullup */
  709. };
  710. pinctrl_usart1_rts_cts: usart1_rts_cts-0 {
  711. atmel,pins =
  712. <AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB26 periph A, conflicts with GRX7 */
  713. AT91_PIOB 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB27 periph A, conflicts with G125CKO */
  714. };
  715. };
  716. usart2 {
  717. pinctrl_usart2: usart2-0 {
  718. atmel,pins =
  719. <AT91_PIOE 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE25 periph B, conflicts with A25 */
  720. AT91_PIOE 26 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PE26 periph B with pullup, conflicts NCS0 */
  721. };
  722. pinctrl_usart2_rts_cts: usart2_rts_cts-0 {
  723. atmel,pins =
  724. <AT91_PIOE 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE23 periph B, conflicts with A23 */
  725. AT91_PIOE 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE24 periph B, conflicts with A24 */
  726. };
  727. };
  728. usart3 {
  729. pinctrl_usart3: usart3-0 {
  730. atmel,pins =
  731. <AT91_PIOE 18 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE18 periph B, conflicts with A18 */
  732. AT91_PIOE 19 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PE19 periph B with pullup, conflicts with A19 */
  733. };
  734. pinctrl_usart3_rts_cts: usart3_rts_cts-0 {
  735. atmel,pins =
  736. <AT91_PIOE 16 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE16 periph B, conflicts with A16 */
  737. AT91_PIOE 17 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE17 periph B, conflicts with A17 */
  738. };
  739. };
  740. pioA: gpio@fffff200 {
  741. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  742. reg = <0xfffff200 0x100>;
  743. interrupts = <6 IRQ_TYPE_LEVEL_HIGH 1>;
  744. #gpio-cells = <2>;
  745. gpio-controller;
  746. interrupt-controller;
  747. #interrupt-cells = <2>;
  748. };
  749. pioB: gpio@fffff400 {
  750. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  751. reg = <0xfffff400 0x100>;
  752. interrupts = <7 IRQ_TYPE_LEVEL_HIGH 1>;
  753. #gpio-cells = <2>;
  754. gpio-controller;
  755. interrupt-controller;
  756. #interrupt-cells = <2>;
  757. };
  758. pioC: gpio@fffff600 {
  759. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  760. reg = <0xfffff600 0x100>;
  761. interrupts = <8 IRQ_TYPE_LEVEL_HIGH 1>;
  762. #gpio-cells = <2>;
  763. gpio-controller;
  764. interrupt-controller;
  765. #interrupt-cells = <2>;
  766. };
  767. pioD: gpio@fffff800 {
  768. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  769. reg = <0xfffff800 0x100>;
  770. interrupts = <9 IRQ_TYPE_LEVEL_HIGH 1>;
  771. #gpio-cells = <2>;
  772. gpio-controller;
  773. interrupt-controller;
  774. #interrupt-cells = <2>;
  775. };
  776. pioE: gpio@fffffa00 {
  777. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  778. reg = <0xfffffa00 0x100>;
  779. interrupts = <10 IRQ_TYPE_LEVEL_HIGH 1>;
  780. #gpio-cells = <2>;
  781. gpio-controller;
  782. interrupt-controller;
  783. #interrupt-cells = <2>;
  784. };
  785. };
  786. pmc: pmc@fffffc00 {
  787. compatible = "atmel,at91rm9200-pmc";
  788. reg = <0xfffffc00 0x120>;
  789. };
  790. rstc@fffffe00 {
  791. compatible = "atmel,at91sam9g45-rstc";
  792. reg = <0xfffffe00 0x10>;
  793. };
  794. pit: timer@fffffe30 {
  795. compatible = "atmel,at91sam9260-pit";
  796. reg = <0xfffffe30 0xf>;
  797. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 5>;
  798. };
  799. watchdog@fffffe40 {
  800. compatible = "atmel,at91sam9260-wdt";
  801. reg = <0xfffffe40 0x10>;
  802. status = "disabled";
  803. };
  804. rtc@fffffeb0 {
  805. compatible = "atmel,at91rm9200-rtc";
  806. reg = <0xfffffeb0 0x30>;
  807. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  808. };
  809. };
  810. usb0: gadget@00500000 {
  811. #address-cells = <1>;
  812. #size-cells = <0>;
  813. compatible = "atmel,at91sam9rl-udc";
  814. reg = <0x00500000 0x100000
  815. 0xf8030000 0x4000>;
  816. interrupts = <33 IRQ_TYPE_LEVEL_HIGH 2>;
  817. status = "disabled";
  818. ep0 {
  819. reg = <0>;
  820. atmel,fifo-size = <64>;
  821. atmel,nb-banks = <1>;
  822. };
  823. ep1 {
  824. reg = <1>;
  825. atmel,fifo-size = <1024>;
  826. atmel,nb-banks = <3>;
  827. atmel,can-dma;
  828. atmel,can-isoc;
  829. };
  830. ep2 {
  831. reg = <2>;
  832. atmel,fifo-size = <1024>;
  833. atmel,nb-banks = <3>;
  834. atmel,can-dma;
  835. atmel,can-isoc;
  836. };
  837. ep3 {
  838. reg = <3>;
  839. atmel,fifo-size = <1024>;
  840. atmel,nb-banks = <2>;
  841. atmel,can-dma;
  842. };
  843. ep4 {
  844. reg = <4>;
  845. atmel,fifo-size = <1024>;
  846. atmel,nb-banks = <2>;
  847. atmel,can-dma;
  848. };
  849. ep5 {
  850. reg = <5>;
  851. atmel,fifo-size = <1024>;
  852. atmel,nb-banks = <2>;
  853. atmel,can-dma;
  854. };
  855. ep6 {
  856. reg = <6>;
  857. atmel,fifo-size = <1024>;
  858. atmel,nb-banks = <2>;
  859. atmel,can-dma;
  860. };
  861. ep7 {
  862. reg = <7>;
  863. atmel,fifo-size = <1024>;
  864. atmel,nb-banks = <2>;
  865. atmel,can-dma;
  866. };
  867. ep8 {
  868. reg = <8>;
  869. atmel,fifo-size = <1024>;
  870. atmel,nb-banks = <2>;
  871. };
  872. ep9 {
  873. reg = <9>;
  874. atmel,fifo-size = <1024>;
  875. atmel,nb-banks = <2>;
  876. };
  877. ep10 {
  878. reg = <10>;
  879. atmel,fifo-size = <1024>;
  880. atmel,nb-banks = <2>;
  881. };
  882. ep11 {
  883. reg = <11>;
  884. atmel,fifo-size = <1024>;
  885. atmel,nb-banks = <2>;
  886. };
  887. ep12 {
  888. reg = <12>;
  889. atmel,fifo-size = <1024>;
  890. atmel,nb-banks = <2>;
  891. };
  892. ep13 {
  893. reg = <13>;
  894. atmel,fifo-size = <1024>;
  895. atmel,nb-banks = <2>;
  896. };
  897. ep14 {
  898. reg = <14>;
  899. atmel,fifo-size = <1024>;
  900. atmel,nb-banks = <2>;
  901. };
  902. ep15 {
  903. reg = <15>;
  904. atmel,fifo-size = <1024>;
  905. atmel,nb-banks = <2>;
  906. };
  907. };
  908. usb1: ohci@00600000 {
  909. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  910. reg = <0x00600000 0x100000>;
  911. interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>;
  912. status = "disabled";
  913. };
  914. usb2: ehci@00700000 {
  915. compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
  916. reg = <0x00700000 0x100000>;
  917. interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>;
  918. status = "disabled";
  919. };
  920. nand0: nand@60000000 {
  921. compatible = "atmel,at91rm9200-nand";
  922. #address-cells = <1>;
  923. #size-cells = <1>;
  924. reg = < 0x60000000 0x01000000 /* EBI CS3 */
  925. 0xffffc070 0x00000490 /* SMC PMECC regs */
  926. 0xffffc500 0x00000100 /* SMC PMECC Error Location regs */
  927. 0x00100000 0x00100000 /* ROM code */
  928. 0x70000000 0x10000000 /* NFC Command Registers */
  929. 0xffffc000 0x00000070 /* NFC HSMC regs */
  930. 0x00200000 0x00100000 /* NFC SRAM banks */
  931. >;
  932. interrupts = <5 IRQ_TYPE_LEVEL_HIGH 6>;
  933. atmel,nand-addr-offset = <21>;
  934. atmel,nand-cmd-offset = <22>;
  935. pinctrl-names = "default";
  936. pinctrl-0 = <&pinctrl_nand0_ale_cle>;
  937. atmel,pmecc-lookup-table-offset = <0x10000 0x18000>;
  938. status = "disabled";
  939. };
  940. };
  941. };