r600.c 113 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/module.h>
  33. #include "drmP.h"
  34. #include "radeon_drm.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "radeon_mode.h"
  38. #include "r600d.h"
  39. #include "atom.h"
  40. #include "avivod.h"
  41. #define PFP_UCODE_SIZE 576
  42. #define PM4_UCODE_SIZE 1792
  43. #define RLC_UCODE_SIZE 768
  44. #define R700_PFP_UCODE_SIZE 848
  45. #define R700_PM4_UCODE_SIZE 1360
  46. #define R700_RLC_UCODE_SIZE 1024
  47. #define EVERGREEN_PFP_UCODE_SIZE 1120
  48. #define EVERGREEN_PM4_UCODE_SIZE 1376
  49. #define EVERGREEN_RLC_UCODE_SIZE 768
  50. #define CAYMAN_RLC_UCODE_SIZE 1024
  51. #define ARUBA_RLC_UCODE_SIZE 1536
  52. /* Firmware Names */
  53. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  54. MODULE_FIRMWARE("radeon/R600_me.bin");
  55. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV610_me.bin");
  57. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV630_me.bin");
  59. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV620_me.bin");
  61. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV635_me.bin");
  63. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV670_me.bin");
  65. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  66. MODULE_FIRMWARE("radeon/RS780_me.bin");
  67. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  68. MODULE_FIRMWARE("radeon/RV770_me.bin");
  69. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  70. MODULE_FIRMWARE("radeon/RV730_me.bin");
  71. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  72. MODULE_FIRMWARE("radeon/RV710_me.bin");
  73. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  74. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  75. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  76. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  77. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  78. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  79. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  80. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  81. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  82. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  83. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  84. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  85. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  86. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  87. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  88. MODULE_FIRMWARE("radeon/PALM_me.bin");
  89. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  90. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  91. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  92. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  93. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  94. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  95. /* r600,rv610,rv630,rv620,rv635,rv670 */
  96. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  97. void r600_gpu_init(struct radeon_device *rdev);
  98. void r600_fini(struct radeon_device *rdev);
  99. void r600_irq_disable(struct radeon_device *rdev);
  100. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  101. /* get temperature in millidegrees */
  102. int rv6xx_get_temp(struct radeon_device *rdev)
  103. {
  104. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  105. ASIC_T_SHIFT;
  106. int actual_temp = temp & 0xff;
  107. if (temp & 0x100)
  108. actual_temp -= 256;
  109. return actual_temp * 1000;
  110. }
  111. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  112. {
  113. int i;
  114. rdev->pm.dynpm_can_upclock = true;
  115. rdev->pm.dynpm_can_downclock = true;
  116. /* power state array is low to high, default is first */
  117. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  118. int min_power_state_index = 0;
  119. if (rdev->pm.num_power_states > 2)
  120. min_power_state_index = 1;
  121. switch (rdev->pm.dynpm_planned_action) {
  122. case DYNPM_ACTION_MINIMUM:
  123. rdev->pm.requested_power_state_index = min_power_state_index;
  124. rdev->pm.requested_clock_mode_index = 0;
  125. rdev->pm.dynpm_can_downclock = false;
  126. break;
  127. case DYNPM_ACTION_DOWNCLOCK:
  128. if (rdev->pm.current_power_state_index == min_power_state_index) {
  129. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  130. rdev->pm.dynpm_can_downclock = false;
  131. } else {
  132. if (rdev->pm.active_crtc_count > 1) {
  133. for (i = 0; i < rdev->pm.num_power_states; i++) {
  134. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  135. continue;
  136. else if (i >= rdev->pm.current_power_state_index) {
  137. rdev->pm.requested_power_state_index =
  138. rdev->pm.current_power_state_index;
  139. break;
  140. } else {
  141. rdev->pm.requested_power_state_index = i;
  142. break;
  143. }
  144. }
  145. } else {
  146. if (rdev->pm.current_power_state_index == 0)
  147. rdev->pm.requested_power_state_index =
  148. rdev->pm.num_power_states - 1;
  149. else
  150. rdev->pm.requested_power_state_index =
  151. rdev->pm.current_power_state_index - 1;
  152. }
  153. }
  154. rdev->pm.requested_clock_mode_index = 0;
  155. /* don't use the power state if crtcs are active and no display flag is set */
  156. if ((rdev->pm.active_crtc_count > 0) &&
  157. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  158. clock_info[rdev->pm.requested_clock_mode_index].flags &
  159. RADEON_PM_MODE_NO_DISPLAY)) {
  160. rdev->pm.requested_power_state_index++;
  161. }
  162. break;
  163. case DYNPM_ACTION_UPCLOCK:
  164. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  165. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  166. rdev->pm.dynpm_can_upclock = false;
  167. } else {
  168. if (rdev->pm.active_crtc_count > 1) {
  169. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  170. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  171. continue;
  172. else if (i <= rdev->pm.current_power_state_index) {
  173. rdev->pm.requested_power_state_index =
  174. rdev->pm.current_power_state_index;
  175. break;
  176. } else {
  177. rdev->pm.requested_power_state_index = i;
  178. break;
  179. }
  180. }
  181. } else
  182. rdev->pm.requested_power_state_index =
  183. rdev->pm.current_power_state_index + 1;
  184. }
  185. rdev->pm.requested_clock_mode_index = 0;
  186. break;
  187. case DYNPM_ACTION_DEFAULT:
  188. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  189. rdev->pm.requested_clock_mode_index = 0;
  190. rdev->pm.dynpm_can_upclock = false;
  191. break;
  192. case DYNPM_ACTION_NONE:
  193. default:
  194. DRM_ERROR("Requested mode for not defined action\n");
  195. return;
  196. }
  197. } else {
  198. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  199. /* for now just select the first power state and switch between clock modes */
  200. /* power state array is low to high, default is first (0) */
  201. if (rdev->pm.active_crtc_count > 1) {
  202. rdev->pm.requested_power_state_index = -1;
  203. /* start at 1 as we don't want the default mode */
  204. for (i = 1; i < rdev->pm.num_power_states; i++) {
  205. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  206. continue;
  207. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  208. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  209. rdev->pm.requested_power_state_index = i;
  210. break;
  211. }
  212. }
  213. /* if nothing selected, grab the default state. */
  214. if (rdev->pm.requested_power_state_index == -1)
  215. rdev->pm.requested_power_state_index = 0;
  216. } else
  217. rdev->pm.requested_power_state_index = 1;
  218. switch (rdev->pm.dynpm_planned_action) {
  219. case DYNPM_ACTION_MINIMUM:
  220. rdev->pm.requested_clock_mode_index = 0;
  221. rdev->pm.dynpm_can_downclock = false;
  222. break;
  223. case DYNPM_ACTION_DOWNCLOCK:
  224. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  225. if (rdev->pm.current_clock_mode_index == 0) {
  226. rdev->pm.requested_clock_mode_index = 0;
  227. rdev->pm.dynpm_can_downclock = false;
  228. } else
  229. rdev->pm.requested_clock_mode_index =
  230. rdev->pm.current_clock_mode_index - 1;
  231. } else {
  232. rdev->pm.requested_clock_mode_index = 0;
  233. rdev->pm.dynpm_can_downclock = false;
  234. }
  235. /* don't use the power state if crtcs are active and no display flag is set */
  236. if ((rdev->pm.active_crtc_count > 0) &&
  237. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  238. clock_info[rdev->pm.requested_clock_mode_index].flags &
  239. RADEON_PM_MODE_NO_DISPLAY)) {
  240. rdev->pm.requested_clock_mode_index++;
  241. }
  242. break;
  243. case DYNPM_ACTION_UPCLOCK:
  244. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  245. if (rdev->pm.current_clock_mode_index ==
  246. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  247. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  248. rdev->pm.dynpm_can_upclock = false;
  249. } else
  250. rdev->pm.requested_clock_mode_index =
  251. rdev->pm.current_clock_mode_index + 1;
  252. } else {
  253. rdev->pm.requested_clock_mode_index =
  254. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  255. rdev->pm.dynpm_can_upclock = false;
  256. }
  257. break;
  258. case DYNPM_ACTION_DEFAULT:
  259. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  260. rdev->pm.requested_clock_mode_index = 0;
  261. rdev->pm.dynpm_can_upclock = false;
  262. break;
  263. case DYNPM_ACTION_NONE:
  264. default:
  265. DRM_ERROR("Requested mode for not defined action\n");
  266. return;
  267. }
  268. }
  269. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  270. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  271. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  272. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  273. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  274. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  275. pcie_lanes);
  276. }
  277. void rs780_pm_init_profile(struct radeon_device *rdev)
  278. {
  279. if (rdev->pm.num_power_states == 2) {
  280. /* default */
  281. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  282. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  283. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  284. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  285. /* low sh */
  286. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  287. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  288. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  290. /* mid sh */
  291. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  292. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  293. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  295. /* high sh */
  296. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  297. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  298. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  300. /* low mh */
  301. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  305. /* mid mh */
  306. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  308. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  310. /* high mh */
  311. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  312. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  313. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  315. } else if (rdev->pm.num_power_states == 3) {
  316. /* default */
  317. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  318. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  319. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  320. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  321. /* low sh */
  322. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  323. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  324. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  325. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  326. /* mid sh */
  327. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  328. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  329. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  330. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  331. /* high sh */
  332. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  333. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  334. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  335. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  336. /* low mh */
  337. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  339. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  340. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  341. /* mid mh */
  342. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  343. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  344. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  345. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  346. /* high mh */
  347. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  348. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  349. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  350. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  351. } else {
  352. /* default */
  353. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  354. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  355. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  356. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  357. /* low sh */
  358. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  359. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  360. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  361. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  362. /* mid sh */
  363. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  364. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  365. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  366. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  367. /* high sh */
  368. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  369. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  370. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  371. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  372. /* low mh */
  373. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  374. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  375. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  376. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  377. /* mid mh */
  378. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  379. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  380. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  381. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  382. /* high mh */
  383. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  384. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  385. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  386. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  387. }
  388. }
  389. void r600_pm_init_profile(struct radeon_device *rdev)
  390. {
  391. int idx;
  392. if (rdev->family == CHIP_R600) {
  393. /* XXX */
  394. /* default */
  395. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  396. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  397. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  398. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  399. /* low sh */
  400. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  401. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  402. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  403. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  404. /* mid sh */
  405. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  406. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  407. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  408. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  409. /* high sh */
  410. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  411. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  412. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  413. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  414. /* low mh */
  415. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  417. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  418. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  419. /* mid mh */
  420. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  421. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  422. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  423. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  424. /* high mh */
  425. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  426. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  427. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  428. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  429. } else {
  430. if (rdev->pm.num_power_states < 4) {
  431. /* default */
  432. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  433. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  434. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  435. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  436. /* low sh */
  437. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  438. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  439. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  440. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  441. /* mid sh */
  442. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  443. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  444. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  445. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  446. /* high sh */
  447. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  448. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  449. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  450. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  451. /* low mh */
  452. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  453. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  454. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  455. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  456. /* low mh */
  457. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  458. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  459. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  460. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  461. /* high mh */
  462. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  463. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  464. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  465. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  466. } else {
  467. /* default */
  468. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  469. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  470. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  471. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  472. /* low sh */
  473. if (rdev->flags & RADEON_IS_MOBILITY)
  474. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  475. else
  476. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  477. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  478. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  479. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  480. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  481. /* mid sh */
  482. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  483. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  484. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  485. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  486. /* high sh */
  487. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  488. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  489. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  490. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  491. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  492. /* low mh */
  493. if (rdev->flags & RADEON_IS_MOBILITY)
  494. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  495. else
  496. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  497. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  498. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  499. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  500. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  501. /* mid mh */
  502. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  503. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  504. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  505. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  506. /* high mh */
  507. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  508. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  509. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  510. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  511. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  512. }
  513. }
  514. }
  515. void r600_pm_misc(struct radeon_device *rdev)
  516. {
  517. int req_ps_idx = rdev->pm.requested_power_state_index;
  518. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  519. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  520. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  521. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  522. /* 0xff01 is a flag rather then an actual voltage */
  523. if (voltage->voltage == 0xff01)
  524. return;
  525. if (voltage->voltage != rdev->pm.current_vddc) {
  526. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  527. rdev->pm.current_vddc = voltage->voltage;
  528. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  529. }
  530. }
  531. }
  532. bool r600_gui_idle(struct radeon_device *rdev)
  533. {
  534. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  535. return false;
  536. else
  537. return true;
  538. }
  539. /* hpd for digital panel detect/disconnect */
  540. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  541. {
  542. bool connected = false;
  543. if (ASIC_IS_DCE3(rdev)) {
  544. switch (hpd) {
  545. case RADEON_HPD_1:
  546. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  547. connected = true;
  548. break;
  549. case RADEON_HPD_2:
  550. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  551. connected = true;
  552. break;
  553. case RADEON_HPD_3:
  554. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  555. connected = true;
  556. break;
  557. case RADEON_HPD_4:
  558. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  559. connected = true;
  560. break;
  561. /* DCE 3.2 */
  562. case RADEON_HPD_5:
  563. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  564. connected = true;
  565. break;
  566. case RADEON_HPD_6:
  567. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  568. connected = true;
  569. break;
  570. default:
  571. break;
  572. }
  573. } else {
  574. switch (hpd) {
  575. case RADEON_HPD_1:
  576. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  577. connected = true;
  578. break;
  579. case RADEON_HPD_2:
  580. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  581. connected = true;
  582. break;
  583. case RADEON_HPD_3:
  584. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  585. connected = true;
  586. break;
  587. default:
  588. break;
  589. }
  590. }
  591. return connected;
  592. }
  593. void r600_hpd_set_polarity(struct radeon_device *rdev,
  594. enum radeon_hpd_id hpd)
  595. {
  596. u32 tmp;
  597. bool connected = r600_hpd_sense(rdev, hpd);
  598. if (ASIC_IS_DCE3(rdev)) {
  599. switch (hpd) {
  600. case RADEON_HPD_1:
  601. tmp = RREG32(DC_HPD1_INT_CONTROL);
  602. if (connected)
  603. tmp &= ~DC_HPDx_INT_POLARITY;
  604. else
  605. tmp |= DC_HPDx_INT_POLARITY;
  606. WREG32(DC_HPD1_INT_CONTROL, tmp);
  607. break;
  608. case RADEON_HPD_2:
  609. tmp = RREG32(DC_HPD2_INT_CONTROL);
  610. if (connected)
  611. tmp &= ~DC_HPDx_INT_POLARITY;
  612. else
  613. tmp |= DC_HPDx_INT_POLARITY;
  614. WREG32(DC_HPD2_INT_CONTROL, tmp);
  615. break;
  616. case RADEON_HPD_3:
  617. tmp = RREG32(DC_HPD3_INT_CONTROL);
  618. if (connected)
  619. tmp &= ~DC_HPDx_INT_POLARITY;
  620. else
  621. tmp |= DC_HPDx_INT_POLARITY;
  622. WREG32(DC_HPD3_INT_CONTROL, tmp);
  623. break;
  624. case RADEON_HPD_4:
  625. tmp = RREG32(DC_HPD4_INT_CONTROL);
  626. if (connected)
  627. tmp &= ~DC_HPDx_INT_POLARITY;
  628. else
  629. tmp |= DC_HPDx_INT_POLARITY;
  630. WREG32(DC_HPD4_INT_CONTROL, tmp);
  631. break;
  632. case RADEON_HPD_5:
  633. tmp = RREG32(DC_HPD5_INT_CONTROL);
  634. if (connected)
  635. tmp &= ~DC_HPDx_INT_POLARITY;
  636. else
  637. tmp |= DC_HPDx_INT_POLARITY;
  638. WREG32(DC_HPD5_INT_CONTROL, tmp);
  639. break;
  640. /* DCE 3.2 */
  641. case RADEON_HPD_6:
  642. tmp = RREG32(DC_HPD6_INT_CONTROL);
  643. if (connected)
  644. tmp &= ~DC_HPDx_INT_POLARITY;
  645. else
  646. tmp |= DC_HPDx_INT_POLARITY;
  647. WREG32(DC_HPD6_INT_CONTROL, tmp);
  648. break;
  649. default:
  650. break;
  651. }
  652. } else {
  653. switch (hpd) {
  654. case RADEON_HPD_1:
  655. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  656. if (connected)
  657. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  658. else
  659. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  660. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  661. break;
  662. case RADEON_HPD_2:
  663. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  664. if (connected)
  665. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  666. else
  667. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  668. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  669. break;
  670. case RADEON_HPD_3:
  671. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  672. if (connected)
  673. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  674. else
  675. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  676. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  677. break;
  678. default:
  679. break;
  680. }
  681. }
  682. }
  683. void r600_hpd_init(struct radeon_device *rdev)
  684. {
  685. struct drm_device *dev = rdev->ddev;
  686. struct drm_connector *connector;
  687. unsigned enable = 0;
  688. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  689. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  690. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  691. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  692. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  693. * aux dp channel on imac and help (but not completely fix)
  694. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  695. */
  696. continue;
  697. }
  698. if (ASIC_IS_DCE3(rdev)) {
  699. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  700. if (ASIC_IS_DCE32(rdev))
  701. tmp |= DC_HPDx_EN;
  702. switch (radeon_connector->hpd.hpd) {
  703. case RADEON_HPD_1:
  704. WREG32(DC_HPD1_CONTROL, tmp);
  705. break;
  706. case RADEON_HPD_2:
  707. WREG32(DC_HPD2_CONTROL, tmp);
  708. break;
  709. case RADEON_HPD_3:
  710. WREG32(DC_HPD3_CONTROL, tmp);
  711. break;
  712. case RADEON_HPD_4:
  713. WREG32(DC_HPD4_CONTROL, tmp);
  714. break;
  715. /* DCE 3.2 */
  716. case RADEON_HPD_5:
  717. WREG32(DC_HPD5_CONTROL, tmp);
  718. break;
  719. case RADEON_HPD_6:
  720. WREG32(DC_HPD6_CONTROL, tmp);
  721. break;
  722. default:
  723. break;
  724. }
  725. } else {
  726. switch (radeon_connector->hpd.hpd) {
  727. case RADEON_HPD_1:
  728. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  729. break;
  730. case RADEON_HPD_2:
  731. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  732. break;
  733. case RADEON_HPD_3:
  734. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  735. break;
  736. default:
  737. break;
  738. }
  739. }
  740. enable |= 1 << radeon_connector->hpd.hpd;
  741. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  742. }
  743. radeon_irq_kms_enable_hpd(rdev, enable);
  744. }
  745. void r600_hpd_fini(struct radeon_device *rdev)
  746. {
  747. struct drm_device *dev = rdev->ddev;
  748. struct drm_connector *connector;
  749. unsigned disable = 0;
  750. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  751. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  752. if (ASIC_IS_DCE3(rdev)) {
  753. switch (radeon_connector->hpd.hpd) {
  754. case RADEON_HPD_1:
  755. WREG32(DC_HPD1_CONTROL, 0);
  756. break;
  757. case RADEON_HPD_2:
  758. WREG32(DC_HPD2_CONTROL, 0);
  759. break;
  760. case RADEON_HPD_3:
  761. WREG32(DC_HPD3_CONTROL, 0);
  762. break;
  763. case RADEON_HPD_4:
  764. WREG32(DC_HPD4_CONTROL, 0);
  765. break;
  766. /* DCE 3.2 */
  767. case RADEON_HPD_5:
  768. WREG32(DC_HPD5_CONTROL, 0);
  769. break;
  770. case RADEON_HPD_6:
  771. WREG32(DC_HPD6_CONTROL, 0);
  772. break;
  773. default:
  774. break;
  775. }
  776. } else {
  777. switch (radeon_connector->hpd.hpd) {
  778. case RADEON_HPD_1:
  779. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  780. break;
  781. case RADEON_HPD_2:
  782. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  783. break;
  784. case RADEON_HPD_3:
  785. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  786. break;
  787. default:
  788. break;
  789. }
  790. }
  791. disable |= 1 << radeon_connector->hpd.hpd;
  792. }
  793. radeon_irq_kms_disable_hpd(rdev, disable);
  794. }
  795. /*
  796. * R600 PCIE GART
  797. */
  798. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  799. {
  800. unsigned i;
  801. u32 tmp;
  802. /* flush hdp cache so updates hit vram */
  803. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  804. !(rdev->flags & RADEON_IS_AGP)) {
  805. void __iomem *ptr = (void *)rdev->gart.ptr;
  806. u32 tmp;
  807. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  808. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  809. * This seems to cause problems on some AGP cards. Just use the old
  810. * method for them.
  811. */
  812. WREG32(HDP_DEBUG1, 0);
  813. tmp = readl((void __iomem *)ptr);
  814. } else
  815. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  816. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  817. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  818. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  819. for (i = 0; i < rdev->usec_timeout; i++) {
  820. /* read MC_STATUS */
  821. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  822. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  823. if (tmp == 2) {
  824. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  825. return;
  826. }
  827. if (tmp) {
  828. return;
  829. }
  830. udelay(1);
  831. }
  832. }
  833. int r600_pcie_gart_init(struct radeon_device *rdev)
  834. {
  835. int r;
  836. if (rdev->gart.robj) {
  837. WARN(1, "R600 PCIE GART already initialized\n");
  838. return 0;
  839. }
  840. /* Initialize common gart structure */
  841. r = radeon_gart_init(rdev);
  842. if (r)
  843. return r;
  844. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  845. return radeon_gart_table_vram_alloc(rdev);
  846. }
  847. int r600_pcie_gart_enable(struct radeon_device *rdev)
  848. {
  849. u32 tmp;
  850. int r, i;
  851. if (rdev->gart.robj == NULL) {
  852. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  853. return -EINVAL;
  854. }
  855. r = radeon_gart_table_vram_pin(rdev);
  856. if (r)
  857. return r;
  858. radeon_gart_restore(rdev);
  859. /* Setup L2 cache */
  860. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  861. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  862. EFFECTIVE_L2_QUEUE_SIZE(7));
  863. WREG32(VM_L2_CNTL2, 0);
  864. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  865. /* Setup TLB control */
  866. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  867. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  868. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  869. ENABLE_WAIT_L2_QUERY;
  870. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  871. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  872. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  873. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  874. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  875. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  876. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  877. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  878. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  879. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  880. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  881. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  882. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  883. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  884. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  885. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  886. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  887. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  888. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  889. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  890. (u32)(rdev->dummy_page.addr >> 12));
  891. for (i = 1; i < 7; i++)
  892. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  893. r600_pcie_gart_tlb_flush(rdev);
  894. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  895. (unsigned)(rdev->mc.gtt_size >> 20),
  896. (unsigned long long)rdev->gart.table_addr);
  897. rdev->gart.ready = true;
  898. return 0;
  899. }
  900. void r600_pcie_gart_disable(struct radeon_device *rdev)
  901. {
  902. u32 tmp;
  903. int i;
  904. /* Disable all tables */
  905. for (i = 0; i < 7; i++)
  906. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  907. /* Disable L2 cache */
  908. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  909. EFFECTIVE_L2_QUEUE_SIZE(7));
  910. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  911. /* Setup L1 TLB control */
  912. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  913. ENABLE_WAIT_L2_QUERY;
  914. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  915. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  916. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  917. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  918. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  919. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  920. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  921. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  922. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  923. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  924. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  925. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  926. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  927. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  928. radeon_gart_table_vram_unpin(rdev);
  929. }
  930. void r600_pcie_gart_fini(struct radeon_device *rdev)
  931. {
  932. radeon_gart_fini(rdev);
  933. r600_pcie_gart_disable(rdev);
  934. radeon_gart_table_vram_free(rdev);
  935. }
  936. void r600_agp_enable(struct radeon_device *rdev)
  937. {
  938. u32 tmp;
  939. int i;
  940. /* Setup L2 cache */
  941. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  942. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  943. EFFECTIVE_L2_QUEUE_SIZE(7));
  944. WREG32(VM_L2_CNTL2, 0);
  945. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  946. /* Setup TLB control */
  947. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  948. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  949. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  950. ENABLE_WAIT_L2_QUERY;
  951. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  952. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  953. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  954. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  955. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  956. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  957. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  958. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  959. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  960. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  961. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  962. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  963. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  964. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  965. for (i = 0; i < 7; i++)
  966. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  967. }
  968. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  969. {
  970. unsigned i;
  971. u32 tmp;
  972. for (i = 0; i < rdev->usec_timeout; i++) {
  973. /* read MC_STATUS */
  974. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  975. if (!tmp)
  976. return 0;
  977. udelay(1);
  978. }
  979. return -1;
  980. }
  981. static void r600_mc_program(struct radeon_device *rdev)
  982. {
  983. struct rv515_mc_save save;
  984. u32 tmp;
  985. int i, j;
  986. /* Initialize HDP */
  987. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  988. WREG32((0x2c14 + j), 0x00000000);
  989. WREG32((0x2c18 + j), 0x00000000);
  990. WREG32((0x2c1c + j), 0x00000000);
  991. WREG32((0x2c20 + j), 0x00000000);
  992. WREG32((0x2c24 + j), 0x00000000);
  993. }
  994. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  995. rv515_mc_stop(rdev, &save);
  996. if (r600_mc_wait_for_idle(rdev)) {
  997. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  998. }
  999. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1000. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1001. /* Update configuration */
  1002. if (rdev->flags & RADEON_IS_AGP) {
  1003. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1004. /* VRAM before AGP */
  1005. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1006. rdev->mc.vram_start >> 12);
  1007. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1008. rdev->mc.gtt_end >> 12);
  1009. } else {
  1010. /* VRAM after AGP */
  1011. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1012. rdev->mc.gtt_start >> 12);
  1013. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1014. rdev->mc.vram_end >> 12);
  1015. }
  1016. } else {
  1017. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1018. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1019. }
  1020. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1021. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1022. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1023. WREG32(MC_VM_FB_LOCATION, tmp);
  1024. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1025. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1026. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1027. if (rdev->flags & RADEON_IS_AGP) {
  1028. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1029. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1030. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1031. } else {
  1032. WREG32(MC_VM_AGP_BASE, 0);
  1033. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1034. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1035. }
  1036. if (r600_mc_wait_for_idle(rdev)) {
  1037. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1038. }
  1039. rv515_mc_resume(rdev, &save);
  1040. /* we need to own VRAM, so turn off the VGA renderer here
  1041. * to stop it overwriting our objects */
  1042. rv515_vga_render_disable(rdev);
  1043. }
  1044. /**
  1045. * r600_vram_gtt_location - try to find VRAM & GTT location
  1046. * @rdev: radeon device structure holding all necessary informations
  1047. * @mc: memory controller structure holding memory informations
  1048. *
  1049. * Function will place try to place VRAM at same place as in CPU (PCI)
  1050. * address space as some GPU seems to have issue when we reprogram at
  1051. * different address space.
  1052. *
  1053. * If there is not enough space to fit the unvisible VRAM after the
  1054. * aperture then we limit the VRAM size to the aperture.
  1055. *
  1056. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1057. * them to be in one from GPU point of view so that we can program GPU to
  1058. * catch access outside them (weird GPU policy see ??).
  1059. *
  1060. * This function will never fails, worst case are limiting VRAM or GTT.
  1061. *
  1062. * Note: GTT start, end, size should be initialized before calling this
  1063. * function on AGP platform.
  1064. */
  1065. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1066. {
  1067. u64 size_bf, size_af;
  1068. if (mc->mc_vram_size > 0xE0000000) {
  1069. /* leave room for at least 512M GTT */
  1070. dev_warn(rdev->dev, "limiting VRAM\n");
  1071. mc->real_vram_size = 0xE0000000;
  1072. mc->mc_vram_size = 0xE0000000;
  1073. }
  1074. if (rdev->flags & RADEON_IS_AGP) {
  1075. size_bf = mc->gtt_start;
  1076. size_af = 0xFFFFFFFF - mc->gtt_end;
  1077. if (size_bf > size_af) {
  1078. if (mc->mc_vram_size > size_bf) {
  1079. dev_warn(rdev->dev, "limiting VRAM\n");
  1080. mc->real_vram_size = size_bf;
  1081. mc->mc_vram_size = size_bf;
  1082. }
  1083. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1084. } else {
  1085. if (mc->mc_vram_size > size_af) {
  1086. dev_warn(rdev->dev, "limiting VRAM\n");
  1087. mc->real_vram_size = size_af;
  1088. mc->mc_vram_size = size_af;
  1089. }
  1090. mc->vram_start = mc->gtt_end + 1;
  1091. }
  1092. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1093. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1094. mc->mc_vram_size >> 20, mc->vram_start,
  1095. mc->vram_end, mc->real_vram_size >> 20);
  1096. } else {
  1097. u64 base = 0;
  1098. if (rdev->flags & RADEON_IS_IGP) {
  1099. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1100. base <<= 24;
  1101. }
  1102. radeon_vram_location(rdev, &rdev->mc, base);
  1103. rdev->mc.gtt_base_align = 0;
  1104. radeon_gtt_location(rdev, mc);
  1105. }
  1106. }
  1107. int r600_mc_init(struct radeon_device *rdev)
  1108. {
  1109. u32 tmp;
  1110. int chansize, numchan;
  1111. /* Get VRAM informations */
  1112. rdev->mc.vram_is_ddr = true;
  1113. tmp = RREG32(RAMCFG);
  1114. if (tmp & CHANSIZE_OVERRIDE) {
  1115. chansize = 16;
  1116. } else if (tmp & CHANSIZE_MASK) {
  1117. chansize = 64;
  1118. } else {
  1119. chansize = 32;
  1120. }
  1121. tmp = RREG32(CHMAP);
  1122. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1123. case 0:
  1124. default:
  1125. numchan = 1;
  1126. break;
  1127. case 1:
  1128. numchan = 2;
  1129. break;
  1130. case 2:
  1131. numchan = 4;
  1132. break;
  1133. case 3:
  1134. numchan = 8;
  1135. break;
  1136. }
  1137. rdev->mc.vram_width = numchan * chansize;
  1138. /* Could aper size report 0 ? */
  1139. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1140. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1141. /* Setup GPU memory space */
  1142. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1143. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1144. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1145. r600_vram_gtt_location(rdev, &rdev->mc);
  1146. if (rdev->flags & RADEON_IS_IGP) {
  1147. rs690_pm_info(rdev);
  1148. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1149. }
  1150. radeon_update_bandwidth_info(rdev);
  1151. return 0;
  1152. }
  1153. int r600_vram_scratch_init(struct radeon_device *rdev)
  1154. {
  1155. int r;
  1156. if (rdev->vram_scratch.robj == NULL) {
  1157. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1158. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1159. NULL, &rdev->vram_scratch.robj);
  1160. if (r) {
  1161. return r;
  1162. }
  1163. }
  1164. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1165. if (unlikely(r != 0))
  1166. return r;
  1167. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1168. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1169. if (r) {
  1170. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1171. return r;
  1172. }
  1173. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1174. (void **)&rdev->vram_scratch.ptr);
  1175. if (r)
  1176. radeon_bo_unpin(rdev->vram_scratch.robj);
  1177. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1178. return r;
  1179. }
  1180. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1181. {
  1182. int r;
  1183. if (rdev->vram_scratch.robj == NULL) {
  1184. return;
  1185. }
  1186. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1187. if (likely(r == 0)) {
  1188. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1189. radeon_bo_unpin(rdev->vram_scratch.robj);
  1190. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1191. }
  1192. radeon_bo_unref(&rdev->vram_scratch.robj);
  1193. }
  1194. /* We doesn't check that the GPU really needs a reset we simply do the
  1195. * reset, it's up to the caller to determine if the GPU needs one. We
  1196. * might add an helper function to check that.
  1197. */
  1198. int r600_gpu_soft_reset(struct radeon_device *rdev)
  1199. {
  1200. struct rv515_mc_save save;
  1201. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1202. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1203. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1204. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1205. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1206. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1207. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1208. S_008010_GUI_ACTIVE(1);
  1209. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1210. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1211. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1212. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1213. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1214. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1215. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1216. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1217. u32 tmp;
  1218. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1219. return 0;
  1220. dev_info(rdev->dev, "GPU softreset \n");
  1221. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1222. RREG32(R_008010_GRBM_STATUS));
  1223. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1224. RREG32(R_008014_GRBM_STATUS2));
  1225. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1226. RREG32(R_000E50_SRBM_STATUS));
  1227. rv515_mc_stop(rdev, &save);
  1228. if (r600_mc_wait_for_idle(rdev)) {
  1229. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1230. }
  1231. /* Disable CP parsing/prefetching */
  1232. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1233. /* Check if any of the rendering block is busy and reset it */
  1234. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1235. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1236. tmp = S_008020_SOFT_RESET_CR(1) |
  1237. S_008020_SOFT_RESET_DB(1) |
  1238. S_008020_SOFT_RESET_CB(1) |
  1239. S_008020_SOFT_RESET_PA(1) |
  1240. S_008020_SOFT_RESET_SC(1) |
  1241. S_008020_SOFT_RESET_SMX(1) |
  1242. S_008020_SOFT_RESET_SPI(1) |
  1243. S_008020_SOFT_RESET_SX(1) |
  1244. S_008020_SOFT_RESET_SH(1) |
  1245. S_008020_SOFT_RESET_TC(1) |
  1246. S_008020_SOFT_RESET_TA(1) |
  1247. S_008020_SOFT_RESET_VC(1) |
  1248. S_008020_SOFT_RESET_VGT(1);
  1249. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1250. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1251. RREG32(R_008020_GRBM_SOFT_RESET);
  1252. mdelay(15);
  1253. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1254. }
  1255. /* Reset CP (we always reset CP) */
  1256. tmp = S_008020_SOFT_RESET_CP(1);
  1257. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1258. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1259. RREG32(R_008020_GRBM_SOFT_RESET);
  1260. mdelay(15);
  1261. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1262. /* Wait a little for things to settle down */
  1263. mdelay(1);
  1264. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1265. RREG32(R_008010_GRBM_STATUS));
  1266. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1267. RREG32(R_008014_GRBM_STATUS2));
  1268. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1269. RREG32(R_000E50_SRBM_STATUS));
  1270. rv515_mc_resume(rdev, &save);
  1271. return 0;
  1272. }
  1273. bool r600_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1274. {
  1275. u32 srbm_status;
  1276. u32 grbm_status;
  1277. u32 grbm_status2;
  1278. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1279. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1280. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1281. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1282. radeon_ring_lockup_update(ring);
  1283. return false;
  1284. }
  1285. /* force CP activities */
  1286. radeon_ring_force_activity(rdev, ring);
  1287. return radeon_ring_test_lockup(rdev, ring);
  1288. }
  1289. int r600_asic_reset(struct radeon_device *rdev)
  1290. {
  1291. return r600_gpu_soft_reset(rdev);
  1292. }
  1293. u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1294. u32 tiling_pipe_num,
  1295. u32 max_rb_num,
  1296. u32 total_max_rb_num,
  1297. u32 disabled_rb_mask)
  1298. {
  1299. u32 rendering_pipe_num, rb_num_width, req_rb_num;
  1300. u32 pipe_rb_ratio, pipe_rb_remain;
  1301. u32 data = 0, mask = 1 << (max_rb_num - 1);
  1302. unsigned i, j;
  1303. /* mask out the RBs that don't exist on that asic */
  1304. disabled_rb_mask |= (0xff << max_rb_num) & 0xff;
  1305. rendering_pipe_num = 1 << tiling_pipe_num;
  1306. req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
  1307. BUG_ON(rendering_pipe_num < req_rb_num);
  1308. pipe_rb_ratio = rendering_pipe_num / req_rb_num;
  1309. pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
  1310. if (rdev->family <= CHIP_RV740) {
  1311. /* r6xx/r7xx */
  1312. rb_num_width = 2;
  1313. } else {
  1314. /* eg+ */
  1315. rb_num_width = 4;
  1316. }
  1317. for (i = 0; i < max_rb_num; i++) {
  1318. if (!(mask & disabled_rb_mask)) {
  1319. for (j = 0; j < pipe_rb_ratio; j++) {
  1320. data <<= rb_num_width;
  1321. data |= max_rb_num - i - 1;
  1322. }
  1323. if (pipe_rb_remain) {
  1324. data <<= rb_num_width;
  1325. data |= max_rb_num - i - 1;
  1326. pipe_rb_remain--;
  1327. }
  1328. }
  1329. mask >>= 1;
  1330. }
  1331. return data;
  1332. }
  1333. int r600_count_pipe_bits(uint32_t val)
  1334. {
  1335. int i, ret = 0;
  1336. for (i = 0; i < 32; i++) {
  1337. ret += val & 1;
  1338. val >>= 1;
  1339. }
  1340. return ret;
  1341. }
  1342. void r600_gpu_init(struct radeon_device *rdev)
  1343. {
  1344. u32 tiling_config;
  1345. u32 ramcfg;
  1346. u32 cc_rb_backend_disable;
  1347. u32 cc_gc_shader_pipe_config;
  1348. u32 tmp;
  1349. int i, j;
  1350. u32 sq_config;
  1351. u32 sq_gpr_resource_mgmt_1 = 0;
  1352. u32 sq_gpr_resource_mgmt_2 = 0;
  1353. u32 sq_thread_resource_mgmt = 0;
  1354. u32 sq_stack_resource_mgmt_1 = 0;
  1355. u32 sq_stack_resource_mgmt_2 = 0;
  1356. u32 disabled_rb_mask;
  1357. rdev->config.r600.tiling_group_size = 256;
  1358. switch (rdev->family) {
  1359. case CHIP_R600:
  1360. rdev->config.r600.max_pipes = 4;
  1361. rdev->config.r600.max_tile_pipes = 8;
  1362. rdev->config.r600.max_simds = 4;
  1363. rdev->config.r600.max_backends = 4;
  1364. rdev->config.r600.max_gprs = 256;
  1365. rdev->config.r600.max_threads = 192;
  1366. rdev->config.r600.max_stack_entries = 256;
  1367. rdev->config.r600.max_hw_contexts = 8;
  1368. rdev->config.r600.max_gs_threads = 16;
  1369. rdev->config.r600.sx_max_export_size = 128;
  1370. rdev->config.r600.sx_max_export_pos_size = 16;
  1371. rdev->config.r600.sx_max_export_smx_size = 128;
  1372. rdev->config.r600.sq_num_cf_insts = 2;
  1373. break;
  1374. case CHIP_RV630:
  1375. case CHIP_RV635:
  1376. rdev->config.r600.max_pipes = 2;
  1377. rdev->config.r600.max_tile_pipes = 2;
  1378. rdev->config.r600.max_simds = 3;
  1379. rdev->config.r600.max_backends = 1;
  1380. rdev->config.r600.max_gprs = 128;
  1381. rdev->config.r600.max_threads = 192;
  1382. rdev->config.r600.max_stack_entries = 128;
  1383. rdev->config.r600.max_hw_contexts = 8;
  1384. rdev->config.r600.max_gs_threads = 4;
  1385. rdev->config.r600.sx_max_export_size = 128;
  1386. rdev->config.r600.sx_max_export_pos_size = 16;
  1387. rdev->config.r600.sx_max_export_smx_size = 128;
  1388. rdev->config.r600.sq_num_cf_insts = 2;
  1389. break;
  1390. case CHIP_RV610:
  1391. case CHIP_RV620:
  1392. case CHIP_RS780:
  1393. case CHIP_RS880:
  1394. rdev->config.r600.max_pipes = 1;
  1395. rdev->config.r600.max_tile_pipes = 1;
  1396. rdev->config.r600.max_simds = 2;
  1397. rdev->config.r600.max_backends = 1;
  1398. rdev->config.r600.max_gprs = 128;
  1399. rdev->config.r600.max_threads = 192;
  1400. rdev->config.r600.max_stack_entries = 128;
  1401. rdev->config.r600.max_hw_contexts = 4;
  1402. rdev->config.r600.max_gs_threads = 4;
  1403. rdev->config.r600.sx_max_export_size = 128;
  1404. rdev->config.r600.sx_max_export_pos_size = 16;
  1405. rdev->config.r600.sx_max_export_smx_size = 128;
  1406. rdev->config.r600.sq_num_cf_insts = 1;
  1407. break;
  1408. case CHIP_RV670:
  1409. rdev->config.r600.max_pipes = 4;
  1410. rdev->config.r600.max_tile_pipes = 4;
  1411. rdev->config.r600.max_simds = 4;
  1412. rdev->config.r600.max_backends = 4;
  1413. rdev->config.r600.max_gprs = 192;
  1414. rdev->config.r600.max_threads = 192;
  1415. rdev->config.r600.max_stack_entries = 256;
  1416. rdev->config.r600.max_hw_contexts = 8;
  1417. rdev->config.r600.max_gs_threads = 16;
  1418. rdev->config.r600.sx_max_export_size = 128;
  1419. rdev->config.r600.sx_max_export_pos_size = 16;
  1420. rdev->config.r600.sx_max_export_smx_size = 128;
  1421. rdev->config.r600.sq_num_cf_insts = 2;
  1422. break;
  1423. default:
  1424. break;
  1425. }
  1426. /* Initialize HDP */
  1427. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1428. WREG32((0x2c14 + j), 0x00000000);
  1429. WREG32((0x2c18 + j), 0x00000000);
  1430. WREG32((0x2c1c + j), 0x00000000);
  1431. WREG32((0x2c20 + j), 0x00000000);
  1432. WREG32((0x2c24 + j), 0x00000000);
  1433. }
  1434. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1435. /* Setup tiling */
  1436. tiling_config = 0;
  1437. ramcfg = RREG32(RAMCFG);
  1438. switch (rdev->config.r600.max_tile_pipes) {
  1439. case 1:
  1440. tiling_config |= PIPE_TILING(0);
  1441. break;
  1442. case 2:
  1443. tiling_config |= PIPE_TILING(1);
  1444. break;
  1445. case 4:
  1446. tiling_config |= PIPE_TILING(2);
  1447. break;
  1448. case 8:
  1449. tiling_config |= PIPE_TILING(3);
  1450. break;
  1451. default:
  1452. break;
  1453. }
  1454. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1455. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1456. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1457. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1458. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1459. if (tmp > 3) {
  1460. tiling_config |= ROW_TILING(3);
  1461. tiling_config |= SAMPLE_SPLIT(3);
  1462. } else {
  1463. tiling_config |= ROW_TILING(tmp);
  1464. tiling_config |= SAMPLE_SPLIT(tmp);
  1465. }
  1466. tiling_config |= BANK_SWAPS(1);
  1467. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1468. tmp = R6XX_MAX_BACKENDS -
  1469. r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
  1470. if (tmp < rdev->config.r600.max_backends) {
  1471. rdev->config.r600.max_backends = tmp;
  1472. }
  1473. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
  1474. tmp = R6XX_MAX_PIPES -
  1475. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
  1476. if (tmp < rdev->config.r600.max_pipes) {
  1477. rdev->config.r600.max_pipes = tmp;
  1478. }
  1479. tmp = R6XX_MAX_SIMDS -
  1480. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
  1481. if (tmp < rdev->config.r600.max_simds) {
  1482. rdev->config.r600.max_simds = tmp;
  1483. }
  1484. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
  1485. tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  1486. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
  1487. R6XX_MAX_BACKENDS, disabled_rb_mask);
  1488. tiling_config |= tmp << 16;
  1489. rdev->config.r600.backend_map = tmp;
  1490. rdev->config.r600.tile_config = tiling_config;
  1491. WREG32(GB_TILING_CONFIG, tiling_config);
  1492. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1493. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1494. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1495. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1496. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1497. /* Setup some CP states */
  1498. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1499. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1500. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1501. SYNC_WALKER | SYNC_ALIGNER));
  1502. /* Setup various GPU states */
  1503. if (rdev->family == CHIP_RV670)
  1504. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1505. tmp = RREG32(SX_DEBUG_1);
  1506. tmp |= SMX_EVENT_RELEASE;
  1507. if ((rdev->family > CHIP_R600))
  1508. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1509. WREG32(SX_DEBUG_1, tmp);
  1510. if (((rdev->family) == CHIP_R600) ||
  1511. ((rdev->family) == CHIP_RV630) ||
  1512. ((rdev->family) == CHIP_RV610) ||
  1513. ((rdev->family) == CHIP_RV620) ||
  1514. ((rdev->family) == CHIP_RS780) ||
  1515. ((rdev->family) == CHIP_RS880)) {
  1516. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1517. } else {
  1518. WREG32(DB_DEBUG, 0);
  1519. }
  1520. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1521. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1522. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1523. WREG32(VGT_NUM_INSTANCES, 0);
  1524. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1525. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1526. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1527. if (((rdev->family) == CHIP_RV610) ||
  1528. ((rdev->family) == CHIP_RV620) ||
  1529. ((rdev->family) == CHIP_RS780) ||
  1530. ((rdev->family) == CHIP_RS880)) {
  1531. tmp = (CACHE_FIFO_SIZE(0xa) |
  1532. FETCH_FIFO_HIWATER(0xa) |
  1533. DONE_FIFO_HIWATER(0xe0) |
  1534. ALU_UPDATE_FIFO_HIWATER(0x8));
  1535. } else if (((rdev->family) == CHIP_R600) ||
  1536. ((rdev->family) == CHIP_RV630)) {
  1537. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1538. tmp |= DONE_FIFO_HIWATER(0x4);
  1539. }
  1540. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1541. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1542. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1543. */
  1544. sq_config = RREG32(SQ_CONFIG);
  1545. sq_config &= ~(PS_PRIO(3) |
  1546. VS_PRIO(3) |
  1547. GS_PRIO(3) |
  1548. ES_PRIO(3));
  1549. sq_config |= (DX9_CONSTS |
  1550. VC_ENABLE |
  1551. PS_PRIO(0) |
  1552. VS_PRIO(1) |
  1553. GS_PRIO(2) |
  1554. ES_PRIO(3));
  1555. if ((rdev->family) == CHIP_R600) {
  1556. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1557. NUM_VS_GPRS(124) |
  1558. NUM_CLAUSE_TEMP_GPRS(4));
  1559. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1560. NUM_ES_GPRS(0));
  1561. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1562. NUM_VS_THREADS(48) |
  1563. NUM_GS_THREADS(4) |
  1564. NUM_ES_THREADS(4));
  1565. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1566. NUM_VS_STACK_ENTRIES(128));
  1567. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1568. NUM_ES_STACK_ENTRIES(0));
  1569. } else if (((rdev->family) == CHIP_RV610) ||
  1570. ((rdev->family) == CHIP_RV620) ||
  1571. ((rdev->family) == CHIP_RS780) ||
  1572. ((rdev->family) == CHIP_RS880)) {
  1573. /* no vertex cache */
  1574. sq_config &= ~VC_ENABLE;
  1575. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1576. NUM_VS_GPRS(44) |
  1577. NUM_CLAUSE_TEMP_GPRS(2));
  1578. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1579. NUM_ES_GPRS(17));
  1580. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1581. NUM_VS_THREADS(78) |
  1582. NUM_GS_THREADS(4) |
  1583. NUM_ES_THREADS(31));
  1584. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1585. NUM_VS_STACK_ENTRIES(40));
  1586. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1587. NUM_ES_STACK_ENTRIES(16));
  1588. } else if (((rdev->family) == CHIP_RV630) ||
  1589. ((rdev->family) == CHIP_RV635)) {
  1590. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1591. NUM_VS_GPRS(44) |
  1592. NUM_CLAUSE_TEMP_GPRS(2));
  1593. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1594. NUM_ES_GPRS(18));
  1595. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1596. NUM_VS_THREADS(78) |
  1597. NUM_GS_THREADS(4) |
  1598. NUM_ES_THREADS(31));
  1599. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1600. NUM_VS_STACK_ENTRIES(40));
  1601. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1602. NUM_ES_STACK_ENTRIES(16));
  1603. } else if ((rdev->family) == CHIP_RV670) {
  1604. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1605. NUM_VS_GPRS(44) |
  1606. NUM_CLAUSE_TEMP_GPRS(2));
  1607. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1608. NUM_ES_GPRS(17));
  1609. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1610. NUM_VS_THREADS(78) |
  1611. NUM_GS_THREADS(4) |
  1612. NUM_ES_THREADS(31));
  1613. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1614. NUM_VS_STACK_ENTRIES(64));
  1615. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1616. NUM_ES_STACK_ENTRIES(64));
  1617. }
  1618. WREG32(SQ_CONFIG, sq_config);
  1619. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1620. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1621. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1622. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1623. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1624. if (((rdev->family) == CHIP_RV610) ||
  1625. ((rdev->family) == CHIP_RV620) ||
  1626. ((rdev->family) == CHIP_RS780) ||
  1627. ((rdev->family) == CHIP_RS880)) {
  1628. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1629. } else {
  1630. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1631. }
  1632. /* More default values. 2D/3D driver should adjust as needed */
  1633. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1634. S1_X(0x4) | S1_Y(0xc)));
  1635. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1636. S1_X(0x2) | S1_Y(0x2) |
  1637. S2_X(0xa) | S2_Y(0x6) |
  1638. S3_X(0x6) | S3_Y(0xa)));
  1639. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1640. S1_X(0x4) | S1_Y(0xc) |
  1641. S2_X(0x1) | S2_Y(0x6) |
  1642. S3_X(0xa) | S3_Y(0xe)));
  1643. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1644. S5_X(0x0) | S5_Y(0x0) |
  1645. S6_X(0xb) | S6_Y(0x4) |
  1646. S7_X(0x7) | S7_Y(0x8)));
  1647. WREG32(VGT_STRMOUT_EN, 0);
  1648. tmp = rdev->config.r600.max_pipes * 16;
  1649. switch (rdev->family) {
  1650. case CHIP_RV610:
  1651. case CHIP_RV620:
  1652. case CHIP_RS780:
  1653. case CHIP_RS880:
  1654. tmp += 32;
  1655. break;
  1656. case CHIP_RV670:
  1657. tmp += 128;
  1658. break;
  1659. default:
  1660. break;
  1661. }
  1662. if (tmp > 256) {
  1663. tmp = 256;
  1664. }
  1665. WREG32(VGT_ES_PER_GS, 128);
  1666. WREG32(VGT_GS_PER_ES, tmp);
  1667. WREG32(VGT_GS_PER_VS, 2);
  1668. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1669. /* more default values. 2D/3D driver should adjust as needed */
  1670. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1671. WREG32(VGT_STRMOUT_EN, 0);
  1672. WREG32(SX_MISC, 0);
  1673. WREG32(PA_SC_MODE_CNTL, 0);
  1674. WREG32(PA_SC_AA_CONFIG, 0);
  1675. WREG32(PA_SC_LINE_STIPPLE, 0);
  1676. WREG32(SPI_INPUT_Z, 0);
  1677. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1678. WREG32(CB_COLOR7_FRAG, 0);
  1679. /* Clear render buffer base addresses */
  1680. WREG32(CB_COLOR0_BASE, 0);
  1681. WREG32(CB_COLOR1_BASE, 0);
  1682. WREG32(CB_COLOR2_BASE, 0);
  1683. WREG32(CB_COLOR3_BASE, 0);
  1684. WREG32(CB_COLOR4_BASE, 0);
  1685. WREG32(CB_COLOR5_BASE, 0);
  1686. WREG32(CB_COLOR6_BASE, 0);
  1687. WREG32(CB_COLOR7_BASE, 0);
  1688. WREG32(CB_COLOR7_FRAG, 0);
  1689. switch (rdev->family) {
  1690. case CHIP_RV610:
  1691. case CHIP_RV620:
  1692. case CHIP_RS780:
  1693. case CHIP_RS880:
  1694. tmp = TC_L2_SIZE(8);
  1695. break;
  1696. case CHIP_RV630:
  1697. case CHIP_RV635:
  1698. tmp = TC_L2_SIZE(4);
  1699. break;
  1700. case CHIP_R600:
  1701. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1702. break;
  1703. default:
  1704. tmp = TC_L2_SIZE(0);
  1705. break;
  1706. }
  1707. WREG32(TC_CNTL, tmp);
  1708. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1709. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1710. tmp = RREG32(ARB_POP);
  1711. tmp |= ENABLE_TC128;
  1712. WREG32(ARB_POP, tmp);
  1713. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1714. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1715. NUM_CLIP_SEQ(3)));
  1716. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1717. WREG32(VC_ENHANCE, 0);
  1718. }
  1719. /*
  1720. * Indirect registers accessor
  1721. */
  1722. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1723. {
  1724. u32 r;
  1725. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1726. (void)RREG32(PCIE_PORT_INDEX);
  1727. r = RREG32(PCIE_PORT_DATA);
  1728. return r;
  1729. }
  1730. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1731. {
  1732. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1733. (void)RREG32(PCIE_PORT_INDEX);
  1734. WREG32(PCIE_PORT_DATA, (v));
  1735. (void)RREG32(PCIE_PORT_DATA);
  1736. }
  1737. /*
  1738. * CP & Ring
  1739. */
  1740. void r600_cp_stop(struct radeon_device *rdev)
  1741. {
  1742. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1743. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1744. WREG32(SCRATCH_UMSK, 0);
  1745. }
  1746. int r600_init_microcode(struct radeon_device *rdev)
  1747. {
  1748. struct platform_device *pdev;
  1749. const char *chip_name;
  1750. const char *rlc_chip_name;
  1751. size_t pfp_req_size, me_req_size, rlc_req_size;
  1752. char fw_name[30];
  1753. int err;
  1754. DRM_DEBUG("\n");
  1755. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1756. err = IS_ERR(pdev);
  1757. if (err) {
  1758. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1759. return -EINVAL;
  1760. }
  1761. switch (rdev->family) {
  1762. case CHIP_R600:
  1763. chip_name = "R600";
  1764. rlc_chip_name = "R600";
  1765. break;
  1766. case CHIP_RV610:
  1767. chip_name = "RV610";
  1768. rlc_chip_name = "R600";
  1769. break;
  1770. case CHIP_RV630:
  1771. chip_name = "RV630";
  1772. rlc_chip_name = "R600";
  1773. break;
  1774. case CHIP_RV620:
  1775. chip_name = "RV620";
  1776. rlc_chip_name = "R600";
  1777. break;
  1778. case CHIP_RV635:
  1779. chip_name = "RV635";
  1780. rlc_chip_name = "R600";
  1781. break;
  1782. case CHIP_RV670:
  1783. chip_name = "RV670";
  1784. rlc_chip_name = "R600";
  1785. break;
  1786. case CHIP_RS780:
  1787. case CHIP_RS880:
  1788. chip_name = "RS780";
  1789. rlc_chip_name = "R600";
  1790. break;
  1791. case CHIP_RV770:
  1792. chip_name = "RV770";
  1793. rlc_chip_name = "R700";
  1794. break;
  1795. case CHIP_RV730:
  1796. case CHIP_RV740:
  1797. chip_name = "RV730";
  1798. rlc_chip_name = "R700";
  1799. break;
  1800. case CHIP_RV710:
  1801. chip_name = "RV710";
  1802. rlc_chip_name = "R700";
  1803. break;
  1804. case CHIP_CEDAR:
  1805. chip_name = "CEDAR";
  1806. rlc_chip_name = "CEDAR";
  1807. break;
  1808. case CHIP_REDWOOD:
  1809. chip_name = "REDWOOD";
  1810. rlc_chip_name = "REDWOOD";
  1811. break;
  1812. case CHIP_JUNIPER:
  1813. chip_name = "JUNIPER";
  1814. rlc_chip_name = "JUNIPER";
  1815. break;
  1816. case CHIP_CYPRESS:
  1817. case CHIP_HEMLOCK:
  1818. chip_name = "CYPRESS";
  1819. rlc_chip_name = "CYPRESS";
  1820. break;
  1821. case CHIP_PALM:
  1822. chip_name = "PALM";
  1823. rlc_chip_name = "SUMO";
  1824. break;
  1825. case CHIP_SUMO:
  1826. chip_name = "SUMO";
  1827. rlc_chip_name = "SUMO";
  1828. break;
  1829. case CHIP_SUMO2:
  1830. chip_name = "SUMO2";
  1831. rlc_chip_name = "SUMO";
  1832. break;
  1833. default: BUG();
  1834. }
  1835. if (rdev->family >= CHIP_CEDAR) {
  1836. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1837. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1838. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1839. } else if (rdev->family >= CHIP_RV770) {
  1840. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1841. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1842. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1843. } else {
  1844. pfp_req_size = PFP_UCODE_SIZE * 4;
  1845. me_req_size = PM4_UCODE_SIZE * 12;
  1846. rlc_req_size = RLC_UCODE_SIZE * 4;
  1847. }
  1848. DRM_INFO("Loading %s Microcode\n", chip_name);
  1849. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1850. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1851. if (err)
  1852. goto out;
  1853. if (rdev->pfp_fw->size != pfp_req_size) {
  1854. printk(KERN_ERR
  1855. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1856. rdev->pfp_fw->size, fw_name);
  1857. err = -EINVAL;
  1858. goto out;
  1859. }
  1860. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1861. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1862. if (err)
  1863. goto out;
  1864. if (rdev->me_fw->size != me_req_size) {
  1865. printk(KERN_ERR
  1866. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1867. rdev->me_fw->size, fw_name);
  1868. err = -EINVAL;
  1869. }
  1870. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1871. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1872. if (err)
  1873. goto out;
  1874. if (rdev->rlc_fw->size != rlc_req_size) {
  1875. printk(KERN_ERR
  1876. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1877. rdev->rlc_fw->size, fw_name);
  1878. err = -EINVAL;
  1879. }
  1880. out:
  1881. platform_device_unregister(pdev);
  1882. if (err) {
  1883. if (err != -EINVAL)
  1884. printk(KERN_ERR
  1885. "r600_cp: Failed to load firmware \"%s\"\n",
  1886. fw_name);
  1887. release_firmware(rdev->pfp_fw);
  1888. rdev->pfp_fw = NULL;
  1889. release_firmware(rdev->me_fw);
  1890. rdev->me_fw = NULL;
  1891. release_firmware(rdev->rlc_fw);
  1892. rdev->rlc_fw = NULL;
  1893. }
  1894. return err;
  1895. }
  1896. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1897. {
  1898. const __be32 *fw_data;
  1899. int i;
  1900. if (!rdev->me_fw || !rdev->pfp_fw)
  1901. return -EINVAL;
  1902. r600_cp_stop(rdev);
  1903. WREG32(CP_RB_CNTL,
  1904. #ifdef __BIG_ENDIAN
  1905. BUF_SWAP_32BIT |
  1906. #endif
  1907. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1908. /* Reset cp */
  1909. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1910. RREG32(GRBM_SOFT_RESET);
  1911. mdelay(15);
  1912. WREG32(GRBM_SOFT_RESET, 0);
  1913. WREG32(CP_ME_RAM_WADDR, 0);
  1914. fw_data = (const __be32 *)rdev->me_fw->data;
  1915. WREG32(CP_ME_RAM_WADDR, 0);
  1916. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1917. WREG32(CP_ME_RAM_DATA,
  1918. be32_to_cpup(fw_data++));
  1919. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1920. WREG32(CP_PFP_UCODE_ADDR, 0);
  1921. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1922. WREG32(CP_PFP_UCODE_DATA,
  1923. be32_to_cpup(fw_data++));
  1924. WREG32(CP_PFP_UCODE_ADDR, 0);
  1925. WREG32(CP_ME_RAM_WADDR, 0);
  1926. WREG32(CP_ME_RAM_RADDR, 0);
  1927. return 0;
  1928. }
  1929. int r600_cp_start(struct radeon_device *rdev)
  1930. {
  1931. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1932. int r;
  1933. uint32_t cp_me;
  1934. r = radeon_ring_lock(rdev, ring, 7);
  1935. if (r) {
  1936. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1937. return r;
  1938. }
  1939. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1940. radeon_ring_write(ring, 0x1);
  1941. if (rdev->family >= CHIP_RV770) {
  1942. radeon_ring_write(ring, 0x0);
  1943. radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
  1944. } else {
  1945. radeon_ring_write(ring, 0x3);
  1946. radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
  1947. }
  1948. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1949. radeon_ring_write(ring, 0);
  1950. radeon_ring_write(ring, 0);
  1951. radeon_ring_unlock_commit(rdev, ring);
  1952. cp_me = 0xff;
  1953. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1954. return 0;
  1955. }
  1956. int r600_cp_resume(struct radeon_device *rdev)
  1957. {
  1958. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1959. u32 tmp;
  1960. u32 rb_bufsz;
  1961. int r;
  1962. /* Reset cp */
  1963. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1964. RREG32(GRBM_SOFT_RESET);
  1965. mdelay(15);
  1966. WREG32(GRBM_SOFT_RESET, 0);
  1967. /* Set ring buffer size */
  1968. rb_bufsz = drm_order(ring->ring_size / 8);
  1969. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1970. #ifdef __BIG_ENDIAN
  1971. tmp |= BUF_SWAP_32BIT;
  1972. #endif
  1973. WREG32(CP_RB_CNTL, tmp);
  1974. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1975. /* Set the write pointer delay */
  1976. WREG32(CP_RB_WPTR_DELAY, 0);
  1977. /* Initialize the ring buffer's read and write pointers */
  1978. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1979. WREG32(CP_RB_RPTR_WR, 0);
  1980. ring->wptr = 0;
  1981. WREG32(CP_RB_WPTR, ring->wptr);
  1982. /* set the wb address whether it's enabled or not */
  1983. WREG32(CP_RB_RPTR_ADDR,
  1984. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1985. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1986. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1987. if (rdev->wb.enabled)
  1988. WREG32(SCRATCH_UMSK, 0xff);
  1989. else {
  1990. tmp |= RB_NO_UPDATE;
  1991. WREG32(SCRATCH_UMSK, 0);
  1992. }
  1993. mdelay(1);
  1994. WREG32(CP_RB_CNTL, tmp);
  1995. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  1996. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1997. ring->rptr = RREG32(CP_RB_RPTR);
  1998. r600_cp_start(rdev);
  1999. ring->ready = true;
  2000. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  2001. if (r) {
  2002. ring->ready = false;
  2003. return r;
  2004. }
  2005. return 0;
  2006. }
  2007. void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
  2008. {
  2009. u32 rb_bufsz;
  2010. int r;
  2011. /* Align ring size */
  2012. rb_bufsz = drm_order(ring_size / 8);
  2013. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2014. ring->ring_size = ring_size;
  2015. ring->align_mask = 16 - 1;
  2016. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  2017. if (r) {
  2018. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  2019. ring->rptr_save_reg = 0;
  2020. }
  2021. }
  2022. void r600_cp_fini(struct radeon_device *rdev)
  2023. {
  2024. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2025. r600_cp_stop(rdev);
  2026. radeon_ring_fini(rdev, ring);
  2027. radeon_scratch_free(rdev, ring->rptr_save_reg);
  2028. }
  2029. /*
  2030. * GPU scratch registers helpers function.
  2031. */
  2032. void r600_scratch_init(struct radeon_device *rdev)
  2033. {
  2034. int i;
  2035. rdev->scratch.num_reg = 7;
  2036. rdev->scratch.reg_base = SCRATCH_REG0;
  2037. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2038. rdev->scratch.free[i] = true;
  2039. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2040. }
  2041. }
  2042. int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2043. {
  2044. uint32_t scratch;
  2045. uint32_t tmp = 0;
  2046. unsigned i;
  2047. int r;
  2048. r = radeon_scratch_get(rdev, &scratch);
  2049. if (r) {
  2050. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2051. return r;
  2052. }
  2053. WREG32(scratch, 0xCAFEDEAD);
  2054. r = radeon_ring_lock(rdev, ring, 3);
  2055. if (r) {
  2056. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2057. radeon_scratch_free(rdev, scratch);
  2058. return r;
  2059. }
  2060. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2061. radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2062. radeon_ring_write(ring, 0xDEADBEEF);
  2063. radeon_ring_unlock_commit(rdev, ring);
  2064. for (i = 0; i < rdev->usec_timeout; i++) {
  2065. tmp = RREG32(scratch);
  2066. if (tmp == 0xDEADBEEF)
  2067. break;
  2068. DRM_UDELAY(1);
  2069. }
  2070. if (i < rdev->usec_timeout) {
  2071. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2072. } else {
  2073. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2074. ring->idx, scratch, tmp);
  2075. r = -EINVAL;
  2076. }
  2077. radeon_scratch_free(rdev, scratch);
  2078. return r;
  2079. }
  2080. void r600_fence_ring_emit(struct radeon_device *rdev,
  2081. struct radeon_fence *fence)
  2082. {
  2083. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2084. if (rdev->wb.use_event) {
  2085. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2086. /* flush read cache over gart */
  2087. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2088. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2089. PACKET3_VC_ACTION_ENA |
  2090. PACKET3_SH_ACTION_ENA);
  2091. radeon_ring_write(ring, 0xFFFFFFFF);
  2092. radeon_ring_write(ring, 0);
  2093. radeon_ring_write(ring, 10); /* poll interval */
  2094. /* EVENT_WRITE_EOP - flush caches, send int */
  2095. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2096. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2097. radeon_ring_write(ring, addr & 0xffffffff);
  2098. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2099. radeon_ring_write(ring, fence->seq);
  2100. radeon_ring_write(ring, 0);
  2101. } else {
  2102. /* flush read cache over gart */
  2103. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2104. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2105. PACKET3_VC_ACTION_ENA |
  2106. PACKET3_SH_ACTION_ENA);
  2107. radeon_ring_write(ring, 0xFFFFFFFF);
  2108. radeon_ring_write(ring, 0);
  2109. radeon_ring_write(ring, 10); /* poll interval */
  2110. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2111. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2112. /* wait for 3D idle clean */
  2113. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2114. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2115. radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2116. /* Emit fence sequence & fire IRQ */
  2117. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2118. radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2119. radeon_ring_write(ring, fence->seq);
  2120. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2121. radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
  2122. radeon_ring_write(ring, RB_INT_STAT);
  2123. }
  2124. }
  2125. void r600_semaphore_ring_emit(struct radeon_device *rdev,
  2126. struct radeon_ring *ring,
  2127. struct radeon_semaphore *semaphore,
  2128. bool emit_wait)
  2129. {
  2130. uint64_t addr = semaphore->gpu_addr;
  2131. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2132. if (rdev->family < CHIP_CAYMAN)
  2133. sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
  2134. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2135. radeon_ring_write(ring, addr & 0xffffffff);
  2136. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
  2137. }
  2138. int r600_copy_blit(struct radeon_device *rdev,
  2139. uint64_t src_offset,
  2140. uint64_t dst_offset,
  2141. unsigned num_gpu_pages,
  2142. struct radeon_fence **fence)
  2143. {
  2144. struct radeon_semaphore *sem = NULL;
  2145. struct radeon_sa_bo *vb = NULL;
  2146. int r;
  2147. r = r600_blit_prepare_copy(rdev, num_gpu_pages, fence, &vb, &sem);
  2148. if (r) {
  2149. return r;
  2150. }
  2151. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
  2152. r600_blit_done_copy(rdev, fence, vb, sem);
  2153. return 0;
  2154. }
  2155. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2156. uint32_t tiling_flags, uint32_t pitch,
  2157. uint32_t offset, uint32_t obj_size)
  2158. {
  2159. /* FIXME: implement */
  2160. return 0;
  2161. }
  2162. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2163. {
  2164. /* FIXME: implement */
  2165. }
  2166. int r600_startup(struct radeon_device *rdev)
  2167. {
  2168. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2169. int r;
  2170. /* enable pcie gen2 link */
  2171. r600_pcie_gen2_enable(rdev);
  2172. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2173. r = r600_init_microcode(rdev);
  2174. if (r) {
  2175. DRM_ERROR("Failed to load firmware!\n");
  2176. return r;
  2177. }
  2178. }
  2179. r = r600_vram_scratch_init(rdev);
  2180. if (r)
  2181. return r;
  2182. r600_mc_program(rdev);
  2183. if (rdev->flags & RADEON_IS_AGP) {
  2184. r600_agp_enable(rdev);
  2185. } else {
  2186. r = r600_pcie_gart_enable(rdev);
  2187. if (r)
  2188. return r;
  2189. }
  2190. r600_gpu_init(rdev);
  2191. r = r600_blit_init(rdev);
  2192. if (r) {
  2193. r600_blit_fini(rdev);
  2194. rdev->asic->copy.copy = NULL;
  2195. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2196. }
  2197. /* allocate wb buffer */
  2198. r = radeon_wb_init(rdev);
  2199. if (r)
  2200. return r;
  2201. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2202. if (r) {
  2203. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2204. return r;
  2205. }
  2206. /* Enable IRQ */
  2207. r = r600_irq_init(rdev);
  2208. if (r) {
  2209. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2210. radeon_irq_kms_fini(rdev);
  2211. return r;
  2212. }
  2213. r600_irq_set(rdev);
  2214. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2215. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2216. 0, 0xfffff, RADEON_CP_PACKET2);
  2217. if (r)
  2218. return r;
  2219. r = r600_cp_load_microcode(rdev);
  2220. if (r)
  2221. return r;
  2222. r = r600_cp_resume(rdev);
  2223. if (r)
  2224. return r;
  2225. r = radeon_ib_pool_init(rdev);
  2226. if (r) {
  2227. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2228. return r;
  2229. }
  2230. r = r600_audio_init(rdev);
  2231. if (r) {
  2232. DRM_ERROR("radeon: audio init failed\n");
  2233. return r;
  2234. }
  2235. return 0;
  2236. }
  2237. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2238. {
  2239. uint32_t temp;
  2240. temp = RREG32(CONFIG_CNTL);
  2241. if (state == false) {
  2242. temp &= ~(1<<0);
  2243. temp |= (1<<1);
  2244. } else {
  2245. temp &= ~(1<<1);
  2246. }
  2247. WREG32(CONFIG_CNTL, temp);
  2248. }
  2249. int r600_resume(struct radeon_device *rdev)
  2250. {
  2251. int r;
  2252. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2253. * posting will perform necessary task to bring back GPU into good
  2254. * shape.
  2255. */
  2256. /* post card */
  2257. atom_asic_init(rdev->mode_info.atom_context);
  2258. rdev->accel_working = true;
  2259. r = r600_startup(rdev);
  2260. if (r) {
  2261. DRM_ERROR("r600 startup failed on resume\n");
  2262. rdev->accel_working = false;
  2263. return r;
  2264. }
  2265. return r;
  2266. }
  2267. int r600_suspend(struct radeon_device *rdev)
  2268. {
  2269. r600_audio_fini(rdev);
  2270. r600_cp_stop(rdev);
  2271. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  2272. r600_irq_suspend(rdev);
  2273. radeon_wb_disable(rdev);
  2274. r600_pcie_gart_disable(rdev);
  2275. return 0;
  2276. }
  2277. /* Plan is to move initialization in that function and use
  2278. * helper function so that radeon_device_init pretty much
  2279. * do nothing more than calling asic specific function. This
  2280. * should also allow to remove a bunch of callback function
  2281. * like vram_info.
  2282. */
  2283. int r600_init(struct radeon_device *rdev)
  2284. {
  2285. int r;
  2286. if (r600_debugfs_mc_info_init(rdev)) {
  2287. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2288. }
  2289. /* Read BIOS */
  2290. if (!radeon_get_bios(rdev)) {
  2291. if (ASIC_IS_AVIVO(rdev))
  2292. return -EINVAL;
  2293. }
  2294. /* Must be an ATOMBIOS */
  2295. if (!rdev->is_atom_bios) {
  2296. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2297. return -EINVAL;
  2298. }
  2299. r = radeon_atombios_init(rdev);
  2300. if (r)
  2301. return r;
  2302. /* Post card if necessary */
  2303. if (!radeon_card_posted(rdev)) {
  2304. if (!rdev->bios) {
  2305. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2306. return -EINVAL;
  2307. }
  2308. DRM_INFO("GPU not posted. posting now...\n");
  2309. atom_asic_init(rdev->mode_info.atom_context);
  2310. }
  2311. /* Initialize scratch registers */
  2312. r600_scratch_init(rdev);
  2313. /* Initialize surface registers */
  2314. radeon_surface_init(rdev);
  2315. /* Initialize clocks */
  2316. radeon_get_clock_info(rdev->ddev);
  2317. /* Fence driver */
  2318. r = radeon_fence_driver_init(rdev);
  2319. if (r)
  2320. return r;
  2321. if (rdev->flags & RADEON_IS_AGP) {
  2322. r = radeon_agp_init(rdev);
  2323. if (r)
  2324. radeon_agp_disable(rdev);
  2325. }
  2326. r = r600_mc_init(rdev);
  2327. if (r)
  2328. return r;
  2329. /* Memory manager */
  2330. r = radeon_bo_init(rdev);
  2331. if (r)
  2332. return r;
  2333. r = radeon_irq_kms_init(rdev);
  2334. if (r)
  2335. return r;
  2336. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  2337. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  2338. rdev->ih.ring_obj = NULL;
  2339. r600_ih_ring_init(rdev, 64 * 1024);
  2340. r = r600_pcie_gart_init(rdev);
  2341. if (r)
  2342. return r;
  2343. rdev->accel_working = true;
  2344. r = r600_startup(rdev);
  2345. if (r) {
  2346. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2347. r600_cp_fini(rdev);
  2348. r600_irq_fini(rdev);
  2349. radeon_wb_fini(rdev);
  2350. radeon_ib_pool_fini(rdev);
  2351. radeon_irq_kms_fini(rdev);
  2352. r600_pcie_gart_fini(rdev);
  2353. rdev->accel_working = false;
  2354. }
  2355. return 0;
  2356. }
  2357. void r600_fini(struct radeon_device *rdev)
  2358. {
  2359. r600_audio_fini(rdev);
  2360. r600_blit_fini(rdev);
  2361. r600_cp_fini(rdev);
  2362. r600_irq_fini(rdev);
  2363. radeon_wb_fini(rdev);
  2364. radeon_ib_pool_fini(rdev);
  2365. radeon_irq_kms_fini(rdev);
  2366. r600_pcie_gart_fini(rdev);
  2367. r600_vram_scratch_fini(rdev);
  2368. radeon_agp_fini(rdev);
  2369. radeon_gem_fini(rdev);
  2370. radeon_fence_driver_fini(rdev);
  2371. radeon_bo_fini(rdev);
  2372. radeon_atombios_fini(rdev);
  2373. kfree(rdev->bios);
  2374. rdev->bios = NULL;
  2375. }
  2376. /*
  2377. * CS stuff
  2378. */
  2379. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2380. {
  2381. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2382. if (ring->rptr_save_reg) {
  2383. uint32_t next_rptr = ring->wptr + 3 + 4;
  2384. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2385. radeon_ring_write(ring, ((ring->rptr_save_reg -
  2386. PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2387. radeon_ring_write(ring, next_rptr);
  2388. }
  2389. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2390. radeon_ring_write(ring,
  2391. #ifdef __BIG_ENDIAN
  2392. (2 << 0) |
  2393. #endif
  2394. (ib->gpu_addr & 0xFFFFFFFC));
  2395. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  2396. radeon_ring_write(ring, ib->length_dw);
  2397. }
  2398. int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2399. {
  2400. struct radeon_ib ib;
  2401. uint32_t scratch;
  2402. uint32_t tmp = 0;
  2403. unsigned i;
  2404. int r;
  2405. r = radeon_scratch_get(rdev, &scratch);
  2406. if (r) {
  2407. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2408. return r;
  2409. }
  2410. WREG32(scratch, 0xCAFEDEAD);
  2411. r = radeon_ib_get(rdev, ring->idx, &ib, 256);
  2412. if (r) {
  2413. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2414. return r;
  2415. }
  2416. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2417. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2418. ib.ptr[2] = 0xDEADBEEF;
  2419. ib.length_dw = 3;
  2420. r = radeon_ib_schedule(rdev, &ib, NULL);
  2421. if (r) {
  2422. radeon_scratch_free(rdev, scratch);
  2423. radeon_ib_free(rdev, &ib);
  2424. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2425. return r;
  2426. }
  2427. r = radeon_fence_wait(ib.fence, false);
  2428. if (r) {
  2429. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2430. return r;
  2431. }
  2432. for (i = 0; i < rdev->usec_timeout; i++) {
  2433. tmp = RREG32(scratch);
  2434. if (tmp == 0xDEADBEEF)
  2435. break;
  2436. DRM_UDELAY(1);
  2437. }
  2438. if (i < rdev->usec_timeout) {
  2439. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2440. } else {
  2441. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2442. scratch, tmp);
  2443. r = -EINVAL;
  2444. }
  2445. radeon_scratch_free(rdev, scratch);
  2446. radeon_ib_free(rdev, &ib);
  2447. return r;
  2448. }
  2449. /*
  2450. * Interrupts
  2451. *
  2452. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2453. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2454. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2455. * and host consumes. As the host irq handler processes interrupts, it
  2456. * increments the rptr. When the rptr catches up with the wptr, all the
  2457. * current interrupts have been processed.
  2458. */
  2459. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2460. {
  2461. u32 rb_bufsz;
  2462. /* Align ring size */
  2463. rb_bufsz = drm_order(ring_size / 4);
  2464. ring_size = (1 << rb_bufsz) * 4;
  2465. rdev->ih.ring_size = ring_size;
  2466. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2467. rdev->ih.rptr = 0;
  2468. }
  2469. int r600_ih_ring_alloc(struct radeon_device *rdev)
  2470. {
  2471. int r;
  2472. /* Allocate ring buffer */
  2473. if (rdev->ih.ring_obj == NULL) {
  2474. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  2475. PAGE_SIZE, true,
  2476. RADEON_GEM_DOMAIN_GTT,
  2477. NULL, &rdev->ih.ring_obj);
  2478. if (r) {
  2479. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2480. return r;
  2481. }
  2482. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2483. if (unlikely(r != 0))
  2484. return r;
  2485. r = radeon_bo_pin(rdev->ih.ring_obj,
  2486. RADEON_GEM_DOMAIN_GTT,
  2487. &rdev->ih.gpu_addr);
  2488. if (r) {
  2489. radeon_bo_unreserve(rdev->ih.ring_obj);
  2490. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2491. return r;
  2492. }
  2493. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2494. (void **)&rdev->ih.ring);
  2495. radeon_bo_unreserve(rdev->ih.ring_obj);
  2496. if (r) {
  2497. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2498. return r;
  2499. }
  2500. }
  2501. return 0;
  2502. }
  2503. void r600_ih_ring_fini(struct radeon_device *rdev)
  2504. {
  2505. int r;
  2506. if (rdev->ih.ring_obj) {
  2507. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2508. if (likely(r == 0)) {
  2509. radeon_bo_kunmap(rdev->ih.ring_obj);
  2510. radeon_bo_unpin(rdev->ih.ring_obj);
  2511. radeon_bo_unreserve(rdev->ih.ring_obj);
  2512. }
  2513. radeon_bo_unref(&rdev->ih.ring_obj);
  2514. rdev->ih.ring = NULL;
  2515. rdev->ih.ring_obj = NULL;
  2516. }
  2517. }
  2518. void r600_rlc_stop(struct radeon_device *rdev)
  2519. {
  2520. if ((rdev->family >= CHIP_RV770) &&
  2521. (rdev->family <= CHIP_RV740)) {
  2522. /* r7xx asics need to soft reset RLC before halting */
  2523. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2524. RREG32(SRBM_SOFT_RESET);
  2525. mdelay(15);
  2526. WREG32(SRBM_SOFT_RESET, 0);
  2527. RREG32(SRBM_SOFT_RESET);
  2528. }
  2529. WREG32(RLC_CNTL, 0);
  2530. }
  2531. static void r600_rlc_start(struct radeon_device *rdev)
  2532. {
  2533. WREG32(RLC_CNTL, RLC_ENABLE);
  2534. }
  2535. static int r600_rlc_init(struct radeon_device *rdev)
  2536. {
  2537. u32 i;
  2538. const __be32 *fw_data;
  2539. if (!rdev->rlc_fw)
  2540. return -EINVAL;
  2541. r600_rlc_stop(rdev);
  2542. WREG32(RLC_HB_CNTL, 0);
  2543. if (rdev->family == CHIP_ARUBA) {
  2544. WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  2545. WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  2546. }
  2547. if (rdev->family <= CHIP_CAYMAN) {
  2548. WREG32(RLC_HB_BASE, 0);
  2549. WREG32(RLC_HB_RPTR, 0);
  2550. WREG32(RLC_HB_WPTR, 0);
  2551. }
  2552. if (rdev->family <= CHIP_CAICOS) {
  2553. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2554. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2555. }
  2556. WREG32(RLC_MC_CNTL, 0);
  2557. WREG32(RLC_UCODE_CNTL, 0);
  2558. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2559. if (rdev->family >= CHIP_ARUBA) {
  2560. for (i = 0; i < ARUBA_RLC_UCODE_SIZE; i++) {
  2561. WREG32(RLC_UCODE_ADDR, i);
  2562. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2563. }
  2564. } else if (rdev->family >= CHIP_CAYMAN) {
  2565. for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
  2566. WREG32(RLC_UCODE_ADDR, i);
  2567. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2568. }
  2569. } else if (rdev->family >= CHIP_CEDAR) {
  2570. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2571. WREG32(RLC_UCODE_ADDR, i);
  2572. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2573. }
  2574. } else if (rdev->family >= CHIP_RV770) {
  2575. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2576. WREG32(RLC_UCODE_ADDR, i);
  2577. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2578. }
  2579. } else {
  2580. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2581. WREG32(RLC_UCODE_ADDR, i);
  2582. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2583. }
  2584. }
  2585. WREG32(RLC_UCODE_ADDR, 0);
  2586. r600_rlc_start(rdev);
  2587. return 0;
  2588. }
  2589. static void r600_enable_interrupts(struct radeon_device *rdev)
  2590. {
  2591. u32 ih_cntl = RREG32(IH_CNTL);
  2592. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2593. ih_cntl |= ENABLE_INTR;
  2594. ih_rb_cntl |= IH_RB_ENABLE;
  2595. WREG32(IH_CNTL, ih_cntl);
  2596. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2597. rdev->ih.enabled = true;
  2598. }
  2599. void r600_disable_interrupts(struct radeon_device *rdev)
  2600. {
  2601. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2602. u32 ih_cntl = RREG32(IH_CNTL);
  2603. ih_rb_cntl &= ~IH_RB_ENABLE;
  2604. ih_cntl &= ~ENABLE_INTR;
  2605. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2606. WREG32(IH_CNTL, ih_cntl);
  2607. /* set rptr, wptr to 0 */
  2608. WREG32(IH_RB_RPTR, 0);
  2609. WREG32(IH_RB_WPTR, 0);
  2610. rdev->ih.enabled = false;
  2611. rdev->ih.rptr = 0;
  2612. }
  2613. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2614. {
  2615. u32 tmp;
  2616. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2617. WREG32(GRBM_INT_CNTL, 0);
  2618. WREG32(DxMODE_INT_MASK, 0);
  2619. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  2620. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  2621. if (ASIC_IS_DCE3(rdev)) {
  2622. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2623. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2624. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2625. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2626. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2627. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2628. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2629. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2630. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2631. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2632. if (ASIC_IS_DCE32(rdev)) {
  2633. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2634. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2635. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2636. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2637. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2638. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  2639. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2640. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  2641. } else {
  2642. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2643. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  2644. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2645. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  2646. }
  2647. } else {
  2648. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2649. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2650. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2651. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2652. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2653. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2654. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2655. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2656. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2657. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  2658. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2659. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  2660. }
  2661. }
  2662. int r600_irq_init(struct radeon_device *rdev)
  2663. {
  2664. int ret = 0;
  2665. int rb_bufsz;
  2666. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2667. /* allocate ring */
  2668. ret = r600_ih_ring_alloc(rdev);
  2669. if (ret)
  2670. return ret;
  2671. /* disable irqs */
  2672. r600_disable_interrupts(rdev);
  2673. /* init rlc */
  2674. ret = r600_rlc_init(rdev);
  2675. if (ret) {
  2676. r600_ih_ring_fini(rdev);
  2677. return ret;
  2678. }
  2679. /* setup interrupt control */
  2680. /* set dummy read address to ring address */
  2681. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2682. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2683. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2684. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2685. */
  2686. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2687. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2688. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2689. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2690. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2691. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2692. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2693. IH_WPTR_OVERFLOW_CLEAR |
  2694. (rb_bufsz << 1));
  2695. if (rdev->wb.enabled)
  2696. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  2697. /* set the writeback address whether it's enabled or not */
  2698. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  2699. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  2700. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2701. /* set rptr, wptr to 0 */
  2702. WREG32(IH_RB_RPTR, 0);
  2703. WREG32(IH_RB_WPTR, 0);
  2704. /* Default settings for IH_CNTL (disabled at first) */
  2705. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2706. /* RPTR_REARM only works if msi's are enabled */
  2707. if (rdev->msi_enabled)
  2708. ih_cntl |= RPTR_REARM;
  2709. WREG32(IH_CNTL, ih_cntl);
  2710. /* force the active interrupt state to all disabled */
  2711. if (rdev->family >= CHIP_CEDAR)
  2712. evergreen_disable_interrupt_state(rdev);
  2713. else
  2714. r600_disable_interrupt_state(rdev);
  2715. /* at this point everything should be setup correctly to enable master */
  2716. pci_set_master(rdev->pdev);
  2717. /* enable irqs */
  2718. r600_enable_interrupts(rdev);
  2719. return ret;
  2720. }
  2721. void r600_irq_suspend(struct radeon_device *rdev)
  2722. {
  2723. r600_irq_disable(rdev);
  2724. r600_rlc_stop(rdev);
  2725. }
  2726. void r600_irq_fini(struct radeon_device *rdev)
  2727. {
  2728. r600_irq_suspend(rdev);
  2729. r600_ih_ring_fini(rdev);
  2730. }
  2731. int r600_irq_set(struct radeon_device *rdev)
  2732. {
  2733. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2734. u32 mode_int = 0;
  2735. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2736. u32 grbm_int_cntl = 0;
  2737. u32 hdmi0, hdmi1;
  2738. u32 d1grph = 0, d2grph = 0;
  2739. if (!rdev->irq.installed) {
  2740. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2741. return -EINVAL;
  2742. }
  2743. /* don't enable anything if the ih is disabled */
  2744. if (!rdev->ih.enabled) {
  2745. r600_disable_interrupts(rdev);
  2746. /* force the active interrupt state to all disabled */
  2747. r600_disable_interrupt_state(rdev);
  2748. return 0;
  2749. }
  2750. if (ASIC_IS_DCE3(rdev)) {
  2751. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2752. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2753. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2754. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2755. if (ASIC_IS_DCE32(rdev)) {
  2756. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2757. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2758. hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2759. hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2760. } else {
  2761. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2762. hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2763. }
  2764. } else {
  2765. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2766. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2767. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2768. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2769. hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2770. }
  2771. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  2772. DRM_DEBUG("r600_irq_set: sw int\n");
  2773. cp_int_cntl |= RB_INT_ENABLE;
  2774. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2775. }
  2776. if (rdev->irq.crtc_vblank_int[0] ||
  2777. atomic_read(&rdev->irq.pflip[0])) {
  2778. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2779. mode_int |= D1MODE_VBLANK_INT_MASK;
  2780. }
  2781. if (rdev->irq.crtc_vblank_int[1] ||
  2782. atomic_read(&rdev->irq.pflip[1])) {
  2783. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2784. mode_int |= D2MODE_VBLANK_INT_MASK;
  2785. }
  2786. if (rdev->irq.hpd[0]) {
  2787. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2788. hpd1 |= DC_HPDx_INT_EN;
  2789. }
  2790. if (rdev->irq.hpd[1]) {
  2791. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2792. hpd2 |= DC_HPDx_INT_EN;
  2793. }
  2794. if (rdev->irq.hpd[2]) {
  2795. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2796. hpd3 |= DC_HPDx_INT_EN;
  2797. }
  2798. if (rdev->irq.hpd[3]) {
  2799. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2800. hpd4 |= DC_HPDx_INT_EN;
  2801. }
  2802. if (rdev->irq.hpd[4]) {
  2803. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2804. hpd5 |= DC_HPDx_INT_EN;
  2805. }
  2806. if (rdev->irq.hpd[5]) {
  2807. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2808. hpd6 |= DC_HPDx_INT_EN;
  2809. }
  2810. if (rdev->irq.afmt[0]) {
  2811. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  2812. hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  2813. }
  2814. if (rdev->irq.afmt[1]) {
  2815. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  2816. hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  2817. }
  2818. if (rdev->irq.gui_idle) {
  2819. DRM_DEBUG("gui idle\n");
  2820. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2821. }
  2822. WREG32(CP_INT_CNTL, cp_int_cntl);
  2823. WREG32(DxMODE_INT_MASK, mode_int);
  2824. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  2825. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  2826. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2827. if (ASIC_IS_DCE3(rdev)) {
  2828. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2829. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2830. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2831. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2832. if (ASIC_IS_DCE32(rdev)) {
  2833. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2834. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2835. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
  2836. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
  2837. } else {
  2838. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  2839. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  2840. }
  2841. } else {
  2842. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2843. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2844. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2845. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  2846. WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  2847. }
  2848. return 0;
  2849. }
  2850. static void r600_irq_ack(struct radeon_device *rdev)
  2851. {
  2852. u32 tmp;
  2853. if (ASIC_IS_DCE3(rdev)) {
  2854. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2855. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2856. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2857. if (ASIC_IS_DCE32(rdev)) {
  2858. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
  2859. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
  2860. } else {
  2861. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  2862. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
  2863. }
  2864. } else {
  2865. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2866. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2867. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  2868. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  2869. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
  2870. }
  2871. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  2872. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  2873. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2874. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2875. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2876. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2877. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  2878. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2879. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  2880. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2881. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  2882. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2883. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  2884. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2885. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  2886. if (ASIC_IS_DCE3(rdev)) {
  2887. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2888. tmp |= DC_HPDx_INT_ACK;
  2889. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2890. } else {
  2891. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2892. tmp |= DC_HPDx_INT_ACK;
  2893. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2894. }
  2895. }
  2896. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  2897. if (ASIC_IS_DCE3(rdev)) {
  2898. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2899. tmp |= DC_HPDx_INT_ACK;
  2900. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2901. } else {
  2902. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2903. tmp |= DC_HPDx_INT_ACK;
  2904. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2905. }
  2906. }
  2907. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  2908. if (ASIC_IS_DCE3(rdev)) {
  2909. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2910. tmp |= DC_HPDx_INT_ACK;
  2911. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2912. } else {
  2913. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2914. tmp |= DC_HPDx_INT_ACK;
  2915. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2916. }
  2917. }
  2918. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  2919. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2920. tmp |= DC_HPDx_INT_ACK;
  2921. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2922. }
  2923. if (ASIC_IS_DCE32(rdev)) {
  2924. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2925. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2926. tmp |= DC_HPDx_INT_ACK;
  2927. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2928. }
  2929. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2930. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2931. tmp |= DC_HPDx_INT_ACK;
  2932. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2933. }
  2934. if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
  2935. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
  2936. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2937. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  2938. }
  2939. if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
  2940. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
  2941. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2942. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  2943. }
  2944. } else {
  2945. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  2946. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
  2947. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  2948. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  2949. }
  2950. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  2951. if (ASIC_IS_DCE3(rdev)) {
  2952. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
  2953. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  2954. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  2955. } else {
  2956. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
  2957. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  2958. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  2959. }
  2960. }
  2961. }
  2962. }
  2963. void r600_irq_disable(struct radeon_device *rdev)
  2964. {
  2965. r600_disable_interrupts(rdev);
  2966. /* Wait and acknowledge irq */
  2967. mdelay(1);
  2968. r600_irq_ack(rdev);
  2969. r600_disable_interrupt_state(rdev);
  2970. }
  2971. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2972. {
  2973. u32 wptr, tmp;
  2974. if (rdev->wb.enabled)
  2975. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2976. else
  2977. wptr = RREG32(IH_RB_WPTR);
  2978. if (wptr & RB_OVERFLOW) {
  2979. /* When a ring buffer overflow happen start parsing interrupt
  2980. * from the last not overwritten vector (wptr + 16). Hopefully
  2981. * this should allow us to catchup.
  2982. */
  2983. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2984. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2985. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2986. tmp = RREG32(IH_RB_CNTL);
  2987. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2988. WREG32(IH_RB_CNTL, tmp);
  2989. }
  2990. return (wptr & rdev->ih.ptr_mask);
  2991. }
  2992. /* r600 IV Ring
  2993. * Each IV ring entry is 128 bits:
  2994. * [7:0] - interrupt source id
  2995. * [31:8] - reserved
  2996. * [59:32] - interrupt source data
  2997. * [127:60] - reserved
  2998. *
  2999. * The basic interrupt vector entries
  3000. * are decoded as follows:
  3001. * src_id src_data description
  3002. * 1 0 D1 Vblank
  3003. * 1 1 D1 Vline
  3004. * 5 0 D2 Vblank
  3005. * 5 1 D2 Vline
  3006. * 19 0 FP Hot plug detection A
  3007. * 19 1 FP Hot plug detection B
  3008. * 19 2 DAC A auto-detection
  3009. * 19 3 DAC B auto-detection
  3010. * 21 4 HDMI block A
  3011. * 21 5 HDMI block B
  3012. * 176 - CP_INT RB
  3013. * 177 - CP_INT IB1
  3014. * 178 - CP_INT IB2
  3015. * 181 - EOP Interrupt
  3016. * 233 - GUI Idle
  3017. *
  3018. * Note, these are based on r600 and may need to be
  3019. * adjusted or added to on newer asics
  3020. */
  3021. int r600_irq_process(struct radeon_device *rdev)
  3022. {
  3023. u32 wptr;
  3024. u32 rptr;
  3025. u32 src_id, src_data;
  3026. u32 ring_index;
  3027. bool queue_hotplug = false;
  3028. bool queue_hdmi = false;
  3029. if (!rdev->ih.enabled || rdev->shutdown)
  3030. return IRQ_NONE;
  3031. /* No MSIs, need a dummy read to flush PCI DMAs */
  3032. if (!rdev->msi_enabled)
  3033. RREG32(IH_RB_WPTR);
  3034. wptr = r600_get_ih_wptr(rdev);
  3035. restart_ih:
  3036. /* is somebody else already processing irqs? */
  3037. if (atomic_xchg(&rdev->ih.lock, 1))
  3038. return IRQ_NONE;
  3039. rptr = rdev->ih.rptr;
  3040. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3041. /* Order reading of wptr vs. reading of IH ring data */
  3042. rmb();
  3043. /* display interrupts */
  3044. r600_irq_ack(rdev);
  3045. while (rptr != wptr) {
  3046. /* wptr/rptr are in bytes! */
  3047. ring_index = rptr / 4;
  3048. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3049. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3050. switch (src_id) {
  3051. case 1: /* D1 vblank/vline */
  3052. switch (src_data) {
  3053. case 0: /* D1 vblank */
  3054. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3055. if (rdev->irq.crtc_vblank_int[0]) {
  3056. drm_handle_vblank(rdev->ddev, 0);
  3057. rdev->pm.vblank_sync = true;
  3058. wake_up(&rdev->irq.vblank_queue);
  3059. }
  3060. if (atomic_read(&rdev->irq.pflip[0]))
  3061. radeon_crtc_handle_flip(rdev, 0);
  3062. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3063. DRM_DEBUG("IH: D1 vblank\n");
  3064. }
  3065. break;
  3066. case 1: /* D1 vline */
  3067. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3068. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3069. DRM_DEBUG("IH: D1 vline\n");
  3070. }
  3071. break;
  3072. default:
  3073. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3074. break;
  3075. }
  3076. break;
  3077. case 5: /* D2 vblank/vline */
  3078. switch (src_data) {
  3079. case 0: /* D2 vblank */
  3080. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3081. if (rdev->irq.crtc_vblank_int[1]) {
  3082. drm_handle_vblank(rdev->ddev, 1);
  3083. rdev->pm.vblank_sync = true;
  3084. wake_up(&rdev->irq.vblank_queue);
  3085. }
  3086. if (atomic_read(&rdev->irq.pflip[1]))
  3087. radeon_crtc_handle_flip(rdev, 1);
  3088. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3089. DRM_DEBUG("IH: D2 vblank\n");
  3090. }
  3091. break;
  3092. case 1: /* D1 vline */
  3093. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3094. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3095. DRM_DEBUG("IH: D2 vline\n");
  3096. }
  3097. break;
  3098. default:
  3099. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3100. break;
  3101. }
  3102. break;
  3103. case 19: /* HPD/DAC hotplug */
  3104. switch (src_data) {
  3105. case 0:
  3106. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3107. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3108. queue_hotplug = true;
  3109. DRM_DEBUG("IH: HPD1\n");
  3110. }
  3111. break;
  3112. case 1:
  3113. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3114. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3115. queue_hotplug = true;
  3116. DRM_DEBUG("IH: HPD2\n");
  3117. }
  3118. break;
  3119. case 4:
  3120. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3121. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3122. queue_hotplug = true;
  3123. DRM_DEBUG("IH: HPD3\n");
  3124. }
  3125. break;
  3126. case 5:
  3127. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3128. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3129. queue_hotplug = true;
  3130. DRM_DEBUG("IH: HPD4\n");
  3131. }
  3132. break;
  3133. case 10:
  3134. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3135. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3136. queue_hotplug = true;
  3137. DRM_DEBUG("IH: HPD5\n");
  3138. }
  3139. break;
  3140. case 12:
  3141. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3142. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3143. queue_hotplug = true;
  3144. DRM_DEBUG("IH: HPD6\n");
  3145. }
  3146. break;
  3147. default:
  3148. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3149. break;
  3150. }
  3151. break;
  3152. case 21: /* hdmi */
  3153. switch (src_data) {
  3154. case 4:
  3155. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3156. rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3157. queue_hdmi = true;
  3158. DRM_DEBUG("IH: HDMI0\n");
  3159. }
  3160. break;
  3161. case 5:
  3162. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3163. rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3164. queue_hdmi = true;
  3165. DRM_DEBUG("IH: HDMI1\n");
  3166. }
  3167. break;
  3168. default:
  3169. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  3170. break;
  3171. }
  3172. break;
  3173. case 176: /* CP_INT in ring buffer */
  3174. case 177: /* CP_INT in IB1 */
  3175. case 178: /* CP_INT in IB2 */
  3176. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3177. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3178. break;
  3179. case 181: /* CP EOP event */
  3180. DRM_DEBUG("IH: CP EOP\n");
  3181. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3182. break;
  3183. case 233: /* GUI IDLE */
  3184. DRM_DEBUG("IH: GUI idle\n");
  3185. wake_up(&rdev->irq.idle_queue);
  3186. break;
  3187. default:
  3188. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3189. break;
  3190. }
  3191. /* wptr/rptr are in bytes! */
  3192. rptr += 16;
  3193. rptr &= rdev->ih.ptr_mask;
  3194. }
  3195. if (queue_hotplug)
  3196. schedule_work(&rdev->hotplug_work);
  3197. if (queue_hdmi)
  3198. schedule_work(&rdev->audio_work);
  3199. rdev->ih.rptr = rptr;
  3200. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3201. atomic_set(&rdev->ih.lock, 0);
  3202. /* make sure wptr hasn't changed while processing */
  3203. wptr = r600_get_ih_wptr(rdev);
  3204. if (wptr != rptr)
  3205. goto restart_ih;
  3206. return IRQ_HANDLED;
  3207. }
  3208. /*
  3209. * Debugfs info
  3210. */
  3211. #if defined(CONFIG_DEBUG_FS)
  3212. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3213. {
  3214. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3215. struct drm_device *dev = node->minor->dev;
  3216. struct radeon_device *rdev = dev->dev_private;
  3217. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3218. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3219. return 0;
  3220. }
  3221. static struct drm_info_list r600_mc_info_list[] = {
  3222. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3223. };
  3224. #endif
  3225. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3226. {
  3227. #if defined(CONFIG_DEBUG_FS)
  3228. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3229. #else
  3230. return 0;
  3231. #endif
  3232. }
  3233. /**
  3234. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3235. * rdev: radeon device structure
  3236. * bo: buffer object struct which userspace is waiting for idle
  3237. *
  3238. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3239. * through ring buffer, this leads to corruption in rendering, see
  3240. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3241. * directly perform HDP flush by writing register through MMIO.
  3242. */
  3243. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3244. {
  3245. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3246. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3247. * This seems to cause problems on some AGP cards. Just use the old
  3248. * method for them.
  3249. */
  3250. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3251. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3252. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3253. u32 tmp;
  3254. WREG32(HDP_DEBUG1, 0);
  3255. tmp = readl((void __iomem *)ptr);
  3256. } else
  3257. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3258. }
  3259. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3260. {
  3261. u32 link_width_cntl, mask, target_reg;
  3262. if (rdev->flags & RADEON_IS_IGP)
  3263. return;
  3264. if (!(rdev->flags & RADEON_IS_PCIE))
  3265. return;
  3266. /* x2 cards have a special sequence */
  3267. if (ASIC_IS_X2(rdev))
  3268. return;
  3269. /* FIXME wait for idle */
  3270. switch (lanes) {
  3271. case 0:
  3272. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3273. break;
  3274. case 1:
  3275. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3276. break;
  3277. case 2:
  3278. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3279. break;
  3280. case 4:
  3281. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3282. break;
  3283. case 8:
  3284. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3285. break;
  3286. case 12:
  3287. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3288. break;
  3289. case 16:
  3290. default:
  3291. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3292. break;
  3293. }
  3294. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3295. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  3296. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  3297. return;
  3298. if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
  3299. return;
  3300. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  3301. RADEON_PCIE_LC_RECONFIG_NOW |
  3302. R600_PCIE_LC_RENEGOTIATE_EN |
  3303. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3304. link_width_cntl |= mask;
  3305. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3306. /* some northbridges can renegotiate the link rather than requiring
  3307. * a complete re-config.
  3308. * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
  3309. */
  3310. if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
  3311. link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
  3312. else
  3313. link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
  3314. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  3315. RADEON_PCIE_LC_RECONFIG_NOW));
  3316. if (rdev->family >= CHIP_RV770)
  3317. target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
  3318. else
  3319. target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
  3320. /* wait for lane set to complete */
  3321. link_width_cntl = RREG32(target_reg);
  3322. while (link_width_cntl == 0xffffffff)
  3323. link_width_cntl = RREG32(target_reg);
  3324. }
  3325. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3326. {
  3327. u32 link_width_cntl;
  3328. if (rdev->flags & RADEON_IS_IGP)
  3329. return 0;
  3330. if (!(rdev->flags & RADEON_IS_PCIE))
  3331. return 0;
  3332. /* x2 cards have a special sequence */
  3333. if (ASIC_IS_X2(rdev))
  3334. return 0;
  3335. /* FIXME wait for idle */
  3336. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3337. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  3338. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3339. return 0;
  3340. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3341. return 1;
  3342. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3343. return 2;
  3344. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3345. return 4;
  3346. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3347. return 8;
  3348. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3349. default:
  3350. return 16;
  3351. }
  3352. }
  3353. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  3354. {
  3355. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  3356. u16 link_cntl2;
  3357. if (radeon_pcie_gen2 == 0)
  3358. return;
  3359. if (rdev->flags & RADEON_IS_IGP)
  3360. return;
  3361. if (!(rdev->flags & RADEON_IS_PCIE))
  3362. return;
  3363. /* x2 cards have a special sequence */
  3364. if (ASIC_IS_X2(rdev))
  3365. return;
  3366. /* only RV6xx+ chips are supported */
  3367. if (rdev->family <= CHIP_R600)
  3368. return;
  3369. /* 55 nm r6xx asics */
  3370. if ((rdev->family == CHIP_RV670) ||
  3371. (rdev->family == CHIP_RV620) ||
  3372. (rdev->family == CHIP_RV635)) {
  3373. /* advertise upconfig capability */
  3374. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3375. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3376. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3377. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3378. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  3379. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  3380. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  3381. LC_RECONFIG_ARC_MISSING_ESCAPE);
  3382. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  3383. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3384. } else {
  3385. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3386. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3387. }
  3388. }
  3389. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3390. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  3391. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3392. /* 55 nm r6xx asics */
  3393. if ((rdev->family == CHIP_RV670) ||
  3394. (rdev->family == CHIP_RV620) ||
  3395. (rdev->family == CHIP_RV635)) {
  3396. WREG32(MM_CFGREGS_CNTL, 0x8);
  3397. link_cntl2 = RREG32(0x4088);
  3398. WREG32(MM_CFGREGS_CNTL, 0);
  3399. /* not supported yet */
  3400. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  3401. return;
  3402. }
  3403. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  3404. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  3405. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  3406. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  3407. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  3408. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3409. tmp = RREG32(0x541c);
  3410. WREG32(0x541c, tmp | 0x8);
  3411. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  3412. link_cntl2 = RREG16(0x4088);
  3413. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  3414. link_cntl2 |= 0x2;
  3415. WREG16(0x4088, link_cntl2);
  3416. WREG32(MM_CFGREGS_CNTL, 0);
  3417. if ((rdev->family == CHIP_RV670) ||
  3418. (rdev->family == CHIP_RV620) ||
  3419. (rdev->family == CHIP_RV635)) {
  3420. training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
  3421. training_cntl &= ~LC_POINT_7_PLUS_EN;
  3422. WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
  3423. } else {
  3424. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3425. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3426. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3427. }
  3428. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3429. speed_cntl |= LC_GEN2_EN_STRAP;
  3430. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3431. } else {
  3432. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3433. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3434. if (1)
  3435. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3436. else
  3437. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3438. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3439. }
  3440. }