pfc-sh7372.c 68 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077
  1. /*
  2. * sh7372 processor support - PFC hardware block
  3. *
  4. * Copyright (C) 2010 Kuninori Morimoto <morimoto.kuninori@renesas.com>
  5. *
  6. * Based on
  7. * sh7367 processor support - PFC hardware block
  8. * Copyright (C) 2010 Magnus Damm
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; version 2 of the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. */
  23. #include <linux/kernel.h>
  24. #include <mach/irqs.h>
  25. #include <mach/sh7372.h>
  26. #include "sh_pfc.h"
  27. #define CPU_ALL_PORT(fn, pfx, sfx) \
  28. PORT_10(fn, pfx, sfx), PORT_90(fn, pfx, sfx), \
  29. PORT_10(fn, pfx##10, sfx), PORT_10(fn, pfx##11, sfx), \
  30. PORT_10(fn, pfx##12, sfx), PORT_10(fn, pfx##13, sfx), \
  31. PORT_10(fn, pfx##14, sfx), PORT_10(fn, pfx##15, sfx), \
  32. PORT_10(fn, pfx##16, sfx), PORT_10(fn, pfx##17, sfx), \
  33. PORT_10(fn, pfx##18, sfx), PORT_1(fn, pfx##190, sfx)
  34. enum {
  35. PINMUX_RESERVED = 0,
  36. /* PORT0_DATA -> PORT190_DATA */
  37. PINMUX_DATA_BEGIN,
  38. PORT_ALL(DATA),
  39. PINMUX_DATA_END,
  40. /* PORT0_IN -> PORT190_IN */
  41. PINMUX_INPUT_BEGIN,
  42. PORT_ALL(IN),
  43. PINMUX_INPUT_END,
  44. /* PORT0_IN_PU -> PORT190_IN_PU */
  45. PINMUX_INPUT_PULLUP_BEGIN,
  46. PORT_ALL(IN_PU),
  47. PINMUX_INPUT_PULLUP_END,
  48. /* PORT0_IN_PD -> PORT190_IN_PD */
  49. PINMUX_INPUT_PULLDOWN_BEGIN,
  50. PORT_ALL(IN_PD),
  51. PINMUX_INPUT_PULLDOWN_END,
  52. /* PORT0_OUT -> PORT190_OUT */
  53. PINMUX_OUTPUT_BEGIN,
  54. PORT_ALL(OUT),
  55. PINMUX_OUTPUT_END,
  56. PINMUX_FUNCTION_BEGIN,
  57. PORT_ALL(FN_IN), /* PORT0_FN_IN -> PORT190_FN_IN */
  58. PORT_ALL(FN_OUT), /* PORT0_FN_OUT -> PORT190_FN_OUT */
  59. PORT_ALL(FN0), /* PORT0_FN0 -> PORT190_FN0 */
  60. PORT_ALL(FN1), /* PORT0_FN1 -> PORT190_FN1 */
  61. PORT_ALL(FN2), /* PORT0_FN2 -> PORT190_FN2 */
  62. PORT_ALL(FN3), /* PORT0_FN3 -> PORT190_FN3 */
  63. PORT_ALL(FN4), /* PORT0_FN4 -> PORT190_FN4 */
  64. PORT_ALL(FN5), /* PORT0_FN5 -> PORT190_FN5 */
  65. PORT_ALL(FN6), /* PORT0_FN6 -> PORT190_FN6 */
  66. PORT_ALL(FN7), /* PORT0_FN7 -> PORT190_FN7 */
  67. MSEL1CR_31_0, MSEL1CR_31_1,
  68. MSEL1CR_30_0, MSEL1CR_30_1,
  69. MSEL1CR_29_0, MSEL1CR_29_1,
  70. MSEL1CR_28_0, MSEL1CR_28_1,
  71. MSEL1CR_27_0, MSEL1CR_27_1,
  72. MSEL1CR_26_0, MSEL1CR_26_1,
  73. MSEL1CR_16_0, MSEL1CR_16_1,
  74. MSEL1CR_15_0, MSEL1CR_15_1,
  75. MSEL1CR_14_0, MSEL1CR_14_1,
  76. MSEL1CR_13_0, MSEL1CR_13_1,
  77. MSEL1CR_12_0, MSEL1CR_12_1,
  78. MSEL1CR_9_0, MSEL1CR_9_1,
  79. MSEL1CR_8_0, MSEL1CR_8_1,
  80. MSEL1CR_7_0, MSEL1CR_7_1,
  81. MSEL1CR_6_0, MSEL1CR_6_1,
  82. MSEL1CR_4_0, MSEL1CR_4_1,
  83. MSEL1CR_3_0, MSEL1CR_3_1,
  84. MSEL1CR_2_0, MSEL1CR_2_1,
  85. MSEL1CR_0_0, MSEL1CR_0_1,
  86. MSEL3CR_27_0, MSEL3CR_27_1,
  87. MSEL3CR_26_0, MSEL3CR_26_1,
  88. MSEL3CR_21_0, MSEL3CR_21_1,
  89. MSEL3CR_20_0, MSEL3CR_20_1,
  90. MSEL3CR_15_0, MSEL3CR_15_1,
  91. MSEL3CR_9_0, MSEL3CR_9_1,
  92. MSEL3CR_6_0, MSEL3CR_6_1,
  93. MSEL4CR_19_0, MSEL4CR_19_1,
  94. MSEL4CR_18_0, MSEL4CR_18_1,
  95. MSEL4CR_17_0, MSEL4CR_17_1,
  96. MSEL4CR_16_0, MSEL4CR_16_1,
  97. MSEL4CR_15_0, MSEL4CR_15_1,
  98. MSEL4CR_14_0, MSEL4CR_14_1,
  99. MSEL4CR_10_0, MSEL4CR_10_1,
  100. MSEL4CR_6_0, MSEL4CR_6_1,
  101. MSEL4CR_4_0, MSEL4CR_4_1,
  102. MSEL4CR_1_0, MSEL4CR_1_1,
  103. PINMUX_FUNCTION_END,
  104. PINMUX_MARK_BEGIN,
  105. /* IRQ */
  106. IRQ0_6_MARK, IRQ0_162_MARK, IRQ1_MARK, IRQ2_4_MARK,
  107. IRQ2_5_MARK, IRQ3_8_MARK, IRQ3_16_MARK, IRQ4_17_MARK,
  108. IRQ4_163_MARK, IRQ5_MARK, IRQ6_39_MARK, IRQ6_164_MARK,
  109. IRQ7_40_MARK, IRQ7_167_MARK, IRQ8_41_MARK, IRQ8_168_MARK,
  110. IRQ9_42_MARK, IRQ9_169_MARK, IRQ10_MARK, IRQ11_MARK,
  111. IRQ12_80_MARK, IRQ12_137_MARK, IRQ13_81_MARK, IRQ13_145_MARK,
  112. IRQ14_82_MARK, IRQ14_146_MARK, IRQ15_83_MARK, IRQ15_147_MARK,
  113. IRQ16_84_MARK, IRQ16_170_MARK, IRQ17_MARK, IRQ18_MARK,
  114. IRQ19_MARK, IRQ20_MARK, IRQ21_MARK, IRQ22_MARK,
  115. IRQ23_MARK, IRQ24_MARK, IRQ25_MARK, IRQ26_121_MARK,
  116. IRQ26_172_MARK, IRQ27_122_MARK, IRQ27_180_MARK, IRQ28_123_MARK,
  117. IRQ28_181_MARK, IRQ29_129_MARK, IRQ29_182_MARK, IRQ30_130_MARK,
  118. IRQ30_183_MARK, IRQ31_138_MARK, IRQ31_184_MARK,
  119. /* MSIOF0 */
  120. MSIOF0_TSYNC_MARK, MSIOF0_TSCK_MARK, MSIOF0_RXD_MARK,
  121. MSIOF0_RSCK_MARK, MSIOF0_RSYNC_MARK, MSIOF0_MCK0_MARK,
  122. MSIOF0_MCK1_MARK, MSIOF0_SS1_MARK, MSIOF0_SS2_MARK,
  123. MSIOF0_TXD_MARK,
  124. /* MSIOF1 */
  125. MSIOF1_TSCK_39_MARK, MSIOF1_TSYNC_40_MARK,
  126. MSIOF1_TSCK_88_MARK, MSIOF1_TSYNC_89_MARK,
  127. MSIOF1_TXD_41_MARK, MSIOF1_RXD_42_MARK,
  128. MSIOF1_TXD_90_MARK, MSIOF1_RXD_91_MARK,
  129. MSIOF1_SS1_43_MARK, MSIOF1_SS2_44_MARK,
  130. MSIOF1_SS1_92_MARK, MSIOF1_SS2_93_MARK,
  131. MSIOF1_RSCK_MARK, MSIOF1_RSYNC_MARK,
  132. MSIOF1_MCK0_MARK, MSIOF1_MCK1_MARK,
  133. /* MSIOF2 */
  134. MSIOF2_RSCK_MARK, MSIOF2_RSYNC_MARK, MSIOF2_MCK0_MARK,
  135. MSIOF2_MCK1_MARK, MSIOF2_SS1_MARK, MSIOF2_SS2_MARK,
  136. MSIOF2_TSYNC_MARK, MSIOF2_TSCK_MARK, MSIOF2_RXD_MARK,
  137. MSIOF2_TXD_MARK,
  138. /* BBIF1 */
  139. BBIF1_RXD_MARK, BBIF1_TSYNC_MARK, BBIF1_TSCK_MARK,
  140. BBIF1_TXD_MARK, BBIF1_RSCK_MARK, BBIF1_RSYNC_MARK,
  141. BBIF1_FLOW_MARK, BB_RX_FLOW_N_MARK,
  142. /* BBIF2 */
  143. BBIF2_TSCK1_MARK, BBIF2_TSYNC1_MARK,
  144. BBIF2_TXD1_MARK, BBIF2_RXD_MARK,
  145. /* FSI */
  146. FSIACK_MARK, FSIBCK_MARK, FSIAILR_MARK, FSIAIBT_MARK,
  147. FSIAISLD_MARK, FSIAOMC_MARK, FSIAOLR_MARK, FSIAOBT_MARK,
  148. FSIAOSLD_MARK, FSIASPDIF_11_MARK, FSIASPDIF_15_MARK,
  149. /* FMSI */
  150. FMSOCK_MARK, FMSOOLR_MARK, FMSIOLR_MARK, FMSOOBT_MARK,
  151. FMSIOBT_MARK, FMSOSLD_MARK, FMSOILR_MARK, FMSIILR_MARK,
  152. FMSOIBT_MARK, FMSIIBT_MARK, FMSISLD_MARK, FMSICK_MARK,
  153. /* SCIFA0 */
  154. SCIFA0_TXD_MARK, SCIFA0_RXD_MARK, SCIFA0_SCK_MARK,
  155. SCIFA0_RTS_MARK, SCIFA0_CTS_MARK,
  156. /* SCIFA1 */
  157. SCIFA1_TXD_MARK, SCIFA1_RXD_MARK, SCIFA1_SCK_MARK,
  158. SCIFA1_RTS_MARK, SCIFA1_CTS_MARK,
  159. /* SCIFA2 */
  160. SCIFA2_CTS1_MARK, SCIFA2_RTS1_MARK, SCIFA2_TXD1_MARK,
  161. SCIFA2_RXD1_MARK, SCIFA2_SCK1_MARK,
  162. /* SCIFA3 */
  163. SCIFA3_CTS_43_MARK, SCIFA3_CTS_140_MARK, SCIFA3_RTS_44_MARK,
  164. SCIFA3_RTS_141_MARK, SCIFA3_SCK_MARK, SCIFA3_TXD_MARK,
  165. SCIFA3_RXD_MARK,
  166. /* SCIFA4 */
  167. SCIFA4_RXD_MARK, SCIFA4_TXD_MARK,
  168. /* SCIFA5 */
  169. SCIFA5_RXD_MARK, SCIFA5_TXD_MARK,
  170. /* SCIFB */
  171. SCIFB_SCK_MARK, SCIFB_RTS_MARK, SCIFB_CTS_MARK,
  172. SCIFB_TXD_MARK, SCIFB_RXD_MARK,
  173. /* CEU */
  174. VIO_HD_MARK, VIO_CKO1_MARK, VIO_CKO2_MARK, VIO_VD_MARK,
  175. VIO_CLK_MARK, VIO_FIELD_MARK, VIO_CKO_MARK,
  176. VIO_D0_MARK, VIO_D1_MARK, VIO_D2_MARK, VIO_D3_MARK,
  177. VIO_D4_MARK, VIO_D5_MARK, VIO_D6_MARK, VIO_D7_MARK,
  178. VIO_D8_MARK, VIO_D9_MARK, VIO_D10_MARK, VIO_D11_MARK,
  179. VIO_D12_MARK, VIO_D13_MARK, VIO_D14_MARK, VIO_D15_MARK,
  180. /* USB0 */
  181. IDIN_0_MARK, EXTLP_0_MARK, OVCN2_0_MARK, PWEN_0_MARK,
  182. OVCN_0_MARK, VBUS0_0_MARK,
  183. /* USB1 */
  184. IDIN_1_18_MARK, IDIN_1_113_MARK,
  185. PWEN_1_115_MARK, PWEN_1_138_MARK,
  186. OVCN_1_114_MARK, OVCN_1_162_MARK,
  187. EXTLP_1_MARK, OVCN2_1_MARK,
  188. VBUS0_1_MARK,
  189. /* GPIO */
  190. GPI0_MARK, GPI1_MARK, GPO0_MARK, GPO1_MARK,
  191. /* BSC */
  192. BS_MARK, WE1_MARK,
  193. CKO_MARK, WAIT_MARK, RDWR_MARK,
  194. A0_MARK, A1_MARK, A2_MARK, A3_MARK,
  195. A6_MARK, A7_MARK, A8_MARK, A9_MARK,
  196. A10_MARK, A11_MARK, A12_MARK, A13_MARK,
  197. A14_MARK, A15_MARK, A16_MARK, A17_MARK,
  198. A18_MARK, A19_MARK, A20_MARK, A21_MARK,
  199. A22_MARK, A23_MARK, A24_MARK, A25_MARK,
  200. A26_MARK,
  201. CS0_MARK, CS2_MARK, CS4_MARK,
  202. CS5A_MARK, CS5B_MARK, CS6A_MARK,
  203. /* BSC/FLCTL */
  204. RD_FSC_MARK, WE0_FWE_MARK, A4_FOE_MARK, A5_FCDE_MARK,
  205. D0_NAF0_MARK, D1_NAF1_MARK, D2_NAF2_MARK, D3_NAF3_MARK,
  206. D4_NAF4_MARK, D5_NAF5_MARK, D6_NAF6_MARK, D7_NAF7_MARK,
  207. D8_NAF8_MARK, D9_NAF9_MARK, D10_NAF10_MARK, D11_NAF11_MARK,
  208. D12_NAF12_MARK, D13_NAF13_MARK, D14_NAF14_MARK, D15_NAF15_MARK,
  209. /* MMCIF(1) */
  210. MMCD0_0_MARK, MMCD0_1_MARK, MMCD0_2_MARK, MMCD0_3_MARK,
  211. MMCD0_4_MARK, MMCD0_5_MARK, MMCD0_6_MARK, MMCD0_7_MARK,
  212. MMCCMD0_MARK, MMCCLK0_MARK,
  213. /* MMCIF(2) */
  214. MMCD1_0_MARK, MMCD1_1_MARK, MMCD1_2_MARK, MMCD1_3_MARK,
  215. MMCD1_4_MARK, MMCD1_5_MARK, MMCD1_6_MARK, MMCD1_7_MARK,
  216. MMCCLK1_MARK, MMCCMD1_MARK,
  217. /* SPU2 */
  218. VINT_I_MARK,
  219. /* FLCTL */
  220. FCE1_MARK, FCE0_MARK, FRB_MARK,
  221. /* HSI */
  222. GP_RX_FLAG_MARK, GP_RX_DATA_MARK, GP_TX_READY_MARK,
  223. GP_RX_WAKE_MARK, MP_TX_FLAG_MARK, MP_TX_DATA_MARK,
  224. MP_RX_READY_MARK, MP_TX_WAKE_MARK,
  225. /* MFI */
  226. MFIv6_MARK,
  227. MFIv4_MARK,
  228. MEMC_CS0_MARK, MEMC_BUSCLK_MEMC_A0_MARK,
  229. MEMC_CS1_MEMC_A1_MARK, MEMC_ADV_MEMC_DREQ0_MARK,
  230. MEMC_WAIT_MEMC_DREQ1_MARK, MEMC_NOE_MARK,
  231. MEMC_NWE_MARK, MEMC_INT_MARK,
  232. MEMC_AD0_MARK, MEMC_AD1_MARK, MEMC_AD2_MARK,
  233. MEMC_AD3_MARK, MEMC_AD4_MARK, MEMC_AD5_MARK,
  234. MEMC_AD6_MARK, MEMC_AD7_MARK, MEMC_AD8_MARK,
  235. MEMC_AD9_MARK, MEMC_AD10_MARK, MEMC_AD11_MARK,
  236. MEMC_AD12_MARK, MEMC_AD13_MARK, MEMC_AD14_MARK,
  237. MEMC_AD15_MARK,
  238. /* SIM */
  239. SIM_RST_MARK, SIM_CLK_MARK, SIM_D_MARK,
  240. /* TPU */
  241. TPU0TO0_MARK, TPU0TO1_MARK,
  242. TPU0TO2_93_MARK, TPU0TO2_99_MARK,
  243. TPU0TO3_MARK,
  244. /* I2C2 */
  245. I2C_SCL2_MARK, I2C_SDA2_MARK,
  246. /* I2C3(1) */
  247. I2C_SCL3_MARK, I2C_SDA3_MARK,
  248. /* I2C3(2) */
  249. I2C_SCL3S_MARK, I2C_SDA3S_MARK,
  250. /* I2C4(2) */
  251. I2C_SCL4_MARK, I2C_SDA4_MARK,
  252. /* I2C4(2) */
  253. I2C_SCL4S_MARK, I2C_SDA4S_MARK,
  254. /* KEYSC */
  255. KEYOUT0_MARK, KEYIN0_121_MARK, KEYIN0_136_MARK,
  256. KEYOUT1_MARK, KEYIN1_122_MARK, KEYIN1_135_MARK,
  257. KEYOUT2_MARK, KEYIN2_123_MARK, KEYIN2_134_MARK,
  258. KEYOUT3_MARK, KEYIN3_124_MARK, KEYIN3_133_MARK,
  259. KEYOUT4_MARK, KEYIN4_MARK,
  260. KEYOUT5_MARK, KEYIN5_MARK,
  261. KEYOUT6_MARK, KEYIN6_MARK,
  262. KEYOUT7_MARK, KEYIN7_MARK,
  263. /* LCDC */
  264. LCDC0_SELECT_MARK,
  265. LCDC1_SELECT_MARK,
  266. LCDHSYN_MARK, LCDCS_MARK, LCDVSYN_MARK, LCDDCK_MARK,
  267. LCDWR_MARK, LCDRD_MARK, LCDDISP_MARK, LCDRS_MARK,
  268. LCDLCLK_MARK, LCDDON_MARK,
  269. LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
  270. LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
  271. LCDD8_MARK, LCDD9_MARK, LCDD10_MARK, LCDD11_MARK,
  272. LCDD12_MARK, LCDD13_MARK, LCDD14_MARK, LCDD15_MARK,
  273. LCDD16_MARK, LCDD17_MARK, LCDD18_MARK, LCDD19_MARK,
  274. LCDD20_MARK, LCDD21_MARK, LCDD22_MARK, LCDD23_MARK,
  275. /* IRDA */
  276. IRDA_OUT_MARK, IRDA_IN_MARK, IRDA_FIRSEL_MARK,
  277. IROUT_139_MARK, IROUT_140_MARK,
  278. /* TSIF1 */
  279. TS0_1SELECT_MARK,
  280. TS0_2SELECT_MARK,
  281. TS1_1SELECT_MARK,
  282. TS1_2SELECT_MARK,
  283. TS_SPSYNC1_MARK, TS_SDAT1_MARK,
  284. TS_SDEN1_MARK, TS_SCK1_MARK,
  285. /* TSIF2 */
  286. TS_SPSYNC2_MARK, TS_SDAT2_MARK,
  287. TS_SDEN2_MARK, TS_SCK2_MARK,
  288. /* HDMI */
  289. HDMI_HPD_MARK, HDMI_CEC_MARK,
  290. /* SDHI0 */
  291. SDHICLK0_MARK, SDHICD0_MARK,
  292. SDHICMD0_MARK, SDHIWP0_MARK,
  293. SDHID0_0_MARK, SDHID0_1_MARK,
  294. SDHID0_2_MARK, SDHID0_3_MARK,
  295. /* SDHI1 */
  296. SDHICLK1_MARK, SDHICMD1_MARK, SDHID1_0_MARK,
  297. SDHID1_1_MARK, SDHID1_2_MARK, SDHID1_3_MARK,
  298. /* SDHI2 */
  299. SDHICLK2_MARK, SDHICMD2_MARK, SDHID2_0_MARK,
  300. SDHID2_1_MARK, SDHID2_2_MARK, SDHID2_3_MARK,
  301. /* SDENC */
  302. SDENC_CPG_MARK,
  303. SDENC_DV_CLKI_MARK,
  304. PINMUX_MARK_END,
  305. };
  306. static const pinmux_enum_t pinmux_data[] = {
  307. /* specify valid pin states for each pin in GPIO mode */
  308. PORT_DATA_IO_PD(0), PORT_DATA_IO_PD(1),
  309. PORT_DATA_O(2), PORT_DATA_I_PD(3),
  310. PORT_DATA_I_PD(4), PORT_DATA_I_PD(5),
  311. PORT_DATA_IO_PU_PD(6), PORT_DATA_I_PD(7),
  312. PORT_DATA_IO_PD(8), PORT_DATA_O(9),
  313. PORT_DATA_O(10), PORT_DATA_O(11),
  314. PORT_DATA_IO_PU_PD(12), PORT_DATA_IO_PD(13),
  315. PORT_DATA_IO_PD(14), PORT_DATA_O(15),
  316. PORT_DATA_IO_PD(16), PORT_DATA_IO_PD(17),
  317. PORT_DATA_I_PD(18), PORT_DATA_IO(19),
  318. PORT_DATA_IO(20), PORT_DATA_IO(21),
  319. PORT_DATA_IO(22), PORT_DATA_IO(23),
  320. PORT_DATA_IO(24), PORT_DATA_IO(25),
  321. PORT_DATA_IO(26), PORT_DATA_IO(27),
  322. PORT_DATA_IO(28), PORT_DATA_IO(29),
  323. PORT_DATA_IO(30), PORT_DATA_IO(31),
  324. PORT_DATA_IO(32), PORT_DATA_IO(33),
  325. PORT_DATA_IO(34), PORT_DATA_IO(35),
  326. PORT_DATA_IO(36), PORT_DATA_IO(37),
  327. PORT_DATA_IO(38), PORT_DATA_IO(39),
  328. PORT_DATA_IO(40), PORT_DATA_IO(41),
  329. PORT_DATA_IO(42), PORT_DATA_IO(43),
  330. PORT_DATA_IO(44), PORT_DATA_IO(45),
  331. PORT_DATA_IO_PU(46), PORT_DATA_IO_PU(47),
  332. PORT_DATA_IO_PU(48), PORT_DATA_IO_PU(49),
  333. PORT_DATA_IO_PU(50), PORT_DATA_IO_PU(51),
  334. PORT_DATA_IO_PU(52), PORT_DATA_IO_PU(53),
  335. PORT_DATA_IO_PU(54), PORT_DATA_IO_PU(55),
  336. PORT_DATA_IO_PU(56), PORT_DATA_IO_PU(57),
  337. PORT_DATA_IO_PU(58), PORT_DATA_IO_PU(59),
  338. PORT_DATA_IO_PU(60), PORT_DATA_IO_PU(61),
  339. PORT_DATA_IO(62), PORT_DATA_O(63),
  340. PORT_DATA_O(64), PORT_DATA_IO_PU(65),
  341. PORT_DATA_O(66), PORT_DATA_IO_PU(67), /*66?*/
  342. PORT_DATA_O(68), PORT_DATA_IO(69),
  343. PORT_DATA_IO(70), PORT_DATA_IO(71),
  344. PORT_DATA_O(72), PORT_DATA_I_PU(73),
  345. PORT_DATA_I_PU_PD(74), PORT_DATA_IO_PU_PD(75),
  346. PORT_DATA_IO_PU_PD(76), PORT_DATA_IO_PU_PD(77),
  347. PORT_DATA_IO_PU_PD(78), PORT_DATA_IO_PU_PD(79),
  348. PORT_DATA_IO_PU_PD(80), PORT_DATA_IO_PU_PD(81),
  349. PORT_DATA_IO_PU_PD(82), PORT_DATA_IO_PU_PD(83),
  350. PORT_DATA_IO_PU_PD(84), PORT_DATA_IO_PU_PD(85),
  351. PORT_DATA_IO_PU_PD(86), PORT_DATA_IO_PU_PD(87),
  352. PORT_DATA_IO_PU_PD(88), PORT_DATA_IO_PU_PD(89),
  353. PORT_DATA_IO_PU_PD(90), PORT_DATA_IO_PU_PD(91),
  354. PORT_DATA_IO_PU_PD(92), PORT_DATA_IO_PU_PD(93),
  355. PORT_DATA_IO_PU_PD(94), PORT_DATA_IO_PU_PD(95),
  356. PORT_DATA_IO_PU(96), PORT_DATA_IO_PU_PD(97),
  357. PORT_DATA_IO_PU_PD(98), PORT_DATA_O(99), /*99?*/
  358. PORT_DATA_IO_PD(100), PORT_DATA_IO_PD(101),
  359. PORT_DATA_IO_PD(102), PORT_DATA_IO_PD(103),
  360. PORT_DATA_IO_PD(104), PORT_DATA_IO_PD(105),
  361. PORT_DATA_IO_PU(106), PORT_DATA_IO_PU(107),
  362. PORT_DATA_IO_PU(108), PORT_DATA_IO_PU(109),
  363. PORT_DATA_IO_PU(110), PORT_DATA_IO_PU(111),
  364. PORT_DATA_IO_PD(112), PORT_DATA_IO_PD(113),
  365. PORT_DATA_IO_PU(114), PORT_DATA_IO_PU(115),
  366. PORT_DATA_IO_PU(116), PORT_DATA_IO_PU(117),
  367. PORT_DATA_IO_PU(118), PORT_DATA_IO_PU(119),
  368. PORT_DATA_IO_PU(120), PORT_DATA_IO_PD(121),
  369. PORT_DATA_IO_PD(122), PORT_DATA_IO_PD(123),
  370. PORT_DATA_IO_PD(124), PORT_DATA_IO_PD(125),
  371. PORT_DATA_IO_PD(126), PORT_DATA_IO_PD(127),
  372. PORT_DATA_IO_PD(128), PORT_DATA_IO_PU_PD(129),
  373. PORT_DATA_IO_PU_PD(130), PORT_DATA_IO_PU_PD(131),
  374. PORT_DATA_IO_PU_PD(132), PORT_DATA_IO_PU_PD(133),
  375. PORT_DATA_IO_PU_PD(134), PORT_DATA_IO_PU_PD(135),
  376. PORT_DATA_IO_PD(136), PORT_DATA_IO_PD(137),
  377. PORT_DATA_IO_PD(138), PORT_DATA_IO_PD(139),
  378. PORT_DATA_IO_PD(140), PORT_DATA_IO_PD(141),
  379. PORT_DATA_IO_PD(142), PORT_DATA_IO_PU_PD(143),
  380. PORT_DATA_IO_PD(144), PORT_DATA_IO_PD(145),
  381. PORT_DATA_IO_PD(146), PORT_DATA_IO_PD(147),
  382. PORT_DATA_IO_PD(148), PORT_DATA_IO_PD(149),
  383. PORT_DATA_IO_PD(150), PORT_DATA_IO_PD(151),
  384. PORT_DATA_IO_PU_PD(152), PORT_DATA_I_PD(153),
  385. PORT_DATA_IO_PU_PD(154), PORT_DATA_I_PD(155),
  386. PORT_DATA_IO_PD(156), PORT_DATA_IO_PD(157),
  387. PORT_DATA_I_PD(158), PORT_DATA_IO_PD(159),
  388. PORT_DATA_O(160), PORT_DATA_IO_PD(161),
  389. PORT_DATA_IO_PD(162), PORT_DATA_IO_PD(163),
  390. PORT_DATA_I_PD(164), PORT_DATA_IO_PD(165),
  391. PORT_DATA_I_PD(166), PORT_DATA_I_PD(167),
  392. PORT_DATA_I_PD(168), PORT_DATA_I_PD(169),
  393. PORT_DATA_I_PD(170), PORT_DATA_O(171),
  394. PORT_DATA_IO_PU_PD(172), PORT_DATA_IO_PU_PD(173),
  395. PORT_DATA_IO_PU_PD(174), PORT_DATA_IO_PU_PD(175),
  396. PORT_DATA_IO_PU_PD(176), PORT_DATA_IO_PU_PD(177),
  397. PORT_DATA_IO_PU_PD(178), PORT_DATA_O(179),
  398. PORT_DATA_IO_PU_PD(180), PORT_DATA_IO_PU_PD(181),
  399. PORT_DATA_IO_PU_PD(182), PORT_DATA_IO_PU_PD(183),
  400. PORT_DATA_IO_PU_PD(184), PORT_DATA_O(185),
  401. PORT_DATA_IO_PU_PD(186), PORT_DATA_IO_PU_PD(187),
  402. PORT_DATA_IO_PU_PD(188), PORT_DATA_IO_PU_PD(189),
  403. PORT_DATA_IO_PU_PD(190),
  404. /* IRQ */
  405. PINMUX_DATA(IRQ0_6_MARK, PORT6_FN0, MSEL1CR_0_0),
  406. PINMUX_DATA(IRQ0_162_MARK, PORT162_FN0, MSEL1CR_0_1),
  407. PINMUX_DATA(IRQ1_MARK, PORT12_FN0),
  408. PINMUX_DATA(IRQ2_4_MARK, PORT4_FN0, MSEL1CR_2_0),
  409. PINMUX_DATA(IRQ2_5_MARK, PORT5_FN0, MSEL1CR_2_1),
  410. PINMUX_DATA(IRQ3_8_MARK, PORT8_FN0, MSEL1CR_3_0),
  411. PINMUX_DATA(IRQ3_16_MARK, PORT16_FN0, MSEL1CR_3_1),
  412. PINMUX_DATA(IRQ4_17_MARK, PORT17_FN0, MSEL1CR_4_0),
  413. PINMUX_DATA(IRQ4_163_MARK, PORT163_FN0, MSEL1CR_4_1),
  414. PINMUX_DATA(IRQ5_MARK, PORT18_FN0),
  415. PINMUX_DATA(IRQ6_39_MARK, PORT39_FN0, MSEL1CR_6_0),
  416. PINMUX_DATA(IRQ6_164_MARK, PORT164_FN0, MSEL1CR_6_1),
  417. PINMUX_DATA(IRQ7_40_MARK, PORT40_FN0, MSEL1CR_7_1),
  418. PINMUX_DATA(IRQ7_167_MARK, PORT167_FN0, MSEL1CR_7_0),
  419. PINMUX_DATA(IRQ8_41_MARK, PORT41_FN0, MSEL1CR_8_1),
  420. PINMUX_DATA(IRQ8_168_MARK, PORT168_FN0, MSEL1CR_8_0),
  421. PINMUX_DATA(IRQ9_42_MARK, PORT42_FN0, MSEL1CR_9_0),
  422. PINMUX_DATA(IRQ9_169_MARK, PORT169_FN0, MSEL1CR_9_1),
  423. PINMUX_DATA(IRQ10_MARK, PORT65_FN0, MSEL1CR_9_1),
  424. PINMUX_DATA(IRQ11_MARK, PORT67_FN0),
  425. PINMUX_DATA(IRQ12_80_MARK, PORT80_FN0, MSEL1CR_12_0),
  426. PINMUX_DATA(IRQ12_137_MARK, PORT137_FN0, MSEL1CR_12_1),
  427. PINMUX_DATA(IRQ13_81_MARK, PORT81_FN0, MSEL1CR_13_0),
  428. PINMUX_DATA(IRQ13_145_MARK, PORT145_FN0, MSEL1CR_13_1),
  429. PINMUX_DATA(IRQ14_82_MARK, PORT82_FN0, MSEL1CR_14_0),
  430. PINMUX_DATA(IRQ14_146_MARK, PORT146_FN0, MSEL1CR_14_1),
  431. PINMUX_DATA(IRQ15_83_MARK, PORT83_FN0, MSEL1CR_15_0),
  432. PINMUX_DATA(IRQ15_147_MARK, PORT147_FN0, MSEL1CR_15_1),
  433. PINMUX_DATA(IRQ16_84_MARK, PORT84_FN0, MSEL1CR_16_0),
  434. PINMUX_DATA(IRQ16_170_MARK, PORT170_FN0, MSEL1CR_16_1),
  435. PINMUX_DATA(IRQ17_MARK, PORT85_FN0),
  436. PINMUX_DATA(IRQ18_MARK, PORT86_FN0),
  437. PINMUX_DATA(IRQ19_MARK, PORT87_FN0),
  438. PINMUX_DATA(IRQ20_MARK, PORT92_FN0),
  439. PINMUX_DATA(IRQ21_MARK, PORT93_FN0),
  440. PINMUX_DATA(IRQ22_MARK, PORT94_FN0),
  441. PINMUX_DATA(IRQ23_MARK, PORT95_FN0),
  442. PINMUX_DATA(IRQ24_MARK, PORT112_FN0),
  443. PINMUX_DATA(IRQ25_MARK, PORT119_FN0),
  444. PINMUX_DATA(IRQ26_121_MARK, PORT121_FN0, MSEL1CR_26_1),
  445. PINMUX_DATA(IRQ26_172_MARK, PORT172_FN0, MSEL1CR_26_0),
  446. PINMUX_DATA(IRQ27_122_MARK, PORT122_FN0, MSEL1CR_27_1),
  447. PINMUX_DATA(IRQ27_180_MARK, PORT180_FN0, MSEL1CR_27_0),
  448. PINMUX_DATA(IRQ28_123_MARK, PORT123_FN0, MSEL1CR_28_1),
  449. PINMUX_DATA(IRQ28_181_MARK, PORT181_FN0, MSEL1CR_28_0),
  450. PINMUX_DATA(IRQ29_129_MARK, PORT129_FN0, MSEL1CR_29_1),
  451. PINMUX_DATA(IRQ29_182_MARK, PORT182_FN0, MSEL1CR_29_0),
  452. PINMUX_DATA(IRQ30_130_MARK, PORT130_FN0, MSEL1CR_30_1),
  453. PINMUX_DATA(IRQ30_183_MARK, PORT183_FN0, MSEL1CR_30_0),
  454. PINMUX_DATA(IRQ31_138_MARK, PORT138_FN0, MSEL1CR_31_1),
  455. PINMUX_DATA(IRQ31_184_MARK, PORT184_FN0, MSEL1CR_31_0),
  456. /* Function 1 */
  457. PINMUX_DATA(BBIF2_TSCK1_MARK, PORT0_FN1),
  458. PINMUX_DATA(BBIF2_TSYNC1_MARK, PORT1_FN1),
  459. PINMUX_DATA(BBIF2_TXD1_MARK, PORT2_FN1),
  460. PINMUX_DATA(BBIF2_RXD_MARK, PORT3_FN1),
  461. PINMUX_DATA(FSIACK_MARK, PORT4_FN1),
  462. PINMUX_DATA(FSIAILR_MARK, PORT5_FN1),
  463. PINMUX_DATA(FSIAIBT_MARK, PORT6_FN1),
  464. PINMUX_DATA(FSIAISLD_MARK, PORT7_FN1),
  465. PINMUX_DATA(FSIAOMC_MARK, PORT8_FN1),
  466. PINMUX_DATA(FSIAOLR_MARK, PORT9_FN1),
  467. PINMUX_DATA(FSIAOBT_MARK, PORT10_FN1),
  468. PINMUX_DATA(FSIAOSLD_MARK, PORT11_FN1),
  469. PINMUX_DATA(FMSOCK_MARK, PORT12_FN1),
  470. PINMUX_DATA(FMSOOLR_MARK, PORT13_FN1),
  471. PINMUX_DATA(FMSOOBT_MARK, PORT14_FN1),
  472. PINMUX_DATA(FMSOSLD_MARK, PORT15_FN1),
  473. PINMUX_DATA(FMSOILR_MARK, PORT16_FN1),
  474. PINMUX_DATA(FMSOIBT_MARK, PORT17_FN1),
  475. PINMUX_DATA(FMSISLD_MARK, PORT18_FN1),
  476. PINMUX_DATA(A0_MARK, PORT19_FN1),
  477. PINMUX_DATA(A1_MARK, PORT20_FN1),
  478. PINMUX_DATA(A2_MARK, PORT21_FN1),
  479. PINMUX_DATA(A3_MARK, PORT22_FN1),
  480. PINMUX_DATA(A4_FOE_MARK, PORT23_FN1),
  481. PINMUX_DATA(A5_FCDE_MARK, PORT24_FN1),
  482. PINMUX_DATA(A6_MARK, PORT25_FN1),
  483. PINMUX_DATA(A7_MARK, PORT26_FN1),
  484. PINMUX_DATA(A8_MARK, PORT27_FN1),
  485. PINMUX_DATA(A9_MARK, PORT28_FN1),
  486. PINMUX_DATA(A10_MARK, PORT29_FN1),
  487. PINMUX_DATA(A11_MARK, PORT30_FN1),
  488. PINMUX_DATA(A12_MARK, PORT31_FN1),
  489. PINMUX_DATA(A13_MARK, PORT32_FN1),
  490. PINMUX_DATA(A14_MARK, PORT33_FN1),
  491. PINMUX_DATA(A15_MARK, PORT34_FN1),
  492. PINMUX_DATA(A16_MARK, PORT35_FN1),
  493. PINMUX_DATA(A17_MARK, PORT36_FN1),
  494. PINMUX_DATA(A18_MARK, PORT37_FN1),
  495. PINMUX_DATA(A19_MARK, PORT38_FN1),
  496. PINMUX_DATA(A20_MARK, PORT39_FN1),
  497. PINMUX_DATA(A21_MARK, PORT40_FN1),
  498. PINMUX_DATA(A22_MARK, PORT41_FN1),
  499. PINMUX_DATA(A23_MARK, PORT42_FN1),
  500. PINMUX_DATA(A24_MARK, PORT43_FN1),
  501. PINMUX_DATA(A25_MARK, PORT44_FN1),
  502. PINMUX_DATA(A26_MARK, PORT45_FN1),
  503. PINMUX_DATA(D0_NAF0_MARK, PORT46_FN1),
  504. PINMUX_DATA(D1_NAF1_MARK, PORT47_FN1),
  505. PINMUX_DATA(D2_NAF2_MARK, PORT48_FN1),
  506. PINMUX_DATA(D3_NAF3_MARK, PORT49_FN1),
  507. PINMUX_DATA(D4_NAF4_MARK, PORT50_FN1),
  508. PINMUX_DATA(D5_NAF5_MARK, PORT51_FN1),
  509. PINMUX_DATA(D6_NAF6_MARK, PORT52_FN1),
  510. PINMUX_DATA(D7_NAF7_MARK, PORT53_FN1),
  511. PINMUX_DATA(D8_NAF8_MARK, PORT54_FN1),
  512. PINMUX_DATA(D9_NAF9_MARK, PORT55_FN1),
  513. PINMUX_DATA(D10_NAF10_MARK, PORT56_FN1),
  514. PINMUX_DATA(D11_NAF11_MARK, PORT57_FN1),
  515. PINMUX_DATA(D12_NAF12_MARK, PORT58_FN1),
  516. PINMUX_DATA(D13_NAF13_MARK, PORT59_FN1),
  517. PINMUX_DATA(D14_NAF14_MARK, PORT60_FN1),
  518. PINMUX_DATA(D15_NAF15_MARK, PORT61_FN1),
  519. PINMUX_DATA(CS0_MARK, PORT62_FN1),
  520. PINMUX_DATA(CS2_MARK, PORT63_FN1),
  521. PINMUX_DATA(CS4_MARK, PORT64_FN1),
  522. PINMUX_DATA(CS5A_MARK, PORT65_FN1),
  523. PINMUX_DATA(CS5B_MARK, PORT66_FN1),
  524. PINMUX_DATA(CS6A_MARK, PORT67_FN1),
  525. PINMUX_DATA(FCE0_MARK, PORT68_FN1),
  526. PINMUX_DATA(RD_FSC_MARK, PORT69_FN1),
  527. PINMUX_DATA(WE0_FWE_MARK, PORT70_FN1),
  528. PINMUX_DATA(WE1_MARK, PORT71_FN1),
  529. PINMUX_DATA(CKO_MARK, PORT72_FN1),
  530. PINMUX_DATA(FRB_MARK, PORT73_FN1),
  531. PINMUX_DATA(WAIT_MARK, PORT74_FN1),
  532. PINMUX_DATA(RDWR_MARK, PORT75_FN1),
  533. PINMUX_DATA(MEMC_AD0_MARK, PORT76_FN1),
  534. PINMUX_DATA(MEMC_AD1_MARK, PORT77_FN1),
  535. PINMUX_DATA(MEMC_AD2_MARK, PORT78_FN1),
  536. PINMUX_DATA(MEMC_AD3_MARK, PORT79_FN1),
  537. PINMUX_DATA(MEMC_AD4_MARK, PORT80_FN1),
  538. PINMUX_DATA(MEMC_AD5_MARK, PORT81_FN1),
  539. PINMUX_DATA(MEMC_AD6_MARK, PORT82_FN1),
  540. PINMUX_DATA(MEMC_AD7_MARK, PORT83_FN1),
  541. PINMUX_DATA(MEMC_AD8_MARK, PORT84_FN1),
  542. PINMUX_DATA(MEMC_AD9_MARK, PORT85_FN1),
  543. PINMUX_DATA(MEMC_AD10_MARK, PORT86_FN1),
  544. PINMUX_DATA(MEMC_AD11_MARK, PORT87_FN1),
  545. PINMUX_DATA(MEMC_AD12_MARK, PORT88_FN1),
  546. PINMUX_DATA(MEMC_AD13_MARK, PORT89_FN1),
  547. PINMUX_DATA(MEMC_AD14_MARK, PORT90_FN1),
  548. PINMUX_DATA(MEMC_AD15_MARK, PORT91_FN1),
  549. PINMUX_DATA(MEMC_CS0_MARK, PORT92_FN1),
  550. PINMUX_DATA(MEMC_BUSCLK_MEMC_A0_MARK, PORT93_FN1),
  551. PINMUX_DATA(MEMC_CS1_MEMC_A1_MARK, PORT94_FN1),
  552. PINMUX_DATA(MEMC_ADV_MEMC_DREQ0_MARK, PORT95_FN1),
  553. PINMUX_DATA(MEMC_WAIT_MEMC_DREQ1_MARK, PORT96_FN1),
  554. PINMUX_DATA(MEMC_NOE_MARK, PORT97_FN1),
  555. PINMUX_DATA(MEMC_NWE_MARK, PORT98_FN1),
  556. PINMUX_DATA(MEMC_INT_MARK, PORT99_FN1),
  557. PINMUX_DATA(VIO_VD_MARK, PORT100_FN1),
  558. PINMUX_DATA(VIO_HD_MARK, PORT101_FN1),
  559. PINMUX_DATA(VIO_D0_MARK, PORT102_FN1),
  560. PINMUX_DATA(VIO_D1_MARK, PORT103_FN1),
  561. PINMUX_DATA(VIO_D2_MARK, PORT104_FN1),
  562. PINMUX_DATA(VIO_D3_MARK, PORT105_FN1),
  563. PINMUX_DATA(VIO_D4_MARK, PORT106_FN1),
  564. PINMUX_DATA(VIO_D5_MARK, PORT107_FN1),
  565. PINMUX_DATA(VIO_D6_MARK, PORT108_FN1),
  566. PINMUX_DATA(VIO_D7_MARK, PORT109_FN1),
  567. PINMUX_DATA(VIO_D8_MARK, PORT110_FN1),
  568. PINMUX_DATA(VIO_D9_MARK, PORT111_FN1),
  569. PINMUX_DATA(VIO_D10_MARK, PORT112_FN1),
  570. PINMUX_DATA(VIO_D11_MARK, PORT113_FN1),
  571. PINMUX_DATA(VIO_D12_MARK, PORT114_FN1),
  572. PINMUX_DATA(VIO_D13_MARK, PORT115_FN1),
  573. PINMUX_DATA(VIO_D14_MARK, PORT116_FN1),
  574. PINMUX_DATA(VIO_D15_MARK, PORT117_FN1),
  575. PINMUX_DATA(VIO_CLK_MARK, PORT118_FN1),
  576. PINMUX_DATA(VIO_FIELD_MARK, PORT119_FN1),
  577. PINMUX_DATA(VIO_CKO_MARK, PORT120_FN1),
  578. PINMUX_DATA(LCDD0_MARK, PORT121_FN1),
  579. PINMUX_DATA(LCDD1_MARK, PORT122_FN1),
  580. PINMUX_DATA(LCDD2_MARK, PORT123_FN1),
  581. PINMUX_DATA(LCDD3_MARK, PORT124_FN1),
  582. PINMUX_DATA(LCDD4_MARK, PORT125_FN1),
  583. PINMUX_DATA(LCDD5_MARK, PORT126_FN1),
  584. PINMUX_DATA(LCDD6_MARK, PORT127_FN1),
  585. PINMUX_DATA(LCDD7_MARK, PORT128_FN1),
  586. PINMUX_DATA(LCDD8_MARK, PORT129_FN1),
  587. PINMUX_DATA(LCDD9_MARK, PORT130_FN1),
  588. PINMUX_DATA(LCDD10_MARK, PORT131_FN1),
  589. PINMUX_DATA(LCDD11_MARK, PORT132_FN1),
  590. PINMUX_DATA(LCDD12_MARK, PORT133_FN1),
  591. PINMUX_DATA(LCDD13_MARK, PORT134_FN1),
  592. PINMUX_DATA(LCDD14_MARK, PORT135_FN1),
  593. PINMUX_DATA(LCDD15_MARK, PORT136_FN1),
  594. PINMUX_DATA(LCDD16_MARK, PORT137_FN1),
  595. PINMUX_DATA(LCDD17_MARK, PORT138_FN1),
  596. PINMUX_DATA(LCDD18_MARK, PORT139_FN1),
  597. PINMUX_DATA(LCDD19_MARK, PORT140_FN1),
  598. PINMUX_DATA(LCDD20_MARK, PORT141_FN1),
  599. PINMUX_DATA(LCDD21_MARK, PORT142_FN1),
  600. PINMUX_DATA(LCDD22_MARK, PORT143_FN1),
  601. PINMUX_DATA(LCDD23_MARK, PORT144_FN1),
  602. PINMUX_DATA(LCDHSYN_MARK, PORT145_FN1),
  603. PINMUX_DATA(LCDVSYN_MARK, PORT146_FN1),
  604. PINMUX_DATA(LCDDCK_MARK, PORT147_FN1),
  605. PINMUX_DATA(LCDRD_MARK, PORT148_FN1),
  606. PINMUX_DATA(LCDDISP_MARK, PORT149_FN1),
  607. PINMUX_DATA(LCDLCLK_MARK, PORT150_FN1),
  608. PINMUX_DATA(LCDDON_MARK, PORT151_FN1),
  609. PINMUX_DATA(SCIFA0_TXD_MARK, PORT152_FN1),
  610. PINMUX_DATA(SCIFA0_RXD_MARK, PORT153_FN1),
  611. PINMUX_DATA(SCIFA1_TXD_MARK, PORT154_FN1),
  612. PINMUX_DATA(SCIFA1_RXD_MARK, PORT155_FN1),
  613. PINMUX_DATA(TS_SPSYNC1_MARK, PORT156_FN1),
  614. PINMUX_DATA(TS_SDAT1_MARK, PORT157_FN1),
  615. PINMUX_DATA(TS_SDEN1_MARK, PORT158_FN1),
  616. PINMUX_DATA(TS_SCK1_MARK, PORT159_FN1),
  617. PINMUX_DATA(TPU0TO0_MARK, PORT160_FN1),
  618. PINMUX_DATA(TPU0TO1_MARK, PORT161_FN1),
  619. PINMUX_DATA(SCIFB_SCK_MARK, PORT162_FN1),
  620. PINMUX_DATA(SCIFB_RTS_MARK, PORT163_FN1),
  621. PINMUX_DATA(SCIFB_CTS_MARK, PORT164_FN1),
  622. PINMUX_DATA(SCIFB_TXD_MARK, PORT165_FN1),
  623. PINMUX_DATA(SCIFB_RXD_MARK, PORT166_FN1),
  624. PINMUX_DATA(VBUS0_0_MARK, PORT167_FN1),
  625. PINMUX_DATA(VBUS0_1_MARK, PORT168_FN1),
  626. PINMUX_DATA(HDMI_HPD_MARK, PORT169_FN1),
  627. PINMUX_DATA(HDMI_CEC_MARK, PORT170_FN1),
  628. PINMUX_DATA(SDHICLK0_MARK, PORT171_FN1),
  629. PINMUX_DATA(SDHICD0_MARK, PORT172_FN1),
  630. PINMUX_DATA(SDHID0_0_MARK, PORT173_FN1),
  631. PINMUX_DATA(SDHID0_1_MARK, PORT174_FN1),
  632. PINMUX_DATA(SDHID0_2_MARK, PORT175_FN1),
  633. PINMUX_DATA(SDHID0_3_MARK, PORT176_FN1),
  634. PINMUX_DATA(SDHICMD0_MARK, PORT177_FN1),
  635. PINMUX_DATA(SDHIWP0_MARK, PORT178_FN1),
  636. PINMUX_DATA(SDHICLK1_MARK, PORT179_FN1),
  637. PINMUX_DATA(SDHID1_0_MARK, PORT180_FN1),
  638. PINMUX_DATA(SDHID1_1_MARK, PORT181_FN1),
  639. PINMUX_DATA(SDHID1_2_MARK, PORT182_FN1),
  640. PINMUX_DATA(SDHID1_3_MARK, PORT183_FN1),
  641. PINMUX_DATA(SDHICMD1_MARK, PORT184_FN1),
  642. PINMUX_DATA(SDHICLK2_MARK, PORT185_FN1),
  643. PINMUX_DATA(SDHID2_0_MARK, PORT186_FN1),
  644. PINMUX_DATA(SDHID2_1_MARK, PORT187_FN1),
  645. PINMUX_DATA(SDHID2_2_MARK, PORT188_FN1),
  646. PINMUX_DATA(SDHID2_3_MARK, PORT189_FN1),
  647. PINMUX_DATA(SDHICMD2_MARK, PORT190_FN1),
  648. /* Function 2 */
  649. PINMUX_DATA(FSIBCK_MARK, PORT4_FN2),
  650. PINMUX_DATA(SCIFA4_RXD_MARK, PORT5_FN2),
  651. PINMUX_DATA(SCIFA4_TXD_MARK, PORT6_FN2),
  652. PINMUX_DATA(SCIFA5_RXD_MARK, PORT8_FN2),
  653. PINMUX_DATA(FSIASPDIF_11_MARK, PORT11_FN2),
  654. PINMUX_DATA(SCIFA5_TXD_MARK, PORT12_FN2),
  655. PINMUX_DATA(FMSIOLR_MARK, PORT13_FN2),
  656. PINMUX_DATA(FMSIOBT_MARK, PORT14_FN2),
  657. PINMUX_DATA(FSIASPDIF_15_MARK, PORT15_FN2),
  658. PINMUX_DATA(FMSIILR_MARK, PORT16_FN2),
  659. PINMUX_DATA(FMSIIBT_MARK, PORT17_FN2),
  660. PINMUX_DATA(BS_MARK, PORT19_FN2),
  661. PINMUX_DATA(MSIOF0_TSYNC_MARK, PORT36_FN2),
  662. PINMUX_DATA(MSIOF0_TSCK_MARK, PORT37_FN2),
  663. PINMUX_DATA(MSIOF0_RXD_MARK, PORT38_FN2),
  664. PINMUX_DATA(MSIOF0_RSCK_MARK, PORT39_FN2),
  665. PINMUX_DATA(MSIOF0_RSYNC_MARK, PORT40_FN2),
  666. PINMUX_DATA(MSIOF0_MCK0_MARK, PORT41_FN2),
  667. PINMUX_DATA(MSIOF0_MCK1_MARK, PORT42_FN2),
  668. PINMUX_DATA(MSIOF0_SS1_MARK, PORT43_FN2),
  669. PINMUX_DATA(MSIOF0_SS2_MARK, PORT44_FN2),
  670. PINMUX_DATA(MSIOF0_TXD_MARK, PORT45_FN2),
  671. PINMUX_DATA(FMSICK_MARK, PORT65_FN2),
  672. PINMUX_DATA(FCE1_MARK, PORT66_FN2),
  673. PINMUX_DATA(BBIF1_RXD_MARK, PORT76_FN2),
  674. PINMUX_DATA(BBIF1_TSYNC_MARK, PORT77_FN2),
  675. PINMUX_DATA(BBIF1_TSCK_MARK, PORT78_FN2),
  676. PINMUX_DATA(BBIF1_TXD_MARK, PORT79_FN2),
  677. PINMUX_DATA(BBIF1_RSCK_MARK, PORT80_FN2),
  678. PINMUX_DATA(BBIF1_RSYNC_MARK, PORT81_FN2),
  679. PINMUX_DATA(BBIF1_FLOW_MARK, PORT82_FN2),
  680. PINMUX_DATA(BB_RX_FLOW_N_MARK, PORT83_FN2),
  681. PINMUX_DATA(MSIOF1_RSCK_MARK, PORT84_FN2),
  682. PINMUX_DATA(MSIOF1_RSYNC_MARK, PORT85_FN2),
  683. PINMUX_DATA(MSIOF1_MCK0_MARK, PORT86_FN2),
  684. PINMUX_DATA(MSIOF1_MCK1_MARK, PORT87_FN2),
  685. PINMUX_DATA(MSIOF1_TSCK_88_MARK, PORT88_FN2, MSEL4CR_10_1),
  686. PINMUX_DATA(MSIOF1_TSYNC_89_MARK, PORT89_FN2, MSEL4CR_10_1),
  687. PINMUX_DATA(MSIOF1_TXD_90_MARK, PORT90_FN2, MSEL4CR_10_1),
  688. PINMUX_DATA(MSIOF1_RXD_91_MARK, PORT91_FN2, MSEL4CR_10_1),
  689. PINMUX_DATA(MSIOF1_SS1_92_MARK, PORT92_FN2, MSEL4CR_10_1),
  690. PINMUX_DATA(MSIOF1_SS2_93_MARK, PORT93_FN2, MSEL4CR_10_1),
  691. PINMUX_DATA(SCIFA2_CTS1_MARK, PORT94_FN2),
  692. PINMUX_DATA(SCIFA2_RTS1_MARK, PORT95_FN2),
  693. PINMUX_DATA(SCIFA2_TXD1_MARK, PORT96_FN2),
  694. PINMUX_DATA(SCIFA2_RXD1_MARK, PORT97_FN2),
  695. PINMUX_DATA(SCIFA2_SCK1_MARK, PORT98_FN2),
  696. PINMUX_DATA(I2C_SCL2_MARK, PORT110_FN2),
  697. PINMUX_DATA(I2C_SDA2_MARK, PORT111_FN2),
  698. PINMUX_DATA(I2C_SCL3_MARK, PORT114_FN2, MSEL4CR_16_1),
  699. PINMUX_DATA(I2C_SDA3_MARK, PORT115_FN2, MSEL4CR_16_1),
  700. PINMUX_DATA(I2C_SCL4_MARK, PORT116_FN2, MSEL4CR_17_1),
  701. PINMUX_DATA(I2C_SDA4_MARK, PORT117_FN2, MSEL4CR_17_1),
  702. PINMUX_DATA(MSIOF2_RSCK_MARK, PORT134_FN2),
  703. PINMUX_DATA(MSIOF2_RSYNC_MARK, PORT135_FN2),
  704. PINMUX_DATA(MSIOF2_MCK0_MARK, PORT136_FN2),
  705. PINMUX_DATA(MSIOF2_MCK1_MARK, PORT137_FN2),
  706. PINMUX_DATA(MSIOF2_SS1_MARK, PORT138_FN2),
  707. PINMUX_DATA(MSIOF2_SS2_MARK, PORT139_FN2),
  708. PINMUX_DATA(SCIFA3_CTS_140_MARK, PORT140_FN2, MSEL3CR_9_1),
  709. PINMUX_DATA(SCIFA3_RTS_141_MARK, PORT141_FN2),
  710. PINMUX_DATA(SCIFA3_SCK_MARK, PORT142_FN2),
  711. PINMUX_DATA(SCIFA3_TXD_MARK, PORT143_FN2),
  712. PINMUX_DATA(SCIFA3_RXD_MARK, PORT144_FN2),
  713. PINMUX_DATA(MSIOF2_TSYNC_MARK, PORT148_FN2),
  714. PINMUX_DATA(MSIOF2_TSCK_MARK, PORT149_FN2),
  715. PINMUX_DATA(MSIOF2_RXD_MARK, PORT150_FN2),
  716. PINMUX_DATA(MSIOF2_TXD_MARK, PORT151_FN2),
  717. PINMUX_DATA(SCIFA0_SCK_MARK, PORT156_FN2),
  718. PINMUX_DATA(SCIFA0_RTS_MARK, PORT157_FN2),
  719. PINMUX_DATA(SCIFA0_CTS_MARK, PORT158_FN2),
  720. PINMUX_DATA(SCIFA1_SCK_MARK, PORT159_FN2),
  721. PINMUX_DATA(SCIFA1_RTS_MARK, PORT160_FN2),
  722. PINMUX_DATA(SCIFA1_CTS_MARK, PORT161_FN2),
  723. /* Function 3 */
  724. PINMUX_DATA(VIO_CKO1_MARK, PORT16_FN3),
  725. PINMUX_DATA(VIO_CKO2_MARK, PORT17_FN3),
  726. PINMUX_DATA(IDIN_1_18_MARK, PORT18_FN3, MSEL4CR_14_1),
  727. PINMUX_DATA(MSIOF1_TSCK_39_MARK, PORT39_FN3, MSEL4CR_10_0),
  728. PINMUX_DATA(MSIOF1_TSYNC_40_MARK, PORT40_FN3, MSEL4CR_10_0),
  729. PINMUX_DATA(MSIOF1_TXD_41_MARK, PORT41_FN3, MSEL4CR_10_0),
  730. PINMUX_DATA(MSIOF1_RXD_42_MARK, PORT42_FN3, MSEL4CR_10_0),
  731. PINMUX_DATA(MSIOF1_SS1_43_MARK, PORT43_FN3, MSEL4CR_10_0),
  732. PINMUX_DATA(MSIOF1_SS2_44_MARK, PORT44_FN3, MSEL4CR_10_0),
  733. PINMUX_DATA(MMCD1_0_MARK, PORT54_FN3, MSEL4CR_15_1),
  734. PINMUX_DATA(MMCD1_1_MARK, PORT55_FN3, MSEL4CR_15_1),
  735. PINMUX_DATA(MMCD1_2_MARK, PORT56_FN3, MSEL4CR_15_1),
  736. PINMUX_DATA(MMCD1_3_MARK, PORT57_FN3, MSEL4CR_15_1),
  737. PINMUX_DATA(MMCD1_4_MARK, PORT58_FN3, MSEL4CR_15_1),
  738. PINMUX_DATA(MMCD1_5_MARK, PORT59_FN3, MSEL4CR_15_1),
  739. PINMUX_DATA(MMCD1_6_MARK, PORT60_FN3, MSEL4CR_15_1),
  740. PINMUX_DATA(MMCD1_7_MARK, PORT61_FN3, MSEL4CR_15_1),
  741. PINMUX_DATA(VINT_I_MARK, PORT65_FN3),
  742. PINMUX_DATA(MMCCLK1_MARK, PORT66_FN3, MSEL4CR_15_1),
  743. PINMUX_DATA(MMCCMD1_MARK, PORT67_FN3, MSEL4CR_15_1),
  744. PINMUX_DATA(TPU0TO2_93_MARK, PORT93_FN3),
  745. PINMUX_DATA(TPU0TO2_99_MARK, PORT99_FN3),
  746. PINMUX_DATA(TPU0TO3_MARK, PORT112_FN3),
  747. PINMUX_DATA(IDIN_0_MARK, PORT113_FN3),
  748. PINMUX_DATA(EXTLP_0_MARK, PORT114_FN3),
  749. PINMUX_DATA(OVCN2_0_MARK, PORT115_FN3),
  750. PINMUX_DATA(PWEN_0_MARK, PORT116_FN3),
  751. PINMUX_DATA(OVCN_0_MARK, PORT117_FN3),
  752. PINMUX_DATA(KEYOUT7_MARK, PORT121_FN3),
  753. PINMUX_DATA(KEYOUT6_MARK, PORT122_FN3),
  754. PINMUX_DATA(KEYOUT5_MARK, PORT123_FN3),
  755. PINMUX_DATA(KEYOUT4_MARK, PORT124_FN3),
  756. PINMUX_DATA(KEYOUT3_MARK, PORT125_FN3),
  757. PINMUX_DATA(KEYOUT2_MARK, PORT126_FN3),
  758. PINMUX_DATA(KEYOUT1_MARK, PORT127_FN3),
  759. PINMUX_DATA(KEYOUT0_MARK, PORT128_FN3),
  760. PINMUX_DATA(KEYIN7_MARK, PORT129_FN3),
  761. PINMUX_DATA(KEYIN6_MARK, PORT130_FN3),
  762. PINMUX_DATA(KEYIN5_MARK, PORT131_FN3),
  763. PINMUX_DATA(KEYIN4_MARK, PORT132_FN3),
  764. PINMUX_DATA(KEYIN3_133_MARK, PORT133_FN3, MSEL4CR_18_0),
  765. PINMUX_DATA(KEYIN2_134_MARK, PORT134_FN3, MSEL4CR_18_0),
  766. PINMUX_DATA(KEYIN1_135_MARK, PORT135_FN3, MSEL4CR_18_0),
  767. PINMUX_DATA(KEYIN0_136_MARK, PORT136_FN3, MSEL4CR_18_0),
  768. PINMUX_DATA(TS_SPSYNC2_MARK, PORT137_FN3),
  769. PINMUX_DATA(IROUT_139_MARK, PORT139_FN3),
  770. PINMUX_DATA(IRDA_OUT_MARK, PORT140_FN3),
  771. PINMUX_DATA(IRDA_IN_MARK, PORT141_FN3),
  772. PINMUX_DATA(IRDA_FIRSEL_MARK, PORT142_FN3),
  773. PINMUX_DATA(TS_SDAT2_MARK, PORT145_FN3),
  774. PINMUX_DATA(TS_SDEN2_MARK, PORT146_FN3),
  775. PINMUX_DATA(TS_SCK2_MARK, PORT147_FN3),
  776. /* Function 4 */
  777. PINMUX_DATA(SCIFA3_CTS_43_MARK, PORT43_FN4, MSEL3CR_9_0),
  778. PINMUX_DATA(SCIFA3_RTS_44_MARK, PORT44_FN4),
  779. PINMUX_DATA(GP_RX_FLAG_MARK, PORT76_FN4),
  780. PINMUX_DATA(GP_RX_DATA_MARK, PORT77_FN4),
  781. PINMUX_DATA(GP_TX_READY_MARK, PORT78_FN4),
  782. PINMUX_DATA(GP_RX_WAKE_MARK, PORT79_FN4),
  783. PINMUX_DATA(MP_TX_FLAG_MARK, PORT80_FN4),
  784. PINMUX_DATA(MP_TX_DATA_MARK, PORT81_FN4),
  785. PINMUX_DATA(MP_RX_READY_MARK, PORT82_FN4),
  786. PINMUX_DATA(MP_TX_WAKE_MARK, PORT83_FN4),
  787. PINMUX_DATA(MMCD0_0_MARK, PORT84_FN4, MSEL4CR_15_0),
  788. PINMUX_DATA(MMCD0_1_MARK, PORT85_FN4, MSEL4CR_15_0),
  789. PINMUX_DATA(MMCD0_2_MARK, PORT86_FN4, MSEL4CR_15_0),
  790. PINMUX_DATA(MMCD0_3_MARK, PORT87_FN4, MSEL4CR_15_0),
  791. PINMUX_DATA(MMCD0_4_MARK, PORT88_FN4, MSEL4CR_15_0),
  792. PINMUX_DATA(MMCD0_5_MARK, PORT89_FN4, MSEL4CR_15_0),
  793. PINMUX_DATA(MMCD0_6_MARK, PORT90_FN4, MSEL4CR_15_0),
  794. PINMUX_DATA(MMCD0_7_MARK, PORT91_FN4, MSEL4CR_15_0),
  795. PINMUX_DATA(MMCCMD0_MARK, PORT92_FN4, MSEL4CR_15_0),
  796. PINMUX_DATA(SIM_RST_MARK, PORT94_FN4),
  797. PINMUX_DATA(SIM_CLK_MARK, PORT95_FN4),
  798. PINMUX_DATA(SIM_D_MARK, PORT98_FN4),
  799. PINMUX_DATA(MMCCLK0_MARK, PORT99_FN4, MSEL4CR_15_0),
  800. PINMUX_DATA(IDIN_1_113_MARK, PORT113_FN4, MSEL4CR_14_0),
  801. PINMUX_DATA(OVCN_1_114_MARK, PORT114_FN4, MSEL4CR_14_0),
  802. PINMUX_DATA(PWEN_1_115_MARK, PORT115_FN4),
  803. PINMUX_DATA(EXTLP_1_MARK, PORT116_FN4),
  804. PINMUX_DATA(OVCN2_1_MARK, PORT117_FN4),
  805. PINMUX_DATA(KEYIN0_121_MARK, PORT121_FN4, MSEL4CR_18_1),
  806. PINMUX_DATA(KEYIN1_122_MARK, PORT122_FN4, MSEL4CR_18_1),
  807. PINMUX_DATA(KEYIN2_123_MARK, PORT123_FN4, MSEL4CR_18_1),
  808. PINMUX_DATA(KEYIN3_124_MARK, PORT124_FN4, MSEL4CR_18_1),
  809. PINMUX_DATA(PWEN_1_138_MARK, PORT138_FN4),
  810. PINMUX_DATA(IROUT_140_MARK, PORT140_FN4),
  811. PINMUX_DATA(LCDCS_MARK, PORT145_FN4),
  812. PINMUX_DATA(LCDWR_MARK, PORT147_FN4),
  813. PINMUX_DATA(LCDRS_MARK, PORT149_FN4),
  814. PINMUX_DATA(OVCN_1_162_MARK, PORT162_FN4, MSEL4CR_14_1),
  815. /* Function 5 */
  816. PINMUX_DATA(GPI0_MARK, PORT41_FN5),
  817. PINMUX_DATA(GPI1_MARK, PORT42_FN5),
  818. PINMUX_DATA(GPO0_MARK, PORT43_FN5),
  819. PINMUX_DATA(GPO1_MARK, PORT44_FN5),
  820. PINMUX_DATA(I2C_SCL3S_MARK, PORT137_FN5, MSEL4CR_16_0),
  821. PINMUX_DATA(I2C_SDA3S_MARK, PORT145_FN5, MSEL4CR_16_0),
  822. PINMUX_DATA(I2C_SCL4S_MARK, PORT146_FN5, MSEL4CR_17_0),
  823. PINMUX_DATA(I2C_SDA4S_MARK, PORT147_FN5, MSEL4CR_17_0),
  824. /* Function select */
  825. PINMUX_DATA(LCDC0_SELECT_MARK, MSEL3CR_6_0),
  826. PINMUX_DATA(LCDC1_SELECT_MARK, MSEL3CR_6_1),
  827. PINMUX_DATA(TS0_1SELECT_MARK, MSEL3CR_21_0, MSEL3CR_20_0),
  828. PINMUX_DATA(TS0_2SELECT_MARK, MSEL3CR_21_0, MSEL3CR_20_1),
  829. PINMUX_DATA(TS1_1SELECT_MARK, MSEL3CR_27_0, MSEL3CR_26_0),
  830. PINMUX_DATA(TS1_2SELECT_MARK, MSEL3CR_27_0, MSEL3CR_26_1),
  831. PINMUX_DATA(SDENC_CPG_MARK, MSEL4CR_19_0),
  832. PINMUX_DATA(SDENC_DV_CLKI_MARK, MSEL4CR_19_1),
  833. PINMUX_DATA(MFIv6_MARK, MSEL4CR_6_0),
  834. PINMUX_DATA(MFIv4_MARK, MSEL4CR_6_1),
  835. };
  836. static struct sh_pfc_pin pinmux_pins[] = {
  837. GPIO_PORT_ALL(),
  838. };
  839. /* - BSC -------------------------------------------------------------------- */
  840. static const unsigned int bsc_data8_pins[] = {
  841. /* D[0:7] */
  842. 46, 47, 48, 49, 50, 51, 52, 53,
  843. };
  844. static const unsigned int bsc_data8_mux[] = {
  845. D0_NAF0_MARK, D1_NAF1_MARK, D2_NAF2_MARK, D3_NAF3_MARK,
  846. D4_NAF4_MARK, D5_NAF5_MARK, D6_NAF6_MARK, D7_NAF7_MARK,
  847. };
  848. static const unsigned int bsc_data16_pins[] = {
  849. /* D[0:15] */
  850. 46, 47, 48, 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, 59, 60, 61,
  851. };
  852. static const unsigned int bsc_data16_mux[] = {
  853. D0_NAF0_MARK, D1_NAF1_MARK, D2_NAF2_MARK, D3_NAF3_MARK,
  854. D4_NAF4_MARK, D5_NAF5_MARK, D6_NAF6_MARK, D7_NAF7_MARK,
  855. D8_NAF8_MARK, D9_NAF9_MARK, D10_NAF10_MARK, D11_NAF11_MARK,
  856. D12_NAF12_MARK, D13_NAF13_MARK, D14_NAF14_MARK, D15_NAF15_MARK,
  857. };
  858. static const unsigned int bsc_cs0_pins[] = {
  859. /* CS */
  860. 62,
  861. };
  862. static const unsigned int bsc_cs0_mux[] = {
  863. CS0_MARK,
  864. };
  865. static const unsigned int bsc_cs2_pins[] = {
  866. /* CS */
  867. 63,
  868. };
  869. static const unsigned int bsc_cs2_mux[] = {
  870. CS2_MARK,
  871. };
  872. static const unsigned int bsc_cs4_pins[] = {
  873. /* CS */
  874. 64,
  875. };
  876. static const unsigned int bsc_cs4_mux[] = {
  877. CS4_MARK,
  878. };
  879. static const unsigned int bsc_cs5a_pins[] = {
  880. /* CS */
  881. 65,
  882. };
  883. static const unsigned int bsc_cs5a_mux[] = {
  884. CS5A_MARK,
  885. };
  886. static const unsigned int bsc_cs5b_pins[] = {
  887. /* CS */
  888. 66,
  889. };
  890. static const unsigned int bsc_cs5b_mux[] = {
  891. CS5B_MARK,
  892. };
  893. static const unsigned int bsc_cs6a_pins[] = {
  894. /* CS */
  895. 67,
  896. };
  897. static const unsigned int bsc_cs6a_mux[] = {
  898. CS6A_MARK,
  899. };
  900. static const unsigned int bsc_rd_we8_pins[] = {
  901. /* RD, WE[0] */
  902. 69, 70,
  903. };
  904. static const unsigned int bsc_rd_we8_mux[] = {
  905. RD_FSC_MARK, WE0_FWE_MARK,
  906. };
  907. static const unsigned int bsc_rd_we16_pins[] = {
  908. /* RD, WE[0:1] */
  909. 69, 70, 71,
  910. };
  911. static const unsigned int bsc_rd_we16_mux[] = {
  912. RD_FSC_MARK, WE0_FWE_MARK, WE1_MARK,
  913. };
  914. static const unsigned int bsc_bs_pins[] = {
  915. /* BS */
  916. 19,
  917. };
  918. static const unsigned int bsc_bs_mux[] = {
  919. BS_MARK,
  920. };
  921. static const unsigned int bsc_rdwr_pins[] = {
  922. /* RDWR */
  923. 75,
  924. };
  925. static const unsigned int bsc_rdwr_mux[] = {
  926. RDWR_MARK,
  927. };
  928. static const unsigned int bsc_wait_pins[] = {
  929. /* WAIT */
  930. 74,
  931. };
  932. static const unsigned int bsc_wait_mux[] = {
  933. WAIT_MARK,
  934. };
  935. /* - CEU -------------------------------------------------------------------- */
  936. static const unsigned int ceu_data_0_7_pins[] = {
  937. /* D[0:7] */
  938. 102, 103, 104, 105, 106, 107, 108, 109,
  939. };
  940. static const unsigned int ceu_data_0_7_mux[] = {
  941. VIO_D0_MARK, VIO_D1_MARK, VIO_D2_MARK, VIO_D3_MARK,
  942. VIO_D4_MARK, VIO_D5_MARK, VIO_D6_MARK, VIO_D7_MARK,
  943. };
  944. static const unsigned int ceu_data_8_15_pins[] = {
  945. /* D[8:15] */
  946. 110, 111, 112, 113, 114, 115, 116, 117,
  947. };
  948. static const unsigned int ceu_data_8_15_mux[] = {
  949. VIO_D8_MARK, VIO_D9_MARK, VIO_D10_MARK, VIO_D11_MARK,
  950. VIO_D12_MARK, VIO_D13_MARK, VIO_D14_MARK, VIO_D15_MARK,
  951. };
  952. static const unsigned int ceu_clk_0_pins[] = {
  953. /* CKO */
  954. 120,
  955. };
  956. static const unsigned int ceu_clk_0_mux[] = {
  957. VIO_CKO_MARK,
  958. };
  959. static const unsigned int ceu_clk_1_pins[] = {
  960. /* CKO */
  961. 16,
  962. };
  963. static const unsigned int ceu_clk_1_mux[] = {
  964. VIO_CKO1_MARK,
  965. };
  966. static const unsigned int ceu_clk_2_pins[] = {
  967. /* CKO */
  968. 17,
  969. };
  970. static const unsigned int ceu_clk_2_mux[] = {
  971. VIO_CKO2_MARK,
  972. };
  973. static const unsigned int ceu_sync_pins[] = {
  974. /* CLK, VD, HD */
  975. 118, 100, 101,
  976. };
  977. static const unsigned int ceu_sync_mux[] = {
  978. VIO_CLK_MARK, VIO_VD_MARK, VIO_HD_MARK,
  979. };
  980. static const unsigned int ceu_field_pins[] = {
  981. /* FIELD */
  982. 119,
  983. };
  984. static const unsigned int ceu_field_mux[] = {
  985. VIO_FIELD_MARK,
  986. };
  987. /* - FLCTL ------------------------------------------------------------------ */
  988. static const unsigned int flctl_data_pins[] = {
  989. /* NAF[0:15] */
  990. 46, 47, 48, 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, 59, 60, 61,
  991. };
  992. static const unsigned int flctl_data_mux[] = {
  993. D0_NAF0_MARK, D1_NAF1_MARK, D2_NAF2_MARK, D3_NAF3_MARK,
  994. D4_NAF4_MARK, D5_NAF5_MARK, D6_NAF6_MARK, D7_NAF7_MARK,
  995. D8_NAF8_MARK, D9_NAF9_MARK, D10_NAF10_MARK, D11_NAF11_MARK,
  996. D12_NAF12_MARK, D13_NAF13_MARK, D14_NAF14_MARK, D15_NAF15_MARK,
  997. };
  998. static const unsigned int flctl_ce0_pins[] = {
  999. /* CE */
  1000. 68,
  1001. };
  1002. static const unsigned int flctl_ce0_mux[] = {
  1003. FCE0_MARK,
  1004. };
  1005. static const unsigned int flctl_ce1_pins[] = {
  1006. /* CE */
  1007. 66,
  1008. };
  1009. static const unsigned int flctl_ce1_mux[] = {
  1010. FCE1_MARK,
  1011. };
  1012. static const unsigned int flctl_ctrl_pins[] = {
  1013. /* FCDE, FOE, FSC, FWE, FRB */
  1014. 24, 23, 69, 70, 73,
  1015. };
  1016. static const unsigned int flctl_ctrl_mux[] = {
  1017. A5_FCDE_MARK, A4_FOE_MARK, RD_FSC_MARK, WE0_FWE_MARK, FRB_MARK,
  1018. };
  1019. /* - MMCIF ------------------------------------------------------------------ */
  1020. static const unsigned int mmc0_data1_0_pins[] = {
  1021. /* D[0] */
  1022. 84,
  1023. };
  1024. static const unsigned int mmc0_data1_0_mux[] = {
  1025. MMCD0_0_MARK,
  1026. };
  1027. static const unsigned int mmc0_data4_0_pins[] = {
  1028. /* D[0:3] */
  1029. 84, 85, 86, 87,
  1030. };
  1031. static const unsigned int mmc0_data4_0_mux[] = {
  1032. MMCD0_0_MARK, MMCD0_1_MARK, MMCD0_2_MARK, MMCD0_3_MARK,
  1033. };
  1034. static const unsigned int mmc0_data8_0_pins[] = {
  1035. /* D[0:7] */
  1036. 84, 85, 86, 87, 88, 89, 90, 91,
  1037. };
  1038. static const unsigned int mmc0_data8_0_mux[] = {
  1039. MMCD0_0_MARK, MMCD0_1_MARK, MMCD0_2_MARK, MMCD0_3_MARK,
  1040. MMCD0_4_MARK, MMCD0_5_MARK, MMCD0_6_MARK, MMCD0_7_MARK,
  1041. };
  1042. static const unsigned int mmc0_ctrl_0_pins[] = {
  1043. /* CMD, CLK */
  1044. 92, 99,
  1045. };
  1046. static const unsigned int mmc0_ctrl_0_mux[] = {
  1047. MMCCMD0_MARK, MMCCLK0_MARK,
  1048. };
  1049. static const unsigned int mmc0_data1_1_pins[] = {
  1050. /* D[0] */
  1051. 54,
  1052. };
  1053. static const unsigned int mmc0_data1_1_mux[] = {
  1054. MMCD1_0_MARK,
  1055. };
  1056. static const unsigned int mmc0_data4_1_pins[] = {
  1057. /* D[0:3] */
  1058. 54, 55, 56, 57,
  1059. };
  1060. static const unsigned int mmc0_data4_1_mux[] = {
  1061. MMCD1_0_MARK, MMCD1_1_MARK, MMCD1_2_MARK, MMCD1_3_MARK,
  1062. };
  1063. static const unsigned int mmc0_data8_1_pins[] = {
  1064. /* D[0:7] */
  1065. 54, 55, 56, 57, 58, 59, 60, 61,
  1066. };
  1067. static const unsigned int mmc0_data8_1_mux[] = {
  1068. MMCD1_0_MARK, MMCD1_1_MARK, MMCD1_2_MARK, MMCD1_3_MARK,
  1069. MMCD1_4_MARK, MMCD1_5_MARK, MMCD1_6_MARK, MMCD1_7_MARK,
  1070. };
  1071. static const unsigned int mmc0_ctrl_1_pins[] = {
  1072. /* CMD, CLK */
  1073. 67, 66,
  1074. };
  1075. static const unsigned int mmc0_ctrl_1_mux[] = {
  1076. MMCCMD1_MARK, MMCCLK1_MARK,
  1077. };
  1078. /* - SDHI0 ------------------------------------------------------------------ */
  1079. static const unsigned int sdhi0_data1_pins[] = {
  1080. /* D0 */
  1081. 173,
  1082. };
  1083. static const unsigned int sdhi0_data1_mux[] = {
  1084. SDHID0_0_MARK,
  1085. };
  1086. static const unsigned int sdhi0_data4_pins[] = {
  1087. /* D[0:3] */
  1088. 173, 174, 175, 176,
  1089. };
  1090. static const unsigned int sdhi0_data4_mux[] = {
  1091. SDHID0_0_MARK, SDHID0_1_MARK, SDHID0_2_MARK, SDHID0_3_MARK,
  1092. };
  1093. static const unsigned int sdhi0_ctrl_pins[] = {
  1094. /* CMD, CLK */
  1095. 177, 171,
  1096. };
  1097. static const unsigned int sdhi0_ctrl_mux[] = {
  1098. SDHICMD0_MARK, SDHICLK0_MARK,
  1099. };
  1100. static const unsigned int sdhi0_cd_pins[] = {
  1101. /* CD */
  1102. 172,
  1103. };
  1104. static const unsigned int sdhi0_cd_mux[] = {
  1105. SDHICD0_MARK,
  1106. };
  1107. static const unsigned int sdhi0_wp_pins[] = {
  1108. /* WP */
  1109. 178,
  1110. };
  1111. static const unsigned int sdhi0_wp_mux[] = {
  1112. SDHIWP0_MARK,
  1113. };
  1114. /* - SDHI1 ------------------------------------------------------------------ */
  1115. static const unsigned int sdhi1_data1_pins[] = {
  1116. /* D0 */
  1117. 180,
  1118. };
  1119. static const unsigned int sdhi1_data1_mux[] = {
  1120. SDHID1_0_MARK,
  1121. };
  1122. static const unsigned int sdhi1_data4_pins[] = {
  1123. /* D[0:3] */
  1124. 180, 181, 182, 183,
  1125. };
  1126. static const unsigned int sdhi1_data4_mux[] = {
  1127. SDHID1_0_MARK, SDHID1_1_MARK, SDHID1_2_MARK, SDHID1_3_MARK,
  1128. };
  1129. static const unsigned int sdhi1_ctrl_pins[] = {
  1130. /* CMD, CLK */
  1131. 184, 179,
  1132. };
  1133. static const unsigned int sdhi1_ctrl_mux[] = {
  1134. SDHICMD1_MARK, SDHICLK1_MARK,
  1135. };
  1136. static const unsigned int sdhi2_data1_pins[] = {
  1137. /* D0 */
  1138. 186,
  1139. };
  1140. static const unsigned int sdhi2_data1_mux[] = {
  1141. SDHID2_0_MARK,
  1142. };
  1143. static const unsigned int sdhi2_data4_pins[] = {
  1144. /* D[0:3] */
  1145. 186, 187, 188, 189,
  1146. };
  1147. static const unsigned int sdhi2_data4_mux[] = {
  1148. SDHID2_0_MARK, SDHID2_1_MARK, SDHID2_2_MARK, SDHID2_3_MARK,
  1149. };
  1150. static const unsigned int sdhi2_ctrl_pins[] = {
  1151. /* CMD, CLK */
  1152. 190, 185,
  1153. };
  1154. static const unsigned int sdhi2_ctrl_mux[] = {
  1155. SDHICMD2_MARK, SDHICLK2_MARK,
  1156. };
  1157. static const struct sh_pfc_pin_group pinmux_groups[] = {
  1158. SH_PFC_PIN_GROUP(bsc_data8),
  1159. SH_PFC_PIN_GROUP(bsc_data16),
  1160. SH_PFC_PIN_GROUP(bsc_cs0),
  1161. SH_PFC_PIN_GROUP(bsc_cs2),
  1162. SH_PFC_PIN_GROUP(bsc_cs4),
  1163. SH_PFC_PIN_GROUP(bsc_cs5a),
  1164. SH_PFC_PIN_GROUP(bsc_cs5b),
  1165. SH_PFC_PIN_GROUP(bsc_cs6a),
  1166. SH_PFC_PIN_GROUP(bsc_rd_we8),
  1167. SH_PFC_PIN_GROUP(bsc_rd_we16),
  1168. SH_PFC_PIN_GROUP(bsc_bs),
  1169. SH_PFC_PIN_GROUP(bsc_rdwr),
  1170. SH_PFC_PIN_GROUP(ceu_data_0_7),
  1171. SH_PFC_PIN_GROUP(ceu_data_8_15),
  1172. SH_PFC_PIN_GROUP(ceu_clk_0),
  1173. SH_PFC_PIN_GROUP(ceu_clk_1),
  1174. SH_PFC_PIN_GROUP(ceu_clk_2),
  1175. SH_PFC_PIN_GROUP(ceu_sync),
  1176. SH_PFC_PIN_GROUP(ceu_field),
  1177. SH_PFC_PIN_GROUP(flctl_data),
  1178. SH_PFC_PIN_GROUP(flctl_ce0),
  1179. SH_PFC_PIN_GROUP(flctl_ce1),
  1180. SH_PFC_PIN_GROUP(flctl_ctrl),
  1181. SH_PFC_PIN_GROUP(mmc0_data1_0),
  1182. SH_PFC_PIN_GROUP(mmc0_data4_0),
  1183. SH_PFC_PIN_GROUP(mmc0_data8_0),
  1184. SH_PFC_PIN_GROUP(mmc0_ctrl_0),
  1185. SH_PFC_PIN_GROUP(mmc0_data1_1),
  1186. SH_PFC_PIN_GROUP(mmc0_data4_1),
  1187. SH_PFC_PIN_GROUP(mmc0_data8_1),
  1188. SH_PFC_PIN_GROUP(mmc0_ctrl_1),
  1189. SH_PFC_PIN_GROUP(sdhi0_data1),
  1190. SH_PFC_PIN_GROUP(sdhi0_data4),
  1191. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  1192. SH_PFC_PIN_GROUP(sdhi0_cd),
  1193. SH_PFC_PIN_GROUP(sdhi0_wp),
  1194. SH_PFC_PIN_GROUP(sdhi1_data1),
  1195. SH_PFC_PIN_GROUP(sdhi1_data4),
  1196. SH_PFC_PIN_GROUP(sdhi1_ctrl),
  1197. SH_PFC_PIN_GROUP(sdhi2_data1),
  1198. SH_PFC_PIN_GROUP(sdhi2_data4),
  1199. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  1200. };
  1201. static const char * const bsc_groups[] = {
  1202. "bsc_data8",
  1203. "bsc_data16",
  1204. "bsc_cs0",
  1205. "bsc_cs2",
  1206. "bsc_cs4",
  1207. "bsc_cs5a",
  1208. "bsc_cs5b",
  1209. "bsc_cs6a",
  1210. "bsc_rd_we8",
  1211. "bsc_rd_we16",
  1212. "bsc_bs",
  1213. "bsc_rdwr",
  1214. };
  1215. static const char * const ceu_groups[] = {
  1216. "ceu_data_0_7",
  1217. "ceu_data_8_15",
  1218. "ceu_clk_0",
  1219. "ceu_clk_1",
  1220. "ceu_clk_2",
  1221. "ceu_sync",
  1222. "ceu_field",
  1223. };
  1224. static const char * const flctl_groups[] = {
  1225. "flctl_data",
  1226. "flctl_ce0",
  1227. "flctl_ce1",
  1228. "flctl_ctrl",
  1229. };
  1230. static const char * const mmc0_groups[] = {
  1231. "mmc0_data1_0",
  1232. "mmc0_data4_0",
  1233. "mmc0_data8_0",
  1234. "mmc0_ctrl_0",
  1235. "mmc0_data1_1",
  1236. "mmc0_data4_1",
  1237. "mmc0_data8_1",
  1238. "mmc0_ctrl_1",
  1239. };
  1240. static const char * const sdhi0_groups[] = {
  1241. "sdhi0_data1",
  1242. "sdhi0_data4",
  1243. "sdhi0_ctrl",
  1244. "sdhi0_cd",
  1245. "sdhi0_wp",
  1246. };
  1247. static const char * const sdhi1_groups[] = {
  1248. "sdhi1_data1",
  1249. "sdhi1_data4",
  1250. "sdhi1_ctrl",
  1251. };
  1252. static const char * const sdhi2_groups[] = {
  1253. "sdhi2_data1",
  1254. "sdhi2_data4",
  1255. "sdhi2_ctrl",
  1256. };
  1257. static const struct sh_pfc_function pinmux_functions[] = {
  1258. SH_PFC_FUNCTION(bsc),
  1259. SH_PFC_FUNCTION(ceu),
  1260. SH_PFC_FUNCTION(flctl),
  1261. SH_PFC_FUNCTION(mmc0),
  1262. SH_PFC_FUNCTION(sdhi0),
  1263. SH_PFC_FUNCTION(sdhi1),
  1264. SH_PFC_FUNCTION(sdhi2),
  1265. };
  1266. #define PINMUX_FN_BASE ARRAY_SIZE(pinmux_pins)
  1267. static const struct pinmux_func pinmux_func_gpios[] = {
  1268. /* IRQ */
  1269. GPIO_FN(IRQ0_6), GPIO_FN(IRQ0_162), GPIO_FN(IRQ1),
  1270. GPIO_FN(IRQ2_4), GPIO_FN(IRQ2_5), GPIO_FN(IRQ3_8),
  1271. GPIO_FN(IRQ3_16), GPIO_FN(IRQ4_17), GPIO_FN(IRQ4_163),
  1272. GPIO_FN(IRQ5), GPIO_FN(IRQ6_39), GPIO_FN(IRQ6_164),
  1273. GPIO_FN(IRQ7_40), GPIO_FN(IRQ7_167), GPIO_FN(IRQ8_41),
  1274. GPIO_FN(IRQ8_168), GPIO_FN(IRQ9_42), GPIO_FN(IRQ9_169),
  1275. GPIO_FN(IRQ10), GPIO_FN(IRQ11), GPIO_FN(IRQ12_80),
  1276. GPIO_FN(IRQ12_137), GPIO_FN(IRQ13_81), GPIO_FN(IRQ13_145),
  1277. GPIO_FN(IRQ14_82), GPIO_FN(IRQ14_146), GPIO_FN(IRQ15_83),
  1278. GPIO_FN(IRQ15_147), GPIO_FN(IRQ16_84), GPIO_FN(IRQ16_170),
  1279. GPIO_FN(IRQ17), GPIO_FN(IRQ18), GPIO_FN(IRQ19),
  1280. GPIO_FN(IRQ20), GPIO_FN(IRQ21), GPIO_FN(IRQ22),
  1281. GPIO_FN(IRQ23), GPIO_FN(IRQ24), GPIO_FN(IRQ25),
  1282. GPIO_FN(IRQ26_121), GPIO_FN(IRQ26_172), GPIO_FN(IRQ27_122),
  1283. GPIO_FN(IRQ27_180), GPIO_FN(IRQ28_123), GPIO_FN(IRQ28_181),
  1284. GPIO_FN(IRQ29_129), GPIO_FN(IRQ29_182), GPIO_FN(IRQ30_130),
  1285. GPIO_FN(IRQ30_183), GPIO_FN(IRQ31_138), GPIO_FN(IRQ31_184),
  1286. /* MSIOF0 */
  1287. GPIO_FN(MSIOF0_TSYNC), GPIO_FN(MSIOF0_TSCK), GPIO_FN(MSIOF0_RXD),
  1288. GPIO_FN(MSIOF0_RSCK), GPIO_FN(MSIOF0_RSYNC), GPIO_FN(MSIOF0_MCK0),
  1289. GPIO_FN(MSIOF0_MCK1), GPIO_FN(MSIOF0_SS1), GPIO_FN(MSIOF0_SS2),
  1290. GPIO_FN(MSIOF0_TXD),
  1291. /* MSIOF1 */
  1292. GPIO_FN(MSIOF1_TSCK_39), GPIO_FN(MSIOF1_TSCK_88),
  1293. GPIO_FN(MSIOF1_TSYNC_40), GPIO_FN(MSIOF1_TSYNC_89),
  1294. GPIO_FN(MSIOF1_TXD_41), GPIO_FN(MSIOF1_TXD_90),
  1295. GPIO_FN(MSIOF1_RXD_42), GPIO_FN(MSIOF1_RXD_91),
  1296. GPIO_FN(MSIOF1_SS1_43), GPIO_FN(MSIOF1_SS1_92),
  1297. GPIO_FN(MSIOF1_SS2_44), GPIO_FN(MSIOF1_SS2_93),
  1298. GPIO_FN(MSIOF1_RSCK), GPIO_FN(MSIOF1_RSYNC),
  1299. GPIO_FN(MSIOF1_MCK0), GPIO_FN(MSIOF1_MCK1),
  1300. /* MSIOF2 */
  1301. GPIO_FN(MSIOF2_RSCK), GPIO_FN(MSIOF2_RSYNC), GPIO_FN(MSIOF2_MCK0),
  1302. GPIO_FN(MSIOF2_MCK1), GPIO_FN(MSIOF2_SS1), GPIO_FN(MSIOF2_SS2),
  1303. GPIO_FN(MSIOF2_TSYNC), GPIO_FN(MSIOF2_TSCK), GPIO_FN(MSIOF2_RXD),
  1304. GPIO_FN(MSIOF2_TXD),
  1305. /* BBIF1 */
  1306. GPIO_FN(BBIF1_RXD), GPIO_FN(BBIF1_TSYNC), GPIO_FN(BBIF1_TSCK),
  1307. GPIO_FN(BBIF1_TXD), GPIO_FN(BBIF1_RSCK), GPIO_FN(BBIF1_RSYNC),
  1308. GPIO_FN(BBIF1_FLOW), GPIO_FN(BB_RX_FLOW_N),
  1309. /* BBIF2 */
  1310. GPIO_FN(BBIF2_TSCK1), GPIO_FN(BBIF2_TSYNC1),
  1311. GPIO_FN(BBIF2_TXD1), GPIO_FN(BBIF2_RXD),
  1312. /* FSI */
  1313. GPIO_FN(FSIACK), GPIO_FN(FSIBCK), GPIO_FN(FSIAILR),
  1314. GPIO_FN(FSIAIBT), GPIO_FN(FSIAISLD), GPIO_FN(FSIAOMC),
  1315. GPIO_FN(FSIAOLR), GPIO_FN(FSIAOBT), GPIO_FN(FSIAOSLD),
  1316. GPIO_FN(FSIASPDIF_11), GPIO_FN(FSIASPDIF_15),
  1317. /* FMSI */
  1318. GPIO_FN(FMSOCK), GPIO_FN(FMSOOLR), GPIO_FN(FMSIOLR),
  1319. GPIO_FN(FMSOOBT), GPIO_FN(FMSIOBT), GPIO_FN(FMSOSLD),
  1320. GPIO_FN(FMSOILR), GPIO_FN(FMSIILR), GPIO_FN(FMSOIBT),
  1321. GPIO_FN(FMSIIBT), GPIO_FN(FMSISLD), GPIO_FN(FMSICK),
  1322. /* SCIFA0 */
  1323. GPIO_FN(SCIFA0_TXD), GPIO_FN(SCIFA0_RXD), GPIO_FN(SCIFA0_SCK),
  1324. GPIO_FN(SCIFA0_RTS), GPIO_FN(SCIFA0_CTS),
  1325. /* SCIFA1 */
  1326. GPIO_FN(SCIFA1_TXD), GPIO_FN(SCIFA1_RXD), GPIO_FN(SCIFA1_SCK),
  1327. GPIO_FN(SCIFA1_RTS), GPIO_FN(SCIFA1_CTS),
  1328. /* SCIFA2 */
  1329. GPIO_FN(SCIFA2_CTS1), GPIO_FN(SCIFA2_RTS1), GPIO_FN(SCIFA2_TXD1),
  1330. GPIO_FN(SCIFA2_RXD1), GPIO_FN(SCIFA2_SCK1),
  1331. /* SCIFA3 */
  1332. GPIO_FN(SCIFA3_CTS_43), GPIO_FN(SCIFA3_CTS_140),
  1333. GPIO_FN(SCIFA3_RTS_44), GPIO_FN(SCIFA3_RTS_141),
  1334. GPIO_FN(SCIFA3_SCK), GPIO_FN(SCIFA3_TXD),
  1335. GPIO_FN(SCIFA3_RXD),
  1336. /* SCIFA4 */
  1337. GPIO_FN(SCIFA4_RXD), GPIO_FN(SCIFA4_TXD),
  1338. /* SCIFA5 */
  1339. GPIO_FN(SCIFA5_RXD), GPIO_FN(SCIFA5_TXD),
  1340. /* SCIFB */
  1341. GPIO_FN(SCIFB_SCK), GPIO_FN(SCIFB_RTS), GPIO_FN(SCIFB_CTS),
  1342. GPIO_FN(SCIFB_TXD), GPIO_FN(SCIFB_RXD),
  1343. /* CEU */
  1344. GPIO_FN(VIO_HD), GPIO_FN(VIO_CKO1), GPIO_FN(VIO_CKO2),
  1345. GPIO_FN(VIO_VD), GPIO_FN(VIO_CLK), GPIO_FN(VIO_FIELD),
  1346. GPIO_FN(VIO_CKO), GPIO_FN(VIO_D0), GPIO_FN(VIO_D1),
  1347. GPIO_FN(VIO_D2), GPIO_FN(VIO_D3), GPIO_FN(VIO_D4),
  1348. GPIO_FN(VIO_D5), GPIO_FN(VIO_D6), GPIO_FN(VIO_D7),
  1349. GPIO_FN(VIO_D8), GPIO_FN(VIO_D9), GPIO_FN(VIO_D10),
  1350. GPIO_FN(VIO_D11), GPIO_FN(VIO_D12), GPIO_FN(VIO_D13),
  1351. GPIO_FN(VIO_D14), GPIO_FN(VIO_D15),
  1352. /* USB0 */
  1353. GPIO_FN(IDIN_0), GPIO_FN(EXTLP_0), GPIO_FN(OVCN2_0),
  1354. GPIO_FN(PWEN_0), GPIO_FN(OVCN_0), GPIO_FN(VBUS0_0),
  1355. /* USB1 */
  1356. GPIO_FN(IDIN_1_18), GPIO_FN(IDIN_1_113),
  1357. GPIO_FN(OVCN_1_114), GPIO_FN(OVCN_1_162),
  1358. GPIO_FN(PWEN_1_115), GPIO_FN(PWEN_1_138),
  1359. GPIO_FN(EXTLP_1), GPIO_FN(OVCN2_1),
  1360. GPIO_FN(VBUS0_1),
  1361. /* GPIO */
  1362. GPIO_FN(GPI0), GPIO_FN(GPI1), GPIO_FN(GPO0), GPIO_FN(GPO1),
  1363. /* BSC */
  1364. GPIO_FN(BS), GPIO_FN(WE1), GPIO_FN(CKO),
  1365. GPIO_FN(WAIT), GPIO_FN(RDWR),
  1366. GPIO_FN(A0), GPIO_FN(A1), GPIO_FN(A2),
  1367. GPIO_FN(A3), GPIO_FN(A6), GPIO_FN(A7),
  1368. GPIO_FN(A8), GPIO_FN(A9), GPIO_FN(A10),
  1369. GPIO_FN(A11), GPIO_FN(A12), GPIO_FN(A13),
  1370. GPIO_FN(A14), GPIO_FN(A15), GPIO_FN(A16),
  1371. GPIO_FN(A17), GPIO_FN(A18), GPIO_FN(A19),
  1372. GPIO_FN(A20), GPIO_FN(A21), GPIO_FN(A22),
  1373. GPIO_FN(A23), GPIO_FN(A24), GPIO_FN(A25),
  1374. GPIO_FN(A26),
  1375. GPIO_FN(CS0), GPIO_FN(CS2), GPIO_FN(CS4),
  1376. GPIO_FN(CS5A), GPIO_FN(CS5B), GPIO_FN(CS6A),
  1377. /* BSC/FLCTL */
  1378. GPIO_FN(RD_FSC), GPIO_FN(WE0_FWE), GPIO_FN(A4_FOE),
  1379. GPIO_FN(A5_FCDE), GPIO_FN(D0_NAF0), GPIO_FN(D1_NAF1),
  1380. GPIO_FN(D2_NAF2), GPIO_FN(D3_NAF3), GPIO_FN(D4_NAF4),
  1381. GPIO_FN(D5_NAF5), GPIO_FN(D6_NAF6), GPIO_FN(D7_NAF7),
  1382. GPIO_FN(D8_NAF8), GPIO_FN(D9_NAF9), GPIO_FN(D10_NAF10),
  1383. GPIO_FN(D11_NAF11), GPIO_FN(D12_NAF12), GPIO_FN(D13_NAF13),
  1384. GPIO_FN(D14_NAF14), GPIO_FN(D15_NAF15),
  1385. /* SPU2 */
  1386. GPIO_FN(VINT_I),
  1387. /* FLCTL */
  1388. GPIO_FN(FCE1), GPIO_FN(FCE0), GPIO_FN(FRB),
  1389. /* HSI */
  1390. GPIO_FN(GP_RX_FLAG), GPIO_FN(GP_RX_DATA), GPIO_FN(GP_TX_READY),
  1391. GPIO_FN(GP_RX_WAKE), GPIO_FN(MP_TX_FLAG), GPIO_FN(MP_TX_DATA),
  1392. GPIO_FN(MP_RX_READY), GPIO_FN(MP_TX_WAKE),
  1393. /* MFI */
  1394. GPIO_FN(MFIv6),
  1395. GPIO_FN(MFIv4),
  1396. GPIO_FN(MEMC_BUSCLK_MEMC_A0), GPIO_FN(MEMC_ADV_MEMC_DREQ0),
  1397. GPIO_FN(MEMC_WAIT_MEMC_DREQ1), GPIO_FN(MEMC_CS1_MEMC_A1),
  1398. GPIO_FN(MEMC_CS0), GPIO_FN(MEMC_NOE),
  1399. GPIO_FN(MEMC_NWE), GPIO_FN(MEMC_INT),
  1400. GPIO_FN(MEMC_AD0), GPIO_FN(MEMC_AD1), GPIO_FN(MEMC_AD2),
  1401. GPIO_FN(MEMC_AD3), GPIO_FN(MEMC_AD4), GPIO_FN(MEMC_AD5),
  1402. GPIO_FN(MEMC_AD6), GPIO_FN(MEMC_AD7), GPIO_FN(MEMC_AD8),
  1403. GPIO_FN(MEMC_AD9), GPIO_FN(MEMC_AD10), GPIO_FN(MEMC_AD11),
  1404. GPIO_FN(MEMC_AD12), GPIO_FN(MEMC_AD13), GPIO_FN(MEMC_AD14),
  1405. GPIO_FN(MEMC_AD15),
  1406. /* SIM */
  1407. GPIO_FN(SIM_RST), GPIO_FN(SIM_CLK), GPIO_FN(SIM_D),
  1408. /* TPU */
  1409. GPIO_FN(TPU0TO0), GPIO_FN(TPU0TO1), GPIO_FN(TPU0TO2_93),
  1410. GPIO_FN(TPU0TO2_99), GPIO_FN(TPU0TO3),
  1411. /* I2C2 */
  1412. GPIO_FN(I2C_SCL2), GPIO_FN(I2C_SDA2),
  1413. /* I2C3(1) */
  1414. GPIO_FN(I2C_SCL3), GPIO_FN(I2C_SDA3),
  1415. /* I2C3(2) */
  1416. GPIO_FN(I2C_SCL3S), GPIO_FN(I2C_SDA3S),
  1417. /* I2C4(2) */
  1418. GPIO_FN(I2C_SCL4), GPIO_FN(I2C_SDA4),
  1419. /* I2C4(2) */
  1420. GPIO_FN(I2C_SCL4S), GPIO_FN(I2C_SDA4S),
  1421. /* KEYSC */
  1422. GPIO_FN(KEYOUT0), GPIO_FN(KEYIN0_121), GPIO_FN(KEYIN0_136),
  1423. GPIO_FN(KEYOUT1), GPIO_FN(KEYIN1_122), GPIO_FN(KEYIN1_135),
  1424. GPIO_FN(KEYOUT2), GPIO_FN(KEYIN2_123), GPIO_FN(KEYIN2_134),
  1425. GPIO_FN(KEYOUT3), GPIO_FN(KEYIN3_124), GPIO_FN(KEYIN3_133),
  1426. GPIO_FN(KEYOUT4), GPIO_FN(KEYIN4), GPIO_FN(KEYOUT5),
  1427. GPIO_FN(KEYIN5), GPIO_FN(KEYOUT6), GPIO_FN(KEYIN6),
  1428. GPIO_FN(KEYOUT7), GPIO_FN(KEYIN7),
  1429. /* LCDC */
  1430. GPIO_FN(LCDHSYN), GPIO_FN(LCDCS), GPIO_FN(LCDVSYN),
  1431. GPIO_FN(LCDDCK), GPIO_FN(LCDWR), GPIO_FN(LCDRD),
  1432. GPIO_FN(LCDDISP), GPIO_FN(LCDRS), GPIO_FN(LCDLCLK),
  1433. GPIO_FN(LCDDON),
  1434. GPIO_FN(LCDD0), GPIO_FN(LCDD1), GPIO_FN(LCDD2),
  1435. GPIO_FN(LCDD3), GPIO_FN(LCDD4), GPIO_FN(LCDD5),
  1436. GPIO_FN(LCDD6), GPIO_FN(LCDD7), GPIO_FN(LCDD8),
  1437. GPIO_FN(LCDD9), GPIO_FN(LCDD10), GPIO_FN(LCDD11),
  1438. GPIO_FN(LCDD12), GPIO_FN(LCDD13), GPIO_FN(LCDD14),
  1439. GPIO_FN(LCDD15), GPIO_FN(LCDD16), GPIO_FN(LCDD17),
  1440. GPIO_FN(LCDD18), GPIO_FN(LCDD19), GPIO_FN(LCDD20),
  1441. GPIO_FN(LCDD21), GPIO_FN(LCDD22), GPIO_FN(LCDD23),
  1442. GPIO_FN(LCDC0_SELECT),
  1443. GPIO_FN(LCDC1_SELECT),
  1444. /* IRDA */
  1445. GPIO_FN(IRDA_OUT), GPIO_FN(IRDA_IN), GPIO_FN(IRDA_FIRSEL),
  1446. GPIO_FN(IROUT_139), GPIO_FN(IROUT_140),
  1447. /* TSIF1 */
  1448. GPIO_FN(TS0_1SELECT),
  1449. GPIO_FN(TS0_2SELECT),
  1450. GPIO_FN(TS1_1SELECT),
  1451. GPIO_FN(TS1_2SELECT),
  1452. GPIO_FN(TS_SPSYNC1), GPIO_FN(TS_SDAT1),
  1453. GPIO_FN(TS_SDEN1), GPIO_FN(TS_SCK1),
  1454. /* TSIF2 */
  1455. GPIO_FN(TS_SPSYNC2), GPIO_FN(TS_SDAT2),
  1456. GPIO_FN(TS_SDEN2), GPIO_FN(TS_SCK2),
  1457. /* HDMI */
  1458. GPIO_FN(HDMI_HPD), GPIO_FN(HDMI_CEC),
  1459. /* SDENC */
  1460. GPIO_FN(SDENC_CPG),
  1461. GPIO_FN(SDENC_DV_CLKI),
  1462. };
  1463. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  1464. PORTCR(0, 0xE6051000), /* PORT0CR */
  1465. PORTCR(1, 0xE6051001), /* PORT1CR */
  1466. PORTCR(2, 0xE6051002), /* PORT2CR */
  1467. PORTCR(3, 0xE6051003), /* PORT3CR */
  1468. PORTCR(4, 0xE6051004), /* PORT4CR */
  1469. PORTCR(5, 0xE6051005), /* PORT5CR */
  1470. PORTCR(6, 0xE6051006), /* PORT6CR */
  1471. PORTCR(7, 0xE6051007), /* PORT7CR */
  1472. PORTCR(8, 0xE6051008), /* PORT8CR */
  1473. PORTCR(9, 0xE6051009), /* PORT9CR */
  1474. PORTCR(10, 0xE605100A), /* PORT10CR */
  1475. PORTCR(11, 0xE605100B), /* PORT11CR */
  1476. PORTCR(12, 0xE605100C), /* PORT12CR */
  1477. PORTCR(13, 0xE605100D), /* PORT13CR */
  1478. PORTCR(14, 0xE605100E), /* PORT14CR */
  1479. PORTCR(15, 0xE605100F), /* PORT15CR */
  1480. PORTCR(16, 0xE6051010), /* PORT16CR */
  1481. PORTCR(17, 0xE6051011), /* PORT17CR */
  1482. PORTCR(18, 0xE6051012), /* PORT18CR */
  1483. PORTCR(19, 0xE6051013), /* PORT19CR */
  1484. PORTCR(20, 0xE6051014), /* PORT20CR */
  1485. PORTCR(21, 0xE6051015), /* PORT21CR */
  1486. PORTCR(22, 0xE6051016), /* PORT22CR */
  1487. PORTCR(23, 0xE6051017), /* PORT23CR */
  1488. PORTCR(24, 0xE6051018), /* PORT24CR */
  1489. PORTCR(25, 0xE6051019), /* PORT25CR */
  1490. PORTCR(26, 0xE605101A), /* PORT26CR */
  1491. PORTCR(27, 0xE605101B), /* PORT27CR */
  1492. PORTCR(28, 0xE605101C), /* PORT28CR */
  1493. PORTCR(29, 0xE605101D), /* PORT29CR */
  1494. PORTCR(30, 0xE605101E), /* PORT30CR */
  1495. PORTCR(31, 0xE605101F), /* PORT31CR */
  1496. PORTCR(32, 0xE6051020), /* PORT32CR */
  1497. PORTCR(33, 0xE6051021), /* PORT33CR */
  1498. PORTCR(34, 0xE6051022), /* PORT34CR */
  1499. PORTCR(35, 0xE6051023), /* PORT35CR */
  1500. PORTCR(36, 0xE6051024), /* PORT36CR */
  1501. PORTCR(37, 0xE6051025), /* PORT37CR */
  1502. PORTCR(38, 0xE6051026), /* PORT38CR */
  1503. PORTCR(39, 0xE6051027), /* PORT39CR */
  1504. PORTCR(40, 0xE6051028), /* PORT40CR */
  1505. PORTCR(41, 0xE6051029), /* PORT41CR */
  1506. PORTCR(42, 0xE605102A), /* PORT42CR */
  1507. PORTCR(43, 0xE605102B), /* PORT43CR */
  1508. PORTCR(44, 0xE605102C), /* PORT44CR */
  1509. PORTCR(45, 0xE605102D), /* PORT45CR */
  1510. PORTCR(46, 0xE605202E), /* PORT46CR */
  1511. PORTCR(47, 0xE605202F), /* PORT47CR */
  1512. PORTCR(48, 0xE6052030), /* PORT48CR */
  1513. PORTCR(49, 0xE6052031), /* PORT49CR */
  1514. PORTCR(50, 0xE6052032), /* PORT50CR */
  1515. PORTCR(51, 0xE6052033), /* PORT51CR */
  1516. PORTCR(52, 0xE6052034), /* PORT52CR */
  1517. PORTCR(53, 0xE6052035), /* PORT53CR */
  1518. PORTCR(54, 0xE6052036), /* PORT54CR */
  1519. PORTCR(55, 0xE6052037), /* PORT55CR */
  1520. PORTCR(56, 0xE6052038), /* PORT56CR */
  1521. PORTCR(57, 0xE6052039), /* PORT57CR */
  1522. PORTCR(58, 0xE605203A), /* PORT58CR */
  1523. PORTCR(59, 0xE605203B), /* PORT59CR */
  1524. PORTCR(60, 0xE605203C), /* PORT60CR */
  1525. PORTCR(61, 0xE605203D), /* PORT61CR */
  1526. PORTCR(62, 0xE605203E), /* PORT62CR */
  1527. PORTCR(63, 0xE605203F), /* PORT63CR */
  1528. PORTCR(64, 0xE6052040), /* PORT64CR */
  1529. PORTCR(65, 0xE6052041), /* PORT65CR */
  1530. PORTCR(66, 0xE6052042), /* PORT66CR */
  1531. PORTCR(67, 0xE6052043), /* PORT67CR */
  1532. PORTCR(68, 0xE6052044), /* PORT68CR */
  1533. PORTCR(69, 0xE6052045), /* PORT69CR */
  1534. PORTCR(70, 0xE6052046), /* PORT70CR */
  1535. PORTCR(71, 0xE6052047), /* PORT71CR */
  1536. PORTCR(72, 0xE6052048), /* PORT72CR */
  1537. PORTCR(73, 0xE6052049), /* PORT73CR */
  1538. PORTCR(74, 0xE605204A), /* PORT74CR */
  1539. PORTCR(75, 0xE605204B), /* PORT75CR */
  1540. PORTCR(76, 0xE605004C), /* PORT76CR */
  1541. PORTCR(77, 0xE605004D), /* PORT77CR */
  1542. PORTCR(78, 0xE605004E), /* PORT78CR */
  1543. PORTCR(79, 0xE605004F), /* PORT79CR */
  1544. PORTCR(80, 0xE6050050), /* PORT80CR */
  1545. PORTCR(81, 0xE6050051), /* PORT81CR */
  1546. PORTCR(82, 0xE6050052), /* PORT82CR */
  1547. PORTCR(83, 0xE6050053), /* PORT83CR */
  1548. PORTCR(84, 0xE6050054), /* PORT84CR */
  1549. PORTCR(85, 0xE6050055), /* PORT85CR */
  1550. PORTCR(86, 0xE6050056), /* PORT86CR */
  1551. PORTCR(87, 0xE6050057), /* PORT87CR */
  1552. PORTCR(88, 0xE6050058), /* PORT88CR */
  1553. PORTCR(89, 0xE6050059), /* PORT89CR */
  1554. PORTCR(90, 0xE605005A), /* PORT90CR */
  1555. PORTCR(91, 0xE605005B), /* PORT91CR */
  1556. PORTCR(92, 0xE605005C), /* PORT92CR */
  1557. PORTCR(93, 0xE605005D), /* PORT93CR */
  1558. PORTCR(94, 0xE605005E), /* PORT94CR */
  1559. PORTCR(95, 0xE605005F), /* PORT95CR */
  1560. PORTCR(96, 0xE6050060), /* PORT96CR */
  1561. PORTCR(97, 0xE6050061), /* PORT97CR */
  1562. PORTCR(98, 0xE6050062), /* PORT98CR */
  1563. PORTCR(99, 0xE6050063), /* PORT99CR */
  1564. PORTCR(100, 0xE6053064), /* PORT100CR */
  1565. PORTCR(101, 0xE6053065), /* PORT101CR */
  1566. PORTCR(102, 0xE6053066), /* PORT102CR */
  1567. PORTCR(103, 0xE6053067), /* PORT103CR */
  1568. PORTCR(104, 0xE6053068), /* PORT104CR */
  1569. PORTCR(105, 0xE6053069), /* PORT105CR */
  1570. PORTCR(106, 0xE605306A), /* PORT106CR */
  1571. PORTCR(107, 0xE605306B), /* PORT107CR */
  1572. PORTCR(108, 0xE605306C), /* PORT108CR */
  1573. PORTCR(109, 0xE605306D), /* PORT109CR */
  1574. PORTCR(110, 0xE605306E), /* PORT110CR */
  1575. PORTCR(111, 0xE605306F), /* PORT111CR */
  1576. PORTCR(112, 0xE6053070), /* PORT112CR */
  1577. PORTCR(113, 0xE6053071), /* PORT113CR */
  1578. PORTCR(114, 0xE6053072), /* PORT114CR */
  1579. PORTCR(115, 0xE6053073), /* PORT115CR */
  1580. PORTCR(116, 0xE6053074), /* PORT116CR */
  1581. PORTCR(117, 0xE6053075), /* PORT117CR */
  1582. PORTCR(118, 0xE6053076), /* PORT118CR */
  1583. PORTCR(119, 0xE6053077), /* PORT119CR */
  1584. PORTCR(120, 0xE6053078), /* PORT120CR */
  1585. PORTCR(121, 0xE6050079), /* PORT121CR */
  1586. PORTCR(122, 0xE605007A), /* PORT122CR */
  1587. PORTCR(123, 0xE605007B), /* PORT123CR */
  1588. PORTCR(124, 0xE605007C), /* PORT124CR */
  1589. PORTCR(125, 0xE605007D), /* PORT125CR */
  1590. PORTCR(126, 0xE605007E), /* PORT126CR */
  1591. PORTCR(127, 0xE605007F), /* PORT127CR */
  1592. PORTCR(128, 0xE6050080), /* PORT128CR */
  1593. PORTCR(129, 0xE6050081), /* PORT129CR */
  1594. PORTCR(130, 0xE6050082), /* PORT130CR */
  1595. PORTCR(131, 0xE6050083), /* PORT131CR */
  1596. PORTCR(132, 0xE6050084), /* PORT132CR */
  1597. PORTCR(133, 0xE6050085), /* PORT133CR */
  1598. PORTCR(134, 0xE6050086), /* PORT134CR */
  1599. PORTCR(135, 0xE6050087), /* PORT135CR */
  1600. PORTCR(136, 0xE6050088), /* PORT136CR */
  1601. PORTCR(137, 0xE6050089), /* PORT137CR */
  1602. PORTCR(138, 0xE605008A), /* PORT138CR */
  1603. PORTCR(139, 0xE605008B), /* PORT139CR */
  1604. PORTCR(140, 0xE605008C), /* PORT140CR */
  1605. PORTCR(141, 0xE605008D), /* PORT141CR */
  1606. PORTCR(142, 0xE605008E), /* PORT142CR */
  1607. PORTCR(143, 0xE605008F), /* PORT143CR */
  1608. PORTCR(144, 0xE6050090), /* PORT144CR */
  1609. PORTCR(145, 0xE6050091), /* PORT145CR */
  1610. PORTCR(146, 0xE6050092), /* PORT146CR */
  1611. PORTCR(147, 0xE6050093), /* PORT147CR */
  1612. PORTCR(148, 0xE6050094), /* PORT148CR */
  1613. PORTCR(149, 0xE6050095), /* PORT149CR */
  1614. PORTCR(150, 0xE6050096), /* PORT150CR */
  1615. PORTCR(151, 0xE6050097), /* PORT151CR */
  1616. PORTCR(152, 0xE6053098), /* PORT152CR */
  1617. PORTCR(153, 0xE6053099), /* PORT153CR */
  1618. PORTCR(154, 0xE605309A), /* PORT154CR */
  1619. PORTCR(155, 0xE605309B), /* PORT155CR */
  1620. PORTCR(156, 0xE605009C), /* PORT156CR */
  1621. PORTCR(157, 0xE605009D), /* PORT157CR */
  1622. PORTCR(158, 0xE605009E), /* PORT158CR */
  1623. PORTCR(159, 0xE605009F), /* PORT159CR */
  1624. PORTCR(160, 0xE60500A0), /* PORT160CR */
  1625. PORTCR(161, 0xE60500A1), /* PORT161CR */
  1626. PORTCR(162, 0xE60500A2), /* PORT162CR */
  1627. PORTCR(163, 0xE60500A3), /* PORT163CR */
  1628. PORTCR(164, 0xE60500A4), /* PORT164CR */
  1629. PORTCR(165, 0xE60500A5), /* PORT165CR */
  1630. PORTCR(166, 0xE60500A6), /* PORT166CR */
  1631. PORTCR(167, 0xE60520A7), /* PORT167CR */
  1632. PORTCR(168, 0xE60520A8), /* PORT168CR */
  1633. PORTCR(169, 0xE60520A9), /* PORT169CR */
  1634. PORTCR(170, 0xE60520AA), /* PORT170CR */
  1635. PORTCR(171, 0xE60520AB), /* PORT171CR */
  1636. PORTCR(172, 0xE60520AC), /* PORT172CR */
  1637. PORTCR(173, 0xE60520AD), /* PORT173CR */
  1638. PORTCR(174, 0xE60520AE), /* PORT174CR */
  1639. PORTCR(175, 0xE60520AF), /* PORT175CR */
  1640. PORTCR(176, 0xE60520B0), /* PORT176CR */
  1641. PORTCR(177, 0xE60520B1), /* PORT177CR */
  1642. PORTCR(178, 0xE60520B2), /* PORT178CR */
  1643. PORTCR(179, 0xE60520B3), /* PORT179CR */
  1644. PORTCR(180, 0xE60520B4), /* PORT180CR */
  1645. PORTCR(181, 0xE60520B5), /* PORT181CR */
  1646. PORTCR(182, 0xE60520B6), /* PORT182CR */
  1647. PORTCR(183, 0xE60520B7), /* PORT183CR */
  1648. PORTCR(184, 0xE60520B8), /* PORT184CR */
  1649. PORTCR(185, 0xE60520B9), /* PORT185CR */
  1650. PORTCR(186, 0xE60520BA), /* PORT186CR */
  1651. PORTCR(187, 0xE60520BB), /* PORT187CR */
  1652. PORTCR(188, 0xE60520BC), /* PORT188CR */
  1653. PORTCR(189, 0xE60520BD), /* PORT189CR */
  1654. PORTCR(190, 0xE60520BE), /* PORT190CR */
  1655. { PINMUX_CFG_REG("MSEL1CR", 0xE605800C, 32, 1) {
  1656. MSEL1CR_31_0, MSEL1CR_31_1,
  1657. MSEL1CR_30_0, MSEL1CR_30_1,
  1658. MSEL1CR_29_0, MSEL1CR_29_1,
  1659. MSEL1CR_28_0, MSEL1CR_28_1,
  1660. MSEL1CR_27_0, MSEL1CR_27_1,
  1661. MSEL1CR_26_0, MSEL1CR_26_1,
  1662. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1663. 0, 0, 0, 0, 0, 0, 0, 0,
  1664. MSEL1CR_16_0, MSEL1CR_16_1,
  1665. MSEL1CR_15_0, MSEL1CR_15_1,
  1666. MSEL1CR_14_0, MSEL1CR_14_1,
  1667. MSEL1CR_13_0, MSEL1CR_13_1,
  1668. MSEL1CR_12_0, MSEL1CR_12_1,
  1669. 0, 0, 0, 0,
  1670. MSEL1CR_9_0, MSEL1CR_9_1,
  1671. MSEL1CR_8_0, MSEL1CR_8_1,
  1672. MSEL1CR_7_0, MSEL1CR_7_1,
  1673. MSEL1CR_6_0, MSEL1CR_6_1,
  1674. 0, 0,
  1675. MSEL1CR_4_0, MSEL1CR_4_1,
  1676. MSEL1CR_3_0, MSEL1CR_3_1,
  1677. MSEL1CR_2_0, MSEL1CR_2_1,
  1678. 0, 0,
  1679. MSEL1CR_0_0, MSEL1CR_0_1,
  1680. }
  1681. },
  1682. { PINMUX_CFG_REG("MSEL3CR", 0xE6058020, 32, 1) {
  1683. 0, 0, 0, 0,
  1684. 0, 0, 0, 0,
  1685. MSEL3CR_27_0, MSEL3CR_27_1,
  1686. MSEL3CR_26_0, MSEL3CR_26_1,
  1687. 0, 0, 0, 0,
  1688. 0, 0, 0, 0,
  1689. MSEL3CR_21_0, MSEL3CR_21_1,
  1690. MSEL3CR_20_0, MSEL3CR_20_1,
  1691. 0, 0, 0, 0,
  1692. 0, 0, 0, 0,
  1693. MSEL3CR_15_0, MSEL3CR_15_1,
  1694. 0, 0, 0, 0,
  1695. 0, 0, 0, 0,
  1696. 0, 0,
  1697. MSEL3CR_9_0, MSEL3CR_9_1,
  1698. 0, 0, 0, 0,
  1699. MSEL3CR_6_0, MSEL3CR_6_1,
  1700. 0, 0, 0, 0,
  1701. 0, 0, 0, 0,
  1702. 0, 0, 0, 0,
  1703. }
  1704. },
  1705. { PINMUX_CFG_REG("MSEL4CR", 0xE6058024, 32, 1) {
  1706. 0, 0, 0, 0,
  1707. 0, 0, 0, 0,
  1708. 0, 0, 0, 0,
  1709. 0, 0, 0, 0,
  1710. 0, 0, 0, 0,
  1711. 0, 0, 0, 0,
  1712. MSEL4CR_19_0, MSEL4CR_19_1,
  1713. MSEL4CR_18_0, MSEL4CR_18_1,
  1714. MSEL4CR_17_0, MSEL4CR_17_1,
  1715. MSEL4CR_16_0, MSEL4CR_16_1,
  1716. MSEL4CR_15_0, MSEL4CR_15_1,
  1717. MSEL4CR_14_0, MSEL4CR_14_1,
  1718. 0, 0, 0, 0,
  1719. 0, 0,
  1720. MSEL4CR_10_0, MSEL4CR_10_1,
  1721. 0, 0, 0, 0,
  1722. 0, 0,
  1723. MSEL4CR_6_0, MSEL4CR_6_1,
  1724. 0, 0,
  1725. MSEL4CR_4_0, MSEL4CR_4_1,
  1726. 0, 0, 0, 0,
  1727. MSEL4CR_1_0, MSEL4CR_1_1,
  1728. 0, 0,
  1729. }
  1730. },
  1731. { },
  1732. };
  1733. static const struct pinmux_data_reg pinmux_data_regs[] = {
  1734. { PINMUX_DATA_REG("PORTL095_064DR", 0xE6054008, 32) {
  1735. PORT95_DATA, PORT94_DATA, PORT93_DATA, PORT92_DATA,
  1736. PORT91_DATA, PORT90_DATA, PORT89_DATA, PORT88_DATA,
  1737. PORT87_DATA, PORT86_DATA, PORT85_DATA, PORT84_DATA,
  1738. PORT83_DATA, PORT82_DATA, PORT81_DATA, PORT80_DATA,
  1739. PORT79_DATA, PORT78_DATA, PORT77_DATA, PORT76_DATA,
  1740. 0, 0, 0, 0,
  1741. 0, 0, 0, 0,
  1742. 0, 0, 0, 0,
  1743. }
  1744. },
  1745. { PINMUX_DATA_REG("PORTL127_096DR", 0xE605400C, 32) {
  1746. PORT127_DATA, PORT126_DATA, PORT125_DATA, PORT124_DATA,
  1747. PORT123_DATA, PORT122_DATA, PORT121_DATA, 0,
  1748. 0, 0, 0, 0,
  1749. 0, 0, 0, 0,
  1750. 0, 0, 0, 0,
  1751. 0, 0, 0, 0,
  1752. 0, 0, 0, 0,
  1753. PORT99_DATA, PORT98_DATA, PORT97_DATA, PORT96_DATA,
  1754. }
  1755. },
  1756. { PINMUX_DATA_REG("PORTL159_128DR", 0xE6054010, 32) {
  1757. PORT159_DATA, PORT158_DATA, PORT157_DATA, PORT156_DATA,
  1758. 0, 0, 0, 0,
  1759. PORT151_DATA, PORT150_DATA, PORT149_DATA, PORT148_DATA,
  1760. PORT147_DATA, PORT146_DATA, PORT145_DATA, PORT144_DATA,
  1761. PORT143_DATA, PORT142_DATA, PORT141_DATA, PORT140_DATA,
  1762. PORT139_DATA, PORT138_DATA, PORT137_DATA, PORT136_DATA,
  1763. PORT135_DATA, PORT134_DATA, PORT133_DATA, PORT132_DATA,
  1764. PORT131_DATA, PORT130_DATA, PORT129_DATA, PORT128_DATA,
  1765. }
  1766. },
  1767. { PINMUX_DATA_REG("PORTL191_160DR", 0xE6054014, 32) {
  1768. 0, 0, 0, 0,
  1769. 0, 0, 0, 0,
  1770. 0, 0, 0, 0,
  1771. 0, 0, 0, 0,
  1772. 0, 0, 0, 0,
  1773. 0, 0, 0, 0,
  1774. 0, PORT166_DATA, PORT165_DATA, PORT164_DATA,
  1775. PORT163_DATA, PORT162_DATA, PORT161_DATA, PORT160_DATA,
  1776. }
  1777. },
  1778. { PINMUX_DATA_REG("PORTD031_000DR", 0xE6055000, 32) {
  1779. PORT31_DATA, PORT30_DATA, PORT29_DATA, PORT28_DATA,
  1780. PORT27_DATA, PORT26_DATA, PORT25_DATA, PORT24_DATA,
  1781. PORT23_DATA, PORT22_DATA, PORT21_DATA, PORT20_DATA,
  1782. PORT19_DATA, PORT18_DATA, PORT17_DATA, PORT16_DATA,
  1783. PORT15_DATA, PORT14_DATA, PORT13_DATA, PORT12_DATA,
  1784. PORT11_DATA, PORT10_DATA, PORT9_DATA, PORT8_DATA,
  1785. PORT7_DATA, PORT6_DATA, PORT5_DATA, PORT4_DATA,
  1786. PORT3_DATA, PORT2_DATA, PORT1_DATA, PORT0_DATA,
  1787. }
  1788. },
  1789. { PINMUX_DATA_REG("PORTD063_032DR", 0xE6055004, 32) {
  1790. 0, 0, 0, 0, 0, 0, 0, 0,
  1791. 0, 0, 0, 0, 0, 0, 0, 0,
  1792. 0, 0, PORT45_DATA, PORT44_DATA,
  1793. PORT43_DATA, PORT42_DATA, PORT41_DATA, PORT40_DATA,
  1794. PORT39_DATA, PORT38_DATA, PORT37_DATA, PORT36_DATA,
  1795. PORT35_DATA, PORT34_DATA, PORT33_DATA, PORT32_DATA,
  1796. }
  1797. },
  1798. { PINMUX_DATA_REG("PORTR063_032DR", 0xE6056004, 32) {
  1799. PORT63_DATA, PORT62_DATA, PORT61_DATA, PORT60_DATA,
  1800. PORT59_DATA, PORT58_DATA, PORT57_DATA, PORT56_DATA,
  1801. PORT55_DATA, PORT54_DATA, PORT53_DATA, PORT52_DATA,
  1802. PORT51_DATA, PORT50_DATA, PORT49_DATA, PORT48_DATA,
  1803. PORT47_DATA, PORT46_DATA, 0, 0,
  1804. 0, 0, 0, 0,
  1805. 0, 0, 0, 0,
  1806. 0, 0, 0, 0,
  1807. }
  1808. },
  1809. { PINMUX_DATA_REG("PORTR095_064DR", 0xE6056008, 32) {
  1810. 0, 0, 0, 0,
  1811. 0, 0, 0, 0,
  1812. 0, 0, 0, 0,
  1813. 0, 0, 0, 0,
  1814. 0, 0, 0, 0,
  1815. PORT75_DATA, PORT74_DATA, PORT73_DATA, PORT72_DATA,
  1816. PORT71_DATA, PORT70_DATA, PORT69_DATA, PORT68_DATA,
  1817. PORT67_DATA, PORT66_DATA, PORT65_DATA, PORT64_DATA,
  1818. }
  1819. },
  1820. { PINMUX_DATA_REG("PORTR191_160DR", 0xE6056014, 32) {
  1821. 0, PORT190_DATA, PORT189_DATA, PORT188_DATA,
  1822. PORT187_DATA, PORT186_DATA, PORT185_DATA, PORT184_DATA,
  1823. PORT183_DATA, PORT182_DATA, PORT181_DATA, PORT180_DATA,
  1824. PORT179_DATA, PORT178_DATA, PORT177_DATA, PORT176_DATA,
  1825. PORT175_DATA, PORT174_DATA, PORT173_DATA, PORT172_DATA,
  1826. PORT171_DATA, PORT170_DATA, PORT169_DATA, PORT168_DATA,
  1827. PORT167_DATA, 0, 0, 0,
  1828. 0, 0, 0, 0,
  1829. }
  1830. },
  1831. { PINMUX_DATA_REG("PORTU127_096DR", 0xE605700C, 32) {
  1832. 0, 0, 0, 0,
  1833. 0, 0, 0, PORT120_DATA,
  1834. PORT119_DATA, PORT118_DATA, PORT117_DATA, PORT116_DATA,
  1835. PORT115_DATA, PORT114_DATA, PORT113_DATA, PORT112_DATA,
  1836. PORT111_DATA, PORT110_DATA, PORT109_DATA, PORT108_DATA,
  1837. PORT107_DATA, PORT106_DATA, PORT105_DATA, PORT104_DATA,
  1838. PORT103_DATA, PORT102_DATA, PORT101_DATA, PORT100_DATA,
  1839. 0, 0, 0, 0,
  1840. }
  1841. },
  1842. { PINMUX_DATA_REG("PORTU159_128DR", 0xE6057010, 32) {
  1843. 0, 0, 0, 0,
  1844. PORT155_DATA, PORT154_DATA, PORT153_DATA, PORT152_DATA,
  1845. 0, 0, 0, 0,
  1846. 0, 0, 0, 0,
  1847. 0, 0, 0, 0,
  1848. 0, 0, 0, 0,
  1849. 0, 0, 0, 0,
  1850. 0, 0, 0, 0,
  1851. }
  1852. },
  1853. { },
  1854. };
  1855. #define EXT_IRQ16L(n) evt2irq(0x200 + ((n) << 5))
  1856. #define EXT_IRQ16H(n) evt2irq(0x3200 + (((n) - 16) << 5))
  1857. static const struct pinmux_irq pinmux_irqs[] = {
  1858. PINMUX_IRQ(EXT_IRQ16L(0), GPIO_PORT6, GPIO_PORT162),
  1859. PINMUX_IRQ(EXT_IRQ16L(1), GPIO_PORT12),
  1860. PINMUX_IRQ(EXT_IRQ16L(2), GPIO_PORT4, GPIO_PORT5),
  1861. PINMUX_IRQ(EXT_IRQ16L(3), GPIO_PORT8, GPIO_PORT16),
  1862. PINMUX_IRQ(EXT_IRQ16L(4), GPIO_PORT17, GPIO_PORT163),
  1863. PINMUX_IRQ(EXT_IRQ16L(5), GPIO_PORT18),
  1864. PINMUX_IRQ(EXT_IRQ16L(6), GPIO_PORT39, GPIO_PORT164),
  1865. PINMUX_IRQ(EXT_IRQ16L(7), GPIO_PORT40, GPIO_PORT167),
  1866. PINMUX_IRQ(EXT_IRQ16L(8), GPIO_PORT41, GPIO_PORT168),
  1867. PINMUX_IRQ(EXT_IRQ16L(9), GPIO_PORT42, GPIO_PORT169),
  1868. PINMUX_IRQ(EXT_IRQ16L(10), GPIO_PORT65),
  1869. PINMUX_IRQ(EXT_IRQ16L(11), GPIO_PORT67),
  1870. PINMUX_IRQ(EXT_IRQ16L(12), GPIO_PORT80, GPIO_PORT137),
  1871. PINMUX_IRQ(EXT_IRQ16L(13), GPIO_PORT81, GPIO_PORT145),
  1872. PINMUX_IRQ(EXT_IRQ16L(14), GPIO_PORT82, GPIO_PORT146),
  1873. PINMUX_IRQ(EXT_IRQ16L(15), GPIO_PORT83, GPIO_PORT147),
  1874. PINMUX_IRQ(EXT_IRQ16H(16), GPIO_PORT84, GPIO_PORT170),
  1875. PINMUX_IRQ(EXT_IRQ16H(17), GPIO_PORT85),
  1876. PINMUX_IRQ(EXT_IRQ16H(18), GPIO_PORT86),
  1877. PINMUX_IRQ(EXT_IRQ16H(19), GPIO_PORT87),
  1878. PINMUX_IRQ(EXT_IRQ16H(20), GPIO_PORT92),
  1879. PINMUX_IRQ(EXT_IRQ16H(21), GPIO_PORT93),
  1880. PINMUX_IRQ(EXT_IRQ16H(22), GPIO_PORT94),
  1881. PINMUX_IRQ(EXT_IRQ16H(23), GPIO_PORT95),
  1882. PINMUX_IRQ(EXT_IRQ16H(24), GPIO_PORT112),
  1883. PINMUX_IRQ(EXT_IRQ16H(25), GPIO_PORT119),
  1884. PINMUX_IRQ(EXT_IRQ16H(26), GPIO_PORT121, GPIO_PORT172),
  1885. PINMUX_IRQ(EXT_IRQ16H(27), GPIO_PORT122, GPIO_PORT180),
  1886. PINMUX_IRQ(EXT_IRQ16H(28), GPIO_PORT123, GPIO_PORT181),
  1887. PINMUX_IRQ(EXT_IRQ16H(29), GPIO_PORT129, GPIO_PORT182),
  1888. PINMUX_IRQ(EXT_IRQ16H(30), GPIO_PORT130, GPIO_PORT183),
  1889. PINMUX_IRQ(EXT_IRQ16H(31), GPIO_PORT138, GPIO_PORT184),
  1890. };
  1891. const struct sh_pfc_soc_info sh7372_pinmux_info = {
  1892. .name = "sh7372_pfc",
  1893. .input = { PINMUX_INPUT_BEGIN, PINMUX_INPUT_END },
  1894. .input_pu = { PINMUX_INPUT_PULLUP_BEGIN, PINMUX_INPUT_PULLUP_END },
  1895. .input_pd = { PINMUX_INPUT_PULLDOWN_BEGIN, PINMUX_INPUT_PULLDOWN_END },
  1896. .output = { PINMUX_OUTPUT_BEGIN, PINMUX_OUTPUT_END },
  1897. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  1898. .pins = pinmux_pins,
  1899. .nr_pins = ARRAY_SIZE(pinmux_pins),
  1900. .groups = pinmux_groups,
  1901. .nr_groups = ARRAY_SIZE(pinmux_groups),
  1902. .functions = pinmux_functions,
  1903. .nr_functions = ARRAY_SIZE(pinmux_functions),
  1904. .func_gpios = pinmux_func_gpios,
  1905. .nr_func_gpios = ARRAY_SIZE(pinmux_func_gpios),
  1906. .cfg_regs = pinmux_config_regs,
  1907. .data_regs = pinmux_data_regs,
  1908. .gpio_data = pinmux_data,
  1909. .gpio_data_size = ARRAY_SIZE(pinmux_data),
  1910. .gpio_irq = pinmux_irqs,
  1911. .gpio_irq_size = ARRAY_SIZE(pinmux_irqs),
  1912. };