exynos_dp_reg.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207
  1. /*
  2. * Samsung DP (Display port) register interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/device.h>
  13. #include <linux/io.h>
  14. #include <linux/delay.h>
  15. #include <video/exynos_dp.h>
  16. #include <plat/cpu.h>
  17. #include "exynos_dp_core.h"
  18. #include "exynos_dp_reg.h"
  19. #define COMMON_INT_MASK_1 (0)
  20. #define COMMON_INT_MASK_2 (0)
  21. #define COMMON_INT_MASK_3 (0)
  22. #define COMMON_INT_MASK_4 (0)
  23. #define INT_STA_MASK (0)
  24. void exynos_dp_enable_video_mute(struct exynos_dp_device *dp, bool enable)
  25. {
  26. u32 reg;
  27. if (enable) {
  28. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  29. reg |= HDCP_VIDEO_MUTE;
  30. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  31. } else {
  32. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  33. reg &= ~HDCP_VIDEO_MUTE;
  34. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  35. }
  36. }
  37. void exynos_dp_stop_video(struct exynos_dp_device *dp)
  38. {
  39. u32 reg;
  40. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  41. reg &= ~VIDEO_EN;
  42. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  43. }
  44. void exynos_dp_lane_swap(struct exynos_dp_device *dp, bool enable)
  45. {
  46. u32 reg;
  47. if (enable)
  48. reg = LANE3_MAP_LOGIC_LANE_0 | LANE2_MAP_LOGIC_LANE_1 |
  49. LANE1_MAP_LOGIC_LANE_2 | LANE0_MAP_LOGIC_LANE_3;
  50. else
  51. reg = LANE3_MAP_LOGIC_LANE_3 | LANE2_MAP_LOGIC_LANE_2 |
  52. LANE1_MAP_LOGIC_LANE_1 | LANE0_MAP_LOGIC_LANE_0;
  53. writel(reg, dp->reg_base + EXYNOS_DP_LANE_MAP);
  54. }
  55. void exynos_dp_init_analog_param(struct exynos_dp_device *dp)
  56. {
  57. u32 reg;
  58. reg = TX_TERMINAL_CTRL_50_OHM;
  59. writel(reg, dp->reg_base + EXYNOS_DP_ANALOG_CTL_1);
  60. reg = SEL_24M | TX_DVDD_BIT_1_0625V;
  61. writel(reg, dp->reg_base + EXYNOS_DP_ANALOG_CTL_2);
  62. reg = DRIVE_DVDD_BIT_1_0625V | VCO_BIT_600_MICRO;
  63. writel(reg, dp->reg_base + EXYNOS_DP_ANALOG_CTL_3);
  64. reg = PD_RING_OSC | AUX_TERMINAL_CTRL_50_OHM |
  65. TX_CUR1_2X | TX_CUR_8_MA;
  66. writel(reg, dp->reg_base + EXYNOS_DP_PLL_FILTER_CTL_1);
  67. reg = CH3_AMP_400_MV | CH2_AMP_400_MV |
  68. CH1_AMP_400_MV | CH0_AMP_400_MV;
  69. writel(reg, dp->reg_base + EXYNOS_DP_TX_AMP_TUNING_CTL);
  70. }
  71. void exynos_dp_init_interrupt(struct exynos_dp_device *dp)
  72. {
  73. /* Set interrupt pin assertion polarity as high */
  74. writel(INT_POL, dp->reg_base + EXYNOS_DP_INT_CTL);
  75. /* Clear pending regisers */
  76. writel(0xff, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  77. writel(0x4f, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_2);
  78. writel(0xe0, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_3);
  79. writel(0xe7, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_4);
  80. writel(0x63, dp->reg_base + EXYNOS_DP_INT_STA);
  81. /* 0:mask,1: unmask */
  82. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_1);
  83. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_2);
  84. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_3);
  85. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_4);
  86. writel(0x00, dp->reg_base + EXYNOS_DP_INT_STA_MASK);
  87. }
  88. void exynos_dp_reset(struct exynos_dp_device *dp)
  89. {
  90. u32 reg;
  91. writel(RESET_DP_TX, dp->reg_base + EXYNOS_DP_TX_SW_RESET);
  92. exynos_dp_stop_video(dp);
  93. exynos_dp_enable_video_mute(dp, 0);
  94. reg = MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N |
  95. AUD_FIFO_FUNC_EN_N | AUD_FUNC_EN_N |
  96. HDCP_FUNC_EN_N | SW_FUNC_EN_N;
  97. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  98. reg = SSC_FUNC_EN_N | AUX_FUNC_EN_N |
  99. SERDES_FIFO_FUNC_EN_N |
  100. LS_CLK_DOMAIN_FUNC_EN_N;
  101. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  102. udelay(20);
  103. exynos_dp_lane_swap(dp, 0);
  104. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  105. writel(0x40, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  106. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  107. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  108. writel(0x0, dp->reg_base + EXYNOS_DP_PKT_SEND_CTL);
  109. writel(0x0, dp->reg_base + EXYNOS_DP_HDCP_CTL);
  110. writel(0x5e, dp->reg_base + EXYNOS_DP_HPD_DEGLITCH_L);
  111. writel(0x1a, dp->reg_base + EXYNOS_DP_HPD_DEGLITCH_H);
  112. writel(0x10, dp->reg_base + EXYNOS_DP_LINK_DEBUG_CTL);
  113. writel(0x0, dp->reg_base + EXYNOS_DP_PHY_TEST);
  114. writel(0x0, dp->reg_base + EXYNOS_DP_VIDEO_FIFO_THRD);
  115. writel(0x20, dp->reg_base + EXYNOS_DP_AUDIO_MARGIN);
  116. writel(0x4, dp->reg_base + EXYNOS_DP_M_VID_GEN_FILTER_TH);
  117. writel(0x2, dp->reg_base + EXYNOS_DP_M_AUD_GEN_FILTER_TH);
  118. writel(0x00000101, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  119. exynos_dp_init_analog_param(dp);
  120. exynos_dp_init_interrupt(dp);
  121. }
  122. void exynos_dp_config_interrupt(struct exynos_dp_device *dp)
  123. {
  124. u32 reg;
  125. /* 0: mask, 1: unmask */
  126. reg = COMMON_INT_MASK_1;
  127. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_1);
  128. reg = COMMON_INT_MASK_2;
  129. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_2);
  130. reg = COMMON_INT_MASK_3;
  131. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_3);
  132. reg = COMMON_INT_MASK_4;
  133. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_4);
  134. reg = INT_STA_MASK;
  135. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA_MASK);
  136. }
  137. u32 exynos_dp_get_pll_lock_status(struct exynos_dp_device *dp)
  138. {
  139. u32 reg;
  140. reg = readl(dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  141. if (reg & PLL_LOCK)
  142. return PLL_LOCKED;
  143. else
  144. return PLL_UNLOCKED;
  145. }
  146. void exynos_dp_set_pll_power_down(struct exynos_dp_device *dp, bool enable)
  147. {
  148. u32 reg;
  149. if (enable) {
  150. reg = readl(dp->reg_base + EXYNOS_DP_PLL_CTL);
  151. reg |= DP_PLL_PD;
  152. writel(reg, dp->reg_base + EXYNOS_DP_PLL_CTL);
  153. } else {
  154. reg = readl(dp->reg_base + EXYNOS_DP_PLL_CTL);
  155. reg &= ~DP_PLL_PD;
  156. writel(reg, dp->reg_base + EXYNOS_DP_PLL_CTL);
  157. }
  158. }
  159. void exynos_dp_set_analog_power_down(struct exynos_dp_device *dp,
  160. enum analog_power_block block,
  161. bool enable)
  162. {
  163. u32 reg;
  164. switch (block) {
  165. case AUX_BLOCK:
  166. if (enable) {
  167. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  168. reg |= AUX_PD;
  169. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  170. } else {
  171. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  172. reg &= ~AUX_PD;
  173. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  174. }
  175. break;
  176. case CH0_BLOCK:
  177. if (enable) {
  178. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  179. reg |= CH0_PD;
  180. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  181. } else {
  182. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  183. reg &= ~CH0_PD;
  184. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  185. }
  186. break;
  187. case CH1_BLOCK:
  188. if (enable) {
  189. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  190. reg |= CH1_PD;
  191. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  192. } else {
  193. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  194. reg &= ~CH1_PD;
  195. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  196. }
  197. break;
  198. case CH2_BLOCK:
  199. if (enable) {
  200. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  201. reg |= CH2_PD;
  202. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  203. } else {
  204. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  205. reg &= ~CH2_PD;
  206. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  207. }
  208. break;
  209. case CH3_BLOCK:
  210. if (enable) {
  211. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  212. reg |= CH3_PD;
  213. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  214. } else {
  215. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  216. reg &= ~CH3_PD;
  217. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  218. }
  219. break;
  220. case ANALOG_TOTAL:
  221. if (enable) {
  222. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  223. reg |= DP_PHY_PD;
  224. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  225. } else {
  226. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  227. reg &= ~DP_PHY_PD;
  228. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  229. }
  230. break;
  231. case POWER_ALL:
  232. if (enable) {
  233. reg = DP_PHY_PD | AUX_PD | CH3_PD | CH2_PD |
  234. CH1_PD | CH0_PD;
  235. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  236. } else {
  237. writel(0x00, dp->reg_base + EXYNOS_DP_PHY_PD);
  238. }
  239. break;
  240. default:
  241. break;
  242. }
  243. }
  244. void exynos_dp_init_analog_func(struct exynos_dp_device *dp)
  245. {
  246. u32 reg;
  247. int timeout_loop = 0;
  248. exynos_dp_set_analog_power_down(dp, POWER_ALL, 0);
  249. reg = PLL_LOCK_CHG;
  250. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  251. reg = readl(dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  252. reg &= ~(F_PLL_LOCK | PLL_LOCK_CTRL);
  253. writel(reg, dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  254. /* Power up PLL */
  255. if (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  256. exynos_dp_set_pll_power_down(dp, 0);
  257. while (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  258. timeout_loop++;
  259. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  260. dev_err(dp->dev, "failed to get pll lock status\n");
  261. return;
  262. }
  263. usleep_range(10, 20);
  264. }
  265. }
  266. /* Enable Serdes FIFO function and Link symbol clock domain module */
  267. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  268. reg &= ~(SERDES_FIFO_FUNC_EN_N | LS_CLK_DOMAIN_FUNC_EN_N
  269. | AUX_FUNC_EN_N);
  270. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  271. }
  272. void exynos_dp_init_hpd(struct exynos_dp_device *dp)
  273. {
  274. u32 reg;
  275. reg = HOTPLUG_CHG | HPD_LOST | PLUG;
  276. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_4);
  277. reg = INT_HPD;
  278. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA);
  279. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  280. reg &= ~(F_HPD | HPD_CTRL);
  281. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  282. }
  283. void exynos_dp_reset_aux(struct exynos_dp_device *dp)
  284. {
  285. u32 reg;
  286. /* Disable AUX channel module */
  287. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  288. reg |= AUX_FUNC_EN_N;
  289. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  290. }
  291. void exynos_dp_init_aux(struct exynos_dp_device *dp)
  292. {
  293. u32 reg;
  294. /* Clear inerrupts related to AUX channel */
  295. reg = RPLY_RECEIV | AUX_ERR;
  296. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA);
  297. exynos_dp_reset_aux(dp);
  298. /* Disable AUX transaction H/W retry */
  299. reg = AUX_BIT_PERIOD_EXPECTED_DELAY(3) | AUX_HW_RETRY_COUNT_SEL(0)|
  300. AUX_HW_RETRY_INTERVAL_600_MICROSECONDS;
  301. writel(reg, dp->reg_base + EXYNOS_DP_AUX_HW_RETRY_CTL) ;
  302. /* Receive AUX Channel DEFER commands equal to DEFFER_COUNT*64 */
  303. reg = DEFER_CTRL_EN | DEFER_COUNT(1);
  304. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_DEFER_CTL);
  305. /* Enable AUX channel module */
  306. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  307. reg &= ~AUX_FUNC_EN_N;
  308. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  309. }
  310. int exynos_dp_get_plug_in_status(struct exynos_dp_device *dp)
  311. {
  312. u32 reg;
  313. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  314. if (reg & HPD_STATUS)
  315. return 0;
  316. return -EINVAL;
  317. }
  318. void exynos_dp_enable_sw_function(struct exynos_dp_device *dp)
  319. {
  320. u32 reg;
  321. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  322. reg &= ~SW_FUNC_EN_N;
  323. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  324. }
  325. int exynos_dp_start_aux_transaction(struct exynos_dp_device *dp)
  326. {
  327. int reg;
  328. int retval = 0;
  329. /* Enable AUX CH operation */
  330. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  331. reg |= AUX_EN;
  332. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  333. /* Is AUX CH command reply received? */
  334. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  335. while (!(reg & RPLY_RECEIV))
  336. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  337. /* Clear interrupt source for AUX CH command reply */
  338. writel(RPLY_RECEIV, dp->reg_base + EXYNOS_DP_INT_STA);
  339. /* Clear interrupt source for AUX CH access error */
  340. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  341. if (reg & AUX_ERR) {
  342. writel(AUX_ERR, dp->reg_base + EXYNOS_DP_INT_STA);
  343. return -EREMOTEIO;
  344. }
  345. /* Check AUX CH error access status */
  346. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_STA);
  347. if ((reg & AUX_STATUS_MASK) != 0) {
  348. dev_err(dp->dev, "AUX CH error happens: %d\n\n",
  349. reg & AUX_STATUS_MASK);
  350. return -EREMOTEIO;
  351. }
  352. return retval;
  353. }
  354. int exynos_dp_write_byte_to_dpcd(struct exynos_dp_device *dp,
  355. unsigned int reg_addr,
  356. unsigned char data)
  357. {
  358. u32 reg;
  359. int i;
  360. int retval;
  361. for (i = 0; i < 3; i++) {
  362. /* Clear AUX CH data buffer */
  363. reg = BUF_CLR;
  364. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  365. /* Select DPCD device address */
  366. reg = AUX_ADDR_7_0(reg_addr);
  367. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  368. reg = AUX_ADDR_15_8(reg_addr);
  369. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  370. reg = AUX_ADDR_19_16(reg_addr);
  371. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  372. /* Write data buffer */
  373. reg = (unsigned int)data;
  374. writel(reg, dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  375. /*
  376. * Set DisplayPort transaction and write 1 byte
  377. * If bit 3 is 1, DisplayPort transaction.
  378. * If Bit 3 is 0, I2C transaction.
  379. */
  380. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  381. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  382. /* Start AUX transaction */
  383. retval = exynos_dp_start_aux_transaction(dp);
  384. if (retval == 0)
  385. break;
  386. else
  387. dev_err(dp->dev, "Aux Transaction fail!\n");
  388. }
  389. return retval;
  390. }
  391. int exynos_dp_read_byte_from_dpcd(struct exynos_dp_device *dp,
  392. unsigned int reg_addr,
  393. unsigned char *data)
  394. {
  395. u32 reg;
  396. int i;
  397. int retval;
  398. for (i = 0; i < 10; i++) {
  399. /* Clear AUX CH data buffer */
  400. reg = BUF_CLR;
  401. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  402. /* Select DPCD device address */
  403. reg = AUX_ADDR_7_0(reg_addr);
  404. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  405. reg = AUX_ADDR_15_8(reg_addr);
  406. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  407. reg = AUX_ADDR_19_16(reg_addr);
  408. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  409. /*
  410. * Set DisplayPort transaction and read 1 byte
  411. * If bit 3 is 1, DisplayPort transaction.
  412. * If Bit 3 is 0, I2C transaction.
  413. */
  414. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  415. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  416. /* Start AUX transaction */
  417. retval = exynos_dp_start_aux_transaction(dp);
  418. if (retval == 0)
  419. break;
  420. else
  421. dev_err(dp->dev, "Aux Transaction fail!\n");
  422. }
  423. /* Read data buffer */
  424. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  425. *data = (unsigned char)(reg & 0xff);
  426. return retval;
  427. }
  428. int exynos_dp_write_bytes_to_dpcd(struct exynos_dp_device *dp,
  429. unsigned int reg_addr,
  430. unsigned int count,
  431. unsigned char data[])
  432. {
  433. u32 reg;
  434. unsigned int start_offset;
  435. unsigned int cur_data_count;
  436. unsigned int cur_data_idx;
  437. int i;
  438. int retval = 0;
  439. /* Clear AUX CH data buffer */
  440. reg = BUF_CLR;
  441. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  442. start_offset = 0;
  443. while (start_offset < count) {
  444. /* Buffer size of AUX CH is 16 * 4bytes */
  445. if ((count - start_offset) > 16)
  446. cur_data_count = 16;
  447. else
  448. cur_data_count = count - start_offset;
  449. for (i = 0; i < 10; i++) {
  450. /* Select DPCD device address */
  451. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  452. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  453. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  454. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  455. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  456. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  457. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  458. cur_data_idx++) {
  459. reg = data[start_offset + cur_data_idx];
  460. writel(reg, dp->reg_base + EXYNOS_DP_BUF_DATA_0
  461. + 4 * cur_data_idx);
  462. }
  463. /*
  464. * Set DisplayPort transaction and write
  465. * If bit 3 is 1, DisplayPort transaction.
  466. * If Bit 3 is 0, I2C transaction.
  467. */
  468. reg = AUX_LENGTH(cur_data_count) |
  469. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  470. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  471. /* Start AUX transaction */
  472. retval = exynos_dp_start_aux_transaction(dp);
  473. if (retval == 0)
  474. break;
  475. else
  476. dev_err(dp->dev, "Aux Transaction fail!\n");
  477. }
  478. start_offset += cur_data_count;
  479. }
  480. return retval;
  481. }
  482. int exynos_dp_read_bytes_from_dpcd(struct exynos_dp_device *dp,
  483. unsigned int reg_addr,
  484. unsigned int count,
  485. unsigned char data[])
  486. {
  487. u32 reg;
  488. unsigned int start_offset;
  489. unsigned int cur_data_count;
  490. unsigned int cur_data_idx;
  491. int i;
  492. int retval = 0;
  493. /* Clear AUX CH data buffer */
  494. reg = BUF_CLR;
  495. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  496. start_offset = 0;
  497. while (start_offset < count) {
  498. /* Buffer size of AUX CH is 16 * 4bytes */
  499. if ((count - start_offset) > 16)
  500. cur_data_count = 16;
  501. else
  502. cur_data_count = count - start_offset;
  503. /* AUX CH Request Transaction process */
  504. for (i = 0; i < 10; i++) {
  505. /* Select DPCD device address */
  506. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  507. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  508. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  509. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  510. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  511. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  512. /*
  513. * Set DisplayPort transaction and read
  514. * If bit 3 is 1, DisplayPort transaction.
  515. * If Bit 3 is 0, I2C transaction.
  516. */
  517. reg = AUX_LENGTH(cur_data_count) |
  518. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  519. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  520. /* Start AUX transaction */
  521. retval = exynos_dp_start_aux_transaction(dp);
  522. if (retval == 0)
  523. break;
  524. else
  525. dev_err(dp->dev, "Aux Transaction fail!\n");
  526. }
  527. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  528. cur_data_idx++) {
  529. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0
  530. + 4 * cur_data_idx);
  531. data[start_offset + cur_data_idx] =
  532. (unsigned char)reg;
  533. }
  534. start_offset += cur_data_count;
  535. }
  536. return retval;
  537. }
  538. int exynos_dp_select_i2c_device(struct exynos_dp_device *dp,
  539. unsigned int device_addr,
  540. unsigned int reg_addr)
  541. {
  542. u32 reg;
  543. int retval;
  544. /* Set EDID device address */
  545. reg = device_addr;
  546. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  547. writel(0x0, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  548. writel(0x0, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  549. /* Set offset from base address of EDID device */
  550. writel(reg_addr, dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  551. /*
  552. * Set I2C transaction and write address
  553. * If bit 3 is 1, DisplayPort transaction.
  554. * If Bit 3 is 0, I2C transaction.
  555. */
  556. reg = AUX_TX_COMM_I2C_TRANSACTION | AUX_TX_COMM_MOT |
  557. AUX_TX_COMM_WRITE;
  558. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  559. /* Start AUX transaction */
  560. retval = exynos_dp_start_aux_transaction(dp);
  561. if (retval != 0)
  562. dev_err(dp->dev, "Aux Transaction fail!\n");
  563. return retval;
  564. }
  565. int exynos_dp_read_byte_from_i2c(struct exynos_dp_device *dp,
  566. unsigned int device_addr,
  567. unsigned int reg_addr,
  568. unsigned int *data)
  569. {
  570. u32 reg;
  571. int i;
  572. int retval;
  573. for (i = 0; i < 10; i++) {
  574. /* Clear AUX CH data buffer */
  575. reg = BUF_CLR;
  576. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  577. /* Select EDID device */
  578. retval = exynos_dp_select_i2c_device(dp, device_addr, reg_addr);
  579. if (retval != 0) {
  580. dev_err(dp->dev, "Select EDID device fail!\n");
  581. continue;
  582. }
  583. /*
  584. * Set I2C transaction and read data
  585. * If bit 3 is 1, DisplayPort transaction.
  586. * If Bit 3 is 0, I2C transaction.
  587. */
  588. reg = AUX_TX_COMM_I2C_TRANSACTION |
  589. AUX_TX_COMM_READ;
  590. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  591. /* Start AUX transaction */
  592. retval = exynos_dp_start_aux_transaction(dp);
  593. if (retval == 0)
  594. break;
  595. else
  596. dev_err(dp->dev, "Aux Transaction fail!\n");
  597. }
  598. /* Read data */
  599. if (retval == 0)
  600. *data = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  601. return retval;
  602. }
  603. int exynos_dp_read_bytes_from_i2c(struct exynos_dp_device *dp,
  604. unsigned int device_addr,
  605. unsigned int reg_addr,
  606. unsigned int count,
  607. unsigned char edid[])
  608. {
  609. u32 reg;
  610. unsigned int i, j;
  611. unsigned int cur_data_idx;
  612. unsigned int defer = 0;
  613. int retval = 0;
  614. for (i = 0; i < count; i += 16) {
  615. for (j = 0; j < 100; j++) {
  616. /* Clear AUX CH data buffer */
  617. reg = BUF_CLR;
  618. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  619. /* Set normal AUX CH command */
  620. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  621. reg &= ~ADDR_ONLY;
  622. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  623. /*
  624. * If Rx sends defer, Tx sends only reads
  625. * request without sending addres
  626. */
  627. if (!defer)
  628. retval = exynos_dp_select_i2c_device(dp,
  629. device_addr, reg_addr + i);
  630. else
  631. defer = 0;
  632. if (retval == 0) {
  633. /*
  634. * Set I2C transaction and write data
  635. * If bit 3 is 1, DisplayPort transaction.
  636. * If Bit 3 is 0, I2C transaction.
  637. */
  638. reg = AUX_LENGTH(16) |
  639. AUX_TX_COMM_I2C_TRANSACTION |
  640. AUX_TX_COMM_READ;
  641. writel(reg, dp->reg_base +
  642. EXYNOS_DP_AUX_CH_CTL_1);
  643. /* Start AUX transaction */
  644. retval = exynos_dp_start_aux_transaction(dp);
  645. if (retval == 0)
  646. break;
  647. else
  648. dev_err(dp->dev, "Aux Transaction fail!\n");
  649. }
  650. /* Check if Rx sends defer */
  651. reg = readl(dp->reg_base + EXYNOS_DP_AUX_RX_COMM);
  652. if (reg == AUX_RX_COMM_AUX_DEFER ||
  653. reg == AUX_RX_COMM_I2C_DEFER) {
  654. dev_err(dp->dev, "Defer: %d\n\n", reg);
  655. defer = 1;
  656. }
  657. }
  658. for (cur_data_idx = 0; cur_data_idx < 16; cur_data_idx++) {
  659. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0
  660. + 4 * cur_data_idx);
  661. edid[i + cur_data_idx] = (unsigned char)reg;
  662. }
  663. }
  664. return retval;
  665. }
  666. void exynos_dp_set_link_bandwidth(struct exynos_dp_device *dp, u32 bwtype)
  667. {
  668. u32 reg;
  669. reg = bwtype;
  670. if ((bwtype == LINK_RATE_2_70GBPS) || (bwtype == LINK_RATE_1_62GBPS))
  671. writel(reg, dp->reg_base + EXYNOS_DP_LINK_BW_SET);
  672. }
  673. void exynos_dp_get_link_bandwidth(struct exynos_dp_device *dp, u32 *bwtype)
  674. {
  675. u32 reg;
  676. reg = readl(dp->reg_base + EXYNOS_DP_LINK_BW_SET);
  677. *bwtype = reg;
  678. }
  679. void exynos_dp_set_lane_count(struct exynos_dp_device *dp, u32 count)
  680. {
  681. u32 reg;
  682. reg = count;
  683. writel(reg, dp->reg_base + EXYNOS_DP_LANE_COUNT_SET);
  684. }
  685. void exynos_dp_get_lane_count(struct exynos_dp_device *dp, u32 *count)
  686. {
  687. u32 reg;
  688. reg = readl(dp->reg_base + EXYNOS_DP_LANE_COUNT_SET);
  689. *count = reg;
  690. }
  691. void exynos_dp_enable_enhanced_mode(struct exynos_dp_device *dp, bool enable)
  692. {
  693. u32 reg;
  694. if (enable) {
  695. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  696. reg |= ENHANCED;
  697. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  698. } else {
  699. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  700. reg &= ~ENHANCED;
  701. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  702. }
  703. }
  704. void exynos_dp_set_training_pattern(struct exynos_dp_device *dp,
  705. enum pattern_set pattern)
  706. {
  707. u32 reg;
  708. switch (pattern) {
  709. case PRBS7:
  710. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_PRBS7;
  711. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  712. break;
  713. case D10_2:
  714. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_D10_2;
  715. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  716. break;
  717. case TRAINING_PTN1:
  718. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN1;
  719. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  720. break;
  721. case TRAINING_PTN2:
  722. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN2;
  723. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  724. break;
  725. case DP_NONE:
  726. reg = SCRAMBLING_ENABLE |
  727. LINK_QUAL_PATTERN_SET_DISABLE |
  728. SW_TRAINING_PATTERN_SET_NORMAL;
  729. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  730. break;
  731. default:
  732. break;
  733. }
  734. }
  735. void exynos_dp_set_lane0_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  736. {
  737. u32 reg;
  738. reg = level << PRE_EMPHASIS_SET_SHIFT;
  739. writel(reg, dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  740. }
  741. void exynos_dp_set_lane1_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  742. {
  743. u32 reg;
  744. reg = level << PRE_EMPHASIS_SET_SHIFT;
  745. writel(reg, dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  746. }
  747. void exynos_dp_set_lane2_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  748. {
  749. u32 reg;
  750. reg = level << PRE_EMPHASIS_SET_SHIFT;
  751. writel(reg, dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  752. }
  753. void exynos_dp_set_lane3_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  754. {
  755. u32 reg;
  756. reg = level << PRE_EMPHASIS_SET_SHIFT;
  757. writel(reg, dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  758. }
  759. void exynos_dp_set_lane0_link_training(struct exynos_dp_device *dp,
  760. u32 training_lane)
  761. {
  762. u32 reg;
  763. reg = training_lane;
  764. writel(reg, dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  765. }
  766. void exynos_dp_set_lane1_link_training(struct exynos_dp_device *dp,
  767. u32 training_lane)
  768. {
  769. u32 reg;
  770. reg = training_lane;
  771. writel(reg, dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  772. }
  773. void exynos_dp_set_lane2_link_training(struct exynos_dp_device *dp,
  774. u32 training_lane)
  775. {
  776. u32 reg;
  777. reg = training_lane;
  778. writel(reg, dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  779. }
  780. void exynos_dp_set_lane3_link_training(struct exynos_dp_device *dp,
  781. u32 training_lane)
  782. {
  783. u32 reg;
  784. reg = training_lane;
  785. writel(reg, dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  786. }
  787. u32 exynos_dp_get_lane0_link_training(struct exynos_dp_device *dp)
  788. {
  789. u32 reg;
  790. reg = readl(dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  791. return reg;
  792. }
  793. u32 exynos_dp_get_lane1_link_training(struct exynos_dp_device *dp)
  794. {
  795. u32 reg;
  796. reg = readl(dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  797. return reg;
  798. }
  799. u32 exynos_dp_get_lane2_link_training(struct exynos_dp_device *dp)
  800. {
  801. u32 reg;
  802. reg = readl(dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  803. return reg;
  804. }
  805. u32 exynos_dp_get_lane3_link_training(struct exynos_dp_device *dp)
  806. {
  807. u32 reg;
  808. reg = readl(dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  809. return reg;
  810. }
  811. void exynos_dp_reset_macro(struct exynos_dp_device *dp)
  812. {
  813. u32 reg;
  814. reg = readl(dp->reg_base + EXYNOS_DP_PHY_TEST);
  815. reg |= MACRO_RST;
  816. writel(reg, dp->reg_base + EXYNOS_DP_PHY_TEST);
  817. /* 10 us is the minimum reset time. */
  818. udelay(10);
  819. reg &= ~MACRO_RST;
  820. writel(reg, dp->reg_base + EXYNOS_DP_PHY_TEST);
  821. }
  822. int exynos_dp_init_video(struct exynos_dp_device *dp)
  823. {
  824. u32 reg;
  825. reg = VSYNC_DET | VID_FORMAT_CHG | VID_CLK_CHG;
  826. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  827. reg = 0x0;
  828. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  829. reg = CHA_CRI(4) | CHA_CTRL;
  830. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  831. reg = 0x0;
  832. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  833. reg = VID_HRES_TH(2) | VID_VRES_TH(0);
  834. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_8);
  835. return 0;
  836. }
  837. void exynos_dp_set_video_color_format(struct exynos_dp_device *dp,
  838. u32 color_depth,
  839. u32 color_space,
  840. u32 dynamic_range,
  841. u32 ycbcr_coeff)
  842. {
  843. u32 reg;
  844. /* Configure the input color depth, color space, dynamic range */
  845. reg = (dynamic_range << IN_D_RANGE_SHIFT) |
  846. (color_depth << IN_BPC_SHIFT) |
  847. (color_space << IN_COLOR_F_SHIFT);
  848. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_2);
  849. /* Set Input Color YCbCr Coefficients to ITU601 or ITU709 */
  850. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_3);
  851. reg &= ~IN_YC_COEFFI_MASK;
  852. if (ycbcr_coeff)
  853. reg |= IN_YC_COEFFI_ITU709;
  854. else
  855. reg |= IN_YC_COEFFI_ITU601;
  856. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_3);
  857. }
  858. int exynos_dp_is_slave_video_stream_clock_on(struct exynos_dp_device *dp)
  859. {
  860. u32 reg;
  861. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  862. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  863. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  864. if (!(reg & DET_STA)) {
  865. dev_dbg(dp->dev, "Input stream clock not detected.\n");
  866. return -EINVAL;
  867. }
  868. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  869. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  870. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  871. dev_dbg(dp->dev, "wait SYS_CTL_2.\n");
  872. if (reg & CHA_STA) {
  873. dev_dbg(dp->dev, "Input stream clk is changing\n");
  874. return -EINVAL;
  875. }
  876. return 0;
  877. }
  878. void exynos_dp_set_video_cr_mn(struct exynos_dp_device *dp,
  879. enum clock_recovery_m_value_type type,
  880. u32 m_value,
  881. u32 n_value)
  882. {
  883. u32 reg;
  884. if (type == REGISTER_M) {
  885. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  886. reg |= FIX_M_VID;
  887. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  888. reg = m_value & 0xff;
  889. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_0);
  890. reg = (m_value >> 8) & 0xff;
  891. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_1);
  892. reg = (m_value >> 16) & 0xff;
  893. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_2);
  894. reg = n_value & 0xff;
  895. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_0);
  896. reg = (n_value >> 8) & 0xff;
  897. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_1);
  898. reg = (n_value >> 16) & 0xff;
  899. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_2);
  900. } else {
  901. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  902. reg &= ~FIX_M_VID;
  903. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  904. writel(0x00, dp->reg_base + EXYNOS_DP_N_VID_0);
  905. writel(0x80, dp->reg_base + EXYNOS_DP_N_VID_1);
  906. writel(0x00, dp->reg_base + EXYNOS_DP_N_VID_2);
  907. }
  908. }
  909. void exynos_dp_set_video_timing_mode(struct exynos_dp_device *dp, u32 type)
  910. {
  911. u32 reg;
  912. if (type == VIDEO_TIMING_FROM_CAPTURE) {
  913. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  914. reg &= ~FORMAT_SEL;
  915. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  916. } else {
  917. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  918. reg |= FORMAT_SEL;
  919. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  920. }
  921. }
  922. void exynos_dp_enable_video_master(struct exynos_dp_device *dp, bool enable)
  923. {
  924. u32 reg;
  925. if (enable) {
  926. reg = readl(dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  927. reg &= ~VIDEO_MODE_MASK;
  928. reg |= VIDEO_MASTER_MODE_EN | VIDEO_MODE_MASTER_MODE;
  929. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  930. } else {
  931. reg = readl(dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  932. reg &= ~VIDEO_MODE_MASK;
  933. reg |= VIDEO_MODE_SLAVE_MODE;
  934. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  935. }
  936. }
  937. void exynos_dp_start_video(struct exynos_dp_device *dp)
  938. {
  939. u32 reg;
  940. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  941. reg |= VIDEO_EN;
  942. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  943. }
  944. int exynos_dp_is_video_stream_on(struct exynos_dp_device *dp)
  945. {
  946. u32 reg;
  947. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  948. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  949. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  950. if (!(reg & STRM_VALID)) {
  951. dev_dbg(dp->dev, "Input video stream is not detected.\n");
  952. return -EINVAL;
  953. }
  954. return 0;
  955. }
  956. void exynos_dp_config_video_slave_mode(struct exynos_dp_device *dp,
  957. struct video_info *video_info)
  958. {
  959. u32 reg;
  960. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  961. reg &= ~(MASTER_VID_FUNC_EN_N|SLAVE_VID_FUNC_EN_N);
  962. reg |= MASTER_VID_FUNC_EN_N;
  963. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  964. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  965. reg &= ~INTERACE_SCAN_CFG;
  966. reg |= (video_info->interlaced << 2);
  967. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  968. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  969. reg &= ~VSYNC_POLARITY_CFG;
  970. reg |= (video_info->v_sync_polarity << 1);
  971. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  972. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  973. reg &= ~HSYNC_POLARITY_CFG;
  974. reg |= (video_info->h_sync_polarity << 0);
  975. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  976. reg = AUDIO_MODE_SPDIF_MODE | VIDEO_MODE_SLAVE_MODE;
  977. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  978. }
  979. void exynos_dp_enable_scrambling(struct exynos_dp_device *dp)
  980. {
  981. u32 reg;
  982. reg = readl(dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  983. reg &= ~SCRAMBLING_DISABLE;
  984. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  985. }
  986. void exynos_dp_disable_scrambling(struct exynos_dp_device *dp)
  987. {
  988. u32 reg;
  989. reg = readl(dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  990. reg |= SCRAMBLING_DISABLE;
  991. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  992. }