intel_crt.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "drm_crtc.h"
  32. #include "drm_crtc_helper.h"
  33. #include "drm_edid.h"
  34. #include "intel_drv.h"
  35. #include "i915_drm.h"
  36. #include "i915_drv.h"
  37. /* Here's the desired hotplug mode */
  38. #define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
  39. ADPA_CRT_HOTPLUG_WARMUP_10MS | \
  40. ADPA_CRT_HOTPLUG_SAMPLE_4S | \
  41. ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
  42. ADPA_CRT_HOTPLUG_VOLREF_325MV | \
  43. ADPA_CRT_HOTPLUG_ENABLE)
  44. struct intel_crt {
  45. struct intel_encoder base;
  46. bool force_hotplug_required;
  47. u32 adpa_reg;
  48. };
  49. static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
  50. {
  51. return container_of(intel_attached_encoder(connector),
  52. struct intel_crt, base);
  53. }
  54. static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
  55. {
  56. return container_of(encoder, struct intel_crt, base);
  57. }
  58. static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
  59. enum pipe *pipe)
  60. {
  61. struct drm_device *dev = encoder->base.dev;
  62. struct drm_i915_private *dev_priv = dev->dev_private;
  63. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  64. u32 tmp;
  65. tmp = I915_READ(crt->adpa_reg);
  66. if (!(tmp & ADPA_DAC_ENABLE))
  67. return false;
  68. if (HAS_PCH_CPT(dev))
  69. *pipe = PORT_TO_PIPE_CPT(tmp);
  70. else
  71. *pipe = PORT_TO_PIPE(tmp);
  72. return true;
  73. }
  74. static void intel_disable_crt(struct intel_encoder *encoder)
  75. {
  76. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  77. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  78. u32 temp;
  79. temp = I915_READ(crt->adpa_reg);
  80. temp &= ~(ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
  81. temp &= ~ADPA_DAC_ENABLE;
  82. I915_WRITE(crt->adpa_reg, temp);
  83. }
  84. static void intel_enable_crt(struct intel_encoder *encoder)
  85. {
  86. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  87. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  88. u32 temp;
  89. temp = I915_READ(crt->adpa_reg);
  90. temp |= ADPA_DAC_ENABLE;
  91. I915_WRITE(crt->adpa_reg, temp);
  92. }
  93. /* Note: The caller is required to filter out dpms modes not supported by the
  94. * platform. */
  95. static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
  96. {
  97. struct drm_device *dev = encoder->base.dev;
  98. struct drm_i915_private *dev_priv = dev->dev_private;
  99. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  100. u32 temp;
  101. temp = I915_READ(crt->adpa_reg);
  102. temp &= ~(ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
  103. temp &= ~ADPA_DAC_ENABLE;
  104. switch (mode) {
  105. case DRM_MODE_DPMS_ON:
  106. temp |= ADPA_DAC_ENABLE;
  107. break;
  108. case DRM_MODE_DPMS_STANDBY:
  109. temp |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
  110. break;
  111. case DRM_MODE_DPMS_SUSPEND:
  112. temp |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
  113. break;
  114. case DRM_MODE_DPMS_OFF:
  115. temp |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
  116. break;
  117. }
  118. I915_WRITE(crt->adpa_reg, temp);
  119. }
  120. static void intel_crt_dpms(struct drm_connector *connector, int mode)
  121. {
  122. struct drm_device *dev = connector->dev;
  123. struct intel_encoder *encoder = intel_attached_encoder(connector);
  124. struct drm_crtc *crtc;
  125. int old_dpms;
  126. /* PCH platforms and VLV only support on/off. */
  127. if (INTEL_INFO(dev)->gen < 5 && mode != DRM_MODE_DPMS_ON)
  128. mode = DRM_MODE_DPMS_OFF;
  129. if (mode == connector->dpms)
  130. return;
  131. old_dpms = connector->dpms;
  132. connector->dpms = mode;
  133. /* Only need to change hw state when actually enabled */
  134. crtc = encoder->base.crtc;
  135. if (!crtc) {
  136. encoder->connectors_active = false;
  137. return;
  138. }
  139. /* We need the pipe to run for anything but OFF. */
  140. if (mode == DRM_MODE_DPMS_OFF)
  141. encoder->connectors_active = false;
  142. else
  143. encoder->connectors_active = true;
  144. if (mode < old_dpms) {
  145. /* From off to on, enable the pipe first. */
  146. intel_crtc_update_dpms(crtc);
  147. intel_crt_set_dpms(encoder, mode);
  148. } else {
  149. intel_crt_set_dpms(encoder, mode);
  150. intel_crtc_update_dpms(crtc);
  151. }
  152. intel_connector_check_state(to_intel_connector(connector));
  153. }
  154. static int intel_crt_mode_valid(struct drm_connector *connector,
  155. struct drm_display_mode *mode)
  156. {
  157. struct drm_device *dev = connector->dev;
  158. int max_clock = 0;
  159. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  160. return MODE_NO_DBLESCAN;
  161. if (mode->clock < 25000)
  162. return MODE_CLOCK_LOW;
  163. if (IS_GEN2(dev))
  164. max_clock = 350000;
  165. else
  166. max_clock = 400000;
  167. if (mode->clock > max_clock)
  168. return MODE_CLOCK_HIGH;
  169. return MODE_OK;
  170. }
  171. static bool intel_crt_mode_fixup(struct drm_encoder *encoder,
  172. const struct drm_display_mode *mode,
  173. struct drm_display_mode *adjusted_mode)
  174. {
  175. return true;
  176. }
  177. static void intel_crt_mode_set(struct drm_encoder *encoder,
  178. struct drm_display_mode *mode,
  179. struct drm_display_mode *adjusted_mode)
  180. {
  181. struct drm_device *dev = encoder->dev;
  182. struct drm_crtc *crtc = encoder->crtc;
  183. struct intel_crt *crt =
  184. intel_encoder_to_crt(to_intel_encoder(encoder));
  185. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  186. struct drm_i915_private *dev_priv = dev->dev_private;
  187. int dpll_md_reg;
  188. u32 adpa, dpll_md;
  189. dpll_md_reg = DPLL_MD(intel_crtc->pipe);
  190. /*
  191. * Disable separate mode multiplier used when cloning SDVO to CRT
  192. * XXX this needs to be adjusted when we really are cloning
  193. */
  194. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
  195. dpll_md = I915_READ(dpll_md_reg);
  196. I915_WRITE(dpll_md_reg,
  197. dpll_md & ~DPLL_MD_UDI_MULTIPLIER_MASK);
  198. }
  199. adpa = ADPA_HOTPLUG_BITS;
  200. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  201. adpa |= ADPA_HSYNC_ACTIVE_HIGH;
  202. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  203. adpa |= ADPA_VSYNC_ACTIVE_HIGH;
  204. /* For CPT allow 3 pipe config, for others just use A or B */
  205. if (HAS_PCH_CPT(dev))
  206. adpa |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  207. else if (intel_crtc->pipe == 0)
  208. adpa |= ADPA_PIPE_A_SELECT;
  209. else
  210. adpa |= ADPA_PIPE_B_SELECT;
  211. if (!HAS_PCH_SPLIT(dev))
  212. I915_WRITE(BCLRPAT(intel_crtc->pipe), 0);
  213. I915_WRITE(crt->adpa_reg, adpa);
  214. }
  215. static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
  216. {
  217. struct drm_device *dev = connector->dev;
  218. struct intel_crt *crt = intel_attached_crt(connector);
  219. struct drm_i915_private *dev_priv = dev->dev_private;
  220. u32 adpa;
  221. bool ret;
  222. /* The first time through, trigger an explicit detection cycle */
  223. if (crt->force_hotplug_required) {
  224. bool turn_off_dac = HAS_PCH_SPLIT(dev);
  225. u32 save_adpa;
  226. crt->force_hotplug_required = 0;
  227. save_adpa = adpa = I915_READ(PCH_ADPA);
  228. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  229. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  230. if (turn_off_dac)
  231. adpa &= ~ADPA_DAC_ENABLE;
  232. I915_WRITE(PCH_ADPA, adpa);
  233. if (wait_for((I915_READ(PCH_ADPA) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  234. 1000))
  235. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  236. if (turn_off_dac) {
  237. I915_WRITE(PCH_ADPA, save_adpa);
  238. POSTING_READ(PCH_ADPA);
  239. }
  240. }
  241. /* Check the status to see if both blue and green are on now */
  242. adpa = I915_READ(PCH_ADPA);
  243. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  244. ret = true;
  245. else
  246. ret = false;
  247. DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
  248. return ret;
  249. }
  250. static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
  251. {
  252. struct drm_device *dev = connector->dev;
  253. struct drm_i915_private *dev_priv = dev->dev_private;
  254. u32 adpa;
  255. bool ret;
  256. u32 save_adpa;
  257. save_adpa = adpa = I915_READ(ADPA);
  258. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  259. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  260. I915_WRITE(ADPA, adpa);
  261. if (wait_for((I915_READ(ADPA) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  262. 1000)) {
  263. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  264. I915_WRITE(ADPA, save_adpa);
  265. }
  266. /* Check the status to see if both blue and green are on now */
  267. adpa = I915_READ(ADPA);
  268. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  269. ret = true;
  270. else
  271. ret = false;
  272. DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
  273. /* FIXME: debug force function and remove */
  274. ret = true;
  275. return ret;
  276. }
  277. /**
  278. * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
  279. *
  280. * Not for i915G/i915GM
  281. *
  282. * \return true if CRT is connected.
  283. * \return false if CRT is disconnected.
  284. */
  285. static bool intel_crt_detect_hotplug(struct drm_connector *connector)
  286. {
  287. struct drm_device *dev = connector->dev;
  288. struct drm_i915_private *dev_priv = dev->dev_private;
  289. u32 hotplug_en, orig, stat;
  290. bool ret = false;
  291. int i, tries = 0;
  292. if (HAS_PCH_SPLIT(dev))
  293. return intel_ironlake_crt_detect_hotplug(connector);
  294. if (IS_VALLEYVIEW(dev))
  295. return valleyview_crt_detect_hotplug(connector);
  296. /*
  297. * On 4 series desktop, CRT detect sequence need to be done twice
  298. * to get a reliable result.
  299. */
  300. if (IS_G4X(dev) && !IS_GM45(dev))
  301. tries = 2;
  302. else
  303. tries = 1;
  304. hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
  305. hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
  306. for (i = 0; i < tries ; i++) {
  307. /* turn on the FORCE_DETECT */
  308. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  309. /* wait for FORCE_DETECT to go off */
  310. if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
  311. CRT_HOTPLUG_FORCE_DETECT) == 0,
  312. 1000))
  313. DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
  314. }
  315. stat = I915_READ(PORT_HOTPLUG_STAT);
  316. if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
  317. ret = true;
  318. /* clear the interrupt we just generated, if any */
  319. I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
  320. /* and put the bits back */
  321. I915_WRITE(PORT_HOTPLUG_EN, orig);
  322. return ret;
  323. }
  324. static bool intel_crt_detect_ddc(struct drm_connector *connector)
  325. {
  326. struct intel_crt *crt = intel_attached_crt(connector);
  327. struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
  328. struct edid *edid;
  329. struct i2c_adapter *i2c;
  330. BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
  331. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->crt_ddc_pin);
  332. edid = drm_get_edid(connector, i2c);
  333. if (edid) {
  334. bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
  335. /*
  336. * This may be a DVI-I connector with a shared DDC
  337. * link between analog and digital outputs, so we
  338. * have to check the EDID input spec of the attached device.
  339. */
  340. if (!is_digital) {
  341. DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
  342. return true;
  343. }
  344. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
  345. } else {
  346. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
  347. }
  348. kfree(edid);
  349. return false;
  350. }
  351. static enum drm_connector_status
  352. intel_crt_load_detect(struct intel_crt *crt)
  353. {
  354. struct drm_device *dev = crt->base.base.dev;
  355. struct drm_i915_private *dev_priv = dev->dev_private;
  356. uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
  357. uint32_t save_bclrpat;
  358. uint32_t save_vtotal;
  359. uint32_t vtotal, vactive;
  360. uint32_t vsample;
  361. uint32_t vblank, vblank_start, vblank_end;
  362. uint32_t dsl;
  363. uint32_t bclrpat_reg;
  364. uint32_t vtotal_reg;
  365. uint32_t vblank_reg;
  366. uint32_t vsync_reg;
  367. uint32_t pipeconf_reg;
  368. uint32_t pipe_dsl_reg;
  369. uint8_t st00;
  370. enum drm_connector_status status;
  371. DRM_DEBUG_KMS("starting load-detect on CRT\n");
  372. bclrpat_reg = BCLRPAT(pipe);
  373. vtotal_reg = VTOTAL(pipe);
  374. vblank_reg = VBLANK(pipe);
  375. vsync_reg = VSYNC(pipe);
  376. pipeconf_reg = PIPECONF(pipe);
  377. pipe_dsl_reg = PIPEDSL(pipe);
  378. save_bclrpat = I915_READ(bclrpat_reg);
  379. save_vtotal = I915_READ(vtotal_reg);
  380. vblank = I915_READ(vblank_reg);
  381. vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
  382. vactive = (save_vtotal & 0x7ff) + 1;
  383. vblank_start = (vblank & 0xfff) + 1;
  384. vblank_end = ((vblank >> 16) & 0xfff) + 1;
  385. /* Set the border color to purple. */
  386. I915_WRITE(bclrpat_reg, 0x500050);
  387. if (!IS_GEN2(dev)) {
  388. uint32_t pipeconf = I915_READ(pipeconf_reg);
  389. I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
  390. POSTING_READ(pipeconf_reg);
  391. /* Wait for next Vblank to substitue
  392. * border color for Color info */
  393. intel_wait_for_vblank(dev, pipe);
  394. st00 = I915_READ8(VGA_MSR_WRITE);
  395. status = ((st00 & (1 << 4)) != 0) ?
  396. connector_status_connected :
  397. connector_status_disconnected;
  398. I915_WRITE(pipeconf_reg, pipeconf);
  399. } else {
  400. bool restore_vblank = false;
  401. int count, detect;
  402. /*
  403. * If there isn't any border, add some.
  404. * Yes, this will flicker
  405. */
  406. if (vblank_start <= vactive && vblank_end >= vtotal) {
  407. uint32_t vsync = I915_READ(vsync_reg);
  408. uint32_t vsync_start = (vsync & 0xffff) + 1;
  409. vblank_start = vsync_start;
  410. I915_WRITE(vblank_reg,
  411. (vblank_start - 1) |
  412. ((vblank_end - 1) << 16));
  413. restore_vblank = true;
  414. }
  415. /* sample in the vertical border, selecting the larger one */
  416. if (vblank_start - vactive >= vtotal - vblank_end)
  417. vsample = (vblank_start + vactive) >> 1;
  418. else
  419. vsample = (vtotal + vblank_end) >> 1;
  420. /*
  421. * Wait for the border to be displayed
  422. */
  423. while (I915_READ(pipe_dsl_reg) >= vactive)
  424. ;
  425. while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
  426. ;
  427. /*
  428. * Watch ST00 for an entire scanline
  429. */
  430. detect = 0;
  431. count = 0;
  432. do {
  433. count++;
  434. /* Read the ST00 VGA status register */
  435. st00 = I915_READ8(VGA_MSR_WRITE);
  436. if (st00 & (1 << 4))
  437. detect++;
  438. } while ((I915_READ(pipe_dsl_reg) == dsl));
  439. /* restore vblank if necessary */
  440. if (restore_vblank)
  441. I915_WRITE(vblank_reg, vblank);
  442. /*
  443. * If more than 3/4 of the scanline detected a monitor,
  444. * then it is assumed to be present. This works even on i830,
  445. * where there isn't any way to force the border color across
  446. * the screen
  447. */
  448. status = detect * 4 > count * 3 ?
  449. connector_status_connected :
  450. connector_status_disconnected;
  451. }
  452. /* Restore previous settings */
  453. I915_WRITE(bclrpat_reg, save_bclrpat);
  454. return status;
  455. }
  456. static enum drm_connector_status
  457. intel_crt_detect(struct drm_connector *connector, bool force)
  458. {
  459. struct drm_device *dev = connector->dev;
  460. struct intel_crt *crt = intel_attached_crt(connector);
  461. enum drm_connector_status status;
  462. struct intel_load_detect_pipe tmp;
  463. if (I915_HAS_HOTPLUG(dev)) {
  464. /* We can not rely on the HPD pin always being correctly wired
  465. * up, for example many KVM do not pass it through, and so
  466. * only trust an assertion that the monitor is connected.
  467. */
  468. if (intel_crt_detect_hotplug(connector)) {
  469. DRM_DEBUG_KMS("CRT detected via hotplug\n");
  470. return connector_status_connected;
  471. } else
  472. DRM_DEBUG_KMS("CRT not detected via hotplug\n");
  473. }
  474. if (intel_crt_detect_ddc(connector))
  475. return connector_status_connected;
  476. /* Load detection is broken on HPD capable machines. Whoever wants a
  477. * broken monitor (without edid) to work behind a broken kvm (that fails
  478. * to have the right resistors for HP detection) needs to fix this up.
  479. * For now just bail out. */
  480. if (I915_HAS_HOTPLUG(dev))
  481. return connector_status_disconnected;
  482. if (!force)
  483. return connector->status;
  484. /* for pre-945g platforms use load detect */
  485. if (intel_get_load_detect_pipe(connector, NULL, &tmp)) {
  486. if (intel_crt_detect_ddc(connector))
  487. status = connector_status_connected;
  488. else
  489. status = intel_crt_load_detect(crt);
  490. intel_release_load_detect_pipe(connector, &tmp);
  491. } else
  492. status = connector_status_unknown;
  493. return status;
  494. }
  495. static void intel_crt_destroy(struct drm_connector *connector)
  496. {
  497. drm_sysfs_connector_remove(connector);
  498. drm_connector_cleanup(connector);
  499. kfree(connector);
  500. }
  501. static int intel_crt_get_modes(struct drm_connector *connector)
  502. {
  503. struct drm_device *dev = connector->dev;
  504. struct drm_i915_private *dev_priv = dev->dev_private;
  505. int ret;
  506. struct i2c_adapter *i2c;
  507. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->crt_ddc_pin);
  508. ret = intel_ddc_get_modes(connector, i2c);
  509. if (ret || !IS_G4X(dev))
  510. return ret;
  511. /* Try to probe digital port for output in DVI-I -> VGA mode. */
  512. i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPB);
  513. return intel_ddc_get_modes(connector, i2c);
  514. }
  515. static int intel_crt_set_property(struct drm_connector *connector,
  516. struct drm_property *property,
  517. uint64_t value)
  518. {
  519. return 0;
  520. }
  521. static void intel_crt_reset(struct drm_connector *connector)
  522. {
  523. struct drm_device *dev = connector->dev;
  524. struct intel_crt *crt = intel_attached_crt(connector);
  525. if (HAS_PCH_SPLIT(dev))
  526. crt->force_hotplug_required = 1;
  527. }
  528. /*
  529. * Routines for controlling stuff on the analog port
  530. */
  531. static const struct drm_encoder_helper_funcs crt_encoder_funcs = {
  532. .mode_fixup = intel_crt_mode_fixup,
  533. .mode_set = intel_crt_mode_set,
  534. .disable = intel_encoder_noop,
  535. };
  536. static const struct drm_connector_funcs intel_crt_connector_funcs = {
  537. .reset = intel_crt_reset,
  538. .dpms = intel_crt_dpms,
  539. .detect = intel_crt_detect,
  540. .fill_modes = drm_helper_probe_single_connector_modes,
  541. .destroy = intel_crt_destroy,
  542. .set_property = intel_crt_set_property,
  543. };
  544. static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
  545. .mode_valid = intel_crt_mode_valid,
  546. .get_modes = intel_crt_get_modes,
  547. .best_encoder = intel_best_encoder,
  548. };
  549. static const struct drm_encoder_funcs intel_crt_enc_funcs = {
  550. .destroy = intel_encoder_destroy,
  551. };
  552. static int __init intel_no_crt_dmi_callback(const struct dmi_system_id *id)
  553. {
  554. DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
  555. return 1;
  556. }
  557. static const struct dmi_system_id intel_no_crt[] = {
  558. {
  559. .callback = intel_no_crt_dmi_callback,
  560. .ident = "ACER ZGB",
  561. .matches = {
  562. DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
  563. DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
  564. },
  565. },
  566. { }
  567. };
  568. void intel_crt_init(struct drm_device *dev)
  569. {
  570. struct drm_connector *connector;
  571. struct intel_crt *crt;
  572. struct intel_connector *intel_connector;
  573. struct drm_i915_private *dev_priv = dev->dev_private;
  574. /* Skip machines without VGA that falsely report hotplug events */
  575. if (dmi_check_system(intel_no_crt))
  576. return;
  577. crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
  578. if (!crt)
  579. return;
  580. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  581. if (!intel_connector) {
  582. kfree(crt);
  583. return;
  584. }
  585. connector = &intel_connector->base;
  586. drm_connector_init(dev, &intel_connector->base,
  587. &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
  588. drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
  589. DRM_MODE_ENCODER_DAC);
  590. intel_connector_attach_encoder(intel_connector, &crt->base);
  591. crt->base.type = INTEL_OUTPUT_ANALOG;
  592. crt->base.cloneable = true;
  593. if (IS_HASWELL(dev))
  594. crt->base.crtc_mask = (1 << 0);
  595. else
  596. crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  597. if (IS_GEN2(dev))
  598. connector->interlace_allowed = 0;
  599. else
  600. connector->interlace_allowed = 1;
  601. connector->doublescan_allowed = 0;
  602. if (HAS_PCH_SPLIT(dev))
  603. crt->adpa_reg = PCH_ADPA;
  604. else if (IS_VALLEYVIEW(dev))
  605. crt->adpa_reg = VLV_ADPA;
  606. else
  607. crt->adpa_reg = ADPA;
  608. crt->base.disable = intel_disable_crt;
  609. crt->base.enable = intel_enable_crt;
  610. crt->base.get_hw_state = intel_crt_get_hw_state;
  611. intel_connector->get_hw_state = intel_connector_get_hw_state;
  612. drm_encoder_helper_add(&crt->base.base, &crt_encoder_funcs);
  613. drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
  614. drm_sysfs_connector_add(connector);
  615. if (I915_HAS_HOTPLUG(dev))
  616. connector->polled = DRM_CONNECTOR_POLL_HPD;
  617. else
  618. connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  619. /*
  620. * Configure the automatic hotplug detection stuff
  621. */
  622. crt->force_hotplug_required = 0;
  623. if (HAS_PCH_SPLIT(dev)) {
  624. u32 adpa;
  625. adpa = I915_READ(PCH_ADPA);
  626. adpa &= ~ADPA_CRT_HOTPLUG_MASK;
  627. adpa |= ADPA_HOTPLUG_BITS;
  628. I915_WRITE(PCH_ADPA, adpa);
  629. POSTING_READ(PCH_ADPA);
  630. DRM_DEBUG_KMS("pch crt adpa set to 0x%x\n", adpa);
  631. crt->force_hotplug_required = 1;
  632. }
  633. dev_priv->hotplug_supported_mask |= CRT_HOTPLUG_INT_STATUS;
  634. }