qlcnic_83xx_hw.c 91 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_sriov.h"
  9. #include <linux/if_vlan.h>
  10. #include <linux/ipv6.h>
  11. #include <linux/ethtool.h>
  12. #include <linux/interrupt.h>
  13. #define QLCNIC_MAX_TX_QUEUES 1
  14. #define RSS_HASHTYPE_IP_TCP 0x3
  15. #define QLC_83XX_FW_MBX_CMD 0
  16. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  17. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  18. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  19. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  20. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  21. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  22. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  23. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  24. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  25. {QLCNIC_CMD_SET_MTU, 3, 1},
  26. {QLCNIC_CMD_READ_PHY, 4, 2},
  27. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  28. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  29. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  30. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  31. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  32. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  33. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  34. {QLCNIC_CMD_GET_PCI_INFO, 1, 66},
  35. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  36. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  37. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  38. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  39. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  40. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  41. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  42. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  43. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  44. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  45. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  46. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  47. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  48. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  49. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  50. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  51. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  52. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  53. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  54. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  55. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  56. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  57. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  58. {QLCNIC_CMD_IDC_ACK, 5, 1},
  59. {QLCNIC_CMD_INIT_NIC_FUNC, 2, 1},
  60. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  61. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  62. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  63. {QLCNIC_CMD_83XX_SET_DRV_VER, 4, 1},
  64. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  65. {QLCNIC_CMD_CONFIG_VPORT, 4, 4},
  66. {QLCNIC_CMD_BC_EVENT_SETUP, 2, 1},
  67. };
  68. const u32 qlcnic_83xx_ext_reg_tbl[] = {
  69. 0x38CC, /* Global Reset */
  70. 0x38F0, /* Wildcard */
  71. 0x38FC, /* Informant */
  72. 0x3038, /* Host MBX ctrl */
  73. 0x303C, /* FW MBX ctrl */
  74. 0x355C, /* BOOT LOADER ADDRESS REG */
  75. 0x3560, /* BOOT LOADER SIZE REG */
  76. 0x3564, /* FW IMAGE ADDR REG */
  77. 0x1000, /* MBX intr enable */
  78. 0x1200, /* Default Intr mask */
  79. 0x1204, /* Default Interrupt ID */
  80. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  81. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  82. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  83. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  84. 0x3790, /* QLC_83XX_IDC_CTRL */
  85. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  86. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  87. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  88. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  89. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  90. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  91. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  92. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  93. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  94. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  95. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  96. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  97. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  98. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  99. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  100. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  101. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  102. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  103. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  104. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  105. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  106. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  107. 0x37F4, /* QLC_83XX_VNIC_STATE */
  108. 0x3868, /* QLC_83XX_DRV_LOCK */
  109. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  110. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  111. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  112. };
  113. const u32 qlcnic_83xx_reg_tbl[] = {
  114. 0x34A8, /* PEG_HALT_STAT1 */
  115. 0x34AC, /* PEG_HALT_STAT2 */
  116. 0x34B0, /* FW_HEARTBEAT */
  117. 0x3500, /* FLASH LOCK_ID */
  118. 0x3528, /* FW_CAPABILITIES */
  119. 0x3538, /* Driver active, DRV_REG0 */
  120. 0x3540, /* Device state, DRV_REG1 */
  121. 0x3544, /* Driver state, DRV_REG2 */
  122. 0x3548, /* Driver scratch, DRV_REG3 */
  123. 0x354C, /* Device partiton info, DRV_REG4 */
  124. 0x3524, /* Driver IDC ver, DRV_REG5 */
  125. 0x3550, /* FW_VER_MAJOR */
  126. 0x3554, /* FW_VER_MINOR */
  127. 0x3558, /* FW_VER_SUB */
  128. 0x359C, /* NPAR STATE */
  129. 0x35FC, /* FW_IMG_VALID */
  130. 0x3650, /* CMD_PEG_STATE */
  131. 0x373C, /* RCV_PEG_STATE */
  132. 0x37B4, /* ASIC TEMP */
  133. 0x356C, /* FW API */
  134. 0x3570, /* DRV OP MODE */
  135. 0x3850, /* FLASH LOCK */
  136. 0x3854, /* FLASH UNLOCK */
  137. };
  138. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  139. .read_crb = qlcnic_83xx_read_crb,
  140. .write_crb = qlcnic_83xx_write_crb,
  141. .read_reg = qlcnic_83xx_rd_reg_indirect,
  142. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  143. .get_mac_address = qlcnic_83xx_get_mac_address,
  144. .setup_intr = qlcnic_83xx_setup_intr,
  145. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  146. .mbx_cmd = qlcnic_83xx_mbx_op,
  147. .get_func_no = qlcnic_83xx_get_func_no,
  148. .api_lock = qlcnic_83xx_cam_lock,
  149. .api_unlock = qlcnic_83xx_cam_unlock,
  150. .add_sysfs = qlcnic_83xx_add_sysfs,
  151. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  152. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  153. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  154. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  155. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  156. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  157. .setup_link_event = qlcnic_83xx_setup_link_event,
  158. .get_nic_info = qlcnic_83xx_get_nic_info,
  159. .get_pci_info = qlcnic_83xx_get_pci_info,
  160. .set_nic_info = qlcnic_83xx_set_nic_info,
  161. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  162. .napi_enable = qlcnic_83xx_napi_enable,
  163. .napi_disable = qlcnic_83xx_napi_disable,
  164. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  165. .config_rss = qlcnic_83xx_config_rss,
  166. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  167. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  168. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  169. .get_board_info = qlcnic_83xx_get_port_info,
  170. .set_mac_filter_count = qlcnic_83xx_set_mac_filter_count,
  171. .free_mac_list = qlcnic_82xx_free_mac_list,
  172. };
  173. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  174. .config_bridged_mode = qlcnic_config_bridged_mode,
  175. .config_led = qlcnic_config_led,
  176. .request_reset = qlcnic_83xx_idc_request_reset,
  177. .cancel_idc_work = qlcnic_83xx_idc_exit,
  178. .napi_add = qlcnic_83xx_napi_add,
  179. .napi_del = qlcnic_83xx_napi_del,
  180. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  181. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  182. };
  183. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  184. {
  185. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  186. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  187. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  188. }
  189. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  190. {
  191. u32 fw_major, fw_minor, fw_build;
  192. struct pci_dev *pdev = adapter->pdev;
  193. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  194. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  195. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  196. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  197. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  198. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  199. return adapter->fw_version;
  200. }
  201. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  202. {
  203. void __iomem *base;
  204. u32 val;
  205. base = adapter->ahw->pci_base0 +
  206. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  207. writel(addr, base);
  208. val = readl(base);
  209. if (val != addr)
  210. return -EIO;
  211. return 0;
  212. }
  213. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr)
  214. {
  215. int ret;
  216. struct qlcnic_hardware_context *ahw = adapter->ahw;
  217. ret = __qlcnic_set_win_base(adapter, (u32) addr);
  218. if (!ret) {
  219. return QLCRDX(ahw, QLCNIC_WILDCARD);
  220. } else {
  221. dev_err(&adapter->pdev->dev,
  222. "%s failed, addr = 0x%x\n", __func__, (int)addr);
  223. return -EIO;
  224. }
  225. }
  226. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  227. u32 data)
  228. {
  229. int err;
  230. struct qlcnic_hardware_context *ahw = adapter->ahw;
  231. err = __qlcnic_set_win_base(adapter, (u32) addr);
  232. if (!err) {
  233. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  234. return 0;
  235. } else {
  236. dev_err(&adapter->pdev->dev,
  237. "%s failed, addr = 0x%x data = 0x%x\n",
  238. __func__, (int)addr, data);
  239. return err;
  240. }
  241. }
  242. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
  243. {
  244. int err, i, num_msix;
  245. struct qlcnic_hardware_context *ahw = adapter->ahw;
  246. if (!num_intr)
  247. num_intr = QLCNIC_DEF_NUM_STS_DESC_RINGS;
  248. num_msix = rounddown_pow_of_two(min_t(int, num_online_cpus(),
  249. num_intr));
  250. /* account for AEN interrupt MSI-X based interrupts */
  251. num_msix += 1;
  252. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  253. num_msix += adapter->max_drv_tx_rings;
  254. err = qlcnic_enable_msix(adapter, num_msix);
  255. if (err == -ENOMEM)
  256. return err;
  257. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  258. num_msix = adapter->ahw->num_msix;
  259. else {
  260. if (qlcnic_sriov_vf_check(adapter))
  261. return -EINVAL;
  262. num_msix = 1;
  263. }
  264. /* setup interrupt mapping table for fw */
  265. ahw->intr_tbl = vzalloc(num_msix *
  266. sizeof(struct qlcnic_intrpt_config));
  267. if (!ahw->intr_tbl)
  268. return -ENOMEM;
  269. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  270. /* MSI-X enablement failed, use legacy interrupt */
  271. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  272. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  273. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  274. adapter->msix_entries[0].vector = adapter->pdev->irq;
  275. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  276. }
  277. for (i = 0; i < num_msix; i++) {
  278. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  279. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  280. else
  281. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  282. ahw->intr_tbl[i].id = i;
  283. ahw->intr_tbl[i].src = 0;
  284. }
  285. return 0;
  286. }
  287. inline void qlcnic_83xx_clear_legacy_intr_mask(struct qlcnic_adapter *adapter)
  288. {
  289. writel(0, adapter->tgt_mask_reg);
  290. }
  291. inline void qlcnic_83xx_set_legacy_intr_mask(struct qlcnic_adapter *adapter)
  292. {
  293. writel(1, adapter->tgt_mask_reg);
  294. }
  295. /* Enable MSI-x and INT-x interrupts */
  296. void qlcnic_83xx_enable_intr(struct qlcnic_adapter *adapter,
  297. struct qlcnic_host_sds_ring *sds_ring)
  298. {
  299. writel(0, sds_ring->crb_intr_mask);
  300. }
  301. /* Disable MSI-x and INT-x interrupts */
  302. void qlcnic_83xx_disable_intr(struct qlcnic_adapter *adapter,
  303. struct qlcnic_host_sds_ring *sds_ring)
  304. {
  305. writel(1, sds_ring->crb_intr_mask);
  306. }
  307. inline void qlcnic_83xx_enable_legacy_msix_mbx_intr(struct qlcnic_adapter
  308. *adapter)
  309. {
  310. u32 mask;
  311. /* Mailbox in MSI-x mode and Legacy Interrupt share the same
  312. * source register. We could be here before contexts are created
  313. * and sds_ring->crb_intr_mask has not been initialized, calculate
  314. * BAR offset for Interrupt Source Register
  315. */
  316. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  317. writel(0, adapter->ahw->pci_base0 + mask);
  318. }
  319. void qlcnic_83xx_disable_mbx_intr(struct qlcnic_adapter *adapter)
  320. {
  321. u32 mask;
  322. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  323. writel(1, adapter->ahw->pci_base0 + mask);
  324. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, 0);
  325. }
  326. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  327. struct qlcnic_cmd_args *cmd)
  328. {
  329. int i;
  330. for (i = 0; i < cmd->rsp.num; i++)
  331. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  332. }
  333. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  334. {
  335. u32 intr_val;
  336. struct qlcnic_hardware_context *ahw = adapter->ahw;
  337. int retries = 0;
  338. intr_val = readl(adapter->tgt_status_reg);
  339. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  340. return IRQ_NONE;
  341. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  342. adapter->stats.spurious_intr++;
  343. return IRQ_NONE;
  344. }
  345. /* The barrier is required to ensure writes to the registers */
  346. wmb();
  347. /* clear the interrupt trigger control register */
  348. writel(0, adapter->isr_int_vec);
  349. intr_val = readl(adapter->isr_int_vec);
  350. do {
  351. intr_val = readl(adapter->tgt_status_reg);
  352. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  353. break;
  354. retries++;
  355. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  356. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  357. return IRQ_HANDLED;
  358. }
  359. static void qlcnic_83xx_poll_process_aen(struct qlcnic_adapter *adapter)
  360. {
  361. u32 resp, event;
  362. unsigned long flags;
  363. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  364. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  365. if (!(resp & QLCNIC_SET_OWNER))
  366. goto out;
  367. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  368. if (event & QLCNIC_MBX_ASYNC_EVENT)
  369. __qlcnic_83xx_process_aen(adapter);
  370. out:
  371. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  372. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  373. }
  374. irqreturn_t qlcnic_83xx_intr(int irq, void *data)
  375. {
  376. struct qlcnic_adapter *adapter = data;
  377. struct qlcnic_host_sds_ring *sds_ring;
  378. struct qlcnic_hardware_context *ahw = adapter->ahw;
  379. if (qlcnic_83xx_clear_legacy_intr(adapter) == IRQ_NONE)
  380. return IRQ_NONE;
  381. qlcnic_83xx_poll_process_aen(adapter);
  382. if (ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  383. ahw->diag_cnt++;
  384. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  385. return IRQ_HANDLED;
  386. }
  387. if (!test_bit(__QLCNIC_DEV_UP, &adapter->state)) {
  388. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  389. } else {
  390. sds_ring = &adapter->recv_ctx->sds_rings[0];
  391. napi_schedule(&sds_ring->napi);
  392. }
  393. return IRQ_HANDLED;
  394. }
  395. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  396. {
  397. struct qlcnic_host_sds_ring *sds_ring = data;
  398. struct qlcnic_adapter *adapter = sds_ring->adapter;
  399. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  400. goto done;
  401. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  402. return IRQ_NONE;
  403. done:
  404. adapter->ahw->diag_cnt++;
  405. qlcnic_83xx_enable_intr(adapter, sds_ring);
  406. return IRQ_HANDLED;
  407. }
  408. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  409. {
  410. u32 num_msix;
  411. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  412. qlcnic_83xx_set_legacy_intr_mask(adapter);
  413. qlcnic_83xx_disable_mbx_intr(adapter);
  414. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  415. num_msix = adapter->ahw->num_msix - 1;
  416. else
  417. num_msix = 0;
  418. msleep(20);
  419. synchronize_irq(adapter->msix_entries[num_msix].vector);
  420. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  421. }
  422. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  423. {
  424. irq_handler_t handler;
  425. u32 val;
  426. int err = 0;
  427. unsigned long flags = 0;
  428. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  429. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  430. flags |= IRQF_SHARED;
  431. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  432. handler = qlcnic_83xx_handle_aen;
  433. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  434. err = request_irq(val, handler, flags, "qlcnic-MB", adapter);
  435. if (err) {
  436. dev_err(&adapter->pdev->dev,
  437. "failed to register MBX interrupt\n");
  438. return err;
  439. }
  440. } else {
  441. handler = qlcnic_83xx_intr;
  442. val = adapter->msix_entries[0].vector;
  443. err = request_irq(val, handler, flags, "qlcnic", adapter);
  444. if (err) {
  445. dev_err(&adapter->pdev->dev,
  446. "failed to register INTx interrupt\n");
  447. return err;
  448. }
  449. qlcnic_83xx_clear_legacy_intr_mask(adapter);
  450. }
  451. /* Enable mailbox interrupt */
  452. qlcnic_83xx_enable_mbx_intrpt(adapter);
  453. return err;
  454. }
  455. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  456. {
  457. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  458. adapter->ahw->pci_func = (val >> 24) & 0xff;
  459. }
  460. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  461. {
  462. void __iomem *addr;
  463. u32 val, limit = 0;
  464. struct qlcnic_hardware_context *ahw = adapter->ahw;
  465. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  466. do {
  467. val = readl(addr);
  468. if (val) {
  469. /* write the function number to register */
  470. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  471. ahw->pci_func);
  472. return 0;
  473. }
  474. usleep_range(1000, 2000);
  475. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  476. return -EIO;
  477. }
  478. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  479. {
  480. void __iomem *addr;
  481. u32 val;
  482. struct qlcnic_hardware_context *ahw = adapter->ahw;
  483. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  484. val = readl(addr);
  485. }
  486. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  487. loff_t offset, size_t size)
  488. {
  489. int ret;
  490. u32 data;
  491. if (qlcnic_api_lock(adapter)) {
  492. dev_err(&adapter->pdev->dev,
  493. "%s: failed to acquire lock. addr offset 0x%x\n",
  494. __func__, (u32)offset);
  495. return;
  496. }
  497. ret = qlcnic_83xx_rd_reg_indirect(adapter, (u32) offset);
  498. qlcnic_api_unlock(adapter);
  499. if (ret == -EIO) {
  500. dev_err(&adapter->pdev->dev,
  501. "%s: failed. addr offset 0x%x\n",
  502. __func__, (u32)offset);
  503. return;
  504. }
  505. data = ret;
  506. memcpy(buf, &data, size);
  507. }
  508. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  509. loff_t offset, size_t size)
  510. {
  511. u32 data;
  512. memcpy(&data, buf, size);
  513. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  514. }
  515. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  516. {
  517. int status;
  518. status = qlcnic_83xx_get_port_config(adapter);
  519. if (status) {
  520. dev_err(&adapter->pdev->dev,
  521. "Get Port Info failed\n");
  522. } else {
  523. if (QLC_83XX_SFP_10G_CAPABLE(adapter->ahw->port_config))
  524. adapter->ahw->port_type = QLCNIC_XGBE;
  525. else
  526. adapter->ahw->port_type = QLCNIC_GBE;
  527. if (QLC_83XX_AUTONEG(adapter->ahw->port_config))
  528. adapter->ahw->link_autoneg = AUTONEG_ENABLE;
  529. }
  530. return status;
  531. }
  532. void qlcnic_83xx_set_mac_filter_count(struct qlcnic_adapter *adapter)
  533. {
  534. struct qlcnic_hardware_context *ahw = adapter->ahw;
  535. u16 act_pci_fn = ahw->act_pci_func;
  536. u16 count;
  537. ahw->max_mc_count = QLC_83XX_MAX_MC_COUNT;
  538. if (act_pci_fn <= 2)
  539. count = (QLC_83XX_MAX_UC_COUNT - QLC_83XX_MAX_MC_COUNT) /
  540. act_pci_fn;
  541. else
  542. count = (QLC_83XX_LB_MAX_FILTERS - QLC_83XX_MAX_MC_COUNT) /
  543. act_pci_fn;
  544. ahw->max_uc_count = count;
  545. }
  546. void qlcnic_83xx_enable_mbx_intrpt(struct qlcnic_adapter *adapter)
  547. {
  548. u32 val;
  549. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  550. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  551. else
  552. val = BIT_2;
  553. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  554. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  555. }
  556. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  557. const struct pci_device_id *ent)
  558. {
  559. u32 op_mode, priv_level;
  560. struct qlcnic_hardware_context *ahw = adapter->ahw;
  561. ahw->fw_hal_version = 2;
  562. qlcnic_get_func_no(adapter);
  563. if (qlcnic_sriov_vf_check(adapter)) {
  564. qlcnic_sriov_vf_set_ops(adapter);
  565. return;
  566. }
  567. /* Determine function privilege level */
  568. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  569. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  570. priv_level = QLCNIC_MGMT_FUNC;
  571. else
  572. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  573. ahw->pci_func);
  574. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  575. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  576. dev_info(&adapter->pdev->dev,
  577. "HAL Version: %d Non Privileged function\n",
  578. ahw->fw_hal_version);
  579. adapter->nic_ops = &qlcnic_vf_ops;
  580. } else {
  581. if (pci_find_ext_capability(adapter->pdev,
  582. PCI_EXT_CAP_ID_SRIOV))
  583. set_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state);
  584. adapter->nic_ops = &qlcnic_83xx_ops;
  585. }
  586. }
  587. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  588. u32 data[]);
  589. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  590. u32 data[]);
  591. static void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  592. struct qlcnic_cmd_args *cmd)
  593. {
  594. int i;
  595. dev_info(&adapter->pdev->dev,
  596. "Host MBX regs(%d)\n", cmd->req.num);
  597. for (i = 0; i < cmd->req.num; i++) {
  598. if (i && !(i % 8))
  599. pr_info("\n");
  600. pr_info("%08x ", cmd->req.arg[i]);
  601. }
  602. pr_info("\n");
  603. dev_info(&adapter->pdev->dev,
  604. "FW MBX regs(%d)\n", cmd->rsp.num);
  605. for (i = 0; i < cmd->rsp.num; i++) {
  606. if (i && !(i % 8))
  607. pr_info("\n");
  608. pr_info("%08x ", cmd->rsp.arg[i]);
  609. }
  610. pr_info("\n");
  611. }
  612. /* Mailbox response for mac rcode */
  613. u32 qlcnic_83xx_mac_rcode(struct qlcnic_adapter *adapter)
  614. {
  615. u32 fw_data;
  616. u8 mac_cmd_rcode;
  617. fw_data = readl(QLCNIC_MBX_FW(adapter->ahw, 2));
  618. mac_cmd_rcode = (u8)fw_data;
  619. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  620. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  621. mac_cmd_rcode == QLC_83XX_MAC_ABSENT)
  622. return QLCNIC_RCODE_SUCCESS;
  623. return 1;
  624. }
  625. u32 qlcnic_83xx_mbx_poll(struct qlcnic_adapter *adapter, u32 *wait_time)
  626. {
  627. u32 data;
  628. struct qlcnic_hardware_context *ahw = adapter->ahw;
  629. /* wait for mailbox completion */
  630. do {
  631. data = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  632. if (++(*wait_time) > QLCNIC_MBX_TIMEOUT) {
  633. data = QLCNIC_RCODE_TIMEOUT;
  634. break;
  635. }
  636. mdelay(1);
  637. } while (!data);
  638. return data;
  639. }
  640. int qlcnic_83xx_mbx_op(struct qlcnic_adapter *adapter,
  641. struct qlcnic_cmd_args *cmd)
  642. {
  643. int i;
  644. u16 opcode;
  645. u8 mbx_err_code;
  646. unsigned long flags;
  647. struct qlcnic_hardware_context *ahw = adapter->ahw;
  648. u32 rsp, mbx_val, fw_data, rsp_num, mbx_cmd, wait_time = 0;
  649. opcode = LSW(cmd->req.arg[0]);
  650. if (!test_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status)) {
  651. dev_info(&adapter->pdev->dev,
  652. "Mailbox cmd attempted, 0x%x\n", opcode);
  653. dev_info(&adapter->pdev->dev, "Mailbox detached\n");
  654. return 0;
  655. }
  656. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  657. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  658. if (mbx_val) {
  659. QLCDB(adapter, DRV,
  660. "Mailbox cmd attempted, 0x%x\n", opcode);
  661. QLCDB(adapter, DRV,
  662. "Mailbox not available, 0x%x, collect FW dump\n",
  663. mbx_val);
  664. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  665. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  666. return cmd->rsp.arg[0];
  667. }
  668. /* Fill in mailbox registers */
  669. mbx_cmd = cmd->req.arg[0];
  670. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  671. for (i = 1; i < cmd->req.num; i++)
  672. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  673. /* Signal FW about the impending command */
  674. QLCWRX(ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  675. poll:
  676. rsp = qlcnic_83xx_mbx_poll(adapter, &wait_time);
  677. if (rsp != QLCNIC_RCODE_TIMEOUT) {
  678. /* Get the FW response data */
  679. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  680. if (fw_data & QLCNIC_MBX_ASYNC_EVENT) {
  681. __qlcnic_83xx_process_aen(adapter);
  682. goto poll;
  683. }
  684. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  685. rsp_num = QLCNIC_MBX_NUM_REGS(fw_data);
  686. opcode = QLCNIC_MBX_RSP(fw_data);
  687. qlcnic_83xx_get_mbx_data(adapter, cmd);
  688. switch (mbx_err_code) {
  689. case QLCNIC_MBX_RSP_OK:
  690. case QLCNIC_MBX_PORT_RSP_OK:
  691. rsp = QLCNIC_RCODE_SUCCESS;
  692. break;
  693. default:
  694. if (opcode == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  695. rsp = qlcnic_83xx_mac_rcode(adapter);
  696. if (!rsp)
  697. goto out;
  698. }
  699. dev_err(&adapter->pdev->dev,
  700. "MBX command 0x%x failed with err:0x%x\n",
  701. opcode, mbx_err_code);
  702. rsp = mbx_err_code;
  703. qlcnic_dump_mbx(adapter, cmd);
  704. break;
  705. }
  706. goto out;
  707. }
  708. dev_err(&adapter->pdev->dev, "MBX command 0x%x timed out\n",
  709. QLCNIC_MBX_RSP(mbx_cmd));
  710. rsp = QLCNIC_RCODE_TIMEOUT;
  711. out:
  712. /* clear fw mbx control register */
  713. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  714. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  715. return rsp;
  716. }
  717. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  718. struct qlcnic_adapter *adapter, u32 type)
  719. {
  720. int i, size;
  721. u32 temp;
  722. const struct qlcnic_mailbox_metadata *mbx_tbl;
  723. mbx_tbl = qlcnic_83xx_mbx_tbl;
  724. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  725. for (i = 0; i < size; i++) {
  726. if (type == mbx_tbl[i].cmd) {
  727. mbx->op_type = QLC_83XX_FW_MBX_CMD;
  728. mbx->req.num = mbx_tbl[i].in_args;
  729. mbx->rsp.num = mbx_tbl[i].out_args;
  730. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  731. GFP_ATOMIC);
  732. if (!mbx->req.arg)
  733. return -ENOMEM;
  734. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  735. GFP_ATOMIC);
  736. if (!mbx->rsp.arg) {
  737. kfree(mbx->req.arg);
  738. mbx->req.arg = NULL;
  739. return -ENOMEM;
  740. }
  741. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  742. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  743. temp = adapter->ahw->fw_hal_version << 29;
  744. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  745. return 0;
  746. }
  747. }
  748. return -EINVAL;
  749. }
  750. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  751. {
  752. struct qlcnic_adapter *adapter;
  753. struct qlcnic_cmd_args cmd;
  754. int i, err = 0;
  755. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  756. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  757. if (err)
  758. return;
  759. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  760. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  761. err = qlcnic_issue_cmd(adapter, &cmd);
  762. if (err)
  763. dev_info(&adapter->pdev->dev,
  764. "%s: Mailbox IDC ACK failed.\n", __func__);
  765. qlcnic_free_mbx_args(&cmd);
  766. }
  767. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  768. u32 data[])
  769. {
  770. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  771. QLCNIC_MBX_RSP(data[0]));
  772. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  773. return;
  774. }
  775. void __qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  776. {
  777. u32 event[QLC_83XX_MBX_AEN_CNT];
  778. int i;
  779. struct qlcnic_hardware_context *ahw = adapter->ahw;
  780. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  781. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  782. switch (QLCNIC_MBX_RSP(event[0])) {
  783. case QLCNIC_MBX_LINK_EVENT:
  784. qlcnic_83xx_handle_link_aen(adapter, event);
  785. break;
  786. case QLCNIC_MBX_COMP_EVENT:
  787. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  788. break;
  789. case QLCNIC_MBX_REQUEST_EVENT:
  790. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  791. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  792. queue_delayed_work(adapter->qlcnic_wq,
  793. &adapter->idc_aen_work, 0);
  794. break;
  795. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  796. break;
  797. case QLCNIC_MBX_BC_EVENT:
  798. qlcnic_sriov_handle_bc_event(adapter, event[1]);
  799. break;
  800. case QLCNIC_MBX_SFP_INSERT_EVENT:
  801. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  802. QLCNIC_MBX_RSP(event[0]));
  803. break;
  804. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  805. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  806. QLCNIC_MBX_RSP(event[0]));
  807. break;
  808. default:
  809. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  810. QLCNIC_MBX_RSP(event[0]));
  811. break;
  812. }
  813. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  814. }
  815. static void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  816. {
  817. struct qlcnic_hardware_context *ahw = adapter->ahw;
  818. u32 resp, event;
  819. unsigned long flags;
  820. spin_lock_irqsave(&ahw->mbx_lock, flags);
  821. resp = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  822. if (resp & QLCNIC_SET_OWNER) {
  823. event = readl(QLCNIC_MBX_FW(ahw, 0));
  824. if (event & QLCNIC_MBX_ASYNC_EVENT)
  825. __qlcnic_83xx_process_aen(adapter);
  826. }
  827. spin_unlock_irqrestore(&ahw->mbx_lock, flags);
  828. }
  829. static void qlcnic_83xx_mbx_poll_work(struct work_struct *work)
  830. {
  831. struct qlcnic_adapter *adapter;
  832. adapter = container_of(work, struct qlcnic_adapter, mbx_poll_work.work);
  833. if (!test_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  834. return;
  835. qlcnic_83xx_process_aen(adapter);
  836. queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work,
  837. (HZ / 10));
  838. }
  839. void qlcnic_83xx_enable_mbx_poll(struct qlcnic_adapter *adapter)
  840. {
  841. if (test_and_set_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  842. return;
  843. INIT_DELAYED_WORK(&adapter->mbx_poll_work, qlcnic_83xx_mbx_poll_work);
  844. }
  845. void qlcnic_83xx_disable_mbx_poll(struct qlcnic_adapter *adapter)
  846. {
  847. if (!test_and_clear_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  848. return;
  849. cancel_delayed_work_sync(&adapter->mbx_poll_work);
  850. }
  851. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  852. {
  853. int index, i, err, sds_mbx_size;
  854. u32 *buf, intrpt_id, intr_mask;
  855. u16 context_id;
  856. u8 num_sds;
  857. struct qlcnic_cmd_args cmd;
  858. struct qlcnic_host_sds_ring *sds;
  859. struct qlcnic_sds_mbx sds_mbx;
  860. struct qlcnic_add_rings_mbx_out *mbx_out;
  861. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  862. struct qlcnic_hardware_context *ahw = adapter->ahw;
  863. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  864. context_id = recv_ctx->context_id;
  865. num_sds = (adapter->max_sds_rings - QLCNIC_MAX_RING_SETS);
  866. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  867. QLCNIC_CMD_ADD_RCV_RINGS);
  868. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  869. /* set up status rings, mbx 2-81 */
  870. index = 2;
  871. for (i = 8; i < adapter->max_sds_rings; i++) {
  872. memset(&sds_mbx, 0, sds_mbx_size);
  873. sds = &recv_ctx->sds_rings[i];
  874. sds->consumer = 0;
  875. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  876. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  877. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  878. sds_mbx.sds_ring_size = sds->num_desc;
  879. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  880. intrpt_id = ahw->intr_tbl[i].id;
  881. else
  882. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  883. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  884. sds_mbx.intrpt_id = intrpt_id;
  885. else
  886. sds_mbx.intrpt_id = 0xffff;
  887. sds_mbx.intrpt_val = 0;
  888. buf = &cmd.req.arg[index];
  889. memcpy(buf, &sds_mbx, sds_mbx_size);
  890. index += sds_mbx_size / sizeof(u32);
  891. }
  892. /* send the mailbox command */
  893. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  894. if (err) {
  895. dev_err(&adapter->pdev->dev,
  896. "Failed to add rings %d\n", err);
  897. goto out;
  898. }
  899. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  900. index = 0;
  901. /* status descriptor ring */
  902. for (i = 8; i < adapter->max_sds_rings; i++) {
  903. sds = &recv_ctx->sds_rings[i];
  904. sds->crb_sts_consumer = ahw->pci_base0 +
  905. mbx_out->host_csmr[index];
  906. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  907. intr_mask = ahw->intr_tbl[i].src;
  908. else
  909. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  910. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  911. index++;
  912. }
  913. out:
  914. qlcnic_free_mbx_args(&cmd);
  915. return err;
  916. }
  917. void qlcnic_83xx_del_rx_ctx(struct qlcnic_adapter *adapter)
  918. {
  919. int err;
  920. u32 temp = 0;
  921. struct qlcnic_cmd_args cmd;
  922. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  923. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_RX_CTX))
  924. return;
  925. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  926. cmd.req.arg[0] |= (0x3 << 29);
  927. if (qlcnic_sriov_pf_check(adapter))
  928. qlcnic_pf_set_interface_id_del_rx_ctx(adapter, &temp);
  929. cmd.req.arg[1] = recv_ctx->context_id | temp;
  930. err = qlcnic_issue_cmd(adapter, &cmd);
  931. if (err)
  932. dev_err(&adapter->pdev->dev,
  933. "Failed to destroy rx ctx in firmware\n");
  934. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  935. qlcnic_free_mbx_args(&cmd);
  936. }
  937. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  938. {
  939. int i, err, index, sds_mbx_size, rds_mbx_size;
  940. u8 num_sds, num_rds;
  941. u32 *buf, intrpt_id, intr_mask, cap = 0;
  942. struct qlcnic_host_sds_ring *sds;
  943. struct qlcnic_host_rds_ring *rds;
  944. struct qlcnic_sds_mbx sds_mbx;
  945. struct qlcnic_rds_mbx rds_mbx;
  946. struct qlcnic_cmd_args cmd;
  947. struct qlcnic_rcv_mbx_out *mbx_out;
  948. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  949. struct qlcnic_hardware_context *ahw = adapter->ahw;
  950. num_rds = adapter->max_rds_rings;
  951. if (adapter->max_sds_rings <= QLCNIC_MAX_RING_SETS)
  952. num_sds = adapter->max_sds_rings;
  953. else
  954. num_sds = QLCNIC_MAX_RING_SETS;
  955. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  956. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  957. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  958. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  959. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  960. /* set mailbox hdr and capabilities */
  961. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  962. QLCNIC_CMD_CREATE_RX_CTX);
  963. if (err)
  964. return err;
  965. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  966. cmd.req.arg[0] |= (0x3 << 29);
  967. cmd.req.arg[1] = cap;
  968. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  969. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  970. if (qlcnic_sriov_pf_check(adapter))
  971. qlcnic_pf_set_interface_id_create_rx_ctx(adapter,
  972. &cmd.req.arg[6]);
  973. /* set up status rings, mbx 8-57/87 */
  974. index = QLC_83XX_HOST_SDS_MBX_IDX;
  975. for (i = 0; i < num_sds; i++) {
  976. memset(&sds_mbx, 0, sds_mbx_size);
  977. sds = &recv_ctx->sds_rings[i];
  978. sds->consumer = 0;
  979. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  980. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  981. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  982. sds_mbx.sds_ring_size = sds->num_desc;
  983. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  984. intrpt_id = ahw->intr_tbl[i].id;
  985. else
  986. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  987. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  988. sds_mbx.intrpt_id = intrpt_id;
  989. else
  990. sds_mbx.intrpt_id = 0xffff;
  991. sds_mbx.intrpt_val = 0;
  992. buf = &cmd.req.arg[index];
  993. memcpy(buf, &sds_mbx, sds_mbx_size);
  994. index += sds_mbx_size / sizeof(u32);
  995. }
  996. /* set up receive rings, mbx 88-111/135 */
  997. index = QLCNIC_HOST_RDS_MBX_IDX;
  998. rds = &recv_ctx->rds_rings[0];
  999. rds->producer = 0;
  1000. memset(&rds_mbx, 0, rds_mbx_size);
  1001. rds_mbx.phy_addr_reg_low = LSD(rds->phys_addr);
  1002. rds_mbx.phy_addr_reg_high = MSD(rds->phys_addr);
  1003. rds_mbx.reg_ring_sz = rds->dma_size;
  1004. rds_mbx.reg_ring_len = rds->num_desc;
  1005. /* Jumbo ring */
  1006. rds = &recv_ctx->rds_rings[1];
  1007. rds->producer = 0;
  1008. rds_mbx.phy_addr_jmb_low = LSD(rds->phys_addr);
  1009. rds_mbx.phy_addr_jmb_high = MSD(rds->phys_addr);
  1010. rds_mbx.jmb_ring_sz = rds->dma_size;
  1011. rds_mbx.jmb_ring_len = rds->num_desc;
  1012. buf = &cmd.req.arg[index];
  1013. memcpy(buf, &rds_mbx, rds_mbx_size);
  1014. /* send the mailbox command */
  1015. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  1016. if (err) {
  1017. dev_err(&adapter->pdev->dev,
  1018. "Failed to create Rx ctx in firmware%d\n", err);
  1019. goto out;
  1020. }
  1021. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  1022. recv_ctx->context_id = mbx_out->ctx_id;
  1023. recv_ctx->state = mbx_out->state;
  1024. recv_ctx->virt_port = mbx_out->vport_id;
  1025. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  1026. recv_ctx->context_id, recv_ctx->state);
  1027. /* Receive descriptor ring */
  1028. /* Standard ring */
  1029. rds = &recv_ctx->rds_rings[0];
  1030. rds->crb_rcv_producer = ahw->pci_base0 +
  1031. mbx_out->host_prod[0].reg_buf;
  1032. /* Jumbo ring */
  1033. rds = &recv_ctx->rds_rings[1];
  1034. rds->crb_rcv_producer = ahw->pci_base0 +
  1035. mbx_out->host_prod[0].jmb_buf;
  1036. /* status descriptor ring */
  1037. for (i = 0; i < num_sds; i++) {
  1038. sds = &recv_ctx->sds_rings[i];
  1039. sds->crb_sts_consumer = ahw->pci_base0 +
  1040. mbx_out->host_csmr[i];
  1041. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1042. intr_mask = ahw->intr_tbl[i].src;
  1043. else
  1044. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  1045. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1046. }
  1047. if (adapter->max_sds_rings > QLCNIC_MAX_RING_SETS)
  1048. err = qlcnic_83xx_add_rings(adapter);
  1049. out:
  1050. qlcnic_free_mbx_args(&cmd);
  1051. return err;
  1052. }
  1053. void qlcnic_83xx_del_tx_ctx(struct qlcnic_adapter *adapter,
  1054. struct qlcnic_host_tx_ring *tx_ring)
  1055. {
  1056. struct qlcnic_cmd_args cmd;
  1057. u32 temp = 0;
  1058. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_TX_CTX))
  1059. return;
  1060. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1061. cmd.req.arg[0] |= (0x3 << 29);
  1062. if (qlcnic_sriov_pf_check(adapter))
  1063. qlcnic_pf_set_interface_id_del_tx_ctx(adapter, &temp);
  1064. cmd.req.arg[1] = tx_ring->ctx_id | temp;
  1065. if (qlcnic_issue_cmd(adapter, &cmd))
  1066. dev_err(&adapter->pdev->dev,
  1067. "Failed to destroy tx ctx in firmware\n");
  1068. qlcnic_free_mbx_args(&cmd);
  1069. }
  1070. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  1071. struct qlcnic_host_tx_ring *tx, int ring)
  1072. {
  1073. int err;
  1074. u16 msix_id;
  1075. u32 *buf, intr_mask, temp = 0;
  1076. struct qlcnic_cmd_args cmd;
  1077. struct qlcnic_tx_mbx mbx;
  1078. struct qlcnic_tx_mbx_out *mbx_out;
  1079. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1080. u32 msix_vector;
  1081. /* Reset host resources */
  1082. tx->producer = 0;
  1083. tx->sw_consumer = 0;
  1084. *(tx->hw_consumer) = 0;
  1085. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  1086. /* setup mailbox inbox registerss */
  1087. mbx.phys_addr_low = LSD(tx->phys_addr);
  1088. mbx.phys_addr_high = MSD(tx->phys_addr);
  1089. mbx.cnsmr_index_low = LSD(tx->hw_cons_phys_addr);
  1090. mbx.cnsmr_index_high = MSD(tx->hw_cons_phys_addr);
  1091. mbx.size = tx->num_desc;
  1092. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1093. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  1094. msix_vector = adapter->max_sds_rings + ring;
  1095. else
  1096. msix_vector = adapter->max_sds_rings - 1;
  1097. msix_id = ahw->intr_tbl[msix_vector].id;
  1098. } else {
  1099. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1100. }
  1101. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1102. mbx.intr_id = msix_id;
  1103. else
  1104. mbx.intr_id = 0xffff;
  1105. mbx.src = 0;
  1106. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  1107. if (err)
  1108. return err;
  1109. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1110. cmd.req.arg[0] |= (0x3 << 29);
  1111. if (qlcnic_sriov_pf_check(adapter))
  1112. qlcnic_pf_set_interface_id_create_tx_ctx(adapter, &temp);
  1113. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  1114. cmd.req.arg[5] = QLCNIC_MAX_TX_QUEUES | temp;
  1115. buf = &cmd.req.arg[6];
  1116. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  1117. /* send the mailbox command*/
  1118. err = qlcnic_issue_cmd(adapter, &cmd);
  1119. if (err) {
  1120. dev_err(&adapter->pdev->dev,
  1121. "Failed to create Tx ctx in firmware 0x%x\n", err);
  1122. goto out;
  1123. }
  1124. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1125. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1126. tx->ctx_id = mbx_out->ctx_id;
  1127. if ((adapter->flags & QLCNIC_MSIX_ENABLED) &&
  1128. !(adapter->flags & QLCNIC_TX_INTR_SHARED)) {
  1129. intr_mask = ahw->intr_tbl[adapter->max_sds_rings + ring].src;
  1130. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1131. }
  1132. dev_info(&adapter->pdev->dev, "Tx Context[0x%x] Created, state:0x%x\n",
  1133. tx->ctx_id, mbx_out->state);
  1134. out:
  1135. qlcnic_free_mbx_args(&cmd);
  1136. return err;
  1137. }
  1138. static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test,
  1139. int num_sds_ring)
  1140. {
  1141. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1142. struct qlcnic_host_sds_ring *sds_ring;
  1143. struct qlcnic_host_rds_ring *rds_ring;
  1144. u16 adapter_state = adapter->is_up;
  1145. u8 ring;
  1146. int ret;
  1147. netif_device_detach(netdev);
  1148. if (netif_running(netdev))
  1149. __qlcnic_down(adapter, netdev);
  1150. qlcnic_detach(adapter);
  1151. adapter->max_sds_rings = 1;
  1152. adapter->ahw->diag_test = test;
  1153. adapter->ahw->linkup = 0;
  1154. ret = qlcnic_attach(adapter);
  1155. if (ret) {
  1156. netif_device_attach(netdev);
  1157. return ret;
  1158. }
  1159. ret = qlcnic_fw_create_ctx(adapter);
  1160. if (ret) {
  1161. qlcnic_detach(adapter);
  1162. if (adapter_state == QLCNIC_ADAPTER_UP_MAGIC) {
  1163. adapter->max_sds_rings = num_sds_ring;
  1164. qlcnic_attach(adapter);
  1165. }
  1166. netif_device_attach(netdev);
  1167. return ret;
  1168. }
  1169. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1170. rds_ring = &adapter->recv_ctx->rds_rings[ring];
  1171. qlcnic_post_rx_buffers(adapter, rds_ring, ring);
  1172. }
  1173. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1174. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1175. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1176. qlcnic_83xx_enable_intr(adapter, sds_ring);
  1177. }
  1178. }
  1179. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1180. /* disable and free mailbox interrupt */
  1181. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1182. qlcnic_83xx_free_mbx_intr(adapter);
  1183. adapter->ahw->loopback_state = 0;
  1184. adapter->ahw->hw_ops->setup_link_event(adapter, 1);
  1185. }
  1186. set_bit(__QLCNIC_DEV_UP, &adapter->state);
  1187. return 0;
  1188. }
  1189. static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
  1190. int max_sds_rings)
  1191. {
  1192. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1193. struct qlcnic_host_sds_ring *sds_ring;
  1194. int ring, err;
  1195. clear_bit(__QLCNIC_DEV_UP, &adapter->state);
  1196. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1197. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1198. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1199. qlcnic_83xx_disable_intr(adapter, sds_ring);
  1200. }
  1201. }
  1202. qlcnic_fw_destroy_ctx(adapter);
  1203. qlcnic_detach(adapter);
  1204. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1205. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  1206. err = qlcnic_83xx_setup_mbx_intr(adapter);
  1207. if (err) {
  1208. dev_err(&adapter->pdev->dev,
  1209. "%s: failed to setup mbx interrupt\n",
  1210. __func__);
  1211. goto out;
  1212. }
  1213. }
  1214. }
  1215. adapter->ahw->diag_test = 0;
  1216. adapter->max_sds_rings = max_sds_rings;
  1217. if (qlcnic_attach(adapter))
  1218. goto out;
  1219. if (netif_running(netdev))
  1220. __qlcnic_up(adapter, netdev);
  1221. out:
  1222. netif_device_attach(netdev);
  1223. }
  1224. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1225. u32 beacon)
  1226. {
  1227. struct qlcnic_cmd_args cmd;
  1228. u32 mbx_in;
  1229. int i, status = 0;
  1230. if (state) {
  1231. /* Get LED configuration */
  1232. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1233. QLCNIC_CMD_GET_LED_CONFIG);
  1234. if (status)
  1235. return status;
  1236. status = qlcnic_issue_cmd(adapter, &cmd);
  1237. if (status) {
  1238. dev_err(&adapter->pdev->dev,
  1239. "Get led config failed.\n");
  1240. goto mbx_err;
  1241. } else {
  1242. for (i = 0; i < 4; i++)
  1243. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1244. }
  1245. qlcnic_free_mbx_args(&cmd);
  1246. /* Set LED Configuration */
  1247. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1248. LSW(QLC_83XX_LED_CONFIG);
  1249. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1250. QLCNIC_CMD_SET_LED_CONFIG);
  1251. if (status)
  1252. return status;
  1253. cmd.req.arg[1] = mbx_in;
  1254. cmd.req.arg[2] = mbx_in;
  1255. cmd.req.arg[3] = mbx_in;
  1256. if (beacon)
  1257. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1258. status = qlcnic_issue_cmd(adapter, &cmd);
  1259. if (status) {
  1260. dev_err(&adapter->pdev->dev,
  1261. "Set led config failed.\n");
  1262. }
  1263. mbx_err:
  1264. qlcnic_free_mbx_args(&cmd);
  1265. return status;
  1266. } else {
  1267. /* Restoring default LED configuration */
  1268. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1269. QLCNIC_CMD_SET_LED_CONFIG);
  1270. if (status)
  1271. return status;
  1272. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1273. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1274. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1275. if (beacon)
  1276. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1277. status = qlcnic_issue_cmd(adapter, &cmd);
  1278. if (status)
  1279. dev_err(&adapter->pdev->dev,
  1280. "Restoring led config failed.\n");
  1281. qlcnic_free_mbx_args(&cmd);
  1282. return status;
  1283. }
  1284. }
  1285. int qlcnic_83xx_set_led(struct net_device *netdev,
  1286. enum ethtool_phys_id_state state)
  1287. {
  1288. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1289. int err = -EIO, active = 1;
  1290. if (adapter->ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1291. netdev_warn(netdev,
  1292. "LED test is not supported in non-privileged mode\n");
  1293. return -EOPNOTSUPP;
  1294. }
  1295. switch (state) {
  1296. case ETHTOOL_ID_ACTIVE:
  1297. if (test_and_set_bit(__QLCNIC_LED_ENABLE, &adapter->state))
  1298. return -EBUSY;
  1299. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1300. break;
  1301. err = qlcnic_83xx_config_led(adapter, active, 0);
  1302. if (err)
  1303. netdev_err(netdev, "Failed to set LED blink state\n");
  1304. break;
  1305. case ETHTOOL_ID_INACTIVE:
  1306. active = 0;
  1307. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1308. break;
  1309. err = qlcnic_83xx_config_led(adapter, active, 0);
  1310. if (err)
  1311. netdev_err(netdev, "Failed to reset LED blink state\n");
  1312. break;
  1313. default:
  1314. return -EINVAL;
  1315. }
  1316. if (!active || err)
  1317. clear_bit(__QLCNIC_LED_ENABLE, &adapter->state);
  1318. return err;
  1319. }
  1320. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *adapter,
  1321. int enable)
  1322. {
  1323. struct qlcnic_cmd_args cmd;
  1324. int status;
  1325. if (qlcnic_sriov_vf_check(adapter))
  1326. return;
  1327. if (enable) {
  1328. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1329. QLCNIC_CMD_INIT_NIC_FUNC);
  1330. if (status)
  1331. return;
  1332. cmd.req.arg[1] = BIT_0 | BIT_31;
  1333. } else {
  1334. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1335. QLCNIC_CMD_STOP_NIC_FUNC);
  1336. if (status)
  1337. return;
  1338. cmd.req.arg[1] = BIT_0 | BIT_31;
  1339. }
  1340. status = qlcnic_issue_cmd(adapter, &cmd);
  1341. if (status)
  1342. dev_err(&adapter->pdev->dev,
  1343. "Failed to %s in NIC IDC function event.\n",
  1344. (enable ? "register" : "unregister"));
  1345. qlcnic_free_mbx_args(&cmd);
  1346. }
  1347. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1348. {
  1349. struct qlcnic_cmd_args cmd;
  1350. int err;
  1351. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1352. if (err)
  1353. return err;
  1354. cmd.req.arg[1] = adapter->ahw->port_config;
  1355. err = qlcnic_issue_cmd(adapter, &cmd);
  1356. if (err)
  1357. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1358. qlcnic_free_mbx_args(&cmd);
  1359. return err;
  1360. }
  1361. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1362. {
  1363. struct qlcnic_cmd_args cmd;
  1364. int err;
  1365. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1366. if (err)
  1367. return err;
  1368. err = qlcnic_issue_cmd(adapter, &cmd);
  1369. if (err)
  1370. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1371. else
  1372. adapter->ahw->port_config = cmd.rsp.arg[1];
  1373. qlcnic_free_mbx_args(&cmd);
  1374. return err;
  1375. }
  1376. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1377. {
  1378. int err;
  1379. u32 temp;
  1380. struct qlcnic_cmd_args cmd;
  1381. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1382. if (err)
  1383. return err;
  1384. temp = adapter->recv_ctx->context_id << 16;
  1385. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1386. err = qlcnic_issue_cmd(adapter, &cmd);
  1387. if (err)
  1388. dev_info(&adapter->pdev->dev,
  1389. "Setup linkevent mailbox failed\n");
  1390. qlcnic_free_mbx_args(&cmd);
  1391. return err;
  1392. }
  1393. static void qlcnic_83xx_set_interface_id_promisc(struct qlcnic_adapter *adapter,
  1394. u32 *interface_id)
  1395. {
  1396. if (qlcnic_sriov_pf_check(adapter)) {
  1397. qlcnic_pf_set_interface_id_promisc(adapter, interface_id);
  1398. } else {
  1399. if (!qlcnic_sriov_vf_check(adapter))
  1400. *interface_id = adapter->recv_ctx->context_id << 16;
  1401. }
  1402. }
  1403. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1404. {
  1405. int err;
  1406. u32 temp = 0;
  1407. struct qlcnic_cmd_args cmd;
  1408. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1409. return -EIO;
  1410. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1411. QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1412. if (err)
  1413. return err;
  1414. qlcnic_83xx_set_interface_id_promisc(adapter, &temp);
  1415. cmd.req.arg[1] = (mode ? 1 : 0) | temp;
  1416. err = qlcnic_issue_cmd(adapter, &cmd);
  1417. if (err)
  1418. dev_info(&adapter->pdev->dev,
  1419. "Promiscous mode config failed\n");
  1420. qlcnic_free_mbx_args(&cmd);
  1421. return err;
  1422. }
  1423. int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
  1424. {
  1425. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1426. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1427. int ret = 0, loop = 0, max_sds_rings = adapter->max_sds_rings;
  1428. if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1429. netdev_warn(netdev,
  1430. "Loopback test not supported in non privileged mode\n");
  1431. return ret;
  1432. }
  1433. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1434. netdev_info(netdev, "Device is resetting\n");
  1435. return -EBUSY;
  1436. }
  1437. if (qlcnic_get_diag_lock(adapter)) {
  1438. netdev_info(netdev, "Device is in diagnostics mode\n");
  1439. return -EBUSY;
  1440. }
  1441. netdev_info(netdev, "%s loopback test in progress\n",
  1442. mode == QLCNIC_ILB_MODE ? "internal" : "external");
  1443. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST,
  1444. max_sds_rings);
  1445. if (ret)
  1446. goto fail_diag_alloc;
  1447. ret = qlcnic_83xx_set_lb_mode(adapter, mode);
  1448. if (ret)
  1449. goto free_diag_res;
  1450. /* Poll for link up event before running traffic */
  1451. do {
  1452. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1453. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1454. qlcnic_83xx_process_aen(adapter);
  1455. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1456. netdev_info(netdev,
  1457. "Device is resetting, free LB test resources\n");
  1458. ret = -EIO;
  1459. goto free_diag_res;
  1460. }
  1461. if (loop++ > QLC_83XX_LB_WAIT_COUNT) {
  1462. netdev_info(netdev,
  1463. "Firmware didn't sent link up event to loopback request\n");
  1464. ret = -QLCNIC_FW_NOT_RESPOND;
  1465. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1466. goto free_diag_res;
  1467. }
  1468. } while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
  1469. /* Make sure carrier is off and queue is stopped during loopback */
  1470. if (netif_running(netdev)) {
  1471. netif_carrier_off(netdev);
  1472. netif_stop_queue(netdev);
  1473. }
  1474. ret = qlcnic_do_lb_test(adapter, mode);
  1475. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1476. free_diag_res:
  1477. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  1478. fail_diag_alloc:
  1479. adapter->max_sds_rings = max_sds_rings;
  1480. qlcnic_release_diag_lock(adapter);
  1481. return ret;
  1482. }
  1483. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1484. {
  1485. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1486. struct net_device *netdev = adapter->netdev;
  1487. int status = 0, loop = 0;
  1488. u32 config;
  1489. status = qlcnic_83xx_get_port_config(adapter);
  1490. if (status)
  1491. return status;
  1492. config = ahw->port_config;
  1493. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1494. if (mode == QLCNIC_ILB_MODE)
  1495. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1496. if (mode == QLCNIC_ELB_MODE)
  1497. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1498. status = qlcnic_83xx_set_port_config(adapter);
  1499. if (status) {
  1500. netdev_err(netdev,
  1501. "Failed to Set Loopback Mode = 0x%x.\n",
  1502. ahw->port_config);
  1503. ahw->port_config = config;
  1504. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1505. return status;
  1506. }
  1507. /* Wait for Link and IDC Completion AEN */
  1508. do {
  1509. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1510. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1511. qlcnic_83xx_process_aen(adapter);
  1512. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1513. netdev_info(netdev,
  1514. "Device is resetting, free LB test resources\n");
  1515. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1516. return -EIO;
  1517. }
  1518. if (loop++ > QLC_83XX_LB_WAIT_COUNT) {
  1519. netdev_err(netdev,
  1520. "Did not receive IDC completion AEN\n");
  1521. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1522. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1523. return -EIO;
  1524. }
  1525. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1526. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1527. QLCNIC_MAC_ADD);
  1528. return status;
  1529. }
  1530. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1531. {
  1532. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1533. struct net_device *netdev = adapter->netdev;
  1534. int status = 0, loop = 0;
  1535. u32 config = ahw->port_config;
  1536. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1537. if (mode == QLCNIC_ILB_MODE)
  1538. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1539. if (mode == QLCNIC_ELB_MODE)
  1540. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1541. status = qlcnic_83xx_set_port_config(adapter);
  1542. if (status) {
  1543. netdev_err(netdev,
  1544. "Failed to Clear Loopback Mode = 0x%x.\n",
  1545. ahw->port_config);
  1546. ahw->port_config = config;
  1547. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1548. return status;
  1549. }
  1550. /* Wait for Link and IDC Completion AEN */
  1551. do {
  1552. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1553. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1554. qlcnic_83xx_process_aen(adapter);
  1555. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1556. netdev_info(netdev,
  1557. "Device is resetting, free LB test resources\n");
  1558. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1559. return -EIO;
  1560. }
  1561. if (loop++ > QLC_83XX_LB_WAIT_COUNT) {
  1562. netdev_err(netdev,
  1563. "Did not receive IDC completion AEN\n");
  1564. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1565. return -EIO;
  1566. }
  1567. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1568. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1569. QLCNIC_MAC_DEL);
  1570. return status;
  1571. }
  1572. static void qlcnic_83xx_set_interface_id_ipaddr(struct qlcnic_adapter *adapter,
  1573. u32 *interface_id)
  1574. {
  1575. if (qlcnic_sriov_pf_check(adapter)) {
  1576. qlcnic_pf_set_interface_id_ipaddr(adapter, interface_id);
  1577. } else {
  1578. if (!qlcnic_sriov_vf_check(adapter))
  1579. *interface_id = adapter->recv_ctx->context_id << 16;
  1580. }
  1581. }
  1582. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1583. int mode)
  1584. {
  1585. int err;
  1586. u32 temp = 0, temp_ip;
  1587. struct qlcnic_cmd_args cmd;
  1588. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1589. QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1590. if (err)
  1591. return;
  1592. qlcnic_83xx_set_interface_id_ipaddr(adapter, &temp);
  1593. if (mode == QLCNIC_IP_UP)
  1594. cmd.req.arg[1] = 1 | temp;
  1595. else
  1596. cmd.req.arg[1] = 2 | temp;
  1597. /*
  1598. * Adapter needs IP address in network byte order.
  1599. * But hardware mailbox registers go through writel(), hence IP address
  1600. * gets swapped on big endian architecture.
  1601. * To negate swapping of writel() on big endian architecture
  1602. * use swab32(value).
  1603. */
  1604. temp_ip = swab32(ntohl(ip));
  1605. memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
  1606. err = qlcnic_issue_cmd(adapter, &cmd);
  1607. if (err != QLCNIC_RCODE_SUCCESS)
  1608. dev_err(&adapter->netdev->dev,
  1609. "could not notify %s IP 0x%x request\n",
  1610. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1611. qlcnic_free_mbx_args(&cmd);
  1612. }
  1613. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1614. {
  1615. int err;
  1616. u32 temp, arg1;
  1617. struct qlcnic_cmd_args cmd;
  1618. int lro_bit_mask;
  1619. lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
  1620. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1621. return 0;
  1622. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1623. if (err)
  1624. return err;
  1625. temp = adapter->recv_ctx->context_id << 16;
  1626. arg1 = lro_bit_mask | temp;
  1627. cmd.req.arg[1] = arg1;
  1628. err = qlcnic_issue_cmd(adapter, &cmd);
  1629. if (err)
  1630. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1631. qlcnic_free_mbx_args(&cmd);
  1632. return err;
  1633. }
  1634. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1635. {
  1636. int err;
  1637. u32 word;
  1638. struct qlcnic_cmd_args cmd;
  1639. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1640. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1641. 0x255b0ec26d5a56daULL };
  1642. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1643. if (err)
  1644. return err;
  1645. /*
  1646. * RSS request:
  1647. * bits 3-0: Rsvd
  1648. * 5-4: hash_type_ipv4
  1649. * 7-6: hash_type_ipv6
  1650. * 8: enable
  1651. * 9: use indirection table
  1652. * 16-31: indirection table mask
  1653. */
  1654. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1655. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1656. ((u32)(enable & 0x1) << 8) |
  1657. ((0x7ULL) << 16);
  1658. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1659. cmd.req.arg[2] = word;
  1660. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1661. err = qlcnic_issue_cmd(adapter, &cmd);
  1662. if (err)
  1663. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1664. qlcnic_free_mbx_args(&cmd);
  1665. return err;
  1666. }
  1667. static void qlcnic_83xx_set_interface_id_macaddr(struct qlcnic_adapter *adapter,
  1668. u32 *interface_id)
  1669. {
  1670. if (qlcnic_sriov_pf_check(adapter)) {
  1671. qlcnic_pf_set_interface_id_macaddr(adapter, interface_id);
  1672. } else {
  1673. if (!qlcnic_sriov_vf_check(adapter))
  1674. *interface_id = adapter->recv_ctx->context_id << 16;
  1675. }
  1676. }
  1677. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1678. u16 vlan_id, u8 op)
  1679. {
  1680. int err;
  1681. u32 *buf, temp = 0;
  1682. struct qlcnic_cmd_args cmd;
  1683. struct qlcnic_macvlan_mbx mv;
  1684. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1685. return -EIO;
  1686. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1687. if (err)
  1688. return err;
  1689. if (vlan_id)
  1690. op = (op == QLCNIC_MAC_ADD || op == QLCNIC_MAC_VLAN_ADD) ?
  1691. QLCNIC_MAC_VLAN_ADD : QLCNIC_MAC_VLAN_DEL;
  1692. cmd.req.arg[1] = op | (1 << 8);
  1693. qlcnic_83xx_set_interface_id_macaddr(adapter, &temp);
  1694. cmd.req.arg[1] |= temp;
  1695. mv.vlan = vlan_id;
  1696. mv.mac_addr0 = addr[0];
  1697. mv.mac_addr1 = addr[1];
  1698. mv.mac_addr2 = addr[2];
  1699. mv.mac_addr3 = addr[3];
  1700. mv.mac_addr4 = addr[4];
  1701. mv.mac_addr5 = addr[5];
  1702. buf = &cmd.req.arg[2];
  1703. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1704. err = qlcnic_issue_cmd(adapter, &cmd);
  1705. if (err)
  1706. dev_err(&adapter->pdev->dev,
  1707. "MAC-VLAN %s to CAM failed, err=%d.\n",
  1708. ((op == 1) ? "add " : "delete "), err);
  1709. qlcnic_free_mbx_args(&cmd);
  1710. return err;
  1711. }
  1712. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1713. u16 vlan_id)
  1714. {
  1715. u8 mac[ETH_ALEN];
  1716. memcpy(&mac, addr, ETH_ALEN);
  1717. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1718. }
  1719. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1720. u8 type, struct qlcnic_cmd_args *cmd)
  1721. {
  1722. switch (type) {
  1723. case QLCNIC_SET_STATION_MAC:
  1724. case QLCNIC_SET_FAC_DEF_MAC:
  1725. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1726. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1727. break;
  1728. }
  1729. cmd->req.arg[1] = type;
  1730. }
  1731. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  1732. {
  1733. int err, i;
  1734. struct qlcnic_cmd_args cmd;
  1735. u32 mac_low, mac_high;
  1736. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1737. if (err)
  1738. return err;
  1739. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1740. err = qlcnic_issue_cmd(adapter, &cmd);
  1741. if (err == QLCNIC_RCODE_SUCCESS) {
  1742. mac_low = cmd.rsp.arg[1];
  1743. mac_high = cmd.rsp.arg[2];
  1744. for (i = 0; i < 2; i++)
  1745. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1746. for (i = 2; i < 6; i++)
  1747. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1748. } else {
  1749. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1750. err);
  1751. err = -EIO;
  1752. }
  1753. qlcnic_free_mbx_args(&cmd);
  1754. return err;
  1755. }
  1756. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter)
  1757. {
  1758. int err;
  1759. u16 temp;
  1760. struct qlcnic_cmd_args cmd;
  1761. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1762. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1763. return;
  1764. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1765. if (err)
  1766. return;
  1767. if (coal->type == QLCNIC_INTR_COAL_TYPE_RX) {
  1768. temp = adapter->recv_ctx->context_id;
  1769. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_RX | temp << 16;
  1770. temp = coal->rx_time_us;
  1771. cmd.req.arg[2] = coal->rx_packets | temp << 16;
  1772. } else if (coal->type == QLCNIC_INTR_COAL_TYPE_TX) {
  1773. temp = adapter->tx_ring->ctx_id;
  1774. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_TX | temp << 16;
  1775. temp = coal->tx_time_us;
  1776. cmd.req.arg[2] = coal->tx_packets | temp << 16;
  1777. }
  1778. cmd.req.arg[3] = coal->flag;
  1779. err = qlcnic_issue_cmd(adapter, &cmd);
  1780. if (err != QLCNIC_RCODE_SUCCESS)
  1781. dev_info(&adapter->pdev->dev,
  1782. "Failed to send interrupt coalescence parameters\n");
  1783. qlcnic_free_mbx_args(&cmd);
  1784. }
  1785. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1786. u32 data[])
  1787. {
  1788. u8 link_status, duplex;
  1789. /* link speed */
  1790. link_status = LSB(data[3]) & 1;
  1791. adapter->ahw->link_speed = MSW(data[2]);
  1792. adapter->ahw->link_autoneg = MSB(MSW(data[3]));
  1793. adapter->ahw->module_type = MSB(LSW(data[3]));
  1794. duplex = LSB(MSW(data[3]));
  1795. if (duplex)
  1796. adapter->ahw->link_duplex = DUPLEX_FULL;
  1797. else
  1798. adapter->ahw->link_duplex = DUPLEX_HALF;
  1799. adapter->ahw->has_link_events = 1;
  1800. qlcnic_advert_link_change(adapter, link_status);
  1801. }
  1802. irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1803. {
  1804. struct qlcnic_adapter *adapter = data;
  1805. unsigned long flags;
  1806. u32 mask, resp, event;
  1807. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  1808. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  1809. if (!(resp & QLCNIC_SET_OWNER))
  1810. goto out;
  1811. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  1812. if (event & QLCNIC_MBX_ASYNC_EVENT)
  1813. __qlcnic_83xx_process_aen(adapter);
  1814. out:
  1815. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  1816. writel(0, adapter->ahw->pci_base0 + mask);
  1817. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  1818. return IRQ_HANDLED;
  1819. }
  1820. int qlcnic_enable_eswitch(struct qlcnic_adapter *adapter, u8 port, u8 enable)
  1821. {
  1822. int err = -EIO;
  1823. struct qlcnic_cmd_args cmd;
  1824. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1825. dev_err(&adapter->pdev->dev,
  1826. "%s: Error, invoked by non management func\n",
  1827. __func__);
  1828. return err;
  1829. }
  1830. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TOGGLE_ESWITCH);
  1831. if (err)
  1832. return err;
  1833. cmd.req.arg[1] = (port & 0xf) | BIT_4;
  1834. err = qlcnic_issue_cmd(adapter, &cmd);
  1835. if (err != QLCNIC_RCODE_SUCCESS) {
  1836. dev_err(&adapter->pdev->dev, "Failed to enable eswitch%d\n",
  1837. err);
  1838. err = -EIO;
  1839. }
  1840. qlcnic_free_mbx_args(&cmd);
  1841. return err;
  1842. }
  1843. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  1844. struct qlcnic_info *nic)
  1845. {
  1846. int i, err = -EIO;
  1847. struct qlcnic_cmd_args cmd;
  1848. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1849. dev_err(&adapter->pdev->dev,
  1850. "%s: Error, invoked by non management func\n",
  1851. __func__);
  1852. return err;
  1853. }
  1854. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  1855. if (err)
  1856. return err;
  1857. cmd.req.arg[1] = (nic->pci_func << 16);
  1858. cmd.req.arg[2] = 0x1 << 16;
  1859. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  1860. cmd.req.arg[4] = nic->capabilities;
  1861. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  1862. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  1863. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  1864. for (i = 8; i < 32; i++)
  1865. cmd.req.arg[i] = 0;
  1866. err = qlcnic_issue_cmd(adapter, &cmd);
  1867. if (err != QLCNIC_RCODE_SUCCESS) {
  1868. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  1869. err);
  1870. err = -EIO;
  1871. }
  1872. qlcnic_free_mbx_args(&cmd);
  1873. return err;
  1874. }
  1875. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  1876. struct qlcnic_info *npar_info, u8 func_id)
  1877. {
  1878. int err;
  1879. u32 temp;
  1880. u8 op = 0;
  1881. struct qlcnic_cmd_args cmd;
  1882. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1883. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  1884. if (err)
  1885. return err;
  1886. if (func_id != ahw->pci_func) {
  1887. temp = func_id << 16;
  1888. cmd.req.arg[1] = op | BIT_31 | temp;
  1889. } else {
  1890. cmd.req.arg[1] = ahw->pci_func << 16;
  1891. }
  1892. err = qlcnic_issue_cmd(adapter, &cmd);
  1893. if (err) {
  1894. dev_info(&adapter->pdev->dev,
  1895. "Failed to get nic info %d\n", err);
  1896. goto out;
  1897. }
  1898. npar_info->op_type = cmd.rsp.arg[1];
  1899. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  1900. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  1901. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  1902. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  1903. npar_info->capabilities = cmd.rsp.arg[4];
  1904. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  1905. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  1906. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  1907. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  1908. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  1909. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  1910. if (cmd.rsp.arg[8] & 0x1)
  1911. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  1912. if (cmd.rsp.arg[8] & 0x10000) {
  1913. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  1914. npar_info->max_linkspeed_reg_offset = temp;
  1915. }
  1916. if (npar_info->capabilities & QLCNIC_FW_CAPABILITY_MORE_CAPS)
  1917. memcpy(ahw->extra_capability, &cmd.rsp.arg[16],
  1918. sizeof(ahw->extra_capability));
  1919. out:
  1920. qlcnic_free_mbx_args(&cmd);
  1921. return err;
  1922. }
  1923. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  1924. struct qlcnic_pci_info *pci_info)
  1925. {
  1926. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1927. struct device *dev = &adapter->pdev->dev;
  1928. struct qlcnic_cmd_args cmd;
  1929. int i, err = 0, j = 0;
  1930. u32 temp;
  1931. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  1932. if (err)
  1933. return err;
  1934. err = qlcnic_issue_cmd(adapter, &cmd);
  1935. ahw->act_pci_func = 0;
  1936. if (err == QLCNIC_RCODE_SUCCESS) {
  1937. ahw->max_pci_func = cmd.rsp.arg[1] & 0xFF;
  1938. for (i = 2, j = 0; j < QLCNIC_MAX_PCI_FUNC; j++, pci_info++) {
  1939. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  1940. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1941. i++;
  1942. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  1943. if (pci_info->type == QLCNIC_TYPE_NIC)
  1944. ahw->act_pci_func++;
  1945. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1946. pci_info->default_port = temp;
  1947. i++;
  1948. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  1949. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1950. pci_info->tx_max_bw = temp;
  1951. i = i + 2;
  1952. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  1953. i++;
  1954. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  1955. i = i + 3;
  1956. if (ahw->op_mode == QLCNIC_MGMT_FUNC)
  1957. dev_info(dev, "id = %d active = %d type = %d\n"
  1958. "\tport = %d min bw = %d max bw = %d\n"
  1959. "\tmac_addr = %pM\n", pci_info->id,
  1960. pci_info->active, pci_info->type,
  1961. pci_info->default_port,
  1962. pci_info->tx_min_bw,
  1963. pci_info->tx_max_bw, pci_info->mac);
  1964. }
  1965. if (ahw->op_mode == QLCNIC_MGMT_FUNC)
  1966. dev_info(dev, "Max vNIC functions = %d, active vNIC functions = %d\n",
  1967. ahw->max_pci_func, ahw->act_pci_func);
  1968. } else {
  1969. dev_err(dev, "Failed to get PCI Info, error = %d\n", err);
  1970. err = -EIO;
  1971. }
  1972. qlcnic_free_mbx_args(&cmd);
  1973. return err;
  1974. }
  1975. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  1976. {
  1977. int i, index, err;
  1978. u8 max_ints;
  1979. u32 val, temp, type;
  1980. struct qlcnic_cmd_args cmd;
  1981. max_ints = adapter->ahw->num_msix - 1;
  1982. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  1983. if (err)
  1984. return err;
  1985. cmd.req.arg[1] = max_ints;
  1986. if (qlcnic_sriov_vf_check(adapter))
  1987. cmd.req.arg[1] |= (adapter->ahw->pci_func << 8) | BIT_16;
  1988. for (i = 0, index = 2; i < max_ints; i++) {
  1989. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  1990. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  1991. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  1992. val |= (adapter->ahw->intr_tbl[i].id << 16);
  1993. cmd.req.arg[index++] = val;
  1994. }
  1995. err = qlcnic_issue_cmd(adapter, &cmd);
  1996. if (err) {
  1997. dev_err(&adapter->pdev->dev,
  1998. "Failed to configure interrupts 0x%x\n", err);
  1999. goto out;
  2000. }
  2001. max_ints = cmd.rsp.arg[1];
  2002. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  2003. val = cmd.rsp.arg[index];
  2004. if (LSB(val)) {
  2005. dev_info(&adapter->pdev->dev,
  2006. "Can't configure interrupt %d\n",
  2007. adapter->ahw->intr_tbl[i].id);
  2008. continue;
  2009. }
  2010. if (op_type) {
  2011. adapter->ahw->intr_tbl[i].id = MSW(val);
  2012. adapter->ahw->intr_tbl[i].enabled = 1;
  2013. temp = cmd.rsp.arg[index + 1];
  2014. adapter->ahw->intr_tbl[i].src = temp;
  2015. } else {
  2016. adapter->ahw->intr_tbl[i].id = i;
  2017. adapter->ahw->intr_tbl[i].enabled = 0;
  2018. adapter->ahw->intr_tbl[i].src = 0;
  2019. }
  2020. }
  2021. out:
  2022. qlcnic_free_mbx_args(&cmd);
  2023. return err;
  2024. }
  2025. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  2026. {
  2027. int id, timeout = 0;
  2028. u32 status = 0;
  2029. while (status == 0) {
  2030. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  2031. if (status)
  2032. break;
  2033. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  2034. id = QLC_SHARED_REG_RD32(adapter,
  2035. QLCNIC_FLASH_LOCK_OWNER);
  2036. dev_err(&adapter->pdev->dev,
  2037. "%s: failed, lock held by %d\n", __func__, id);
  2038. return -EIO;
  2039. }
  2040. usleep_range(1000, 2000);
  2041. }
  2042. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  2043. return 0;
  2044. }
  2045. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  2046. {
  2047. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  2048. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  2049. }
  2050. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  2051. u32 flash_addr, u8 *p_data,
  2052. int count)
  2053. {
  2054. int i, ret;
  2055. u32 word, range, flash_offset, addr = flash_addr;
  2056. ulong indirect_add, direct_window;
  2057. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  2058. if (addr & 0x3) {
  2059. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2060. return -EIO;
  2061. }
  2062. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  2063. (addr));
  2064. range = flash_offset + (count * sizeof(u32));
  2065. /* Check if data is spread across multiple sectors */
  2066. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2067. /* Multi sector read */
  2068. for (i = 0; i < count; i++) {
  2069. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2070. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  2071. indirect_add);
  2072. if (ret == -EIO)
  2073. return -EIO;
  2074. word = ret;
  2075. *(u32 *)p_data = word;
  2076. p_data = p_data + 4;
  2077. addr = addr + 4;
  2078. flash_offset = flash_offset + 4;
  2079. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2080. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  2081. /* This write is needed once for each sector */
  2082. qlcnic_83xx_wrt_reg_indirect(adapter,
  2083. direct_window,
  2084. (addr));
  2085. flash_offset = 0;
  2086. }
  2087. }
  2088. } else {
  2089. /* Single sector read */
  2090. for (i = 0; i < count; i++) {
  2091. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2092. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  2093. indirect_add);
  2094. if (ret == -EIO)
  2095. return -EIO;
  2096. word = ret;
  2097. *(u32 *)p_data = word;
  2098. p_data = p_data + 4;
  2099. addr = addr + 4;
  2100. }
  2101. }
  2102. return 0;
  2103. }
  2104. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  2105. {
  2106. u32 status;
  2107. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  2108. do {
  2109. status = qlcnic_83xx_rd_reg_indirect(adapter,
  2110. QLC_83XX_FLASH_STATUS);
  2111. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  2112. QLC_83XX_FLASH_STATUS_READY)
  2113. break;
  2114. msleep(QLC_83XX_FLASH_STATUS_REG_POLL_DELAY);
  2115. } while (--retries);
  2116. if (!retries)
  2117. return -EIO;
  2118. return 0;
  2119. }
  2120. int qlcnic_83xx_enable_flash_write(struct qlcnic_adapter *adapter)
  2121. {
  2122. int ret;
  2123. u32 cmd;
  2124. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  2125. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2126. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  2127. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2128. adapter->ahw->fdt.write_enable_bits);
  2129. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2130. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2131. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2132. if (ret)
  2133. return -EIO;
  2134. return 0;
  2135. }
  2136. int qlcnic_83xx_disable_flash_write(struct qlcnic_adapter *adapter)
  2137. {
  2138. int ret;
  2139. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2140. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  2141. adapter->ahw->fdt.write_statusreg_cmd));
  2142. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2143. adapter->ahw->fdt.write_disable_bits);
  2144. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2145. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2146. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2147. if (ret)
  2148. return -EIO;
  2149. return 0;
  2150. }
  2151. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  2152. {
  2153. int ret, mfg_id;
  2154. if (qlcnic_83xx_lock_flash(adapter))
  2155. return -EIO;
  2156. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2157. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  2158. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2159. QLC_83XX_FLASH_READ_CTRL);
  2160. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2161. if (ret) {
  2162. qlcnic_83xx_unlock_flash(adapter);
  2163. return -EIO;
  2164. }
  2165. mfg_id = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2166. if (mfg_id == -EIO)
  2167. return -EIO;
  2168. adapter->flash_mfg_id = (mfg_id & 0xFF);
  2169. qlcnic_83xx_unlock_flash(adapter);
  2170. return 0;
  2171. }
  2172. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  2173. {
  2174. int count, fdt_size, ret = 0;
  2175. fdt_size = sizeof(struct qlcnic_fdt);
  2176. count = fdt_size / sizeof(u32);
  2177. if (qlcnic_83xx_lock_flash(adapter))
  2178. return -EIO;
  2179. memset(&adapter->ahw->fdt, 0, fdt_size);
  2180. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  2181. (u8 *)&adapter->ahw->fdt,
  2182. count);
  2183. qlcnic_83xx_unlock_flash(adapter);
  2184. return ret;
  2185. }
  2186. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  2187. u32 sector_start_addr)
  2188. {
  2189. u32 reversed_addr, addr1, addr2, cmd;
  2190. int ret = -EIO;
  2191. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2192. return -EIO;
  2193. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2194. ret = qlcnic_83xx_enable_flash_write(adapter);
  2195. if (ret) {
  2196. qlcnic_83xx_unlock_flash(adapter);
  2197. dev_err(&adapter->pdev->dev,
  2198. "%s failed at %d\n",
  2199. __func__, __LINE__);
  2200. return ret;
  2201. }
  2202. }
  2203. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2204. if (ret) {
  2205. qlcnic_83xx_unlock_flash(adapter);
  2206. dev_err(&adapter->pdev->dev,
  2207. "%s: failed at %d\n", __func__, __LINE__);
  2208. return -EIO;
  2209. }
  2210. addr1 = (sector_start_addr & 0xFF) << 16;
  2211. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  2212. reversed_addr = addr1 | addr2;
  2213. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2214. reversed_addr);
  2215. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  2216. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  2217. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  2218. else
  2219. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2220. QLC_83XX_FLASH_OEM_ERASE_SIG);
  2221. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2222. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2223. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2224. if (ret) {
  2225. qlcnic_83xx_unlock_flash(adapter);
  2226. dev_err(&adapter->pdev->dev,
  2227. "%s: failed at %d\n", __func__, __LINE__);
  2228. return -EIO;
  2229. }
  2230. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2231. ret = qlcnic_83xx_disable_flash_write(adapter);
  2232. if (ret) {
  2233. qlcnic_83xx_unlock_flash(adapter);
  2234. dev_err(&adapter->pdev->dev,
  2235. "%s: failed at %d\n", __func__, __LINE__);
  2236. return ret;
  2237. }
  2238. }
  2239. qlcnic_83xx_unlock_flash(adapter);
  2240. return 0;
  2241. }
  2242. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  2243. u32 *p_data)
  2244. {
  2245. int ret = -EIO;
  2246. u32 addr1 = 0x00800000 | (addr >> 2);
  2247. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  2248. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  2249. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2250. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2251. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2252. if (ret) {
  2253. dev_err(&adapter->pdev->dev,
  2254. "%s: failed at %d\n", __func__, __LINE__);
  2255. return -EIO;
  2256. }
  2257. return 0;
  2258. }
  2259. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  2260. u32 *p_data, int count)
  2261. {
  2262. u32 temp;
  2263. int ret = -EIO;
  2264. if ((count < QLC_83XX_FLASH_WRITE_MIN) ||
  2265. (count > QLC_83XX_FLASH_WRITE_MAX)) {
  2266. dev_err(&adapter->pdev->dev,
  2267. "%s: Invalid word count\n", __func__);
  2268. return -EIO;
  2269. }
  2270. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2271. QLC_83XX_FLASH_SPI_CONTROL);
  2272. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  2273. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2274. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2275. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  2276. /* First DWORD write */
  2277. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2278. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2279. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  2280. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2281. if (ret) {
  2282. dev_err(&adapter->pdev->dev,
  2283. "%s: failed at %d\n", __func__, __LINE__);
  2284. return -EIO;
  2285. }
  2286. count--;
  2287. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2288. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  2289. /* Second to N-1 DWORD writes */
  2290. while (count != 1) {
  2291. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2292. *p_data++);
  2293. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2294. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  2295. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2296. if (ret) {
  2297. dev_err(&adapter->pdev->dev,
  2298. "%s: failed at %d\n", __func__, __LINE__);
  2299. return -EIO;
  2300. }
  2301. count--;
  2302. }
  2303. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2304. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  2305. (addr >> 2));
  2306. /* Last DWORD write */
  2307. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2308. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2309. QLC_83XX_FLASH_LAST_MS_PATTERN);
  2310. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2311. if (ret) {
  2312. dev_err(&adapter->pdev->dev,
  2313. "%s: failed at %d\n", __func__, __LINE__);
  2314. return -EIO;
  2315. }
  2316. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_SPI_STATUS);
  2317. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  2318. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  2319. __func__, __LINE__);
  2320. /* Operation failed, clear error bit */
  2321. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2322. QLC_83XX_FLASH_SPI_CONTROL);
  2323. qlcnic_83xx_wrt_reg_indirect(adapter,
  2324. QLC_83XX_FLASH_SPI_CONTROL,
  2325. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2326. }
  2327. return 0;
  2328. }
  2329. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  2330. {
  2331. u32 val, id;
  2332. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2333. /* Check if recovery need to be performed by the calling function */
  2334. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  2335. val = val & ~0x3F;
  2336. val = val | ((adapter->portnum << 2) |
  2337. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  2338. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2339. dev_info(&adapter->pdev->dev,
  2340. "%s: lock recovery initiated\n", __func__);
  2341. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  2342. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2343. id = ((val >> 2) & 0xF);
  2344. if (id == adapter->portnum) {
  2345. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  2346. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  2347. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2348. /* Force release the lock */
  2349. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2350. /* Clear recovery bits */
  2351. val = val & ~0x3F;
  2352. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2353. dev_info(&adapter->pdev->dev,
  2354. "%s: lock recovery completed\n", __func__);
  2355. } else {
  2356. dev_info(&adapter->pdev->dev,
  2357. "%s: func %d to resume lock recovery process\n",
  2358. __func__, id);
  2359. }
  2360. } else {
  2361. dev_info(&adapter->pdev->dev,
  2362. "%s: lock recovery initiated by other functions\n",
  2363. __func__);
  2364. }
  2365. }
  2366. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  2367. {
  2368. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  2369. int max_attempt = 0;
  2370. while (status == 0) {
  2371. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  2372. if (status)
  2373. break;
  2374. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  2375. i++;
  2376. if (i == 1)
  2377. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2378. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  2379. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2380. if (val == temp) {
  2381. id = val & 0xFF;
  2382. dev_info(&adapter->pdev->dev,
  2383. "%s: lock to be recovered from %d\n",
  2384. __func__, id);
  2385. qlcnic_83xx_recover_driver_lock(adapter);
  2386. i = 0;
  2387. max_attempt++;
  2388. } else {
  2389. dev_err(&adapter->pdev->dev,
  2390. "%s: failed to get lock\n", __func__);
  2391. return -EIO;
  2392. }
  2393. }
  2394. /* Force exit from while loop after few attempts */
  2395. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  2396. dev_err(&adapter->pdev->dev,
  2397. "%s: failed to get lock\n", __func__);
  2398. return -EIO;
  2399. }
  2400. }
  2401. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2402. lock_alive_counter = val >> 8;
  2403. lock_alive_counter++;
  2404. val = lock_alive_counter << 8 | adapter->portnum;
  2405. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2406. return 0;
  2407. }
  2408. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2409. {
  2410. u32 val, lock_alive_counter, id;
  2411. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2412. id = val & 0xFF;
  2413. lock_alive_counter = val >> 8;
  2414. if (id != adapter->portnum)
  2415. dev_err(&adapter->pdev->dev,
  2416. "%s:Warning func %d is unlocking lock owned by %d\n",
  2417. __func__, adapter->portnum, id);
  2418. val = (lock_alive_counter << 8) | 0xFF;
  2419. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2420. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2421. }
  2422. int qlcnic_83xx_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2423. u32 *data, u32 count)
  2424. {
  2425. int i, j, ret = 0;
  2426. u32 temp;
  2427. /* Check alignment */
  2428. if (addr & 0xF)
  2429. return -EIO;
  2430. mutex_lock(&adapter->ahw->mem_lock);
  2431. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_HI, 0);
  2432. for (i = 0; i < count; i++, addr += 16) {
  2433. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2434. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2435. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2436. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2437. mutex_unlock(&adapter->ahw->mem_lock);
  2438. return -EIO;
  2439. }
  2440. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_LO, addr);
  2441. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_LO,
  2442. *data++);
  2443. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_HI,
  2444. *data++);
  2445. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_ULO,
  2446. *data++);
  2447. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_UHI,
  2448. *data++);
  2449. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2450. QLCNIC_TA_WRITE_ENABLE);
  2451. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2452. QLCNIC_TA_WRITE_START);
  2453. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2454. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2455. QLCNIC_MS_CTRL);
  2456. if ((temp & TA_CTL_BUSY) == 0)
  2457. break;
  2458. }
  2459. /* Status check failure */
  2460. if (j >= MAX_CTL_CHECK) {
  2461. printk_ratelimited(KERN_WARNING
  2462. "MS memory write failed\n");
  2463. mutex_unlock(&adapter->ahw->mem_lock);
  2464. return -EIO;
  2465. }
  2466. }
  2467. mutex_unlock(&adapter->ahw->mem_lock);
  2468. return ret;
  2469. }
  2470. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
  2471. u8 *p_data, int count)
  2472. {
  2473. int i, ret;
  2474. u32 word, addr = flash_addr;
  2475. ulong indirect_addr;
  2476. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2477. return -EIO;
  2478. if (addr & 0x3) {
  2479. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2480. qlcnic_83xx_unlock_flash(adapter);
  2481. return -EIO;
  2482. }
  2483. for (i = 0; i < count; i++) {
  2484. if (qlcnic_83xx_wrt_reg_indirect(adapter,
  2485. QLC_83XX_FLASH_DIRECT_WINDOW,
  2486. (addr))) {
  2487. qlcnic_83xx_unlock_flash(adapter);
  2488. return -EIO;
  2489. }
  2490. indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2491. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  2492. indirect_addr);
  2493. if (ret == -EIO)
  2494. return -EIO;
  2495. word = ret;
  2496. *(u32 *)p_data = word;
  2497. p_data = p_data + 4;
  2498. addr = addr + 4;
  2499. }
  2500. qlcnic_83xx_unlock_flash(adapter);
  2501. return 0;
  2502. }
  2503. int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
  2504. {
  2505. u8 pci_func;
  2506. int err;
  2507. u32 config = 0, state;
  2508. struct qlcnic_cmd_args cmd;
  2509. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2510. if (qlcnic_sriov_vf_check(adapter))
  2511. pci_func = adapter->portnum;
  2512. else
  2513. pci_func = ahw->pci_func;
  2514. state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(pci_func));
  2515. if (!QLC_83xx_FUNC_VAL(state, pci_func)) {
  2516. dev_info(&adapter->pdev->dev, "link state down\n");
  2517. return config;
  2518. }
  2519. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
  2520. if (err)
  2521. return err;
  2522. err = qlcnic_issue_cmd(adapter, &cmd);
  2523. if (err) {
  2524. dev_info(&adapter->pdev->dev,
  2525. "Get Link Status Command failed: 0x%x\n", err);
  2526. goto out;
  2527. } else {
  2528. config = cmd.rsp.arg[1];
  2529. switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
  2530. case QLC_83XX_10M_LINK:
  2531. ahw->link_speed = SPEED_10;
  2532. break;
  2533. case QLC_83XX_100M_LINK:
  2534. ahw->link_speed = SPEED_100;
  2535. break;
  2536. case QLC_83XX_1G_LINK:
  2537. ahw->link_speed = SPEED_1000;
  2538. break;
  2539. case QLC_83XX_10G_LINK:
  2540. ahw->link_speed = SPEED_10000;
  2541. break;
  2542. default:
  2543. ahw->link_speed = 0;
  2544. break;
  2545. }
  2546. config = cmd.rsp.arg[3];
  2547. if (QLC_83XX_SFP_PRESENT(config)) {
  2548. switch (ahw->module_type) {
  2549. case LINKEVENT_MODULE_OPTICAL_UNKNOWN:
  2550. case LINKEVENT_MODULE_OPTICAL_SRLR:
  2551. case LINKEVENT_MODULE_OPTICAL_LRM:
  2552. case LINKEVENT_MODULE_OPTICAL_SFP_1G:
  2553. ahw->supported_type = PORT_FIBRE;
  2554. break;
  2555. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE:
  2556. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN:
  2557. case LINKEVENT_MODULE_TWINAX:
  2558. ahw->supported_type = PORT_TP;
  2559. break;
  2560. default:
  2561. ahw->supported_type = PORT_OTHER;
  2562. }
  2563. }
  2564. if (config & 1)
  2565. err = 1;
  2566. }
  2567. out:
  2568. qlcnic_free_mbx_args(&cmd);
  2569. return config;
  2570. }
  2571. int qlcnic_83xx_get_settings(struct qlcnic_adapter *adapter,
  2572. struct ethtool_cmd *ecmd)
  2573. {
  2574. u32 config = 0;
  2575. int status = 0;
  2576. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2577. /* Get port configuration info */
  2578. status = qlcnic_83xx_get_port_info(adapter);
  2579. /* Get Link Status related info */
  2580. config = qlcnic_83xx_test_link(adapter);
  2581. ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
  2582. /* hard code until there is a way to get it from flash */
  2583. ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
  2584. if (netif_running(adapter->netdev) && ahw->has_link_events) {
  2585. ethtool_cmd_speed_set(ecmd, ahw->link_speed);
  2586. ecmd->duplex = ahw->link_duplex;
  2587. ecmd->autoneg = ahw->link_autoneg;
  2588. } else {
  2589. ethtool_cmd_speed_set(ecmd, SPEED_UNKNOWN);
  2590. ecmd->duplex = DUPLEX_UNKNOWN;
  2591. ecmd->autoneg = AUTONEG_DISABLE;
  2592. }
  2593. if (ahw->port_type == QLCNIC_XGBE) {
  2594. ecmd->supported = SUPPORTED_1000baseT_Full;
  2595. ecmd->advertising = ADVERTISED_1000baseT_Full;
  2596. } else {
  2597. ecmd->supported = (SUPPORTED_10baseT_Half |
  2598. SUPPORTED_10baseT_Full |
  2599. SUPPORTED_100baseT_Half |
  2600. SUPPORTED_100baseT_Full |
  2601. SUPPORTED_1000baseT_Half |
  2602. SUPPORTED_1000baseT_Full);
  2603. ecmd->advertising = (ADVERTISED_100baseT_Half |
  2604. ADVERTISED_100baseT_Full |
  2605. ADVERTISED_1000baseT_Half |
  2606. ADVERTISED_1000baseT_Full);
  2607. }
  2608. switch (ahw->supported_type) {
  2609. case PORT_FIBRE:
  2610. ecmd->supported |= SUPPORTED_FIBRE;
  2611. ecmd->advertising |= ADVERTISED_FIBRE;
  2612. ecmd->port = PORT_FIBRE;
  2613. ecmd->transceiver = XCVR_EXTERNAL;
  2614. break;
  2615. case PORT_TP:
  2616. ecmd->supported |= SUPPORTED_TP;
  2617. ecmd->advertising |= ADVERTISED_TP;
  2618. ecmd->port = PORT_TP;
  2619. ecmd->transceiver = XCVR_INTERNAL;
  2620. break;
  2621. default:
  2622. ecmd->supported |= SUPPORTED_FIBRE;
  2623. ecmd->advertising |= ADVERTISED_FIBRE;
  2624. ecmd->port = PORT_OTHER;
  2625. ecmd->transceiver = XCVR_EXTERNAL;
  2626. break;
  2627. }
  2628. ecmd->phy_address = ahw->physical_port;
  2629. return status;
  2630. }
  2631. int qlcnic_83xx_set_settings(struct qlcnic_adapter *adapter,
  2632. struct ethtool_cmd *ecmd)
  2633. {
  2634. int status = 0;
  2635. u32 config = adapter->ahw->port_config;
  2636. if (ecmd->autoneg)
  2637. adapter->ahw->port_config |= BIT_15;
  2638. switch (ethtool_cmd_speed(ecmd)) {
  2639. case SPEED_10:
  2640. adapter->ahw->port_config |= BIT_8;
  2641. break;
  2642. case SPEED_100:
  2643. adapter->ahw->port_config |= BIT_9;
  2644. break;
  2645. case SPEED_1000:
  2646. adapter->ahw->port_config |= BIT_10;
  2647. break;
  2648. case SPEED_10000:
  2649. adapter->ahw->port_config |= BIT_11;
  2650. break;
  2651. default:
  2652. return -EINVAL;
  2653. }
  2654. status = qlcnic_83xx_set_port_config(adapter);
  2655. if (status) {
  2656. dev_info(&adapter->pdev->dev,
  2657. "Faild to Set Link Speed and autoneg.\n");
  2658. adapter->ahw->port_config = config;
  2659. }
  2660. return status;
  2661. }
  2662. static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
  2663. u64 *data, int index)
  2664. {
  2665. u32 low, hi;
  2666. u64 val;
  2667. low = cmd->rsp.arg[index];
  2668. hi = cmd->rsp.arg[index + 1];
  2669. val = (((u64) low) | (((u64) hi) << 32));
  2670. *data++ = val;
  2671. return data;
  2672. }
  2673. static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
  2674. struct qlcnic_cmd_args *cmd, u64 *data,
  2675. int type, int *ret)
  2676. {
  2677. int err, k, total_regs;
  2678. *ret = 0;
  2679. err = qlcnic_issue_cmd(adapter, cmd);
  2680. if (err != QLCNIC_RCODE_SUCCESS) {
  2681. dev_info(&adapter->pdev->dev,
  2682. "Error in get statistics mailbox command\n");
  2683. *ret = -EIO;
  2684. return data;
  2685. }
  2686. total_regs = cmd->rsp.num;
  2687. switch (type) {
  2688. case QLC_83XX_STAT_MAC:
  2689. /* fill in MAC tx counters */
  2690. for (k = 2; k < 28; k += 2)
  2691. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2692. /* skip 24 bytes of reserved area */
  2693. /* fill in MAC rx counters */
  2694. for (k += 6; k < 60; k += 2)
  2695. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2696. /* skip 24 bytes of reserved area */
  2697. /* fill in MAC rx frame stats */
  2698. for (k += 6; k < 80; k += 2)
  2699. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2700. /* fill in eSwitch stats */
  2701. for (; k < total_regs; k += 2)
  2702. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2703. break;
  2704. case QLC_83XX_STAT_RX:
  2705. for (k = 2; k < 8; k += 2)
  2706. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2707. /* skip 8 bytes of reserved data */
  2708. for (k += 2; k < 24; k += 2)
  2709. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2710. /* skip 8 bytes containing RE1FBQ error data */
  2711. for (k += 2; k < total_regs; k += 2)
  2712. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2713. break;
  2714. case QLC_83XX_STAT_TX:
  2715. for (k = 2; k < 10; k += 2)
  2716. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2717. /* skip 8 bytes of reserved data */
  2718. for (k += 2; k < total_regs; k += 2)
  2719. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2720. break;
  2721. default:
  2722. dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
  2723. *ret = -EIO;
  2724. }
  2725. return data;
  2726. }
  2727. void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
  2728. {
  2729. struct qlcnic_cmd_args cmd;
  2730. struct net_device *netdev = adapter->netdev;
  2731. int ret = 0;
  2732. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
  2733. if (ret)
  2734. return;
  2735. /* Get Tx stats */
  2736. cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
  2737. cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
  2738. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2739. QLC_83XX_STAT_TX, &ret);
  2740. if (ret) {
  2741. netdev_err(netdev, "Error getting Tx stats\n");
  2742. goto out;
  2743. }
  2744. /* Get MAC stats */
  2745. cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
  2746. cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
  2747. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2748. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2749. QLC_83XX_STAT_MAC, &ret);
  2750. if (ret) {
  2751. netdev_err(netdev, "Error getting MAC stats\n");
  2752. goto out;
  2753. }
  2754. /* Get Rx stats */
  2755. cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
  2756. cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
  2757. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2758. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2759. QLC_83XX_STAT_RX, &ret);
  2760. if (ret)
  2761. netdev_err(netdev, "Error getting Rx stats\n");
  2762. out:
  2763. qlcnic_free_mbx_args(&cmd);
  2764. }
  2765. int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
  2766. {
  2767. u32 major, minor, sub;
  2768. major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  2769. minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  2770. sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  2771. if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
  2772. dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
  2773. __func__);
  2774. return 1;
  2775. }
  2776. return 0;
  2777. }
  2778. int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
  2779. {
  2780. return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
  2781. sizeof(adapter->ahw->ext_reg_tbl)) +
  2782. (ARRAY_SIZE(qlcnic_83xx_reg_tbl) +
  2783. sizeof(adapter->ahw->reg_tbl));
  2784. }
  2785. int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
  2786. {
  2787. int i, j = 0;
  2788. for (i = QLCNIC_DEV_INFO_SIZE + 1;
  2789. j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
  2790. regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
  2791. for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
  2792. regs_buff[i++] = QLCRDX(adapter->ahw, j);
  2793. return i;
  2794. }
  2795. int qlcnic_83xx_interrupt_test(struct net_device *netdev)
  2796. {
  2797. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  2798. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2799. struct qlcnic_cmd_args cmd;
  2800. u32 data;
  2801. u16 intrpt_id, id;
  2802. u8 val;
  2803. int ret, max_sds_rings = adapter->max_sds_rings;
  2804. if (qlcnic_get_diag_lock(adapter)) {
  2805. netdev_info(netdev, "Device in diagnostics mode\n");
  2806. return -EBUSY;
  2807. }
  2808. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST,
  2809. max_sds_rings);
  2810. if (ret)
  2811. goto fail_diag_irq;
  2812. ahw->diag_cnt = 0;
  2813. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
  2814. if (ret)
  2815. goto fail_diag_irq;
  2816. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  2817. intrpt_id = ahw->intr_tbl[0].id;
  2818. else
  2819. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  2820. cmd.req.arg[1] = 1;
  2821. cmd.req.arg[2] = intrpt_id;
  2822. cmd.req.arg[3] = BIT_0;
  2823. ret = qlcnic_issue_cmd(adapter, &cmd);
  2824. data = cmd.rsp.arg[2];
  2825. id = LSW(data);
  2826. val = LSB(MSW(data));
  2827. if (id != intrpt_id)
  2828. dev_info(&adapter->pdev->dev,
  2829. "Interrupt generated: 0x%x, requested:0x%x\n",
  2830. id, intrpt_id);
  2831. if (val)
  2832. dev_err(&adapter->pdev->dev,
  2833. "Interrupt test error: 0x%x\n", val);
  2834. if (ret)
  2835. goto done;
  2836. msleep(20);
  2837. ret = !ahw->diag_cnt;
  2838. done:
  2839. qlcnic_free_mbx_args(&cmd);
  2840. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  2841. fail_diag_irq:
  2842. adapter->max_sds_rings = max_sds_rings;
  2843. qlcnic_release_diag_lock(adapter);
  2844. return ret;
  2845. }
  2846. void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
  2847. struct ethtool_pauseparam *pause)
  2848. {
  2849. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2850. int status = 0;
  2851. u32 config;
  2852. status = qlcnic_83xx_get_port_config(adapter);
  2853. if (status) {
  2854. dev_err(&adapter->pdev->dev,
  2855. "%s: Get Pause Config failed\n", __func__);
  2856. return;
  2857. }
  2858. config = ahw->port_config;
  2859. if (config & QLC_83XX_CFG_STD_PAUSE) {
  2860. if (config & QLC_83XX_CFG_STD_TX_PAUSE)
  2861. pause->tx_pause = 1;
  2862. if (config & QLC_83XX_CFG_STD_RX_PAUSE)
  2863. pause->rx_pause = 1;
  2864. }
  2865. if (QLC_83XX_AUTONEG(config))
  2866. pause->autoneg = 1;
  2867. }
  2868. int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
  2869. struct ethtool_pauseparam *pause)
  2870. {
  2871. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2872. int status = 0;
  2873. u32 config;
  2874. status = qlcnic_83xx_get_port_config(adapter);
  2875. if (status) {
  2876. dev_err(&adapter->pdev->dev,
  2877. "%s: Get Pause Config failed.\n", __func__);
  2878. return status;
  2879. }
  2880. config = ahw->port_config;
  2881. if (ahw->port_type == QLCNIC_GBE) {
  2882. if (pause->autoneg)
  2883. ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
  2884. if (!pause->autoneg)
  2885. ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
  2886. } else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
  2887. return -EOPNOTSUPP;
  2888. }
  2889. if (!(config & QLC_83XX_CFG_STD_PAUSE))
  2890. ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
  2891. if (pause->rx_pause && pause->tx_pause) {
  2892. ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2893. } else if (pause->rx_pause && !pause->tx_pause) {
  2894. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
  2895. ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
  2896. } else if (pause->tx_pause && !pause->rx_pause) {
  2897. ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
  2898. ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
  2899. } else if (!pause->rx_pause && !pause->tx_pause) {
  2900. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2901. }
  2902. status = qlcnic_83xx_set_port_config(adapter);
  2903. if (status) {
  2904. dev_err(&adapter->pdev->dev,
  2905. "%s: Set Pause Config failed.\n", __func__);
  2906. ahw->port_config = config;
  2907. }
  2908. return status;
  2909. }
  2910. static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
  2911. {
  2912. int ret;
  2913. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2914. QLC_83XX_FLASH_OEM_READ_SIG);
  2915. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2916. QLC_83XX_FLASH_READ_CTRL);
  2917. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2918. if (ret)
  2919. return -EIO;
  2920. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2921. return ret & 0xFF;
  2922. }
  2923. int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
  2924. {
  2925. int status;
  2926. status = qlcnic_83xx_read_flash_status_reg(adapter);
  2927. if (status == -EIO) {
  2928. dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
  2929. __func__);
  2930. return 1;
  2931. }
  2932. return 0;
  2933. }