ixgbe_ethtool.c 81 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789
  1. /*******************************************************************************
  2. Intel 10 Gigabit PCI Express Linux driver
  3. Copyright(c) 1999 - 2012 Intel Corporation.
  4. This program is free software; you can redistribute it and/or modify it
  5. under the terms and conditions of the GNU General Public License,
  6. version 2, as published by the Free Software Foundation.
  7. This program is distributed in the hope it will be useful, but WITHOUT
  8. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  9. FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  10. more details.
  11. You should have received a copy of the GNU General Public License along with
  12. this program; if not, write to the Free Software Foundation, Inc.,
  13. 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  14. The full GNU General Public License is included in this distribution in
  15. the file called "COPYING".
  16. Contact Information:
  17. e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  18. Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  19. *******************************************************************************/
  20. /* ethtool support for ixgbe */
  21. #include <linux/interrupt.h>
  22. #include <linux/types.h>
  23. #include <linux/module.h>
  24. #include <linux/slab.h>
  25. #include <linux/pci.h>
  26. #include <linux/netdevice.h>
  27. #include <linux/ethtool.h>
  28. #include <linux/vmalloc.h>
  29. #include <linux/highmem.h>
  30. #include <linux/uaccess.h>
  31. #include "ixgbe.h"
  32. #define IXGBE_ALL_RAR_ENTRIES 16
  33. enum {NETDEV_STATS, IXGBE_STATS};
  34. struct ixgbe_stats {
  35. char stat_string[ETH_GSTRING_LEN];
  36. int type;
  37. int sizeof_stat;
  38. int stat_offset;
  39. };
  40. #define IXGBE_STAT(m) IXGBE_STATS, \
  41. sizeof(((struct ixgbe_adapter *)0)->m), \
  42. offsetof(struct ixgbe_adapter, m)
  43. #define IXGBE_NETDEV_STAT(m) NETDEV_STATS, \
  44. sizeof(((struct rtnl_link_stats64 *)0)->m), \
  45. offsetof(struct rtnl_link_stats64, m)
  46. static const struct ixgbe_stats ixgbe_gstrings_stats[] = {
  47. {"rx_packets", IXGBE_NETDEV_STAT(rx_packets)},
  48. {"tx_packets", IXGBE_NETDEV_STAT(tx_packets)},
  49. {"rx_bytes", IXGBE_NETDEV_STAT(rx_bytes)},
  50. {"tx_bytes", IXGBE_NETDEV_STAT(tx_bytes)},
  51. {"rx_pkts_nic", IXGBE_STAT(stats.gprc)},
  52. {"tx_pkts_nic", IXGBE_STAT(stats.gptc)},
  53. {"rx_bytes_nic", IXGBE_STAT(stats.gorc)},
  54. {"tx_bytes_nic", IXGBE_STAT(stats.gotc)},
  55. {"lsc_int", IXGBE_STAT(lsc_int)},
  56. {"tx_busy", IXGBE_STAT(tx_busy)},
  57. {"non_eop_descs", IXGBE_STAT(non_eop_descs)},
  58. {"rx_errors", IXGBE_NETDEV_STAT(rx_errors)},
  59. {"tx_errors", IXGBE_NETDEV_STAT(tx_errors)},
  60. {"rx_dropped", IXGBE_NETDEV_STAT(rx_dropped)},
  61. {"tx_dropped", IXGBE_NETDEV_STAT(tx_dropped)},
  62. {"multicast", IXGBE_NETDEV_STAT(multicast)},
  63. {"broadcast", IXGBE_STAT(stats.bprc)},
  64. {"rx_no_buffer_count", IXGBE_STAT(stats.rnbc[0]) },
  65. {"collisions", IXGBE_NETDEV_STAT(collisions)},
  66. {"rx_over_errors", IXGBE_NETDEV_STAT(rx_over_errors)},
  67. {"rx_crc_errors", IXGBE_NETDEV_STAT(rx_crc_errors)},
  68. {"rx_frame_errors", IXGBE_NETDEV_STAT(rx_frame_errors)},
  69. {"hw_rsc_aggregated", IXGBE_STAT(rsc_total_count)},
  70. {"hw_rsc_flushed", IXGBE_STAT(rsc_total_flush)},
  71. {"fdir_match", IXGBE_STAT(stats.fdirmatch)},
  72. {"fdir_miss", IXGBE_STAT(stats.fdirmiss)},
  73. {"fdir_overflow", IXGBE_STAT(fdir_overflow)},
  74. {"rx_fifo_errors", IXGBE_NETDEV_STAT(rx_fifo_errors)},
  75. {"rx_missed_errors", IXGBE_NETDEV_STAT(rx_missed_errors)},
  76. {"tx_aborted_errors", IXGBE_NETDEV_STAT(tx_aborted_errors)},
  77. {"tx_carrier_errors", IXGBE_NETDEV_STAT(tx_carrier_errors)},
  78. {"tx_fifo_errors", IXGBE_NETDEV_STAT(tx_fifo_errors)},
  79. {"tx_heartbeat_errors", IXGBE_NETDEV_STAT(tx_heartbeat_errors)},
  80. {"tx_timeout_count", IXGBE_STAT(tx_timeout_count)},
  81. {"tx_restart_queue", IXGBE_STAT(restart_queue)},
  82. {"rx_long_length_errors", IXGBE_STAT(stats.roc)},
  83. {"rx_short_length_errors", IXGBE_STAT(stats.ruc)},
  84. {"tx_flow_control_xon", IXGBE_STAT(stats.lxontxc)},
  85. {"rx_flow_control_xon", IXGBE_STAT(stats.lxonrxc)},
  86. {"tx_flow_control_xoff", IXGBE_STAT(stats.lxofftxc)},
  87. {"rx_flow_control_xoff", IXGBE_STAT(stats.lxoffrxc)},
  88. {"rx_csum_offload_errors", IXGBE_STAT(hw_csum_rx_error)},
  89. {"alloc_rx_page_failed", IXGBE_STAT(alloc_rx_page_failed)},
  90. {"alloc_rx_buff_failed", IXGBE_STAT(alloc_rx_buff_failed)},
  91. {"rx_no_dma_resources", IXGBE_STAT(hw_rx_no_dma_resources)},
  92. {"os2bmc_rx_by_bmc", IXGBE_STAT(stats.o2bgptc)},
  93. {"os2bmc_tx_by_bmc", IXGBE_STAT(stats.b2ospc)},
  94. {"os2bmc_tx_by_host", IXGBE_STAT(stats.o2bspc)},
  95. {"os2bmc_rx_by_host", IXGBE_STAT(stats.b2ogprc)},
  96. #ifdef IXGBE_FCOE
  97. {"fcoe_bad_fccrc", IXGBE_STAT(stats.fccrc)},
  98. {"rx_fcoe_dropped", IXGBE_STAT(stats.fcoerpdc)},
  99. {"rx_fcoe_packets", IXGBE_STAT(stats.fcoeprc)},
  100. {"rx_fcoe_dwords", IXGBE_STAT(stats.fcoedwrc)},
  101. {"fcoe_noddp", IXGBE_STAT(stats.fcoe_noddp)},
  102. {"fcoe_noddp_ext_buff", IXGBE_STAT(stats.fcoe_noddp_ext_buff)},
  103. {"tx_fcoe_packets", IXGBE_STAT(stats.fcoeptc)},
  104. {"tx_fcoe_dwords", IXGBE_STAT(stats.fcoedwtc)},
  105. #endif /* IXGBE_FCOE */
  106. };
  107. /* ixgbe allocates num_tx_queues and num_rx_queues symmetrically so
  108. * we set the num_rx_queues to evaluate to num_tx_queues. This is
  109. * used because we do not have a good way to get the max number of
  110. * rx queues with CONFIG_RPS disabled.
  111. */
  112. #define IXGBE_NUM_RX_QUEUES netdev->num_tx_queues
  113. #define IXGBE_QUEUE_STATS_LEN ( \
  114. (netdev->num_tx_queues + IXGBE_NUM_RX_QUEUES) * \
  115. (sizeof(struct ixgbe_queue_stats) / sizeof(u64)))
  116. #define IXGBE_GLOBAL_STATS_LEN ARRAY_SIZE(ixgbe_gstrings_stats)
  117. #define IXGBE_PB_STATS_LEN ( \
  118. (sizeof(((struct ixgbe_adapter *)0)->stats.pxonrxc) + \
  119. sizeof(((struct ixgbe_adapter *)0)->stats.pxontxc) + \
  120. sizeof(((struct ixgbe_adapter *)0)->stats.pxoffrxc) + \
  121. sizeof(((struct ixgbe_adapter *)0)->stats.pxofftxc)) \
  122. / sizeof(u64))
  123. #define IXGBE_STATS_LEN (IXGBE_GLOBAL_STATS_LEN + \
  124. IXGBE_PB_STATS_LEN + \
  125. IXGBE_QUEUE_STATS_LEN)
  126. static const char ixgbe_gstrings_test[][ETH_GSTRING_LEN] = {
  127. "Register test (offline)", "Eeprom test (offline)",
  128. "Interrupt test (offline)", "Loopback test (offline)",
  129. "Link test (on/offline)"
  130. };
  131. #define IXGBE_TEST_LEN sizeof(ixgbe_gstrings_test) / ETH_GSTRING_LEN
  132. static int ixgbe_get_settings(struct net_device *netdev,
  133. struct ethtool_cmd *ecmd)
  134. {
  135. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  136. struct ixgbe_hw *hw = &adapter->hw;
  137. u32 link_speed = 0;
  138. bool link_up;
  139. ecmd->supported = SUPPORTED_10000baseT_Full;
  140. ecmd->autoneg = AUTONEG_ENABLE;
  141. ecmd->transceiver = XCVR_EXTERNAL;
  142. if ((hw->phy.media_type == ixgbe_media_type_copper) ||
  143. (hw->phy.multispeed_fiber)) {
  144. ecmd->supported |= (SUPPORTED_1000baseT_Full |
  145. SUPPORTED_Autoneg);
  146. switch (hw->mac.type) {
  147. case ixgbe_mac_X540:
  148. ecmd->supported |= SUPPORTED_100baseT_Full;
  149. break;
  150. default:
  151. break;
  152. }
  153. ecmd->advertising = ADVERTISED_Autoneg;
  154. if (hw->phy.autoneg_advertised) {
  155. if (hw->phy.autoneg_advertised &
  156. IXGBE_LINK_SPEED_100_FULL)
  157. ecmd->advertising |= ADVERTISED_100baseT_Full;
  158. if (hw->phy.autoneg_advertised &
  159. IXGBE_LINK_SPEED_10GB_FULL)
  160. ecmd->advertising |= ADVERTISED_10000baseT_Full;
  161. if (hw->phy.autoneg_advertised &
  162. IXGBE_LINK_SPEED_1GB_FULL)
  163. ecmd->advertising |= ADVERTISED_1000baseT_Full;
  164. } else {
  165. /*
  166. * Default advertised modes in case
  167. * phy.autoneg_advertised isn't set.
  168. */
  169. ecmd->advertising |= (ADVERTISED_10000baseT_Full |
  170. ADVERTISED_1000baseT_Full);
  171. if (hw->mac.type == ixgbe_mac_X540)
  172. ecmd->advertising |= ADVERTISED_100baseT_Full;
  173. }
  174. if (hw->phy.media_type == ixgbe_media_type_copper) {
  175. ecmd->supported |= SUPPORTED_TP;
  176. ecmd->advertising |= ADVERTISED_TP;
  177. ecmd->port = PORT_TP;
  178. } else {
  179. ecmd->supported |= SUPPORTED_FIBRE;
  180. ecmd->advertising |= ADVERTISED_FIBRE;
  181. ecmd->port = PORT_FIBRE;
  182. }
  183. } else if (hw->phy.media_type == ixgbe_media_type_backplane) {
  184. /* Set as FIBRE until SERDES defined in kernel */
  185. if (hw->device_id == IXGBE_DEV_ID_82598_BX) {
  186. ecmd->supported = (SUPPORTED_1000baseT_Full |
  187. SUPPORTED_FIBRE);
  188. ecmd->advertising = (ADVERTISED_1000baseT_Full |
  189. ADVERTISED_FIBRE);
  190. ecmd->port = PORT_FIBRE;
  191. ecmd->autoneg = AUTONEG_DISABLE;
  192. } else if ((hw->device_id == IXGBE_DEV_ID_82599_COMBO_BACKPLANE) ||
  193. (hw->device_id == IXGBE_DEV_ID_82599_KX4_MEZZ)) {
  194. ecmd->supported |= (SUPPORTED_1000baseT_Full |
  195. SUPPORTED_Autoneg |
  196. SUPPORTED_FIBRE);
  197. ecmd->advertising = (ADVERTISED_10000baseT_Full |
  198. ADVERTISED_1000baseT_Full |
  199. ADVERTISED_Autoneg |
  200. ADVERTISED_FIBRE);
  201. ecmd->port = PORT_FIBRE;
  202. } else {
  203. ecmd->supported |= (SUPPORTED_1000baseT_Full |
  204. SUPPORTED_FIBRE);
  205. ecmd->advertising = (ADVERTISED_10000baseT_Full |
  206. ADVERTISED_1000baseT_Full |
  207. ADVERTISED_FIBRE);
  208. ecmd->port = PORT_FIBRE;
  209. }
  210. } else {
  211. ecmd->supported |= SUPPORTED_FIBRE;
  212. ecmd->advertising = (ADVERTISED_10000baseT_Full |
  213. ADVERTISED_FIBRE);
  214. ecmd->port = PORT_FIBRE;
  215. ecmd->autoneg = AUTONEG_DISABLE;
  216. }
  217. /* Get PHY type */
  218. switch (adapter->hw.phy.type) {
  219. case ixgbe_phy_tn:
  220. case ixgbe_phy_aq:
  221. case ixgbe_phy_cu_unknown:
  222. /* Copper 10G-BASET */
  223. ecmd->port = PORT_TP;
  224. break;
  225. case ixgbe_phy_qt:
  226. ecmd->port = PORT_FIBRE;
  227. break;
  228. case ixgbe_phy_nl:
  229. case ixgbe_phy_sfp_passive_tyco:
  230. case ixgbe_phy_sfp_passive_unknown:
  231. case ixgbe_phy_sfp_ftl:
  232. case ixgbe_phy_sfp_avago:
  233. case ixgbe_phy_sfp_intel:
  234. case ixgbe_phy_sfp_unknown:
  235. switch (adapter->hw.phy.sfp_type) {
  236. /* SFP+ devices, further checking needed */
  237. case ixgbe_sfp_type_da_cu:
  238. case ixgbe_sfp_type_da_cu_core0:
  239. case ixgbe_sfp_type_da_cu_core1:
  240. ecmd->port = PORT_DA;
  241. break;
  242. case ixgbe_sfp_type_sr:
  243. case ixgbe_sfp_type_lr:
  244. case ixgbe_sfp_type_srlr_core0:
  245. case ixgbe_sfp_type_srlr_core1:
  246. ecmd->port = PORT_FIBRE;
  247. break;
  248. case ixgbe_sfp_type_not_present:
  249. ecmd->port = PORT_NONE;
  250. break;
  251. case ixgbe_sfp_type_1g_cu_core0:
  252. case ixgbe_sfp_type_1g_cu_core1:
  253. ecmd->port = PORT_TP;
  254. ecmd->supported = SUPPORTED_TP;
  255. ecmd->advertising = (ADVERTISED_1000baseT_Full |
  256. ADVERTISED_TP);
  257. break;
  258. case ixgbe_sfp_type_unknown:
  259. default:
  260. ecmd->port = PORT_OTHER;
  261. break;
  262. }
  263. break;
  264. case ixgbe_phy_xaui:
  265. ecmd->port = PORT_NONE;
  266. break;
  267. case ixgbe_phy_unknown:
  268. case ixgbe_phy_generic:
  269. case ixgbe_phy_sfp_unsupported:
  270. default:
  271. ecmd->port = PORT_OTHER;
  272. break;
  273. }
  274. hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
  275. if (link_up) {
  276. switch (link_speed) {
  277. case IXGBE_LINK_SPEED_10GB_FULL:
  278. ethtool_cmd_speed_set(ecmd, SPEED_10000);
  279. break;
  280. case IXGBE_LINK_SPEED_1GB_FULL:
  281. ethtool_cmd_speed_set(ecmd, SPEED_1000);
  282. break;
  283. case IXGBE_LINK_SPEED_100_FULL:
  284. ethtool_cmd_speed_set(ecmd, SPEED_100);
  285. break;
  286. default:
  287. break;
  288. }
  289. ecmd->duplex = DUPLEX_FULL;
  290. } else {
  291. ethtool_cmd_speed_set(ecmd, -1);
  292. ecmd->duplex = -1;
  293. }
  294. return 0;
  295. }
  296. static int ixgbe_set_settings(struct net_device *netdev,
  297. struct ethtool_cmd *ecmd)
  298. {
  299. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  300. struct ixgbe_hw *hw = &adapter->hw;
  301. u32 advertised, old;
  302. s32 err = 0;
  303. if ((hw->phy.media_type == ixgbe_media_type_copper) ||
  304. (hw->phy.multispeed_fiber)) {
  305. /*
  306. * this function does not support duplex forcing, but can
  307. * limit the advertising of the adapter to the specified speed
  308. */
  309. if (ecmd->autoneg == AUTONEG_DISABLE)
  310. return -EINVAL;
  311. if (ecmd->advertising & ~ecmd->supported)
  312. return -EINVAL;
  313. old = hw->phy.autoneg_advertised;
  314. advertised = 0;
  315. if (ecmd->advertising & ADVERTISED_10000baseT_Full)
  316. advertised |= IXGBE_LINK_SPEED_10GB_FULL;
  317. if (ecmd->advertising & ADVERTISED_1000baseT_Full)
  318. advertised |= IXGBE_LINK_SPEED_1GB_FULL;
  319. if (ecmd->advertising & ADVERTISED_100baseT_Full)
  320. advertised |= IXGBE_LINK_SPEED_100_FULL;
  321. if (old == advertised)
  322. return err;
  323. /* this sets the link speed and restarts auto-neg */
  324. hw->mac.autotry_restart = true;
  325. err = hw->mac.ops.setup_link(hw, advertised, true, true);
  326. if (err) {
  327. e_info(probe, "setup link failed with code %d\n", err);
  328. hw->mac.ops.setup_link(hw, old, true, true);
  329. }
  330. } else {
  331. /* in this case we currently only support 10Gb/FULL */
  332. u32 speed = ethtool_cmd_speed(ecmd);
  333. if ((ecmd->autoneg == AUTONEG_ENABLE) ||
  334. (ecmd->advertising != ADVERTISED_10000baseT_Full) ||
  335. (speed + ecmd->duplex != SPEED_10000 + DUPLEX_FULL))
  336. return -EINVAL;
  337. }
  338. return err;
  339. }
  340. static void ixgbe_get_pauseparam(struct net_device *netdev,
  341. struct ethtool_pauseparam *pause)
  342. {
  343. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  344. struct ixgbe_hw *hw = &adapter->hw;
  345. if (hw->fc.disable_fc_autoneg)
  346. pause->autoneg = 0;
  347. else
  348. pause->autoneg = 1;
  349. if (hw->fc.current_mode == ixgbe_fc_rx_pause) {
  350. pause->rx_pause = 1;
  351. } else if (hw->fc.current_mode == ixgbe_fc_tx_pause) {
  352. pause->tx_pause = 1;
  353. } else if (hw->fc.current_mode == ixgbe_fc_full) {
  354. pause->rx_pause = 1;
  355. pause->tx_pause = 1;
  356. #ifdef CONFIG_DCB
  357. } else if (hw->fc.current_mode == ixgbe_fc_pfc) {
  358. pause->rx_pause = 0;
  359. pause->tx_pause = 0;
  360. #endif
  361. }
  362. }
  363. static int ixgbe_set_pauseparam(struct net_device *netdev,
  364. struct ethtool_pauseparam *pause)
  365. {
  366. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  367. struct ixgbe_hw *hw = &adapter->hw;
  368. struct ixgbe_fc_info fc;
  369. #ifdef CONFIG_DCB
  370. if (adapter->dcb_cfg.pfc_mode_enable ||
  371. ((hw->mac.type == ixgbe_mac_82598EB) &&
  372. (adapter->flags & IXGBE_FLAG_DCB_ENABLED)))
  373. return -EINVAL;
  374. #endif
  375. fc = hw->fc;
  376. if (pause->autoneg != AUTONEG_ENABLE)
  377. fc.disable_fc_autoneg = true;
  378. else
  379. fc.disable_fc_autoneg = false;
  380. if ((pause->rx_pause && pause->tx_pause) || pause->autoneg)
  381. fc.requested_mode = ixgbe_fc_full;
  382. else if (pause->rx_pause && !pause->tx_pause)
  383. fc.requested_mode = ixgbe_fc_rx_pause;
  384. else if (!pause->rx_pause && pause->tx_pause)
  385. fc.requested_mode = ixgbe_fc_tx_pause;
  386. else if (!pause->rx_pause && !pause->tx_pause)
  387. fc.requested_mode = ixgbe_fc_none;
  388. else
  389. return -EINVAL;
  390. #ifdef CONFIG_DCB
  391. adapter->last_lfc_mode = fc.requested_mode;
  392. #endif
  393. /* if the thing changed then we'll update and use new autoneg */
  394. if (memcmp(&fc, &hw->fc, sizeof(struct ixgbe_fc_info))) {
  395. hw->fc = fc;
  396. if (netif_running(netdev))
  397. ixgbe_reinit_locked(adapter);
  398. else
  399. ixgbe_reset(adapter);
  400. }
  401. return 0;
  402. }
  403. static u32 ixgbe_get_msglevel(struct net_device *netdev)
  404. {
  405. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  406. return adapter->msg_enable;
  407. }
  408. static void ixgbe_set_msglevel(struct net_device *netdev, u32 data)
  409. {
  410. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  411. adapter->msg_enable = data;
  412. }
  413. static int ixgbe_get_regs_len(struct net_device *netdev)
  414. {
  415. #define IXGBE_REGS_LEN 1129
  416. return IXGBE_REGS_LEN * sizeof(u32);
  417. }
  418. #define IXGBE_GET_STAT(_A_, _R_) _A_->stats._R_
  419. static void ixgbe_get_regs(struct net_device *netdev,
  420. struct ethtool_regs *regs, void *p)
  421. {
  422. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  423. struct ixgbe_hw *hw = &adapter->hw;
  424. u32 *regs_buff = p;
  425. u8 i;
  426. memset(p, 0, IXGBE_REGS_LEN * sizeof(u32));
  427. regs->version = (1 << 24) | hw->revision_id << 16 | hw->device_id;
  428. /* General Registers */
  429. regs_buff[0] = IXGBE_READ_REG(hw, IXGBE_CTRL);
  430. regs_buff[1] = IXGBE_READ_REG(hw, IXGBE_STATUS);
  431. regs_buff[2] = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
  432. regs_buff[3] = IXGBE_READ_REG(hw, IXGBE_ESDP);
  433. regs_buff[4] = IXGBE_READ_REG(hw, IXGBE_EODSDP);
  434. regs_buff[5] = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
  435. regs_buff[6] = IXGBE_READ_REG(hw, IXGBE_FRTIMER);
  436. regs_buff[7] = IXGBE_READ_REG(hw, IXGBE_TCPTIMER);
  437. /* NVM Register */
  438. regs_buff[8] = IXGBE_READ_REG(hw, IXGBE_EEC);
  439. regs_buff[9] = IXGBE_READ_REG(hw, IXGBE_EERD);
  440. regs_buff[10] = IXGBE_READ_REG(hw, IXGBE_FLA);
  441. regs_buff[11] = IXGBE_READ_REG(hw, IXGBE_EEMNGCTL);
  442. regs_buff[12] = IXGBE_READ_REG(hw, IXGBE_EEMNGDATA);
  443. regs_buff[13] = IXGBE_READ_REG(hw, IXGBE_FLMNGCTL);
  444. regs_buff[14] = IXGBE_READ_REG(hw, IXGBE_FLMNGDATA);
  445. regs_buff[15] = IXGBE_READ_REG(hw, IXGBE_FLMNGCNT);
  446. regs_buff[16] = IXGBE_READ_REG(hw, IXGBE_FLOP);
  447. regs_buff[17] = IXGBE_READ_REG(hw, IXGBE_GRC);
  448. /* Interrupt */
  449. /* don't read EICR because it can clear interrupt causes, instead
  450. * read EICS which is a shadow but doesn't clear EICR */
  451. regs_buff[18] = IXGBE_READ_REG(hw, IXGBE_EICS);
  452. regs_buff[19] = IXGBE_READ_REG(hw, IXGBE_EICS);
  453. regs_buff[20] = IXGBE_READ_REG(hw, IXGBE_EIMS);
  454. regs_buff[21] = IXGBE_READ_REG(hw, IXGBE_EIMC);
  455. regs_buff[22] = IXGBE_READ_REG(hw, IXGBE_EIAC);
  456. regs_buff[23] = IXGBE_READ_REG(hw, IXGBE_EIAM);
  457. regs_buff[24] = IXGBE_READ_REG(hw, IXGBE_EITR(0));
  458. regs_buff[25] = IXGBE_READ_REG(hw, IXGBE_IVAR(0));
  459. regs_buff[26] = IXGBE_READ_REG(hw, IXGBE_MSIXT);
  460. regs_buff[27] = IXGBE_READ_REG(hw, IXGBE_MSIXPBA);
  461. regs_buff[28] = IXGBE_READ_REG(hw, IXGBE_PBACL(0));
  462. regs_buff[29] = IXGBE_READ_REG(hw, IXGBE_GPIE);
  463. /* Flow Control */
  464. regs_buff[30] = IXGBE_READ_REG(hw, IXGBE_PFCTOP);
  465. regs_buff[31] = IXGBE_READ_REG(hw, IXGBE_FCTTV(0));
  466. regs_buff[32] = IXGBE_READ_REG(hw, IXGBE_FCTTV(1));
  467. regs_buff[33] = IXGBE_READ_REG(hw, IXGBE_FCTTV(2));
  468. regs_buff[34] = IXGBE_READ_REG(hw, IXGBE_FCTTV(3));
  469. for (i = 0; i < 8; i++) {
  470. switch (hw->mac.type) {
  471. case ixgbe_mac_82598EB:
  472. regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL(i));
  473. regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH(i));
  474. break;
  475. case ixgbe_mac_82599EB:
  476. case ixgbe_mac_X540:
  477. regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL_82599(i));
  478. regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH_82599(i));
  479. break;
  480. default:
  481. break;
  482. }
  483. }
  484. regs_buff[51] = IXGBE_READ_REG(hw, IXGBE_FCRTV);
  485. regs_buff[52] = IXGBE_READ_REG(hw, IXGBE_TFCS);
  486. /* Receive DMA */
  487. for (i = 0; i < 64; i++)
  488. regs_buff[53 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
  489. for (i = 0; i < 64; i++)
  490. regs_buff[117 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
  491. for (i = 0; i < 64; i++)
  492. regs_buff[181 + i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
  493. for (i = 0; i < 64; i++)
  494. regs_buff[245 + i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
  495. for (i = 0; i < 64; i++)
  496. regs_buff[309 + i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
  497. for (i = 0; i < 64; i++)
  498. regs_buff[373 + i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
  499. for (i = 0; i < 16; i++)
  500. regs_buff[437 + i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
  501. for (i = 0; i < 16; i++)
  502. regs_buff[453 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
  503. regs_buff[469] = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
  504. for (i = 0; i < 8; i++)
  505. regs_buff[470 + i] = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(i));
  506. regs_buff[478] = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
  507. regs_buff[479] = IXGBE_READ_REG(hw, IXGBE_DROPEN);
  508. /* Receive */
  509. regs_buff[480] = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
  510. regs_buff[481] = IXGBE_READ_REG(hw, IXGBE_RFCTL);
  511. for (i = 0; i < 16; i++)
  512. regs_buff[482 + i] = IXGBE_READ_REG(hw, IXGBE_RAL(i));
  513. for (i = 0; i < 16; i++)
  514. regs_buff[498 + i] = IXGBE_READ_REG(hw, IXGBE_RAH(i));
  515. regs_buff[514] = IXGBE_READ_REG(hw, IXGBE_PSRTYPE(0));
  516. regs_buff[515] = IXGBE_READ_REG(hw, IXGBE_FCTRL);
  517. regs_buff[516] = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
  518. regs_buff[517] = IXGBE_READ_REG(hw, IXGBE_MCSTCTRL);
  519. regs_buff[518] = IXGBE_READ_REG(hw, IXGBE_MRQC);
  520. regs_buff[519] = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
  521. for (i = 0; i < 8; i++)
  522. regs_buff[520 + i] = IXGBE_READ_REG(hw, IXGBE_IMIR(i));
  523. for (i = 0; i < 8; i++)
  524. regs_buff[528 + i] = IXGBE_READ_REG(hw, IXGBE_IMIREXT(i));
  525. regs_buff[536] = IXGBE_READ_REG(hw, IXGBE_IMIRVP);
  526. /* Transmit */
  527. for (i = 0; i < 32; i++)
  528. regs_buff[537 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
  529. for (i = 0; i < 32; i++)
  530. regs_buff[569 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
  531. for (i = 0; i < 32; i++)
  532. regs_buff[601 + i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
  533. for (i = 0; i < 32; i++)
  534. regs_buff[633 + i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
  535. for (i = 0; i < 32; i++)
  536. regs_buff[665 + i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
  537. for (i = 0; i < 32; i++)
  538. regs_buff[697 + i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
  539. for (i = 0; i < 32; i++)
  540. regs_buff[729 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAL(i));
  541. for (i = 0; i < 32; i++)
  542. regs_buff[761 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAH(i));
  543. regs_buff[793] = IXGBE_READ_REG(hw, IXGBE_DTXCTL);
  544. for (i = 0; i < 16; i++)
  545. regs_buff[794 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
  546. regs_buff[810] = IXGBE_READ_REG(hw, IXGBE_TIPG);
  547. for (i = 0; i < 8; i++)
  548. regs_buff[811 + i] = IXGBE_READ_REG(hw, IXGBE_TXPBSIZE(i));
  549. regs_buff[819] = IXGBE_READ_REG(hw, IXGBE_MNGTXMAP);
  550. /* Wake Up */
  551. regs_buff[820] = IXGBE_READ_REG(hw, IXGBE_WUC);
  552. regs_buff[821] = IXGBE_READ_REG(hw, IXGBE_WUFC);
  553. regs_buff[822] = IXGBE_READ_REG(hw, IXGBE_WUS);
  554. regs_buff[823] = IXGBE_READ_REG(hw, IXGBE_IPAV);
  555. regs_buff[824] = IXGBE_READ_REG(hw, IXGBE_IP4AT);
  556. regs_buff[825] = IXGBE_READ_REG(hw, IXGBE_IP6AT);
  557. regs_buff[826] = IXGBE_READ_REG(hw, IXGBE_WUPL);
  558. regs_buff[827] = IXGBE_READ_REG(hw, IXGBE_WUPM);
  559. regs_buff[828] = IXGBE_READ_REG(hw, IXGBE_FHFT(0));
  560. /* DCB */
  561. regs_buff[829] = IXGBE_READ_REG(hw, IXGBE_RMCS);
  562. regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_DPMCS);
  563. regs_buff[831] = IXGBE_READ_REG(hw, IXGBE_PDPMCS);
  564. regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RUPPBMR);
  565. for (i = 0; i < 8; i++)
  566. regs_buff[833 + i] = IXGBE_READ_REG(hw, IXGBE_RT2CR(i));
  567. for (i = 0; i < 8; i++)
  568. regs_buff[841 + i] = IXGBE_READ_REG(hw, IXGBE_RT2SR(i));
  569. for (i = 0; i < 8; i++)
  570. regs_buff[849 + i] = IXGBE_READ_REG(hw, IXGBE_TDTQ2TCCR(i));
  571. for (i = 0; i < 8; i++)
  572. regs_buff[857 + i] = IXGBE_READ_REG(hw, IXGBE_TDTQ2TCSR(i));
  573. for (i = 0; i < 8; i++)
  574. regs_buff[865 + i] = IXGBE_READ_REG(hw, IXGBE_TDPT2TCCR(i));
  575. for (i = 0; i < 8; i++)
  576. regs_buff[873 + i] = IXGBE_READ_REG(hw, IXGBE_TDPT2TCSR(i));
  577. /* Statistics */
  578. regs_buff[881] = IXGBE_GET_STAT(adapter, crcerrs);
  579. regs_buff[882] = IXGBE_GET_STAT(adapter, illerrc);
  580. regs_buff[883] = IXGBE_GET_STAT(adapter, errbc);
  581. regs_buff[884] = IXGBE_GET_STAT(adapter, mspdc);
  582. for (i = 0; i < 8; i++)
  583. regs_buff[885 + i] = IXGBE_GET_STAT(adapter, mpc[i]);
  584. regs_buff[893] = IXGBE_GET_STAT(adapter, mlfc);
  585. regs_buff[894] = IXGBE_GET_STAT(adapter, mrfc);
  586. regs_buff[895] = IXGBE_GET_STAT(adapter, rlec);
  587. regs_buff[896] = IXGBE_GET_STAT(adapter, lxontxc);
  588. regs_buff[897] = IXGBE_GET_STAT(adapter, lxonrxc);
  589. regs_buff[898] = IXGBE_GET_STAT(adapter, lxofftxc);
  590. regs_buff[899] = IXGBE_GET_STAT(adapter, lxoffrxc);
  591. for (i = 0; i < 8; i++)
  592. regs_buff[900 + i] = IXGBE_GET_STAT(adapter, pxontxc[i]);
  593. for (i = 0; i < 8; i++)
  594. regs_buff[908 + i] = IXGBE_GET_STAT(adapter, pxonrxc[i]);
  595. for (i = 0; i < 8; i++)
  596. regs_buff[916 + i] = IXGBE_GET_STAT(adapter, pxofftxc[i]);
  597. for (i = 0; i < 8; i++)
  598. regs_buff[924 + i] = IXGBE_GET_STAT(adapter, pxoffrxc[i]);
  599. regs_buff[932] = IXGBE_GET_STAT(adapter, prc64);
  600. regs_buff[933] = IXGBE_GET_STAT(adapter, prc127);
  601. regs_buff[934] = IXGBE_GET_STAT(adapter, prc255);
  602. regs_buff[935] = IXGBE_GET_STAT(adapter, prc511);
  603. regs_buff[936] = IXGBE_GET_STAT(adapter, prc1023);
  604. regs_buff[937] = IXGBE_GET_STAT(adapter, prc1522);
  605. regs_buff[938] = IXGBE_GET_STAT(adapter, gprc);
  606. regs_buff[939] = IXGBE_GET_STAT(adapter, bprc);
  607. regs_buff[940] = IXGBE_GET_STAT(adapter, mprc);
  608. regs_buff[941] = IXGBE_GET_STAT(adapter, gptc);
  609. regs_buff[942] = IXGBE_GET_STAT(adapter, gorc);
  610. regs_buff[944] = IXGBE_GET_STAT(adapter, gotc);
  611. for (i = 0; i < 8; i++)
  612. regs_buff[946 + i] = IXGBE_GET_STAT(adapter, rnbc[i]);
  613. regs_buff[954] = IXGBE_GET_STAT(adapter, ruc);
  614. regs_buff[955] = IXGBE_GET_STAT(adapter, rfc);
  615. regs_buff[956] = IXGBE_GET_STAT(adapter, roc);
  616. regs_buff[957] = IXGBE_GET_STAT(adapter, rjc);
  617. regs_buff[958] = IXGBE_GET_STAT(adapter, mngprc);
  618. regs_buff[959] = IXGBE_GET_STAT(adapter, mngpdc);
  619. regs_buff[960] = IXGBE_GET_STAT(adapter, mngptc);
  620. regs_buff[961] = IXGBE_GET_STAT(adapter, tor);
  621. regs_buff[963] = IXGBE_GET_STAT(adapter, tpr);
  622. regs_buff[964] = IXGBE_GET_STAT(adapter, tpt);
  623. regs_buff[965] = IXGBE_GET_STAT(adapter, ptc64);
  624. regs_buff[966] = IXGBE_GET_STAT(adapter, ptc127);
  625. regs_buff[967] = IXGBE_GET_STAT(adapter, ptc255);
  626. regs_buff[968] = IXGBE_GET_STAT(adapter, ptc511);
  627. regs_buff[969] = IXGBE_GET_STAT(adapter, ptc1023);
  628. regs_buff[970] = IXGBE_GET_STAT(adapter, ptc1522);
  629. regs_buff[971] = IXGBE_GET_STAT(adapter, mptc);
  630. regs_buff[972] = IXGBE_GET_STAT(adapter, bptc);
  631. regs_buff[973] = IXGBE_GET_STAT(adapter, xec);
  632. for (i = 0; i < 16; i++)
  633. regs_buff[974 + i] = IXGBE_GET_STAT(adapter, qprc[i]);
  634. for (i = 0; i < 16; i++)
  635. regs_buff[990 + i] = IXGBE_GET_STAT(adapter, qptc[i]);
  636. for (i = 0; i < 16; i++)
  637. regs_buff[1006 + i] = IXGBE_GET_STAT(adapter, qbrc[i]);
  638. for (i = 0; i < 16; i++)
  639. regs_buff[1022 + i] = IXGBE_GET_STAT(adapter, qbtc[i]);
  640. /* MAC */
  641. regs_buff[1038] = IXGBE_READ_REG(hw, IXGBE_PCS1GCFIG);
  642. regs_buff[1039] = IXGBE_READ_REG(hw, IXGBE_PCS1GLCTL);
  643. regs_buff[1040] = IXGBE_READ_REG(hw, IXGBE_PCS1GLSTA);
  644. regs_buff[1041] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG0);
  645. regs_buff[1042] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG1);
  646. regs_buff[1043] = IXGBE_READ_REG(hw, IXGBE_PCS1GANA);
  647. regs_buff[1044] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLP);
  648. regs_buff[1045] = IXGBE_READ_REG(hw, IXGBE_PCS1GANNP);
  649. regs_buff[1046] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLPNP);
  650. regs_buff[1047] = IXGBE_READ_REG(hw, IXGBE_HLREG0);
  651. regs_buff[1048] = IXGBE_READ_REG(hw, IXGBE_HLREG1);
  652. regs_buff[1049] = IXGBE_READ_REG(hw, IXGBE_PAP);
  653. regs_buff[1050] = IXGBE_READ_REG(hw, IXGBE_MACA);
  654. regs_buff[1051] = IXGBE_READ_REG(hw, IXGBE_APAE);
  655. regs_buff[1052] = IXGBE_READ_REG(hw, IXGBE_ARD);
  656. regs_buff[1053] = IXGBE_READ_REG(hw, IXGBE_AIS);
  657. regs_buff[1054] = IXGBE_READ_REG(hw, IXGBE_MSCA);
  658. regs_buff[1055] = IXGBE_READ_REG(hw, IXGBE_MSRWD);
  659. regs_buff[1056] = IXGBE_READ_REG(hw, IXGBE_MLADD);
  660. regs_buff[1057] = IXGBE_READ_REG(hw, IXGBE_MHADD);
  661. regs_buff[1058] = IXGBE_READ_REG(hw, IXGBE_TREG);
  662. regs_buff[1059] = IXGBE_READ_REG(hw, IXGBE_PCSS1);
  663. regs_buff[1060] = IXGBE_READ_REG(hw, IXGBE_PCSS2);
  664. regs_buff[1061] = IXGBE_READ_REG(hw, IXGBE_XPCSS);
  665. regs_buff[1062] = IXGBE_READ_REG(hw, IXGBE_SERDESC);
  666. regs_buff[1063] = IXGBE_READ_REG(hw, IXGBE_MACS);
  667. regs_buff[1064] = IXGBE_READ_REG(hw, IXGBE_AUTOC);
  668. regs_buff[1065] = IXGBE_READ_REG(hw, IXGBE_LINKS);
  669. regs_buff[1066] = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
  670. regs_buff[1067] = IXGBE_READ_REG(hw, IXGBE_AUTOC3);
  671. regs_buff[1068] = IXGBE_READ_REG(hw, IXGBE_ANLP1);
  672. regs_buff[1069] = IXGBE_READ_REG(hw, IXGBE_ANLP2);
  673. regs_buff[1070] = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
  674. /* Diagnostic */
  675. regs_buff[1071] = IXGBE_READ_REG(hw, IXGBE_RDSTATCTL);
  676. for (i = 0; i < 8; i++)
  677. regs_buff[1072 + i] = IXGBE_READ_REG(hw, IXGBE_RDSTAT(i));
  678. regs_buff[1080] = IXGBE_READ_REG(hw, IXGBE_RDHMPN);
  679. for (i = 0; i < 4; i++)
  680. regs_buff[1081 + i] = IXGBE_READ_REG(hw, IXGBE_RIC_DW(i));
  681. regs_buff[1085] = IXGBE_READ_REG(hw, IXGBE_RDPROBE);
  682. regs_buff[1086] = IXGBE_READ_REG(hw, IXGBE_TDSTATCTL);
  683. for (i = 0; i < 8; i++)
  684. regs_buff[1087 + i] = IXGBE_READ_REG(hw, IXGBE_TDSTAT(i));
  685. regs_buff[1095] = IXGBE_READ_REG(hw, IXGBE_TDHMPN);
  686. for (i = 0; i < 4; i++)
  687. regs_buff[1096 + i] = IXGBE_READ_REG(hw, IXGBE_TIC_DW(i));
  688. regs_buff[1100] = IXGBE_READ_REG(hw, IXGBE_TDPROBE);
  689. regs_buff[1101] = IXGBE_READ_REG(hw, IXGBE_TXBUFCTRL);
  690. regs_buff[1102] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA0);
  691. regs_buff[1103] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA1);
  692. regs_buff[1104] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA2);
  693. regs_buff[1105] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA3);
  694. regs_buff[1106] = IXGBE_READ_REG(hw, IXGBE_RXBUFCTRL);
  695. regs_buff[1107] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA0);
  696. regs_buff[1108] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA1);
  697. regs_buff[1109] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA2);
  698. regs_buff[1110] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA3);
  699. for (i = 0; i < 8; i++)
  700. regs_buff[1111 + i] = IXGBE_READ_REG(hw, IXGBE_PCIE_DIAG(i));
  701. regs_buff[1119] = IXGBE_READ_REG(hw, IXGBE_RFVAL);
  702. regs_buff[1120] = IXGBE_READ_REG(hw, IXGBE_MDFTC1);
  703. regs_buff[1121] = IXGBE_READ_REG(hw, IXGBE_MDFTC2);
  704. regs_buff[1122] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO1);
  705. regs_buff[1123] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO2);
  706. regs_buff[1124] = IXGBE_READ_REG(hw, IXGBE_MDFTS);
  707. regs_buff[1125] = IXGBE_READ_REG(hw, IXGBE_PCIEECCCTL);
  708. regs_buff[1126] = IXGBE_READ_REG(hw, IXGBE_PBTXECC);
  709. regs_buff[1127] = IXGBE_READ_REG(hw, IXGBE_PBRXECC);
  710. /* 82599 X540 specific registers */
  711. regs_buff[1128] = IXGBE_READ_REG(hw, IXGBE_MFLCN);
  712. }
  713. static int ixgbe_get_eeprom_len(struct net_device *netdev)
  714. {
  715. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  716. return adapter->hw.eeprom.word_size * 2;
  717. }
  718. static int ixgbe_get_eeprom(struct net_device *netdev,
  719. struct ethtool_eeprom *eeprom, u8 *bytes)
  720. {
  721. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  722. struct ixgbe_hw *hw = &adapter->hw;
  723. u16 *eeprom_buff;
  724. int first_word, last_word, eeprom_len;
  725. int ret_val = 0;
  726. u16 i;
  727. if (eeprom->len == 0)
  728. return -EINVAL;
  729. eeprom->magic = hw->vendor_id | (hw->device_id << 16);
  730. first_word = eeprom->offset >> 1;
  731. last_word = (eeprom->offset + eeprom->len - 1) >> 1;
  732. eeprom_len = last_word - first_word + 1;
  733. eeprom_buff = kmalloc(sizeof(u16) * eeprom_len, GFP_KERNEL);
  734. if (!eeprom_buff)
  735. return -ENOMEM;
  736. ret_val = hw->eeprom.ops.read_buffer(hw, first_word, eeprom_len,
  737. eeprom_buff);
  738. /* Device's eeprom is always little-endian, word addressable */
  739. for (i = 0; i < eeprom_len; i++)
  740. le16_to_cpus(&eeprom_buff[i]);
  741. memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1), eeprom->len);
  742. kfree(eeprom_buff);
  743. return ret_val;
  744. }
  745. static int ixgbe_set_eeprom(struct net_device *netdev,
  746. struct ethtool_eeprom *eeprom, u8 *bytes)
  747. {
  748. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  749. struct ixgbe_hw *hw = &adapter->hw;
  750. u16 *eeprom_buff;
  751. void *ptr;
  752. int max_len, first_word, last_word, ret_val = 0;
  753. u16 i;
  754. if (eeprom->len == 0)
  755. return -EINVAL;
  756. if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
  757. return -EINVAL;
  758. max_len = hw->eeprom.word_size * 2;
  759. first_word = eeprom->offset >> 1;
  760. last_word = (eeprom->offset + eeprom->len - 1) >> 1;
  761. eeprom_buff = kmalloc(max_len, GFP_KERNEL);
  762. if (!eeprom_buff)
  763. return -ENOMEM;
  764. ptr = eeprom_buff;
  765. if (eeprom->offset & 1) {
  766. /*
  767. * need read/modify/write of first changed EEPROM word
  768. * only the second byte of the word is being modified
  769. */
  770. ret_val = hw->eeprom.ops.read(hw, first_word, &eeprom_buff[0]);
  771. if (ret_val)
  772. goto err;
  773. ptr++;
  774. }
  775. if ((eeprom->offset + eeprom->len) & 1) {
  776. /*
  777. * need read/modify/write of last changed EEPROM word
  778. * only the first byte of the word is being modified
  779. */
  780. ret_val = hw->eeprom.ops.read(hw, last_word,
  781. &eeprom_buff[last_word - first_word]);
  782. if (ret_val)
  783. goto err;
  784. }
  785. /* Device's eeprom is always little-endian, word addressable */
  786. for (i = 0; i < last_word - first_word + 1; i++)
  787. le16_to_cpus(&eeprom_buff[i]);
  788. memcpy(ptr, bytes, eeprom->len);
  789. for (i = 0; i < last_word - first_word + 1; i++)
  790. cpu_to_le16s(&eeprom_buff[i]);
  791. ret_val = hw->eeprom.ops.write_buffer(hw, first_word,
  792. last_word - first_word + 1,
  793. eeprom_buff);
  794. /* Update the checksum */
  795. if (ret_val == 0)
  796. hw->eeprom.ops.update_checksum(hw);
  797. err:
  798. kfree(eeprom_buff);
  799. return ret_val;
  800. }
  801. static void ixgbe_get_drvinfo(struct net_device *netdev,
  802. struct ethtool_drvinfo *drvinfo)
  803. {
  804. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  805. u32 nvm_track_id;
  806. strlcpy(drvinfo->driver, ixgbe_driver_name, sizeof(drvinfo->driver));
  807. strlcpy(drvinfo->version, ixgbe_driver_version,
  808. sizeof(drvinfo->version));
  809. nvm_track_id = (adapter->eeprom_verh << 16) |
  810. adapter->eeprom_verl;
  811. snprintf(drvinfo->fw_version, sizeof(drvinfo->fw_version), "0x%08x",
  812. nvm_track_id);
  813. strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
  814. sizeof(drvinfo->bus_info));
  815. drvinfo->n_stats = IXGBE_STATS_LEN;
  816. drvinfo->testinfo_len = IXGBE_TEST_LEN;
  817. drvinfo->regdump_len = ixgbe_get_regs_len(netdev);
  818. }
  819. static void ixgbe_get_ringparam(struct net_device *netdev,
  820. struct ethtool_ringparam *ring)
  821. {
  822. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  823. struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
  824. struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
  825. ring->rx_max_pending = IXGBE_MAX_RXD;
  826. ring->tx_max_pending = IXGBE_MAX_TXD;
  827. ring->rx_pending = rx_ring->count;
  828. ring->tx_pending = tx_ring->count;
  829. }
  830. static int ixgbe_set_ringparam(struct net_device *netdev,
  831. struct ethtool_ringparam *ring)
  832. {
  833. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  834. struct ixgbe_ring *temp_tx_ring, *temp_rx_ring;
  835. int i, err = 0;
  836. u32 new_rx_count, new_tx_count;
  837. bool need_update = false;
  838. if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
  839. return -EINVAL;
  840. new_rx_count = max_t(u32, ring->rx_pending, IXGBE_MIN_RXD);
  841. new_rx_count = min_t(u32, new_rx_count, IXGBE_MAX_RXD);
  842. new_rx_count = ALIGN(new_rx_count, IXGBE_REQ_RX_DESCRIPTOR_MULTIPLE);
  843. new_tx_count = max_t(u32, ring->tx_pending, IXGBE_MIN_TXD);
  844. new_tx_count = min_t(u32, new_tx_count, IXGBE_MAX_TXD);
  845. new_tx_count = ALIGN(new_tx_count, IXGBE_REQ_TX_DESCRIPTOR_MULTIPLE);
  846. if ((new_tx_count == adapter->tx_ring[0]->count) &&
  847. (new_rx_count == adapter->rx_ring[0]->count)) {
  848. /* nothing to do */
  849. return 0;
  850. }
  851. while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
  852. usleep_range(1000, 2000);
  853. if (!netif_running(adapter->netdev)) {
  854. for (i = 0; i < adapter->num_tx_queues; i++)
  855. adapter->tx_ring[i]->count = new_tx_count;
  856. for (i = 0; i < adapter->num_rx_queues; i++)
  857. adapter->rx_ring[i]->count = new_rx_count;
  858. adapter->tx_ring_count = new_tx_count;
  859. adapter->rx_ring_count = new_rx_count;
  860. goto clear_reset;
  861. }
  862. temp_tx_ring = vmalloc(adapter->num_tx_queues * sizeof(struct ixgbe_ring));
  863. if (!temp_tx_ring) {
  864. err = -ENOMEM;
  865. goto clear_reset;
  866. }
  867. if (new_tx_count != adapter->tx_ring_count) {
  868. for (i = 0; i < adapter->num_tx_queues; i++) {
  869. memcpy(&temp_tx_ring[i], adapter->tx_ring[i],
  870. sizeof(struct ixgbe_ring));
  871. temp_tx_ring[i].count = new_tx_count;
  872. err = ixgbe_setup_tx_resources(&temp_tx_ring[i]);
  873. if (err) {
  874. while (i) {
  875. i--;
  876. ixgbe_free_tx_resources(&temp_tx_ring[i]);
  877. }
  878. goto clear_reset;
  879. }
  880. }
  881. need_update = true;
  882. }
  883. temp_rx_ring = vmalloc(adapter->num_rx_queues * sizeof(struct ixgbe_ring));
  884. if (!temp_rx_ring) {
  885. err = -ENOMEM;
  886. goto err_setup;
  887. }
  888. if (new_rx_count != adapter->rx_ring_count) {
  889. for (i = 0; i < adapter->num_rx_queues; i++) {
  890. memcpy(&temp_rx_ring[i], adapter->rx_ring[i],
  891. sizeof(struct ixgbe_ring));
  892. temp_rx_ring[i].count = new_rx_count;
  893. err = ixgbe_setup_rx_resources(&temp_rx_ring[i]);
  894. if (err) {
  895. while (i) {
  896. i--;
  897. ixgbe_free_rx_resources(&temp_rx_ring[i]);
  898. }
  899. goto err_setup;
  900. }
  901. }
  902. need_update = true;
  903. }
  904. /* if rings need to be updated, here's the place to do it in one shot */
  905. if (need_update) {
  906. ixgbe_down(adapter);
  907. /* tx */
  908. if (new_tx_count != adapter->tx_ring_count) {
  909. for (i = 0; i < adapter->num_tx_queues; i++) {
  910. ixgbe_free_tx_resources(adapter->tx_ring[i]);
  911. memcpy(adapter->tx_ring[i], &temp_tx_ring[i],
  912. sizeof(struct ixgbe_ring));
  913. }
  914. adapter->tx_ring_count = new_tx_count;
  915. }
  916. /* rx */
  917. if (new_rx_count != adapter->rx_ring_count) {
  918. for (i = 0; i < adapter->num_rx_queues; i++) {
  919. ixgbe_free_rx_resources(adapter->rx_ring[i]);
  920. memcpy(adapter->rx_ring[i], &temp_rx_ring[i],
  921. sizeof(struct ixgbe_ring));
  922. }
  923. adapter->rx_ring_count = new_rx_count;
  924. }
  925. ixgbe_up(adapter);
  926. }
  927. vfree(temp_rx_ring);
  928. err_setup:
  929. vfree(temp_tx_ring);
  930. clear_reset:
  931. clear_bit(__IXGBE_RESETTING, &adapter->state);
  932. return err;
  933. }
  934. static int ixgbe_get_sset_count(struct net_device *netdev, int sset)
  935. {
  936. switch (sset) {
  937. case ETH_SS_TEST:
  938. return IXGBE_TEST_LEN;
  939. case ETH_SS_STATS:
  940. return IXGBE_STATS_LEN;
  941. default:
  942. return -EOPNOTSUPP;
  943. }
  944. }
  945. static void ixgbe_get_ethtool_stats(struct net_device *netdev,
  946. struct ethtool_stats *stats, u64 *data)
  947. {
  948. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  949. struct rtnl_link_stats64 temp;
  950. const struct rtnl_link_stats64 *net_stats;
  951. unsigned int start;
  952. struct ixgbe_ring *ring;
  953. int i, j;
  954. char *p = NULL;
  955. ixgbe_update_stats(adapter);
  956. net_stats = dev_get_stats(netdev, &temp);
  957. for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
  958. switch (ixgbe_gstrings_stats[i].type) {
  959. case NETDEV_STATS:
  960. p = (char *) net_stats +
  961. ixgbe_gstrings_stats[i].stat_offset;
  962. break;
  963. case IXGBE_STATS:
  964. p = (char *) adapter +
  965. ixgbe_gstrings_stats[i].stat_offset;
  966. break;
  967. }
  968. data[i] = (ixgbe_gstrings_stats[i].sizeof_stat ==
  969. sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
  970. }
  971. for (j = 0; j < IXGBE_NUM_RX_QUEUES; j++) {
  972. ring = adapter->tx_ring[j];
  973. if (!ring) {
  974. data[i] = 0;
  975. data[i+1] = 0;
  976. i += 2;
  977. continue;
  978. }
  979. do {
  980. start = u64_stats_fetch_begin_bh(&ring->syncp);
  981. data[i] = ring->stats.packets;
  982. data[i+1] = ring->stats.bytes;
  983. } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
  984. i += 2;
  985. }
  986. for (j = 0; j < IXGBE_NUM_RX_QUEUES; j++) {
  987. ring = adapter->rx_ring[j];
  988. if (!ring) {
  989. data[i] = 0;
  990. data[i+1] = 0;
  991. i += 2;
  992. continue;
  993. }
  994. do {
  995. start = u64_stats_fetch_begin_bh(&ring->syncp);
  996. data[i] = ring->stats.packets;
  997. data[i+1] = ring->stats.bytes;
  998. } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
  999. i += 2;
  1000. }
  1001. for (j = 0; j < IXGBE_MAX_PACKET_BUFFERS; j++) {
  1002. data[i++] = adapter->stats.pxontxc[j];
  1003. data[i++] = adapter->stats.pxofftxc[j];
  1004. }
  1005. for (j = 0; j < IXGBE_MAX_PACKET_BUFFERS; j++) {
  1006. data[i++] = adapter->stats.pxonrxc[j];
  1007. data[i++] = adapter->stats.pxoffrxc[j];
  1008. }
  1009. }
  1010. static void ixgbe_get_strings(struct net_device *netdev, u32 stringset,
  1011. u8 *data)
  1012. {
  1013. char *p = (char *)data;
  1014. int i;
  1015. switch (stringset) {
  1016. case ETH_SS_TEST:
  1017. memcpy(data, *ixgbe_gstrings_test,
  1018. IXGBE_TEST_LEN * ETH_GSTRING_LEN);
  1019. break;
  1020. case ETH_SS_STATS:
  1021. for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
  1022. memcpy(p, ixgbe_gstrings_stats[i].stat_string,
  1023. ETH_GSTRING_LEN);
  1024. p += ETH_GSTRING_LEN;
  1025. }
  1026. for (i = 0; i < netdev->num_tx_queues; i++) {
  1027. sprintf(p, "tx_queue_%u_packets", i);
  1028. p += ETH_GSTRING_LEN;
  1029. sprintf(p, "tx_queue_%u_bytes", i);
  1030. p += ETH_GSTRING_LEN;
  1031. }
  1032. for (i = 0; i < IXGBE_NUM_RX_QUEUES; i++) {
  1033. sprintf(p, "rx_queue_%u_packets", i);
  1034. p += ETH_GSTRING_LEN;
  1035. sprintf(p, "rx_queue_%u_bytes", i);
  1036. p += ETH_GSTRING_LEN;
  1037. }
  1038. for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++) {
  1039. sprintf(p, "tx_pb_%u_pxon", i);
  1040. p += ETH_GSTRING_LEN;
  1041. sprintf(p, "tx_pb_%u_pxoff", i);
  1042. p += ETH_GSTRING_LEN;
  1043. }
  1044. for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++) {
  1045. sprintf(p, "rx_pb_%u_pxon", i);
  1046. p += ETH_GSTRING_LEN;
  1047. sprintf(p, "rx_pb_%u_pxoff", i);
  1048. p += ETH_GSTRING_LEN;
  1049. }
  1050. /* BUG_ON(p - data != IXGBE_STATS_LEN * ETH_GSTRING_LEN); */
  1051. break;
  1052. }
  1053. }
  1054. static int ixgbe_link_test(struct ixgbe_adapter *adapter, u64 *data)
  1055. {
  1056. struct ixgbe_hw *hw = &adapter->hw;
  1057. bool link_up;
  1058. u32 link_speed = 0;
  1059. *data = 0;
  1060. hw->mac.ops.check_link(hw, &link_speed, &link_up, true);
  1061. if (link_up)
  1062. return *data;
  1063. else
  1064. *data = 1;
  1065. return *data;
  1066. }
  1067. /* ethtool register test data */
  1068. struct ixgbe_reg_test {
  1069. u16 reg;
  1070. u8 array_len;
  1071. u8 test_type;
  1072. u32 mask;
  1073. u32 write;
  1074. };
  1075. /* In the hardware, registers are laid out either singly, in arrays
  1076. * spaced 0x40 bytes apart, or in contiguous tables. We assume
  1077. * most tests take place on arrays or single registers (handled
  1078. * as a single-element array) and special-case the tables.
  1079. * Table tests are always pattern tests.
  1080. *
  1081. * We also make provision for some required setup steps by specifying
  1082. * registers to be written without any read-back testing.
  1083. */
  1084. #define PATTERN_TEST 1
  1085. #define SET_READ_TEST 2
  1086. #define WRITE_NO_TEST 3
  1087. #define TABLE32_TEST 4
  1088. #define TABLE64_TEST_LO 5
  1089. #define TABLE64_TEST_HI 6
  1090. /* default 82599 register test */
  1091. static const struct ixgbe_reg_test reg_test_82599[] = {
  1092. { IXGBE_FCRTL_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
  1093. { IXGBE_FCRTH_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
  1094. { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1095. { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
  1096. { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFF80 },
  1097. { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1098. { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
  1099. { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
  1100. { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  1101. { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
  1102. { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
  1103. { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1104. { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  1105. { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1106. { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFF80 },
  1107. { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000001, 0x00000001 },
  1108. { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
  1109. { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x8001FFFF, 0x800CFFFF },
  1110. { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1111. { 0, 0, 0, 0 }
  1112. };
  1113. /* default 82598 register test */
  1114. static const struct ixgbe_reg_test reg_test_82598[] = {
  1115. { IXGBE_FCRTL(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
  1116. { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
  1117. { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1118. { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
  1119. { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  1120. { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1121. { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
  1122. /* Enable all four RX queues before testing. */
  1123. { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
  1124. /* RDH is read-only for 82598, only test RDT. */
  1125. { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  1126. { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
  1127. { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
  1128. { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1129. { IXGBE_TIPG, 1, PATTERN_TEST, 0x000000FF, 0x000000FF },
  1130. { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  1131. { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1132. { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
  1133. { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000003, 0x00000003 },
  1134. { IXGBE_DTXCTL, 1, SET_READ_TEST, 0x00000005, 0x00000005 },
  1135. { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
  1136. { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x800CFFFF, 0x800CFFFF },
  1137. { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1138. { 0, 0, 0, 0 }
  1139. };
  1140. static bool reg_pattern_test(struct ixgbe_adapter *adapter, u64 *data, int reg,
  1141. u32 mask, u32 write)
  1142. {
  1143. u32 pat, val, before;
  1144. static const u32 test_pattern[] = {
  1145. 0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF};
  1146. for (pat = 0; pat < ARRAY_SIZE(test_pattern); pat++) {
  1147. before = readl(adapter->hw.hw_addr + reg);
  1148. writel((test_pattern[pat] & write),
  1149. (adapter->hw.hw_addr + reg));
  1150. val = readl(adapter->hw.hw_addr + reg);
  1151. if (val != (test_pattern[pat] & write & mask)) {
  1152. e_err(drv, "pattern test reg %04X failed: got "
  1153. "0x%08X expected 0x%08X\n",
  1154. reg, val, (test_pattern[pat] & write & mask));
  1155. *data = reg;
  1156. writel(before, adapter->hw.hw_addr + reg);
  1157. return 1;
  1158. }
  1159. writel(before, adapter->hw.hw_addr + reg);
  1160. }
  1161. return 0;
  1162. }
  1163. static bool reg_set_and_check(struct ixgbe_adapter *adapter, u64 *data, int reg,
  1164. u32 mask, u32 write)
  1165. {
  1166. u32 val, before;
  1167. before = readl(adapter->hw.hw_addr + reg);
  1168. writel((write & mask), (adapter->hw.hw_addr + reg));
  1169. val = readl(adapter->hw.hw_addr + reg);
  1170. if ((write & mask) != (val & mask)) {
  1171. e_err(drv, "set/check reg %04X test failed: got 0x%08X "
  1172. "expected 0x%08X\n", reg, (val & mask), (write & mask));
  1173. *data = reg;
  1174. writel(before, (adapter->hw.hw_addr + reg));
  1175. return 1;
  1176. }
  1177. writel(before, (adapter->hw.hw_addr + reg));
  1178. return 0;
  1179. }
  1180. #define REG_PATTERN_TEST(reg, mask, write) \
  1181. do { \
  1182. if (reg_pattern_test(adapter, data, reg, mask, write)) \
  1183. return 1; \
  1184. } while (0) \
  1185. #define REG_SET_AND_CHECK(reg, mask, write) \
  1186. do { \
  1187. if (reg_set_and_check(adapter, data, reg, mask, write)) \
  1188. return 1; \
  1189. } while (0) \
  1190. static int ixgbe_reg_test(struct ixgbe_adapter *adapter, u64 *data)
  1191. {
  1192. const struct ixgbe_reg_test *test;
  1193. u32 value, before, after;
  1194. u32 i, toggle;
  1195. switch (adapter->hw.mac.type) {
  1196. case ixgbe_mac_82598EB:
  1197. toggle = 0x7FFFF3FF;
  1198. test = reg_test_82598;
  1199. break;
  1200. case ixgbe_mac_82599EB:
  1201. case ixgbe_mac_X540:
  1202. toggle = 0x7FFFF30F;
  1203. test = reg_test_82599;
  1204. break;
  1205. default:
  1206. *data = 1;
  1207. return 1;
  1208. break;
  1209. }
  1210. /*
  1211. * Because the status register is such a special case,
  1212. * we handle it separately from the rest of the register
  1213. * tests. Some bits are read-only, some toggle, and some
  1214. * are writeable on newer MACs.
  1215. */
  1216. before = IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS);
  1217. value = (IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS) & toggle);
  1218. IXGBE_WRITE_REG(&adapter->hw, IXGBE_STATUS, toggle);
  1219. after = IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS) & toggle;
  1220. if (value != after) {
  1221. e_err(drv, "failed STATUS register test got: 0x%08X "
  1222. "expected: 0x%08X\n", after, value);
  1223. *data = 1;
  1224. return 1;
  1225. }
  1226. /* restore previous status */
  1227. IXGBE_WRITE_REG(&adapter->hw, IXGBE_STATUS, before);
  1228. /*
  1229. * Perform the remainder of the register test, looping through
  1230. * the test table until we either fail or reach the null entry.
  1231. */
  1232. while (test->reg) {
  1233. for (i = 0; i < test->array_len; i++) {
  1234. switch (test->test_type) {
  1235. case PATTERN_TEST:
  1236. REG_PATTERN_TEST(test->reg + (i * 0x40),
  1237. test->mask,
  1238. test->write);
  1239. break;
  1240. case SET_READ_TEST:
  1241. REG_SET_AND_CHECK(test->reg + (i * 0x40),
  1242. test->mask,
  1243. test->write);
  1244. break;
  1245. case WRITE_NO_TEST:
  1246. writel(test->write,
  1247. (adapter->hw.hw_addr + test->reg)
  1248. + (i * 0x40));
  1249. break;
  1250. case TABLE32_TEST:
  1251. REG_PATTERN_TEST(test->reg + (i * 4),
  1252. test->mask,
  1253. test->write);
  1254. break;
  1255. case TABLE64_TEST_LO:
  1256. REG_PATTERN_TEST(test->reg + (i * 8),
  1257. test->mask,
  1258. test->write);
  1259. break;
  1260. case TABLE64_TEST_HI:
  1261. REG_PATTERN_TEST((test->reg + 4) + (i * 8),
  1262. test->mask,
  1263. test->write);
  1264. break;
  1265. }
  1266. }
  1267. test++;
  1268. }
  1269. *data = 0;
  1270. return 0;
  1271. }
  1272. static int ixgbe_eeprom_test(struct ixgbe_adapter *adapter, u64 *data)
  1273. {
  1274. struct ixgbe_hw *hw = &adapter->hw;
  1275. if (hw->eeprom.ops.validate_checksum(hw, NULL))
  1276. *data = 1;
  1277. else
  1278. *data = 0;
  1279. return *data;
  1280. }
  1281. static irqreturn_t ixgbe_test_intr(int irq, void *data)
  1282. {
  1283. struct net_device *netdev = (struct net_device *) data;
  1284. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1285. adapter->test_icr |= IXGBE_READ_REG(&adapter->hw, IXGBE_EICR);
  1286. return IRQ_HANDLED;
  1287. }
  1288. static int ixgbe_intr_test(struct ixgbe_adapter *adapter, u64 *data)
  1289. {
  1290. struct net_device *netdev = adapter->netdev;
  1291. u32 mask, i = 0, shared_int = true;
  1292. u32 irq = adapter->pdev->irq;
  1293. *data = 0;
  1294. /* Hook up test interrupt handler just for this test */
  1295. if (adapter->msix_entries) {
  1296. /* NOTE: we don't test MSI-X interrupts here, yet */
  1297. return 0;
  1298. } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
  1299. shared_int = false;
  1300. if (request_irq(irq, ixgbe_test_intr, 0, netdev->name,
  1301. netdev)) {
  1302. *data = 1;
  1303. return -1;
  1304. }
  1305. } else if (!request_irq(irq, ixgbe_test_intr, IRQF_PROBE_SHARED,
  1306. netdev->name, netdev)) {
  1307. shared_int = false;
  1308. } else if (request_irq(irq, ixgbe_test_intr, IRQF_SHARED,
  1309. netdev->name, netdev)) {
  1310. *data = 1;
  1311. return -1;
  1312. }
  1313. e_info(hw, "testing %s interrupt\n", shared_int ?
  1314. "shared" : "unshared");
  1315. /* Disable all the interrupts */
  1316. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
  1317. IXGBE_WRITE_FLUSH(&adapter->hw);
  1318. usleep_range(10000, 20000);
  1319. /* Test each interrupt */
  1320. for (; i < 10; i++) {
  1321. /* Interrupt to test */
  1322. mask = 1 << i;
  1323. if (!shared_int) {
  1324. /*
  1325. * Disable the interrupts to be reported in
  1326. * the cause register and then force the same
  1327. * interrupt and see if one gets posted. If
  1328. * an interrupt was posted to the bus, the
  1329. * test failed.
  1330. */
  1331. adapter->test_icr = 0;
  1332. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
  1333. ~mask & 0x00007FFF);
  1334. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
  1335. ~mask & 0x00007FFF);
  1336. IXGBE_WRITE_FLUSH(&adapter->hw);
  1337. usleep_range(10000, 20000);
  1338. if (adapter->test_icr & mask) {
  1339. *data = 3;
  1340. break;
  1341. }
  1342. }
  1343. /*
  1344. * Enable the interrupt to be reported in the cause
  1345. * register and then force the same interrupt and see
  1346. * if one gets posted. If an interrupt was not posted
  1347. * to the bus, the test failed.
  1348. */
  1349. adapter->test_icr = 0;
  1350. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
  1351. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
  1352. IXGBE_WRITE_FLUSH(&adapter->hw);
  1353. usleep_range(10000, 20000);
  1354. if (!(adapter->test_icr &mask)) {
  1355. *data = 4;
  1356. break;
  1357. }
  1358. if (!shared_int) {
  1359. /*
  1360. * Disable the other interrupts to be reported in
  1361. * the cause register and then force the other
  1362. * interrupts and see if any get posted. If
  1363. * an interrupt was posted to the bus, the
  1364. * test failed.
  1365. */
  1366. adapter->test_icr = 0;
  1367. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
  1368. ~mask & 0x00007FFF);
  1369. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
  1370. ~mask & 0x00007FFF);
  1371. IXGBE_WRITE_FLUSH(&adapter->hw);
  1372. usleep_range(10000, 20000);
  1373. if (adapter->test_icr) {
  1374. *data = 5;
  1375. break;
  1376. }
  1377. }
  1378. }
  1379. /* Disable all the interrupts */
  1380. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
  1381. IXGBE_WRITE_FLUSH(&adapter->hw);
  1382. usleep_range(10000, 20000);
  1383. /* Unhook test interrupt handler */
  1384. free_irq(irq, netdev);
  1385. return *data;
  1386. }
  1387. static void ixgbe_free_desc_rings(struct ixgbe_adapter *adapter)
  1388. {
  1389. struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
  1390. struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
  1391. struct ixgbe_hw *hw = &adapter->hw;
  1392. u32 reg_ctl;
  1393. /* shut down the DMA engines now so they can be reinitialized later */
  1394. /* first Rx */
  1395. reg_ctl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
  1396. reg_ctl &= ~IXGBE_RXCTRL_RXEN;
  1397. IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, reg_ctl);
  1398. ixgbe_disable_rx_queue(adapter, rx_ring);
  1399. /* now Tx */
  1400. reg_ctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx));
  1401. reg_ctl &= ~IXGBE_TXDCTL_ENABLE;
  1402. IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx), reg_ctl);
  1403. switch (hw->mac.type) {
  1404. case ixgbe_mac_82599EB:
  1405. case ixgbe_mac_X540:
  1406. reg_ctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
  1407. reg_ctl &= ~IXGBE_DMATXCTL_TE;
  1408. IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg_ctl);
  1409. break;
  1410. default:
  1411. break;
  1412. }
  1413. ixgbe_reset(adapter);
  1414. ixgbe_free_tx_resources(&adapter->test_tx_ring);
  1415. ixgbe_free_rx_resources(&adapter->test_rx_ring);
  1416. }
  1417. static int ixgbe_setup_desc_rings(struct ixgbe_adapter *adapter)
  1418. {
  1419. struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
  1420. struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
  1421. u32 rctl, reg_data;
  1422. int ret_val;
  1423. int err;
  1424. /* Setup Tx descriptor ring and Tx buffers */
  1425. tx_ring->count = IXGBE_DEFAULT_TXD;
  1426. tx_ring->queue_index = 0;
  1427. tx_ring->dev = &adapter->pdev->dev;
  1428. tx_ring->netdev = adapter->netdev;
  1429. tx_ring->reg_idx = adapter->tx_ring[0]->reg_idx;
  1430. err = ixgbe_setup_tx_resources(tx_ring);
  1431. if (err)
  1432. return 1;
  1433. switch (adapter->hw.mac.type) {
  1434. case ixgbe_mac_82599EB:
  1435. case ixgbe_mac_X540:
  1436. reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_DMATXCTL);
  1437. reg_data |= IXGBE_DMATXCTL_TE;
  1438. IXGBE_WRITE_REG(&adapter->hw, IXGBE_DMATXCTL, reg_data);
  1439. break;
  1440. default:
  1441. break;
  1442. }
  1443. ixgbe_configure_tx_ring(adapter, tx_ring);
  1444. /* Setup Rx Descriptor ring and Rx buffers */
  1445. rx_ring->count = IXGBE_DEFAULT_RXD;
  1446. rx_ring->queue_index = 0;
  1447. rx_ring->dev = &adapter->pdev->dev;
  1448. rx_ring->netdev = adapter->netdev;
  1449. rx_ring->reg_idx = adapter->rx_ring[0]->reg_idx;
  1450. err = ixgbe_setup_rx_resources(rx_ring);
  1451. if (err) {
  1452. ret_val = 4;
  1453. goto err_nomem;
  1454. }
  1455. rctl = IXGBE_READ_REG(&adapter->hw, IXGBE_RXCTRL);
  1456. IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl & ~IXGBE_RXCTRL_RXEN);
  1457. ixgbe_configure_rx_ring(adapter, rx_ring);
  1458. rctl |= IXGBE_RXCTRL_RXEN | IXGBE_RXCTRL_DMBYPS;
  1459. IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl);
  1460. return 0;
  1461. err_nomem:
  1462. ixgbe_free_desc_rings(adapter);
  1463. return ret_val;
  1464. }
  1465. static int ixgbe_setup_loopback_test(struct ixgbe_adapter *adapter)
  1466. {
  1467. struct ixgbe_hw *hw = &adapter->hw;
  1468. u32 reg_data;
  1469. /* X540 needs to set the MACC.FLU bit to force link up */
  1470. if (adapter->hw.mac.type == ixgbe_mac_X540) {
  1471. reg_data = IXGBE_READ_REG(hw, IXGBE_MACC);
  1472. reg_data |= IXGBE_MACC_FLU;
  1473. IXGBE_WRITE_REG(hw, IXGBE_MACC, reg_data);
  1474. }
  1475. /* right now we only support MAC loopback in the driver */
  1476. reg_data = IXGBE_READ_REG(hw, IXGBE_HLREG0);
  1477. /* Setup MAC loopback */
  1478. reg_data |= IXGBE_HLREG0_LPBK;
  1479. IXGBE_WRITE_REG(hw, IXGBE_HLREG0, reg_data);
  1480. reg_data = IXGBE_READ_REG(hw, IXGBE_FCTRL);
  1481. reg_data |= IXGBE_FCTRL_BAM | IXGBE_FCTRL_SBP | IXGBE_FCTRL_MPE;
  1482. IXGBE_WRITE_REG(hw, IXGBE_FCTRL, reg_data);
  1483. reg_data = IXGBE_READ_REG(hw, IXGBE_AUTOC);
  1484. reg_data &= ~IXGBE_AUTOC_LMS_MASK;
  1485. reg_data |= IXGBE_AUTOC_LMS_10G_LINK_NO_AN | IXGBE_AUTOC_FLU;
  1486. IXGBE_WRITE_REG(hw, IXGBE_AUTOC, reg_data);
  1487. IXGBE_WRITE_FLUSH(hw);
  1488. usleep_range(10000, 20000);
  1489. /* Disable Atlas Tx lanes; re-enabled in reset path */
  1490. if (hw->mac.type == ixgbe_mac_82598EB) {
  1491. u8 atlas;
  1492. hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &atlas);
  1493. atlas |= IXGBE_ATLAS_PDN_TX_REG_EN;
  1494. hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, atlas);
  1495. hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, &atlas);
  1496. atlas |= IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
  1497. hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, atlas);
  1498. hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, &atlas);
  1499. atlas |= IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
  1500. hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, atlas);
  1501. hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, &atlas);
  1502. atlas |= IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
  1503. hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, atlas);
  1504. }
  1505. return 0;
  1506. }
  1507. static void ixgbe_loopback_cleanup(struct ixgbe_adapter *adapter)
  1508. {
  1509. u32 reg_data;
  1510. reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
  1511. reg_data &= ~IXGBE_HLREG0_LPBK;
  1512. IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
  1513. }
  1514. static void ixgbe_create_lbtest_frame(struct sk_buff *skb,
  1515. unsigned int frame_size)
  1516. {
  1517. memset(skb->data, 0xFF, frame_size);
  1518. frame_size >>= 1;
  1519. memset(&skb->data[frame_size], 0xAA, frame_size / 2 - 1);
  1520. memset(&skb->data[frame_size + 10], 0xBE, 1);
  1521. memset(&skb->data[frame_size + 12], 0xAF, 1);
  1522. }
  1523. static bool ixgbe_check_lbtest_frame(struct ixgbe_rx_buffer *rx_buffer,
  1524. unsigned int frame_size)
  1525. {
  1526. unsigned char *data;
  1527. bool match = true;
  1528. frame_size >>= 1;
  1529. data = kmap(rx_buffer->page) + rx_buffer->page_offset;
  1530. if (data[3] != 0xFF ||
  1531. data[frame_size + 10] != 0xBE ||
  1532. data[frame_size + 12] != 0xAF)
  1533. match = false;
  1534. kunmap(rx_buffer->page);
  1535. return match;
  1536. }
  1537. static u16 ixgbe_clean_test_rings(struct ixgbe_ring *rx_ring,
  1538. struct ixgbe_ring *tx_ring,
  1539. unsigned int size)
  1540. {
  1541. union ixgbe_adv_rx_desc *rx_desc;
  1542. struct ixgbe_rx_buffer *rx_buffer;
  1543. struct ixgbe_tx_buffer *tx_buffer;
  1544. u16 rx_ntc, tx_ntc, count = 0;
  1545. /* initialize next to clean and descriptor values */
  1546. rx_ntc = rx_ring->next_to_clean;
  1547. tx_ntc = tx_ring->next_to_clean;
  1548. rx_desc = IXGBE_RX_DESC(rx_ring, rx_ntc);
  1549. while (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD)) {
  1550. /* check Rx buffer */
  1551. rx_buffer = &rx_ring->rx_buffer_info[rx_ntc];
  1552. /* sync Rx buffer for CPU read */
  1553. dma_sync_single_for_cpu(rx_ring->dev,
  1554. rx_buffer->dma,
  1555. ixgbe_rx_bufsz(rx_ring),
  1556. DMA_FROM_DEVICE);
  1557. /* verify contents of skb */
  1558. if (ixgbe_check_lbtest_frame(rx_buffer, size))
  1559. count++;
  1560. /* sync Rx buffer for device write */
  1561. dma_sync_single_for_device(rx_ring->dev,
  1562. rx_buffer->dma,
  1563. ixgbe_rx_bufsz(rx_ring),
  1564. DMA_FROM_DEVICE);
  1565. /* unmap buffer on Tx side */
  1566. tx_buffer = &tx_ring->tx_buffer_info[tx_ntc];
  1567. ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
  1568. /* increment Rx/Tx next to clean counters */
  1569. rx_ntc++;
  1570. if (rx_ntc == rx_ring->count)
  1571. rx_ntc = 0;
  1572. tx_ntc++;
  1573. if (tx_ntc == tx_ring->count)
  1574. tx_ntc = 0;
  1575. /* fetch next descriptor */
  1576. rx_desc = IXGBE_RX_DESC(rx_ring, rx_ntc);
  1577. }
  1578. /* re-map buffers to ring, store next to clean values */
  1579. ixgbe_alloc_rx_buffers(rx_ring, count);
  1580. rx_ring->next_to_clean = rx_ntc;
  1581. tx_ring->next_to_clean = tx_ntc;
  1582. return count;
  1583. }
  1584. static int ixgbe_run_loopback_test(struct ixgbe_adapter *adapter)
  1585. {
  1586. struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
  1587. struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
  1588. int i, j, lc, good_cnt, ret_val = 0;
  1589. unsigned int size = 1024;
  1590. netdev_tx_t tx_ret_val;
  1591. struct sk_buff *skb;
  1592. /* allocate test skb */
  1593. skb = alloc_skb(size, GFP_KERNEL);
  1594. if (!skb)
  1595. return 11;
  1596. /* place data into test skb */
  1597. ixgbe_create_lbtest_frame(skb, size);
  1598. skb_put(skb, size);
  1599. /*
  1600. * Calculate the loop count based on the largest descriptor ring
  1601. * The idea is to wrap the largest ring a number of times using 64
  1602. * send/receive pairs during each loop
  1603. */
  1604. if (rx_ring->count <= tx_ring->count)
  1605. lc = ((tx_ring->count / 64) * 2) + 1;
  1606. else
  1607. lc = ((rx_ring->count / 64) * 2) + 1;
  1608. for (j = 0; j <= lc; j++) {
  1609. /* reset count of good packets */
  1610. good_cnt = 0;
  1611. /* place 64 packets on the transmit queue*/
  1612. for (i = 0; i < 64; i++) {
  1613. skb_get(skb);
  1614. tx_ret_val = ixgbe_xmit_frame_ring(skb,
  1615. adapter,
  1616. tx_ring);
  1617. if (tx_ret_val == NETDEV_TX_OK)
  1618. good_cnt++;
  1619. }
  1620. if (good_cnt != 64) {
  1621. ret_val = 12;
  1622. break;
  1623. }
  1624. /* allow 200 milliseconds for packets to go from Tx to Rx */
  1625. msleep(200);
  1626. good_cnt = ixgbe_clean_test_rings(rx_ring, tx_ring, size);
  1627. if (good_cnt != 64) {
  1628. ret_val = 13;
  1629. break;
  1630. }
  1631. }
  1632. /* free the original skb */
  1633. kfree_skb(skb);
  1634. return ret_val;
  1635. }
  1636. static int ixgbe_loopback_test(struct ixgbe_adapter *adapter, u64 *data)
  1637. {
  1638. *data = ixgbe_setup_desc_rings(adapter);
  1639. if (*data)
  1640. goto out;
  1641. *data = ixgbe_setup_loopback_test(adapter);
  1642. if (*data)
  1643. goto err_loopback;
  1644. *data = ixgbe_run_loopback_test(adapter);
  1645. ixgbe_loopback_cleanup(adapter);
  1646. err_loopback:
  1647. ixgbe_free_desc_rings(adapter);
  1648. out:
  1649. return *data;
  1650. }
  1651. static void ixgbe_diag_test(struct net_device *netdev,
  1652. struct ethtool_test *eth_test, u64 *data)
  1653. {
  1654. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1655. bool if_running = netif_running(netdev);
  1656. set_bit(__IXGBE_TESTING, &adapter->state);
  1657. if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
  1658. /* Offline tests */
  1659. e_info(hw, "offline testing starting\n");
  1660. /* Link test performed before hardware reset so autoneg doesn't
  1661. * interfere with test result */
  1662. if (ixgbe_link_test(adapter, &data[4]))
  1663. eth_test->flags |= ETH_TEST_FL_FAILED;
  1664. if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
  1665. int i;
  1666. for (i = 0; i < adapter->num_vfs; i++) {
  1667. if (adapter->vfinfo[i].clear_to_send) {
  1668. netdev_warn(netdev, "%s",
  1669. "offline diagnostic is not "
  1670. "supported when VFs are "
  1671. "present\n");
  1672. data[0] = 1;
  1673. data[1] = 1;
  1674. data[2] = 1;
  1675. data[3] = 1;
  1676. eth_test->flags |= ETH_TEST_FL_FAILED;
  1677. clear_bit(__IXGBE_TESTING,
  1678. &adapter->state);
  1679. goto skip_ol_tests;
  1680. }
  1681. }
  1682. }
  1683. if (if_running)
  1684. /* indicate we're in test mode */
  1685. dev_close(netdev);
  1686. else
  1687. ixgbe_reset(adapter);
  1688. e_info(hw, "register testing starting\n");
  1689. if (ixgbe_reg_test(adapter, &data[0]))
  1690. eth_test->flags |= ETH_TEST_FL_FAILED;
  1691. ixgbe_reset(adapter);
  1692. e_info(hw, "eeprom testing starting\n");
  1693. if (ixgbe_eeprom_test(adapter, &data[1]))
  1694. eth_test->flags |= ETH_TEST_FL_FAILED;
  1695. ixgbe_reset(adapter);
  1696. e_info(hw, "interrupt testing starting\n");
  1697. if (ixgbe_intr_test(adapter, &data[2]))
  1698. eth_test->flags |= ETH_TEST_FL_FAILED;
  1699. /* If SRIOV or VMDq is enabled then skip MAC
  1700. * loopback diagnostic. */
  1701. if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
  1702. IXGBE_FLAG_VMDQ_ENABLED)) {
  1703. e_info(hw, "Skip MAC loopback diagnostic in VT "
  1704. "mode\n");
  1705. data[3] = 0;
  1706. goto skip_loopback;
  1707. }
  1708. ixgbe_reset(adapter);
  1709. e_info(hw, "loopback testing starting\n");
  1710. if (ixgbe_loopback_test(adapter, &data[3]))
  1711. eth_test->flags |= ETH_TEST_FL_FAILED;
  1712. skip_loopback:
  1713. ixgbe_reset(adapter);
  1714. clear_bit(__IXGBE_TESTING, &adapter->state);
  1715. if (if_running)
  1716. dev_open(netdev);
  1717. } else {
  1718. e_info(hw, "online testing starting\n");
  1719. /* Online tests */
  1720. if (ixgbe_link_test(adapter, &data[4]))
  1721. eth_test->flags |= ETH_TEST_FL_FAILED;
  1722. /* Online tests aren't run; pass by default */
  1723. data[0] = 0;
  1724. data[1] = 0;
  1725. data[2] = 0;
  1726. data[3] = 0;
  1727. clear_bit(__IXGBE_TESTING, &adapter->state);
  1728. }
  1729. skip_ol_tests:
  1730. msleep_interruptible(4 * 1000);
  1731. }
  1732. static int ixgbe_wol_exclusion(struct ixgbe_adapter *adapter,
  1733. struct ethtool_wolinfo *wol)
  1734. {
  1735. struct ixgbe_hw *hw = &adapter->hw;
  1736. int retval = 1;
  1737. u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
  1738. /* WOL not supported except for the following */
  1739. switch(hw->device_id) {
  1740. case IXGBE_DEV_ID_82599_SFP:
  1741. /* Only these subdevices could supports WOL */
  1742. switch (hw->subsystem_device_id) {
  1743. case IXGBE_SUBDEV_ID_82599_560FLR:
  1744. /* only support first port */
  1745. if (hw->bus.func != 0) {
  1746. wol->supported = 0;
  1747. break;
  1748. }
  1749. case IXGBE_SUBDEV_ID_82599_SFP:
  1750. retval = 0;
  1751. break;
  1752. default:
  1753. wol->supported = 0;
  1754. break;
  1755. }
  1756. break;
  1757. case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
  1758. /* All except this subdevice support WOL */
  1759. if (hw->subsystem_device_id ==
  1760. IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ) {
  1761. wol->supported = 0;
  1762. break;
  1763. }
  1764. retval = 0;
  1765. break;
  1766. case IXGBE_DEV_ID_82599_KX4:
  1767. retval = 0;
  1768. break;
  1769. case IXGBE_DEV_ID_X540T:
  1770. /* check eeprom to see if enabled wol */
  1771. if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
  1772. ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
  1773. (hw->bus.func == 0))) {
  1774. retval = 0;
  1775. break;
  1776. }
  1777. /* All others not supported */
  1778. wol->supported = 0;
  1779. break;
  1780. default:
  1781. wol->supported = 0;
  1782. }
  1783. return retval;
  1784. }
  1785. static void ixgbe_get_wol(struct net_device *netdev,
  1786. struct ethtool_wolinfo *wol)
  1787. {
  1788. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1789. wol->supported = WAKE_UCAST | WAKE_MCAST |
  1790. WAKE_BCAST | WAKE_MAGIC;
  1791. wol->wolopts = 0;
  1792. if (ixgbe_wol_exclusion(adapter, wol) ||
  1793. !device_can_wakeup(&adapter->pdev->dev))
  1794. return;
  1795. if (adapter->wol & IXGBE_WUFC_EX)
  1796. wol->wolopts |= WAKE_UCAST;
  1797. if (adapter->wol & IXGBE_WUFC_MC)
  1798. wol->wolopts |= WAKE_MCAST;
  1799. if (adapter->wol & IXGBE_WUFC_BC)
  1800. wol->wolopts |= WAKE_BCAST;
  1801. if (adapter->wol & IXGBE_WUFC_MAG)
  1802. wol->wolopts |= WAKE_MAGIC;
  1803. }
  1804. static int ixgbe_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
  1805. {
  1806. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1807. if (wol->wolopts & (WAKE_PHY | WAKE_ARP | WAKE_MAGICSECURE))
  1808. return -EOPNOTSUPP;
  1809. if (ixgbe_wol_exclusion(adapter, wol))
  1810. return wol->wolopts ? -EOPNOTSUPP : 0;
  1811. adapter->wol = 0;
  1812. if (wol->wolopts & WAKE_UCAST)
  1813. adapter->wol |= IXGBE_WUFC_EX;
  1814. if (wol->wolopts & WAKE_MCAST)
  1815. adapter->wol |= IXGBE_WUFC_MC;
  1816. if (wol->wolopts & WAKE_BCAST)
  1817. adapter->wol |= IXGBE_WUFC_BC;
  1818. if (wol->wolopts & WAKE_MAGIC)
  1819. adapter->wol |= IXGBE_WUFC_MAG;
  1820. device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
  1821. return 0;
  1822. }
  1823. static int ixgbe_nway_reset(struct net_device *netdev)
  1824. {
  1825. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1826. if (netif_running(netdev))
  1827. ixgbe_reinit_locked(adapter);
  1828. return 0;
  1829. }
  1830. static int ixgbe_set_phys_id(struct net_device *netdev,
  1831. enum ethtool_phys_id_state state)
  1832. {
  1833. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1834. struct ixgbe_hw *hw = &adapter->hw;
  1835. switch (state) {
  1836. case ETHTOOL_ID_ACTIVE:
  1837. adapter->led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
  1838. return 2;
  1839. case ETHTOOL_ID_ON:
  1840. hw->mac.ops.led_on(hw, IXGBE_LED_ON);
  1841. break;
  1842. case ETHTOOL_ID_OFF:
  1843. hw->mac.ops.led_off(hw, IXGBE_LED_ON);
  1844. break;
  1845. case ETHTOOL_ID_INACTIVE:
  1846. /* Restore LED settings */
  1847. IXGBE_WRITE_REG(&adapter->hw, IXGBE_LEDCTL, adapter->led_reg);
  1848. break;
  1849. }
  1850. return 0;
  1851. }
  1852. static int ixgbe_get_coalesce(struct net_device *netdev,
  1853. struct ethtool_coalesce *ec)
  1854. {
  1855. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1856. /* only valid if in constant ITR mode */
  1857. if (adapter->rx_itr_setting <= 1)
  1858. ec->rx_coalesce_usecs = adapter->rx_itr_setting;
  1859. else
  1860. ec->rx_coalesce_usecs = adapter->rx_itr_setting >> 2;
  1861. /* if in mixed tx/rx queues per vector mode, report only rx settings */
  1862. if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count)
  1863. return 0;
  1864. /* only valid if in constant ITR mode */
  1865. if (adapter->tx_itr_setting <= 1)
  1866. ec->tx_coalesce_usecs = adapter->tx_itr_setting;
  1867. else
  1868. ec->tx_coalesce_usecs = adapter->tx_itr_setting >> 2;
  1869. return 0;
  1870. }
  1871. /*
  1872. * this function must be called before setting the new value of
  1873. * rx_itr_setting
  1874. */
  1875. static bool ixgbe_update_rsc(struct ixgbe_adapter *adapter)
  1876. {
  1877. struct net_device *netdev = adapter->netdev;
  1878. /* nothing to do if LRO or RSC are not enabled */
  1879. if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) ||
  1880. !(netdev->features & NETIF_F_LRO))
  1881. return false;
  1882. /* check the feature flag value and enable RSC if necessary */
  1883. if (adapter->rx_itr_setting == 1 ||
  1884. adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
  1885. if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
  1886. adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
  1887. e_info(probe, "rx-usecs value high enough "
  1888. "to re-enable RSC\n");
  1889. return true;
  1890. }
  1891. /* if interrupt rate is too high then disable RSC */
  1892. } else if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
  1893. adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
  1894. e_info(probe, "rx-usecs set too low, disabling RSC\n");
  1895. return true;
  1896. }
  1897. return false;
  1898. }
  1899. static int ixgbe_set_coalesce(struct net_device *netdev,
  1900. struct ethtool_coalesce *ec)
  1901. {
  1902. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1903. struct ixgbe_q_vector *q_vector;
  1904. int i;
  1905. int num_vectors;
  1906. u16 tx_itr_param, rx_itr_param;
  1907. bool need_reset = false;
  1908. /* don't accept tx specific changes if we've got mixed RxTx vectors */
  1909. if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count
  1910. && ec->tx_coalesce_usecs)
  1911. return -EINVAL;
  1912. if ((ec->rx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)) ||
  1913. (ec->tx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)))
  1914. return -EINVAL;
  1915. if (ec->rx_coalesce_usecs > 1)
  1916. adapter->rx_itr_setting = ec->rx_coalesce_usecs << 2;
  1917. else
  1918. adapter->rx_itr_setting = ec->rx_coalesce_usecs;
  1919. if (adapter->rx_itr_setting == 1)
  1920. rx_itr_param = IXGBE_20K_ITR;
  1921. else
  1922. rx_itr_param = adapter->rx_itr_setting;
  1923. if (ec->tx_coalesce_usecs > 1)
  1924. adapter->tx_itr_setting = ec->tx_coalesce_usecs << 2;
  1925. else
  1926. adapter->tx_itr_setting = ec->tx_coalesce_usecs;
  1927. if (adapter->tx_itr_setting == 1)
  1928. tx_itr_param = IXGBE_10K_ITR;
  1929. else
  1930. tx_itr_param = adapter->tx_itr_setting;
  1931. /* check the old value and enable RSC if necessary */
  1932. need_reset = ixgbe_update_rsc(adapter);
  1933. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
  1934. num_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
  1935. else
  1936. num_vectors = 1;
  1937. for (i = 0; i < num_vectors; i++) {
  1938. q_vector = adapter->q_vector[i];
  1939. if (q_vector->tx.count && !q_vector->rx.count)
  1940. /* tx only */
  1941. q_vector->itr = tx_itr_param;
  1942. else
  1943. /* rx only or mixed */
  1944. q_vector->itr = rx_itr_param;
  1945. ixgbe_write_eitr(q_vector);
  1946. }
  1947. /*
  1948. * do reset here at the end to make sure EITR==0 case is handled
  1949. * correctly w.r.t stopping tx, and changing TXDCTL.WTHRESH settings
  1950. * also locks in RSC enable/disable which requires reset
  1951. */
  1952. if (need_reset)
  1953. ixgbe_do_reset(netdev);
  1954. return 0;
  1955. }
  1956. static int ixgbe_get_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
  1957. struct ethtool_rxnfc *cmd)
  1958. {
  1959. union ixgbe_atr_input *mask = &adapter->fdir_mask;
  1960. struct ethtool_rx_flow_spec *fsp =
  1961. (struct ethtool_rx_flow_spec *)&cmd->fs;
  1962. struct hlist_node *node, *node2;
  1963. struct ixgbe_fdir_filter *rule = NULL;
  1964. /* report total rule count */
  1965. cmd->data = (1024 << adapter->fdir_pballoc) - 2;
  1966. hlist_for_each_entry_safe(rule, node, node2,
  1967. &adapter->fdir_filter_list, fdir_node) {
  1968. if (fsp->location <= rule->sw_idx)
  1969. break;
  1970. }
  1971. if (!rule || fsp->location != rule->sw_idx)
  1972. return -EINVAL;
  1973. /* fill out the flow spec entry */
  1974. /* set flow type field */
  1975. switch (rule->filter.formatted.flow_type) {
  1976. case IXGBE_ATR_FLOW_TYPE_TCPV4:
  1977. fsp->flow_type = TCP_V4_FLOW;
  1978. break;
  1979. case IXGBE_ATR_FLOW_TYPE_UDPV4:
  1980. fsp->flow_type = UDP_V4_FLOW;
  1981. break;
  1982. case IXGBE_ATR_FLOW_TYPE_SCTPV4:
  1983. fsp->flow_type = SCTP_V4_FLOW;
  1984. break;
  1985. case IXGBE_ATR_FLOW_TYPE_IPV4:
  1986. fsp->flow_type = IP_USER_FLOW;
  1987. fsp->h_u.usr_ip4_spec.ip_ver = ETH_RX_NFC_IP4;
  1988. fsp->h_u.usr_ip4_spec.proto = 0;
  1989. fsp->m_u.usr_ip4_spec.proto = 0;
  1990. break;
  1991. default:
  1992. return -EINVAL;
  1993. }
  1994. fsp->h_u.tcp_ip4_spec.psrc = rule->filter.formatted.src_port;
  1995. fsp->m_u.tcp_ip4_spec.psrc = mask->formatted.src_port;
  1996. fsp->h_u.tcp_ip4_spec.pdst = rule->filter.formatted.dst_port;
  1997. fsp->m_u.tcp_ip4_spec.pdst = mask->formatted.dst_port;
  1998. fsp->h_u.tcp_ip4_spec.ip4src = rule->filter.formatted.src_ip[0];
  1999. fsp->m_u.tcp_ip4_spec.ip4src = mask->formatted.src_ip[0];
  2000. fsp->h_u.tcp_ip4_spec.ip4dst = rule->filter.formatted.dst_ip[0];
  2001. fsp->m_u.tcp_ip4_spec.ip4dst = mask->formatted.dst_ip[0];
  2002. fsp->h_ext.vlan_tci = rule->filter.formatted.vlan_id;
  2003. fsp->m_ext.vlan_tci = mask->formatted.vlan_id;
  2004. fsp->h_ext.vlan_etype = rule->filter.formatted.flex_bytes;
  2005. fsp->m_ext.vlan_etype = mask->formatted.flex_bytes;
  2006. fsp->h_ext.data[1] = htonl(rule->filter.formatted.vm_pool);
  2007. fsp->m_ext.data[1] = htonl(mask->formatted.vm_pool);
  2008. fsp->flow_type |= FLOW_EXT;
  2009. /* record action */
  2010. if (rule->action == IXGBE_FDIR_DROP_QUEUE)
  2011. fsp->ring_cookie = RX_CLS_FLOW_DISC;
  2012. else
  2013. fsp->ring_cookie = rule->action;
  2014. return 0;
  2015. }
  2016. static int ixgbe_get_ethtool_fdir_all(struct ixgbe_adapter *adapter,
  2017. struct ethtool_rxnfc *cmd,
  2018. u32 *rule_locs)
  2019. {
  2020. struct hlist_node *node, *node2;
  2021. struct ixgbe_fdir_filter *rule;
  2022. int cnt = 0;
  2023. /* report total rule count */
  2024. cmd->data = (1024 << adapter->fdir_pballoc) - 2;
  2025. hlist_for_each_entry_safe(rule, node, node2,
  2026. &adapter->fdir_filter_list, fdir_node) {
  2027. if (cnt == cmd->rule_cnt)
  2028. return -EMSGSIZE;
  2029. rule_locs[cnt] = rule->sw_idx;
  2030. cnt++;
  2031. }
  2032. cmd->rule_cnt = cnt;
  2033. return 0;
  2034. }
  2035. static int ixgbe_get_rss_hash_opts(struct ixgbe_adapter *adapter,
  2036. struct ethtool_rxnfc *cmd)
  2037. {
  2038. cmd->data = 0;
  2039. /* if RSS is disabled then report no hashing */
  2040. if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
  2041. return 0;
  2042. /* Report default options for RSS on ixgbe */
  2043. switch (cmd->flow_type) {
  2044. case TCP_V4_FLOW:
  2045. cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2046. case UDP_V4_FLOW:
  2047. if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
  2048. cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2049. case SCTP_V4_FLOW:
  2050. case AH_ESP_V4_FLOW:
  2051. case AH_V4_FLOW:
  2052. case ESP_V4_FLOW:
  2053. case IPV4_FLOW:
  2054. cmd->data |= RXH_IP_SRC | RXH_IP_DST;
  2055. break;
  2056. case TCP_V6_FLOW:
  2057. cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2058. case UDP_V6_FLOW:
  2059. if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
  2060. cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2061. case SCTP_V6_FLOW:
  2062. case AH_ESP_V6_FLOW:
  2063. case AH_V6_FLOW:
  2064. case ESP_V6_FLOW:
  2065. case IPV6_FLOW:
  2066. cmd->data |= RXH_IP_SRC | RXH_IP_DST;
  2067. break;
  2068. default:
  2069. return -EINVAL;
  2070. }
  2071. return 0;
  2072. }
  2073. static int ixgbe_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
  2074. u32 *rule_locs)
  2075. {
  2076. struct ixgbe_adapter *adapter = netdev_priv(dev);
  2077. int ret = -EOPNOTSUPP;
  2078. switch (cmd->cmd) {
  2079. case ETHTOOL_GRXRINGS:
  2080. cmd->data = adapter->num_rx_queues;
  2081. ret = 0;
  2082. break;
  2083. case ETHTOOL_GRXCLSRLCNT:
  2084. cmd->rule_cnt = adapter->fdir_filter_count;
  2085. ret = 0;
  2086. break;
  2087. case ETHTOOL_GRXCLSRULE:
  2088. ret = ixgbe_get_ethtool_fdir_entry(adapter, cmd);
  2089. break;
  2090. case ETHTOOL_GRXCLSRLALL:
  2091. ret = ixgbe_get_ethtool_fdir_all(adapter, cmd, rule_locs);
  2092. break;
  2093. case ETHTOOL_GRXFH:
  2094. ret = ixgbe_get_rss_hash_opts(adapter, cmd);
  2095. break;
  2096. default:
  2097. break;
  2098. }
  2099. return ret;
  2100. }
  2101. static int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
  2102. struct ixgbe_fdir_filter *input,
  2103. u16 sw_idx)
  2104. {
  2105. struct ixgbe_hw *hw = &adapter->hw;
  2106. struct hlist_node *node, *node2, *parent;
  2107. struct ixgbe_fdir_filter *rule;
  2108. int err = -EINVAL;
  2109. parent = NULL;
  2110. rule = NULL;
  2111. hlist_for_each_entry_safe(rule, node, node2,
  2112. &adapter->fdir_filter_list, fdir_node) {
  2113. /* hash found, or no matching entry */
  2114. if (rule->sw_idx >= sw_idx)
  2115. break;
  2116. parent = node;
  2117. }
  2118. /* if there is an old rule occupying our place remove it */
  2119. if (rule && (rule->sw_idx == sw_idx)) {
  2120. if (!input || (rule->filter.formatted.bkt_hash !=
  2121. input->filter.formatted.bkt_hash)) {
  2122. err = ixgbe_fdir_erase_perfect_filter_82599(hw,
  2123. &rule->filter,
  2124. sw_idx);
  2125. }
  2126. hlist_del(&rule->fdir_node);
  2127. kfree(rule);
  2128. adapter->fdir_filter_count--;
  2129. }
  2130. /*
  2131. * If no input this was a delete, err should be 0 if a rule was
  2132. * successfully found and removed from the list else -EINVAL
  2133. */
  2134. if (!input)
  2135. return err;
  2136. /* initialize node and set software index */
  2137. INIT_HLIST_NODE(&input->fdir_node);
  2138. /* add filter to the list */
  2139. if (parent)
  2140. hlist_add_after(parent, &input->fdir_node);
  2141. else
  2142. hlist_add_head(&input->fdir_node,
  2143. &adapter->fdir_filter_list);
  2144. /* update counts */
  2145. adapter->fdir_filter_count++;
  2146. return 0;
  2147. }
  2148. static int ixgbe_flowspec_to_flow_type(struct ethtool_rx_flow_spec *fsp,
  2149. u8 *flow_type)
  2150. {
  2151. switch (fsp->flow_type & ~FLOW_EXT) {
  2152. case TCP_V4_FLOW:
  2153. *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
  2154. break;
  2155. case UDP_V4_FLOW:
  2156. *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
  2157. break;
  2158. case SCTP_V4_FLOW:
  2159. *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
  2160. break;
  2161. case IP_USER_FLOW:
  2162. switch (fsp->h_u.usr_ip4_spec.proto) {
  2163. case IPPROTO_TCP:
  2164. *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
  2165. break;
  2166. case IPPROTO_UDP:
  2167. *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
  2168. break;
  2169. case IPPROTO_SCTP:
  2170. *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
  2171. break;
  2172. case 0:
  2173. if (!fsp->m_u.usr_ip4_spec.proto) {
  2174. *flow_type = IXGBE_ATR_FLOW_TYPE_IPV4;
  2175. break;
  2176. }
  2177. default:
  2178. return 0;
  2179. }
  2180. break;
  2181. default:
  2182. return 0;
  2183. }
  2184. return 1;
  2185. }
  2186. static int ixgbe_add_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
  2187. struct ethtool_rxnfc *cmd)
  2188. {
  2189. struct ethtool_rx_flow_spec *fsp =
  2190. (struct ethtool_rx_flow_spec *)&cmd->fs;
  2191. struct ixgbe_hw *hw = &adapter->hw;
  2192. struct ixgbe_fdir_filter *input;
  2193. union ixgbe_atr_input mask;
  2194. int err;
  2195. if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
  2196. return -EOPNOTSUPP;
  2197. /*
  2198. * Don't allow programming if the action is a queue greater than
  2199. * the number of online Rx queues.
  2200. */
  2201. if ((fsp->ring_cookie != RX_CLS_FLOW_DISC) &&
  2202. (fsp->ring_cookie >= adapter->num_rx_queues))
  2203. return -EINVAL;
  2204. /* Don't allow indexes to exist outside of available space */
  2205. if (fsp->location >= ((1024 << adapter->fdir_pballoc) - 2)) {
  2206. e_err(drv, "Location out of range\n");
  2207. return -EINVAL;
  2208. }
  2209. input = kzalloc(sizeof(*input), GFP_ATOMIC);
  2210. if (!input)
  2211. return -ENOMEM;
  2212. memset(&mask, 0, sizeof(union ixgbe_atr_input));
  2213. /* set SW index */
  2214. input->sw_idx = fsp->location;
  2215. /* record flow type */
  2216. if (!ixgbe_flowspec_to_flow_type(fsp,
  2217. &input->filter.formatted.flow_type)) {
  2218. e_err(drv, "Unrecognized flow type\n");
  2219. goto err_out;
  2220. }
  2221. mask.formatted.flow_type = IXGBE_ATR_L4TYPE_IPV6_MASK |
  2222. IXGBE_ATR_L4TYPE_MASK;
  2223. if (input->filter.formatted.flow_type == IXGBE_ATR_FLOW_TYPE_IPV4)
  2224. mask.formatted.flow_type &= IXGBE_ATR_L4TYPE_IPV6_MASK;
  2225. /* Copy input into formatted structures */
  2226. input->filter.formatted.src_ip[0] = fsp->h_u.tcp_ip4_spec.ip4src;
  2227. mask.formatted.src_ip[0] = fsp->m_u.tcp_ip4_spec.ip4src;
  2228. input->filter.formatted.dst_ip[0] = fsp->h_u.tcp_ip4_spec.ip4dst;
  2229. mask.formatted.dst_ip[0] = fsp->m_u.tcp_ip4_spec.ip4dst;
  2230. input->filter.formatted.src_port = fsp->h_u.tcp_ip4_spec.psrc;
  2231. mask.formatted.src_port = fsp->m_u.tcp_ip4_spec.psrc;
  2232. input->filter.formatted.dst_port = fsp->h_u.tcp_ip4_spec.pdst;
  2233. mask.formatted.dst_port = fsp->m_u.tcp_ip4_spec.pdst;
  2234. if (fsp->flow_type & FLOW_EXT) {
  2235. input->filter.formatted.vm_pool =
  2236. (unsigned char)ntohl(fsp->h_ext.data[1]);
  2237. mask.formatted.vm_pool =
  2238. (unsigned char)ntohl(fsp->m_ext.data[1]);
  2239. input->filter.formatted.vlan_id = fsp->h_ext.vlan_tci;
  2240. mask.formatted.vlan_id = fsp->m_ext.vlan_tci;
  2241. input->filter.formatted.flex_bytes =
  2242. fsp->h_ext.vlan_etype;
  2243. mask.formatted.flex_bytes = fsp->m_ext.vlan_etype;
  2244. }
  2245. /* determine if we need to drop or route the packet */
  2246. if (fsp->ring_cookie == RX_CLS_FLOW_DISC)
  2247. input->action = IXGBE_FDIR_DROP_QUEUE;
  2248. else
  2249. input->action = fsp->ring_cookie;
  2250. spin_lock(&adapter->fdir_perfect_lock);
  2251. if (hlist_empty(&adapter->fdir_filter_list)) {
  2252. /* save mask and program input mask into HW */
  2253. memcpy(&adapter->fdir_mask, &mask, sizeof(mask));
  2254. err = ixgbe_fdir_set_input_mask_82599(hw, &mask);
  2255. if (err) {
  2256. e_err(drv, "Error writing mask\n");
  2257. goto err_out_w_lock;
  2258. }
  2259. } else if (memcmp(&adapter->fdir_mask, &mask, sizeof(mask))) {
  2260. e_err(drv, "Only one mask supported per port\n");
  2261. goto err_out_w_lock;
  2262. }
  2263. /* apply mask and compute/store hash */
  2264. ixgbe_atr_compute_perfect_hash_82599(&input->filter, &mask);
  2265. /* program filters to filter memory */
  2266. err = ixgbe_fdir_write_perfect_filter_82599(hw,
  2267. &input->filter, input->sw_idx,
  2268. (input->action == IXGBE_FDIR_DROP_QUEUE) ?
  2269. IXGBE_FDIR_DROP_QUEUE :
  2270. adapter->rx_ring[input->action]->reg_idx);
  2271. if (err)
  2272. goto err_out_w_lock;
  2273. ixgbe_update_ethtool_fdir_entry(adapter, input, input->sw_idx);
  2274. spin_unlock(&adapter->fdir_perfect_lock);
  2275. return err;
  2276. err_out_w_lock:
  2277. spin_unlock(&adapter->fdir_perfect_lock);
  2278. err_out:
  2279. kfree(input);
  2280. return -EINVAL;
  2281. }
  2282. static int ixgbe_del_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
  2283. struct ethtool_rxnfc *cmd)
  2284. {
  2285. struct ethtool_rx_flow_spec *fsp =
  2286. (struct ethtool_rx_flow_spec *)&cmd->fs;
  2287. int err;
  2288. spin_lock(&adapter->fdir_perfect_lock);
  2289. err = ixgbe_update_ethtool_fdir_entry(adapter, NULL, fsp->location);
  2290. spin_unlock(&adapter->fdir_perfect_lock);
  2291. return err;
  2292. }
  2293. #define UDP_RSS_FLAGS (IXGBE_FLAG2_RSS_FIELD_IPV4_UDP | \
  2294. IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
  2295. static int ixgbe_set_rss_hash_opt(struct ixgbe_adapter *adapter,
  2296. struct ethtool_rxnfc *nfc)
  2297. {
  2298. u32 flags2 = adapter->flags2;
  2299. /*
  2300. * RSS does not support anything other than hashing
  2301. * to queues on src and dst IPs and ports
  2302. */
  2303. if (nfc->data & ~(RXH_IP_SRC | RXH_IP_DST |
  2304. RXH_L4_B_0_1 | RXH_L4_B_2_3))
  2305. return -EINVAL;
  2306. switch (nfc->flow_type) {
  2307. case TCP_V4_FLOW:
  2308. case TCP_V6_FLOW:
  2309. if (!(nfc->data & RXH_IP_SRC) ||
  2310. !(nfc->data & RXH_IP_DST) ||
  2311. !(nfc->data & RXH_L4_B_0_1) ||
  2312. !(nfc->data & RXH_L4_B_2_3))
  2313. return -EINVAL;
  2314. break;
  2315. case UDP_V4_FLOW:
  2316. if (!(nfc->data & RXH_IP_SRC) ||
  2317. !(nfc->data & RXH_IP_DST))
  2318. return -EINVAL;
  2319. switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
  2320. case 0:
  2321. flags2 &= ~IXGBE_FLAG2_RSS_FIELD_IPV4_UDP;
  2322. break;
  2323. case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
  2324. flags2 |= IXGBE_FLAG2_RSS_FIELD_IPV4_UDP;
  2325. break;
  2326. default:
  2327. return -EINVAL;
  2328. }
  2329. break;
  2330. case UDP_V6_FLOW:
  2331. if (!(nfc->data & RXH_IP_SRC) ||
  2332. !(nfc->data & RXH_IP_DST))
  2333. return -EINVAL;
  2334. switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
  2335. case 0:
  2336. flags2 &= ~IXGBE_FLAG2_RSS_FIELD_IPV6_UDP;
  2337. break;
  2338. case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
  2339. flags2 |= IXGBE_FLAG2_RSS_FIELD_IPV6_UDP;
  2340. break;
  2341. default:
  2342. return -EINVAL;
  2343. }
  2344. break;
  2345. case AH_ESP_V4_FLOW:
  2346. case AH_V4_FLOW:
  2347. case ESP_V4_FLOW:
  2348. case SCTP_V4_FLOW:
  2349. case AH_ESP_V6_FLOW:
  2350. case AH_V6_FLOW:
  2351. case ESP_V6_FLOW:
  2352. case SCTP_V6_FLOW:
  2353. if (!(nfc->data & RXH_IP_SRC) ||
  2354. !(nfc->data & RXH_IP_DST) ||
  2355. (nfc->data & RXH_L4_B_0_1) ||
  2356. (nfc->data & RXH_L4_B_2_3))
  2357. return -EINVAL;
  2358. break;
  2359. default:
  2360. return -EINVAL;
  2361. }
  2362. /* if we changed something we need to update flags */
  2363. if (flags2 != adapter->flags2) {
  2364. struct ixgbe_hw *hw = &adapter->hw;
  2365. u32 mrqc = IXGBE_READ_REG(hw, IXGBE_MRQC);
  2366. if ((flags2 & UDP_RSS_FLAGS) &&
  2367. !(adapter->flags2 & UDP_RSS_FLAGS))
  2368. e_warn(drv, "enabling UDP RSS: fragmented packets"
  2369. " may arrive out of order to the stack above\n");
  2370. adapter->flags2 = flags2;
  2371. /* Perform hash on these packet types */
  2372. mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
  2373. | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
  2374. | IXGBE_MRQC_RSS_FIELD_IPV6
  2375. | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
  2376. mrqc &= ~(IXGBE_MRQC_RSS_FIELD_IPV4_UDP |
  2377. IXGBE_MRQC_RSS_FIELD_IPV6_UDP);
  2378. if (flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
  2379. mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
  2380. if (flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
  2381. mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
  2382. IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
  2383. }
  2384. return 0;
  2385. }
  2386. static int ixgbe_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
  2387. {
  2388. struct ixgbe_adapter *adapter = netdev_priv(dev);
  2389. int ret = -EOPNOTSUPP;
  2390. switch (cmd->cmd) {
  2391. case ETHTOOL_SRXCLSRLINS:
  2392. ret = ixgbe_add_ethtool_fdir_entry(adapter, cmd);
  2393. break;
  2394. case ETHTOOL_SRXCLSRLDEL:
  2395. ret = ixgbe_del_ethtool_fdir_entry(adapter, cmd);
  2396. break;
  2397. case ETHTOOL_SRXFH:
  2398. ret = ixgbe_set_rss_hash_opt(adapter, cmd);
  2399. break;
  2400. default:
  2401. break;
  2402. }
  2403. return ret;
  2404. }
  2405. static const struct ethtool_ops ixgbe_ethtool_ops = {
  2406. .get_settings = ixgbe_get_settings,
  2407. .set_settings = ixgbe_set_settings,
  2408. .get_drvinfo = ixgbe_get_drvinfo,
  2409. .get_regs_len = ixgbe_get_regs_len,
  2410. .get_regs = ixgbe_get_regs,
  2411. .get_wol = ixgbe_get_wol,
  2412. .set_wol = ixgbe_set_wol,
  2413. .nway_reset = ixgbe_nway_reset,
  2414. .get_link = ethtool_op_get_link,
  2415. .get_eeprom_len = ixgbe_get_eeprom_len,
  2416. .get_eeprom = ixgbe_get_eeprom,
  2417. .set_eeprom = ixgbe_set_eeprom,
  2418. .get_ringparam = ixgbe_get_ringparam,
  2419. .set_ringparam = ixgbe_set_ringparam,
  2420. .get_pauseparam = ixgbe_get_pauseparam,
  2421. .set_pauseparam = ixgbe_set_pauseparam,
  2422. .get_msglevel = ixgbe_get_msglevel,
  2423. .set_msglevel = ixgbe_set_msglevel,
  2424. .self_test = ixgbe_diag_test,
  2425. .get_strings = ixgbe_get_strings,
  2426. .set_phys_id = ixgbe_set_phys_id,
  2427. .get_sset_count = ixgbe_get_sset_count,
  2428. .get_ethtool_stats = ixgbe_get_ethtool_stats,
  2429. .get_coalesce = ixgbe_get_coalesce,
  2430. .set_coalesce = ixgbe_set_coalesce,
  2431. .get_rxnfc = ixgbe_get_rxnfc,
  2432. .set_rxnfc = ixgbe_set_rxnfc,
  2433. };
  2434. void ixgbe_set_ethtool_ops(struct net_device *netdev)
  2435. {
  2436. SET_ETHTOOL_OPS(netdev, &ixgbe_ethtool_ops);
  2437. }