clock.h 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159
  1. /*
  2. * arch/arm/plat-omap/include/mach/clock.h
  3. *
  4. * Copyright (C) 2004 - 2005 Nokia corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. * Based on clocks.h by Tony Lindgren, Gordon McNutt and RidgeRun, Inc
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef __ARCH_ARM_OMAP_CLOCK_H
  13. #define __ARCH_ARM_OMAP_CLOCK_H
  14. struct module;
  15. struct clk;
  16. struct clockdomain;
  17. struct clkops {
  18. int (*enable)(struct clk *);
  19. void (*disable)(struct clk *);
  20. };
  21. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  22. struct clksel_rate {
  23. u32 val;
  24. u8 div;
  25. u8 flags;
  26. };
  27. struct clksel {
  28. struct clk *parent;
  29. const struct clksel_rate *rates;
  30. };
  31. struct dpll_data {
  32. void __iomem *mult_div1_reg;
  33. u32 mult_mask;
  34. u32 div1_mask;
  35. unsigned int rate_tolerance;
  36. unsigned long last_rounded_rate;
  37. u16 last_rounded_m;
  38. u8 last_rounded_n;
  39. u8 max_divider;
  40. u32 max_tolerance;
  41. u16 max_multiplier;
  42. # if defined(CONFIG_ARCH_OMAP3)
  43. u8 modes;
  44. void __iomem *control_reg;
  45. void __iomem *autoidle_reg;
  46. void __iomem *idlest_reg;
  47. u32 enable_mask;
  48. u32 autoidle_mask;
  49. u8 auto_recal_bit;
  50. u8 recal_en_bit;
  51. u8 recal_st_bit;
  52. u8 idlest_bit;
  53. # endif
  54. };
  55. #endif
  56. struct clk {
  57. struct list_head node;
  58. const struct clkops *ops;
  59. const char *name;
  60. int id;
  61. struct clk *parent;
  62. unsigned long rate;
  63. __u32 flags;
  64. void __iomem *enable_reg;
  65. void (*recalc)(struct clk *);
  66. int (*set_rate)(struct clk *, unsigned long);
  67. long (*round_rate)(struct clk *, unsigned long);
  68. void (*init)(struct clk *);
  69. __u8 enable_bit;
  70. __s8 usecount;
  71. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  72. u8 fixed_div;
  73. void __iomem *clksel_reg;
  74. u32 clksel_mask;
  75. const struct clksel *clksel;
  76. struct dpll_data *dpll_data;
  77. const char *clkdm_name;
  78. struct clockdomain *clkdm;
  79. #else
  80. __u8 rate_offset;
  81. __u8 src_offset;
  82. #endif
  83. #if defined(CONFIG_PM_DEBUG) && defined(CONFIG_DEBUG_FS)
  84. struct dentry *dent; /* For visible tree hierarchy */
  85. #endif
  86. };
  87. struct cpufreq_frequency_table;
  88. struct clk_functions {
  89. int (*clk_enable)(struct clk *clk);
  90. void (*clk_disable)(struct clk *clk);
  91. long (*clk_round_rate)(struct clk *clk, unsigned long rate);
  92. int (*clk_set_rate)(struct clk *clk, unsigned long rate);
  93. int (*clk_set_parent)(struct clk *clk, struct clk *parent);
  94. void (*clk_allow_idle)(struct clk *clk);
  95. void (*clk_deny_idle)(struct clk *clk);
  96. void (*clk_disable_unused)(struct clk *clk);
  97. #ifdef CONFIG_CPU_FREQ
  98. void (*clk_init_cpufreq_table)(struct cpufreq_frequency_table **);
  99. #endif
  100. };
  101. extern unsigned int mpurate;
  102. extern int clk_init(struct clk_functions * custom_clocks);
  103. extern int clk_register(struct clk *clk);
  104. extern void clk_unregister(struct clk *clk);
  105. extern void propagate_rate(struct clk *clk);
  106. extern void recalculate_root_clocks(void);
  107. extern void followparent_recalc(struct clk * clk);
  108. extern int clk_get_usecount(struct clk *clk);
  109. extern void clk_enable_init_clocks(void);
  110. extern const struct clkops clkops_null;
  111. /* Clock flags */
  112. /* bit 0 is free */
  113. #define RATE_FIXED (1 << 1) /* Fixed clock rate */
  114. #define RATE_PROPAGATES (1 << 2) /* Program children too */
  115. /* bits 3-4 are free */
  116. #define ENABLE_REG_32BIT (1 << 5) /* Use 32-bit access */
  117. #define VIRTUAL_IO_ADDRESS (1 << 6) /* Clock in virtual address */
  118. #define CLOCK_IDLE_CONTROL (1 << 7)
  119. #define CLOCK_NO_IDLE_PARENT (1 << 8)
  120. #define DELAYED_APP (1 << 9) /* Delay application of clock */
  121. #define CONFIG_PARTICIPANT (1 << 10) /* Fundamental clock */
  122. #define ENABLE_ON_INIT (1 << 11) /* Enable upon framework init */
  123. #define INVERT_ENABLE (1 << 12) /* 0 enables, 1 disables */
  124. /* bits 13-26 are currently free */
  125. #define CLOCK_IN_OMAP343X (1 << 27) /* clocks common to all 343X */
  126. #define CLOCK_IN_OMAP3430ES1 (1 << 29) /* 3430ES1 clocks only */
  127. #define CLOCK_IN_OMAP3430ES2 (1 << 30) /* 3430ES2 clocks only */
  128. /* Clksel_rate flags */
  129. #define DEFAULT_RATE (1 << 0)
  130. #define RATE_IN_242X (1 << 1)
  131. #define RATE_IN_243X (1 << 2)
  132. #define RATE_IN_343X (1 << 3) /* rates common to all 343X */
  133. #define RATE_IN_3430ES2 (1 << 4) /* 3430ES2 rates only */
  134. #define RATE_IN_24XX (RATE_IN_242X | RATE_IN_243X)
  135. /* CM_CLKSEL2_PLL.CORE_CLK_SRC options (24XX) */
  136. #define CORE_CLK_SRC_32K 0
  137. #define CORE_CLK_SRC_DPLL 1
  138. #define CORE_CLK_SRC_DPLL_X2 2
  139. #endif