Kconfig 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  5. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  6. select ARCH_HAVE_CUSTOM_GPIO_H
  7. select ARCH_WANT_IPC_PARSE_VERSION
  8. select CPU_PM if (SUSPEND || CPU_IDLE)
  9. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
  10. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  11. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  12. select GENERIC_IRQ_PROBE
  13. select GENERIC_IRQ_SHOW
  14. select GENERIC_KERNEL_THREAD
  15. select GENERIC_KERNEL_EXECVE
  16. select GENERIC_PCI_IOMAP
  17. select GENERIC_SMP_IDLE_THREAD
  18. select GENERIC_STRNCPY_FROM_USER
  19. select GENERIC_STRNLEN_USER
  20. select HARDIRQS_SW_RESEND
  21. select HAVE_AOUT
  22. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  23. select HAVE_ARCH_KGDB
  24. select HAVE_ARCH_TRACEHOOK
  25. select HAVE_BPF_JIT
  26. select HAVE_C_RECORDMCOUNT
  27. select HAVE_DEBUG_KMEMLEAK
  28. select HAVE_DMA_API_DEBUG
  29. select HAVE_DMA_ATTRS
  30. select HAVE_DMA_CONTIGUOUS if MMU
  31. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  32. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  33. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  34. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  35. select HAVE_GENERIC_DMA_COHERENT
  36. select HAVE_GENERIC_HARDIRQS
  37. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  38. select HAVE_IDE if PCI || ISA || PCMCIA
  39. select HAVE_IRQ_WORK
  40. select HAVE_KERNEL_GZIP
  41. select HAVE_KERNEL_LZMA
  42. select HAVE_KERNEL_LZO
  43. select HAVE_KERNEL_XZ
  44. select HAVE_KPROBES if !XIP_KERNEL
  45. select HAVE_KRETPROBES if (HAVE_KPROBES)
  46. select HAVE_MEMBLOCK
  47. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  48. select HAVE_PERF_EVENTS
  49. select HAVE_REGS_AND_STACK_ACCESS_API
  50. select HAVE_SYSCALL_TRACEPOINTS
  51. select HAVE_UID16
  52. select KTIME_SCALAR
  53. select PERF_USE_VMALLOC
  54. select RTC_LIB
  55. select SYS_SUPPORTS_APM_EMULATION
  56. select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
  57. select MODULES_USE_ELF_REL
  58. help
  59. The ARM series is a line of low-power-consumption RISC chip designs
  60. licensed by ARM Ltd and targeted at embedded applications and
  61. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  62. manufactured, but legacy ARM-based PC hardware remains popular in
  63. Europe. There is an ARM Linux project with a web page at
  64. <http://www.arm.linux.org.uk/>.
  65. config ARM_HAS_SG_CHAIN
  66. bool
  67. config NEED_SG_DMA_LENGTH
  68. bool
  69. config ARM_DMA_USE_IOMMU
  70. bool
  71. select ARM_HAS_SG_CHAIN
  72. select NEED_SG_DMA_LENGTH
  73. config HAVE_PWM
  74. bool
  75. config MIGHT_HAVE_PCI
  76. bool
  77. config SYS_SUPPORTS_APM_EMULATION
  78. bool
  79. config GENERIC_GPIO
  80. bool
  81. config HAVE_TCM
  82. bool
  83. select GENERIC_ALLOCATOR
  84. config HAVE_PROC_CPU
  85. bool
  86. config NO_IOPORT
  87. bool
  88. config EISA
  89. bool
  90. ---help---
  91. The Extended Industry Standard Architecture (EISA) bus was
  92. developed as an open alternative to the IBM MicroChannel bus.
  93. The EISA bus provided some of the features of the IBM MicroChannel
  94. bus while maintaining backward compatibility with cards made for
  95. the older ISA bus. The EISA bus saw limited use between 1988 and
  96. 1995 when it was made obsolete by the PCI bus.
  97. Say Y here if you are building a kernel for an EISA-based machine.
  98. Otherwise, say N.
  99. config SBUS
  100. bool
  101. config STACKTRACE_SUPPORT
  102. bool
  103. default y
  104. config HAVE_LATENCYTOP_SUPPORT
  105. bool
  106. depends on !SMP
  107. default y
  108. config LOCKDEP_SUPPORT
  109. bool
  110. default y
  111. config TRACE_IRQFLAGS_SUPPORT
  112. bool
  113. default y
  114. config RWSEM_GENERIC_SPINLOCK
  115. bool
  116. default y
  117. config RWSEM_XCHGADD_ALGORITHM
  118. bool
  119. config ARCH_HAS_ILOG2_U32
  120. bool
  121. config ARCH_HAS_ILOG2_U64
  122. bool
  123. config ARCH_HAS_CPUFREQ
  124. bool
  125. help
  126. Internal node to signify that the ARCH has CPUFREQ support
  127. and that the relevant menu configurations are displayed for
  128. it.
  129. config GENERIC_HWEIGHT
  130. bool
  131. default y
  132. config GENERIC_CALIBRATE_DELAY
  133. bool
  134. default y
  135. config ARCH_MAY_HAVE_PC_FDC
  136. bool
  137. config ZONE_DMA
  138. bool
  139. config NEED_DMA_MAP_STATE
  140. def_bool y
  141. config ARCH_HAS_DMA_SET_COHERENT_MASK
  142. bool
  143. config GENERIC_ISA_DMA
  144. bool
  145. config FIQ
  146. bool
  147. config NEED_RET_TO_USER
  148. bool
  149. config ARCH_MTD_XIP
  150. bool
  151. config VECTORS_BASE
  152. hex
  153. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  154. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  155. default 0x00000000
  156. help
  157. The base address of exception vectors.
  158. config ARM_PATCH_PHYS_VIRT
  159. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  160. default y
  161. depends on !XIP_KERNEL && MMU
  162. depends on !ARCH_REALVIEW || !SPARSEMEM
  163. help
  164. Patch phys-to-virt and virt-to-phys translation functions at
  165. boot and module load time according to the position of the
  166. kernel in system memory.
  167. This can only be used with non-XIP MMU kernels where the base
  168. of physical memory is at a 16MB boundary.
  169. Only disable this option if you know that you do not require
  170. this feature (eg, building a kernel for a single machine) and
  171. you need to shrink the kernel to the minimal size.
  172. config NEED_MACH_GPIO_H
  173. bool
  174. help
  175. Select this when mach/gpio.h is required to provide special
  176. definitions for this platform. The need for mach/gpio.h should
  177. be avoided when possible.
  178. config NEED_MACH_IO_H
  179. bool
  180. help
  181. Select this when mach/io.h is required to provide special
  182. definitions for this platform. The need for mach/io.h should
  183. be avoided when possible.
  184. config NEED_MACH_MEMORY_H
  185. bool
  186. help
  187. Select this when mach/memory.h is required to provide special
  188. definitions for this platform. The need for mach/memory.h should
  189. be avoided when possible.
  190. config PHYS_OFFSET
  191. hex "Physical address of main memory" if MMU
  192. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  193. default DRAM_BASE if !MMU
  194. help
  195. Please provide the physical address corresponding to the
  196. location of main memory in your system.
  197. config GENERIC_BUG
  198. def_bool y
  199. depends on BUG
  200. source "init/Kconfig"
  201. source "kernel/Kconfig.freezer"
  202. menu "System Type"
  203. config MMU
  204. bool "MMU-based Paged Memory Management Support"
  205. default y
  206. help
  207. Select if you want MMU-based virtualised addressing space
  208. support by paged memory management. If unsure, say 'Y'.
  209. #
  210. # The "ARM system type" choice list is ordered alphabetically by option
  211. # text. Please add new entries in the option alphabetic order.
  212. #
  213. choice
  214. prompt "ARM system type"
  215. default ARCH_MULTIPLATFORM
  216. config ARCH_MULTIPLATFORM
  217. bool "Allow multiple platforms to be selected"
  218. depends on MMU
  219. select ARM_PATCH_PHYS_VIRT
  220. select AUTO_ZRELADDR
  221. select COMMON_CLK
  222. select MULTI_IRQ_HANDLER
  223. select SPARSE_IRQ
  224. select USE_OF
  225. config ARCH_INTEGRATOR
  226. bool "ARM Ltd. Integrator family"
  227. select ARCH_HAS_CPUFREQ
  228. select ARM_AMBA
  229. select COMMON_CLK
  230. select COMMON_CLK_VERSATILE
  231. select GENERIC_CLOCKEVENTS
  232. select HAVE_TCM
  233. select ICST
  234. select MULTI_IRQ_HANDLER
  235. select NEED_MACH_MEMORY_H
  236. select PLAT_VERSATILE
  237. select SPARSE_IRQ
  238. select VERSATILE_FPGA_IRQ
  239. help
  240. Support for ARM's Integrator platform.
  241. config ARCH_REALVIEW
  242. bool "ARM Ltd. RealView family"
  243. select ARCH_WANT_OPTIONAL_GPIOLIB
  244. select ARM_AMBA
  245. select ARM_TIMER_SP804
  246. select COMMON_CLK
  247. select COMMON_CLK_VERSATILE
  248. select GENERIC_CLOCKEVENTS
  249. select GPIO_PL061 if GPIOLIB
  250. select ICST
  251. select NEED_MACH_MEMORY_H
  252. select PLAT_VERSATILE
  253. select PLAT_VERSATILE_CLCD
  254. help
  255. This enables support for ARM Ltd RealView boards.
  256. config ARCH_VERSATILE
  257. bool "ARM Ltd. Versatile family"
  258. select ARCH_WANT_OPTIONAL_GPIOLIB
  259. select ARM_AMBA
  260. select ARM_TIMER_SP804
  261. select ARM_VIC
  262. select CLKDEV_LOOKUP
  263. select GENERIC_CLOCKEVENTS
  264. select HAVE_MACH_CLKDEV
  265. select ICST
  266. select PLAT_VERSATILE
  267. select PLAT_VERSATILE_CLCD
  268. select PLAT_VERSATILE_CLOCK
  269. select VERSATILE_FPGA_IRQ
  270. help
  271. This enables support for ARM Ltd Versatile board.
  272. config ARCH_AT91
  273. bool "Atmel AT91"
  274. select ARCH_REQUIRE_GPIOLIB
  275. select CLKDEV_LOOKUP
  276. select HAVE_CLK
  277. select IRQ_DOMAIN
  278. select NEED_MACH_GPIO_H
  279. select NEED_MACH_IO_H if PCCARD
  280. help
  281. This enables support for systems based on Atmel
  282. AT91RM9200 and AT91SAM9* processors.
  283. config ARCH_BCM2835
  284. bool "Broadcom BCM2835 family"
  285. select ARCH_WANT_OPTIONAL_GPIOLIB
  286. select ARM_AMBA
  287. select ARM_ERRATA_411920
  288. select ARM_TIMER_SP804
  289. select CLKDEV_LOOKUP
  290. select COMMON_CLK
  291. select CPU_V6
  292. select GENERIC_CLOCKEVENTS
  293. select MULTI_IRQ_HANDLER
  294. select SPARSE_IRQ
  295. select USE_OF
  296. help
  297. This enables support for the Broadcom BCM2835 SoC. This SoC is
  298. use in the Raspberry Pi, and Roku 2 devices.
  299. config ARCH_CNS3XXX
  300. bool "Cavium Networks CNS3XXX family"
  301. select ARM_GIC
  302. select CPU_V6K
  303. select GENERIC_CLOCKEVENTS
  304. select MIGHT_HAVE_CACHE_L2X0
  305. select MIGHT_HAVE_PCI
  306. select PCI_DOMAINS if PCI
  307. help
  308. Support for Cavium Networks CNS3XXX platform.
  309. config ARCH_CLPS711X
  310. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  311. select CLKDEV_LOOKUP
  312. select COMMON_CLK
  313. select CPU_ARM720T
  314. select GENERIC_CLOCKEVENTS
  315. select NEED_MACH_MEMORY_H
  316. help
  317. Support for Cirrus Logic 711x/721x/731x based boards.
  318. config ARCH_GEMINI
  319. bool "Cortina Systems Gemini"
  320. select ARCH_REQUIRE_GPIOLIB
  321. select ARCH_USES_GETTIMEOFFSET
  322. select CPU_FA526
  323. help
  324. Support for the Cortina Systems Gemini family SoCs
  325. config ARCH_SIRF
  326. bool "CSR SiRF"
  327. select ARCH_REQUIRE_GPIOLIB
  328. select COMMON_CLK
  329. select GENERIC_CLOCKEVENTS
  330. select GENERIC_IRQ_CHIP
  331. select MIGHT_HAVE_CACHE_L2X0
  332. select NO_IOPORT
  333. select PINCTRL
  334. select PINCTRL_SIRF
  335. select USE_OF
  336. help
  337. Support for CSR SiRFprimaII/Marco/Polo platforms
  338. config ARCH_EBSA110
  339. bool "EBSA-110"
  340. select ARCH_USES_GETTIMEOFFSET
  341. select CPU_SA110
  342. select ISA
  343. select NEED_MACH_IO_H
  344. select NEED_MACH_MEMORY_H
  345. select NO_IOPORT
  346. help
  347. This is an evaluation board for the StrongARM processor available
  348. from Digital. It has limited hardware on-board, including an
  349. Ethernet interface, two PCMCIA sockets, two serial ports and a
  350. parallel port.
  351. config ARCH_EP93XX
  352. bool "EP93xx-based"
  353. select ARCH_HAS_HOLES_MEMORYMODEL
  354. select ARCH_REQUIRE_GPIOLIB
  355. select ARCH_USES_GETTIMEOFFSET
  356. select ARM_AMBA
  357. select ARM_VIC
  358. select CLKDEV_LOOKUP
  359. select CPU_ARM920T
  360. select NEED_MACH_MEMORY_H
  361. help
  362. This enables support for the Cirrus EP93xx series of CPUs.
  363. config ARCH_FOOTBRIDGE
  364. bool "FootBridge"
  365. select CPU_SA110
  366. select FOOTBRIDGE
  367. select GENERIC_CLOCKEVENTS
  368. select HAVE_IDE
  369. select NEED_MACH_IO_H if !MMU
  370. select NEED_MACH_MEMORY_H
  371. help
  372. Support for systems based on the DC21285 companion chip
  373. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  374. config ARCH_MXS
  375. bool "Freescale MXS-based"
  376. select ARCH_REQUIRE_GPIOLIB
  377. select CLKDEV_LOOKUP
  378. select CLKSRC_MMIO
  379. select COMMON_CLK
  380. select GENERIC_CLOCKEVENTS
  381. select HAVE_CLK_PREPARE
  382. select MULTI_IRQ_HANDLER
  383. select PINCTRL
  384. select SPARSE_IRQ
  385. select USE_OF
  386. help
  387. Support for Freescale MXS-based family of processors
  388. config ARCH_NETX
  389. bool "Hilscher NetX based"
  390. select ARM_VIC
  391. select CLKSRC_MMIO
  392. select CPU_ARM926T
  393. select GENERIC_CLOCKEVENTS
  394. help
  395. This enables support for systems based on the Hilscher NetX Soc
  396. config ARCH_H720X
  397. bool "Hynix HMS720x-based"
  398. select ARCH_USES_GETTIMEOFFSET
  399. select CPU_ARM720T
  400. select ISA_DMA_API
  401. help
  402. This enables support for systems based on the Hynix HMS720x
  403. config ARCH_IOP13XX
  404. bool "IOP13xx-based"
  405. depends on MMU
  406. select ARCH_SUPPORTS_MSI
  407. select CPU_XSC3
  408. select NEED_MACH_MEMORY_H
  409. select NEED_RET_TO_USER
  410. select PCI
  411. select PLAT_IOP
  412. select VMSPLIT_1G
  413. help
  414. Support for Intel's IOP13XX (XScale) family of processors.
  415. config ARCH_IOP32X
  416. bool "IOP32x-based"
  417. depends on MMU
  418. select ARCH_REQUIRE_GPIOLIB
  419. select CPU_XSCALE
  420. select NEED_MACH_GPIO_H
  421. select NEED_RET_TO_USER
  422. select PCI
  423. select PLAT_IOP
  424. help
  425. Support for Intel's 80219 and IOP32X (XScale) family of
  426. processors.
  427. config ARCH_IOP33X
  428. bool "IOP33x-based"
  429. depends on MMU
  430. select ARCH_REQUIRE_GPIOLIB
  431. select CPU_XSCALE
  432. select NEED_MACH_GPIO_H
  433. select NEED_RET_TO_USER
  434. select PCI
  435. select PLAT_IOP
  436. help
  437. Support for Intel's IOP33X (XScale) family of processors.
  438. config ARCH_IXP4XX
  439. bool "IXP4xx-based"
  440. depends on MMU
  441. select ARCH_HAS_DMA_SET_COHERENT_MASK
  442. select ARCH_REQUIRE_GPIOLIB
  443. select CLKSRC_MMIO
  444. select CPU_XSCALE
  445. select DMABOUNCE if PCI
  446. select GENERIC_CLOCKEVENTS
  447. select MIGHT_HAVE_PCI
  448. select NEED_MACH_IO_H
  449. help
  450. Support for Intel's IXP4XX (XScale) family of processors.
  451. config ARCH_DOVE
  452. bool "Marvell Dove"
  453. select ARCH_REQUIRE_GPIOLIB
  454. select CPU_V7
  455. select GENERIC_CLOCKEVENTS
  456. select MIGHT_HAVE_PCI
  457. select PLAT_ORION_LEGACY
  458. select USB_ARCH_HAS_EHCI
  459. help
  460. Support for the Marvell Dove SoC 88AP510
  461. config ARCH_KIRKWOOD
  462. bool "Marvell Kirkwood"
  463. select ARCH_REQUIRE_GPIOLIB
  464. select CPU_FEROCEON
  465. select GENERIC_CLOCKEVENTS
  466. select PCI
  467. select PLAT_ORION_LEGACY
  468. help
  469. Support for the following Marvell Kirkwood series SoCs:
  470. 88F6180, 88F6192 and 88F6281.
  471. config ARCH_MV78XX0
  472. bool "Marvell MV78xx0"
  473. select ARCH_REQUIRE_GPIOLIB
  474. select CPU_FEROCEON
  475. select GENERIC_CLOCKEVENTS
  476. select PCI
  477. select PLAT_ORION_LEGACY
  478. help
  479. Support for the following Marvell MV78xx0 series SoCs:
  480. MV781x0, MV782x0.
  481. config ARCH_ORION5X
  482. bool "Marvell Orion"
  483. depends on MMU
  484. select ARCH_REQUIRE_GPIOLIB
  485. select CPU_FEROCEON
  486. select GENERIC_CLOCKEVENTS
  487. select PCI
  488. select PLAT_ORION_LEGACY
  489. help
  490. Support for the following Marvell Orion 5x series SoCs:
  491. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  492. Orion-2 (5281), Orion-1-90 (6183).
  493. config ARCH_MMP
  494. bool "Marvell PXA168/910/MMP2"
  495. depends on MMU
  496. select ARCH_REQUIRE_GPIOLIB
  497. select CLKDEV_LOOKUP
  498. select GENERIC_ALLOCATOR
  499. select GENERIC_CLOCKEVENTS
  500. select GPIO_PXA
  501. select IRQ_DOMAIN
  502. select NEED_MACH_GPIO_H
  503. select PLAT_PXA
  504. select SPARSE_IRQ
  505. help
  506. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  507. config ARCH_KS8695
  508. bool "Micrel/Kendin KS8695"
  509. select ARCH_REQUIRE_GPIOLIB
  510. select CLKSRC_MMIO
  511. select CPU_ARM922T
  512. select GENERIC_CLOCKEVENTS
  513. select NEED_MACH_MEMORY_H
  514. help
  515. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  516. System-on-Chip devices.
  517. config ARCH_W90X900
  518. bool "Nuvoton W90X900 CPU"
  519. select ARCH_REQUIRE_GPIOLIB
  520. select CLKDEV_LOOKUP
  521. select CLKSRC_MMIO
  522. select CPU_ARM926T
  523. select GENERIC_CLOCKEVENTS
  524. help
  525. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  526. At present, the w90x900 has been renamed nuc900, regarding
  527. the ARM series product line, you can login the following
  528. link address to know more.
  529. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  530. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  531. config ARCH_LPC32XX
  532. bool "NXP LPC32XX"
  533. select ARCH_REQUIRE_GPIOLIB
  534. select ARM_AMBA
  535. select CLKDEV_LOOKUP
  536. select CLKSRC_MMIO
  537. select CPU_ARM926T
  538. select GENERIC_CLOCKEVENTS
  539. select HAVE_IDE
  540. select HAVE_PWM
  541. select USB_ARCH_HAS_OHCI
  542. select USE_OF
  543. help
  544. Support for the NXP LPC32XX family of processors
  545. config ARCH_TEGRA
  546. bool "NVIDIA Tegra"
  547. select ARCH_HAS_CPUFREQ
  548. select CLKDEV_LOOKUP
  549. select CLKSRC_MMIO
  550. select COMMON_CLK
  551. select GENERIC_CLOCKEVENTS
  552. select GENERIC_GPIO
  553. select HAVE_CLK
  554. select HAVE_SMP
  555. select MIGHT_HAVE_CACHE_L2X0
  556. select USE_OF
  557. help
  558. This enables support for NVIDIA Tegra based systems (Tegra APX,
  559. Tegra 6xx and Tegra 2 series).
  560. config ARCH_PXA
  561. bool "PXA2xx/PXA3xx-based"
  562. depends on MMU
  563. select ARCH_HAS_CPUFREQ
  564. select ARCH_MTD_XIP
  565. select ARCH_REQUIRE_GPIOLIB
  566. select ARM_CPU_SUSPEND if PM
  567. select AUTO_ZRELADDR
  568. select CLKDEV_LOOKUP
  569. select CLKSRC_MMIO
  570. select GENERIC_CLOCKEVENTS
  571. select GPIO_PXA
  572. select HAVE_IDE
  573. select MULTI_IRQ_HANDLER
  574. select NEED_MACH_GPIO_H
  575. select PLAT_PXA
  576. select SPARSE_IRQ
  577. help
  578. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  579. config ARCH_MSM
  580. bool "Qualcomm MSM"
  581. select ARCH_REQUIRE_GPIOLIB
  582. select CLKDEV_LOOKUP
  583. select GENERIC_CLOCKEVENTS
  584. select HAVE_CLK
  585. help
  586. Support for Qualcomm MSM/QSD based systems. This runs on the
  587. apps processor of the MSM/QSD and depends on a shared memory
  588. interface to the modem processor which runs the baseband
  589. stack and controls some vital subsystems
  590. (clock and power control, etc).
  591. config ARCH_SHMOBILE
  592. bool "Renesas SH-Mobile / R-Mobile"
  593. select CLKDEV_LOOKUP
  594. select GENERIC_CLOCKEVENTS
  595. select HAVE_CLK
  596. select HAVE_MACH_CLKDEV
  597. select HAVE_SMP
  598. select MIGHT_HAVE_CACHE_L2X0
  599. select MULTI_IRQ_HANDLER
  600. select NEED_MACH_MEMORY_H
  601. select NO_IOPORT
  602. select PM_GENERIC_DOMAINS if PM
  603. select SPARSE_IRQ
  604. help
  605. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  606. config ARCH_RPC
  607. bool "RiscPC"
  608. select ARCH_ACORN
  609. select ARCH_MAY_HAVE_PC_FDC
  610. select ARCH_SPARSEMEM_ENABLE
  611. select ARCH_USES_GETTIMEOFFSET
  612. select FIQ
  613. select HAVE_IDE
  614. select HAVE_PATA_PLATFORM
  615. select ISA_DMA_API
  616. select NEED_MACH_IO_H
  617. select NEED_MACH_MEMORY_H
  618. select NO_IOPORT
  619. help
  620. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  621. CD-ROM interface, serial and parallel port, and the floppy drive.
  622. config ARCH_SA1100
  623. bool "SA1100-based"
  624. select ARCH_HAS_CPUFREQ
  625. select ARCH_MTD_XIP
  626. select ARCH_REQUIRE_GPIOLIB
  627. select ARCH_SPARSEMEM_ENABLE
  628. select CLKDEV_LOOKUP
  629. select CLKSRC_MMIO
  630. select CPU_FREQ
  631. select CPU_SA1100
  632. select GENERIC_CLOCKEVENTS
  633. select HAVE_IDE
  634. select ISA
  635. select NEED_MACH_GPIO_H
  636. select NEED_MACH_MEMORY_H
  637. select SPARSE_IRQ
  638. help
  639. Support for StrongARM 11x0 based boards.
  640. config ARCH_S3C24XX
  641. bool "Samsung S3C24XX SoCs"
  642. select ARCH_HAS_CPUFREQ
  643. select ARCH_USES_GETTIMEOFFSET
  644. select CLKDEV_LOOKUP
  645. select GENERIC_GPIO
  646. select HAVE_CLK
  647. select HAVE_S3C2410_I2C if I2C
  648. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  649. select HAVE_S3C_RTC if RTC_CLASS
  650. select NEED_MACH_GPIO_H
  651. select NEED_MACH_IO_H
  652. help
  653. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  654. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  655. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  656. Samsung SMDK2410 development board (and derivatives).
  657. config ARCH_S3C64XX
  658. bool "Samsung S3C64XX"
  659. select ARCH_HAS_CPUFREQ
  660. select ARCH_REQUIRE_GPIOLIB
  661. select ARCH_USES_GETTIMEOFFSET
  662. select ARM_VIC
  663. select CLKDEV_LOOKUP
  664. select CPU_V6
  665. select HAVE_CLK
  666. select HAVE_S3C2410_I2C if I2C
  667. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  668. select HAVE_TCM
  669. select NEED_MACH_GPIO_H
  670. select NO_IOPORT
  671. select PLAT_SAMSUNG
  672. select S3C_DEV_NAND
  673. select S3C_GPIO_TRACK
  674. select SAMSUNG_CLKSRC
  675. select SAMSUNG_GPIOLIB_4BIT
  676. select SAMSUNG_IRQ_VIC_TIMER
  677. select USB_ARCH_HAS_OHCI
  678. help
  679. Samsung S3C64XX series based systems
  680. config ARCH_S5P64X0
  681. bool "Samsung S5P6440 S5P6450"
  682. select CLKDEV_LOOKUP
  683. select CLKSRC_MMIO
  684. select CPU_V6
  685. select GENERIC_CLOCKEVENTS
  686. select GENERIC_GPIO
  687. select HAVE_CLK
  688. select HAVE_S3C2410_I2C if I2C
  689. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  690. select HAVE_S3C_RTC if RTC_CLASS
  691. select NEED_MACH_GPIO_H
  692. help
  693. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  694. SMDK6450.
  695. config ARCH_S5PC100
  696. bool "Samsung S5PC100"
  697. select ARCH_USES_GETTIMEOFFSET
  698. select CLKDEV_LOOKUP
  699. select CPU_V7
  700. select GENERIC_GPIO
  701. select HAVE_CLK
  702. select HAVE_S3C2410_I2C if I2C
  703. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  704. select HAVE_S3C_RTC if RTC_CLASS
  705. select NEED_MACH_GPIO_H
  706. help
  707. Samsung S5PC100 series based systems
  708. config ARCH_S5PV210
  709. bool "Samsung S5PV210/S5PC110"
  710. select ARCH_HAS_CPUFREQ
  711. select ARCH_HAS_HOLES_MEMORYMODEL
  712. select ARCH_SPARSEMEM_ENABLE
  713. select CLKDEV_LOOKUP
  714. select CLKSRC_MMIO
  715. select CPU_V7
  716. select GENERIC_CLOCKEVENTS
  717. select GENERIC_GPIO
  718. select HAVE_CLK
  719. select HAVE_S3C2410_I2C if I2C
  720. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  721. select HAVE_S3C_RTC if RTC_CLASS
  722. select NEED_MACH_GPIO_H
  723. select NEED_MACH_MEMORY_H
  724. help
  725. Samsung S5PV210/S5PC110 series based systems
  726. config ARCH_EXYNOS
  727. bool "Samsung EXYNOS"
  728. select ARCH_HAS_CPUFREQ
  729. select ARCH_HAS_HOLES_MEMORYMODEL
  730. select ARCH_SPARSEMEM_ENABLE
  731. select CLKDEV_LOOKUP
  732. select CPU_V7
  733. select GENERIC_CLOCKEVENTS
  734. select GENERIC_GPIO
  735. select HAVE_CLK
  736. select HAVE_S3C2410_I2C if I2C
  737. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  738. select HAVE_S3C_RTC if RTC_CLASS
  739. select NEED_MACH_GPIO_H
  740. select NEED_MACH_MEMORY_H
  741. help
  742. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  743. config ARCH_SHARK
  744. bool "Shark"
  745. select ARCH_USES_GETTIMEOFFSET
  746. select CPU_SA110
  747. select ISA
  748. select ISA_DMA
  749. select NEED_MACH_MEMORY_H
  750. select PCI
  751. select ZONE_DMA
  752. help
  753. Support for the StrongARM based Digital DNARD machine, also known
  754. as "Shark" (<http://www.shark-linux.de/shark.html>).
  755. config ARCH_U300
  756. bool "ST-Ericsson U300 Series"
  757. depends on MMU
  758. select ARCH_REQUIRE_GPIOLIB
  759. select ARM_AMBA
  760. select ARM_PATCH_PHYS_VIRT
  761. select ARM_VIC
  762. select CLKDEV_LOOKUP
  763. select CLKSRC_MMIO
  764. select COMMON_CLK
  765. select CPU_ARM926T
  766. select GENERIC_CLOCKEVENTS
  767. select GENERIC_GPIO
  768. select HAVE_TCM
  769. select SPARSE_IRQ
  770. help
  771. Support for ST-Ericsson U300 series mobile platforms.
  772. config ARCH_U8500
  773. bool "ST-Ericsson U8500 Series"
  774. depends on MMU
  775. select ARCH_HAS_CPUFREQ
  776. select ARCH_REQUIRE_GPIOLIB
  777. select ARM_AMBA
  778. select CLKDEV_LOOKUP
  779. select CPU_V7
  780. select GENERIC_CLOCKEVENTS
  781. select HAVE_SMP
  782. select MIGHT_HAVE_CACHE_L2X0
  783. help
  784. Support for ST-Ericsson's Ux500 architecture
  785. config ARCH_NOMADIK
  786. bool "STMicroelectronics Nomadik"
  787. select ARCH_REQUIRE_GPIOLIB
  788. select ARM_AMBA
  789. select ARM_VIC
  790. select COMMON_CLK
  791. select CPU_ARM926T
  792. select GENERIC_CLOCKEVENTS
  793. select MIGHT_HAVE_CACHE_L2X0
  794. select PINCTRL
  795. select PINCTRL_STN8815
  796. help
  797. Support for the Nomadik platform by ST-Ericsson
  798. config PLAT_SPEAR
  799. bool "ST SPEAr"
  800. select ARCH_REQUIRE_GPIOLIB
  801. select ARM_AMBA
  802. select CLKDEV_LOOKUP
  803. select CLKSRC_MMIO
  804. select COMMON_CLK
  805. select GENERIC_CLOCKEVENTS
  806. select HAVE_CLK
  807. help
  808. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  809. config ARCH_DAVINCI
  810. bool "TI DaVinci"
  811. select ARCH_HAS_HOLES_MEMORYMODEL
  812. select ARCH_REQUIRE_GPIOLIB
  813. select CLKDEV_LOOKUP
  814. select GENERIC_ALLOCATOR
  815. select GENERIC_CLOCKEVENTS
  816. select GENERIC_IRQ_CHIP
  817. select HAVE_IDE
  818. select NEED_MACH_GPIO_H
  819. select ZONE_DMA
  820. help
  821. Support for TI's DaVinci platform.
  822. config ARCH_OMAP
  823. bool "TI OMAP"
  824. depends on MMU
  825. select ARCH_HAS_CPUFREQ
  826. select ARCH_HAS_HOLES_MEMORYMODEL
  827. select ARCH_REQUIRE_GPIOLIB
  828. select CLKSRC_MMIO
  829. select GENERIC_CLOCKEVENTS
  830. select HAVE_CLK
  831. select NEED_MACH_GPIO_H
  832. help
  833. Support for TI's OMAP platform (OMAP1/2/3/4).
  834. config ARCH_VT8500
  835. bool "VIA/WonderMedia 85xx"
  836. select ARCH_HAS_CPUFREQ
  837. select ARCH_REQUIRE_GPIOLIB
  838. select CLKDEV_LOOKUP
  839. select COMMON_CLK
  840. select CPU_ARM926T
  841. select GENERIC_CLOCKEVENTS
  842. select GENERIC_GPIO
  843. select HAVE_CLK
  844. select USE_OF
  845. help
  846. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  847. config ARCH_ZYNQ
  848. bool "Xilinx Zynq ARM Cortex A9 Platform"
  849. select ARM_AMBA
  850. select ARM_GIC
  851. select CLKDEV_LOOKUP
  852. select CPU_V7
  853. select GENERIC_CLOCKEVENTS
  854. select ICST
  855. select MIGHT_HAVE_CACHE_L2X0
  856. select USE_OF
  857. help
  858. Support for Xilinx Zynq ARM Cortex A9 Platform
  859. endchoice
  860. menu "Multiple platform selection"
  861. depends on ARCH_MULTIPLATFORM
  862. comment "CPU Core family selection"
  863. config ARCH_MULTI_V4
  864. bool "ARMv4 based platforms (FA526, StrongARM)"
  865. depends on !ARCH_MULTI_V6_V7
  866. select ARCH_MULTI_V4_V5
  867. config ARCH_MULTI_V4T
  868. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  869. depends on !ARCH_MULTI_V6_V7
  870. select ARCH_MULTI_V4_V5
  871. config ARCH_MULTI_V5
  872. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  873. depends on !ARCH_MULTI_V6_V7
  874. select ARCH_MULTI_V4_V5
  875. config ARCH_MULTI_V4_V5
  876. bool
  877. config ARCH_MULTI_V6
  878. bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
  879. select ARCH_MULTI_V6_V7
  880. select CPU_V6
  881. config ARCH_MULTI_V7
  882. bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
  883. default y
  884. select ARCH_MULTI_V6_V7
  885. select ARCH_VEXPRESS
  886. select CPU_V7
  887. config ARCH_MULTI_V6_V7
  888. bool
  889. config ARCH_MULTI_CPU_AUTO
  890. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  891. select ARCH_MULTI_V5
  892. endmenu
  893. #
  894. # This is sorted alphabetically by mach-* pathname. However, plat-*
  895. # Kconfigs may be included either alphabetically (according to the
  896. # plat- suffix) or along side the corresponding mach-* source.
  897. #
  898. source "arch/arm/mach-mvebu/Kconfig"
  899. source "arch/arm/mach-at91/Kconfig"
  900. source "arch/arm/mach-bcm/Kconfig"
  901. source "arch/arm/mach-clps711x/Kconfig"
  902. source "arch/arm/mach-cns3xxx/Kconfig"
  903. source "arch/arm/mach-davinci/Kconfig"
  904. source "arch/arm/mach-dove/Kconfig"
  905. source "arch/arm/mach-ep93xx/Kconfig"
  906. source "arch/arm/mach-footbridge/Kconfig"
  907. source "arch/arm/mach-gemini/Kconfig"
  908. source "arch/arm/mach-h720x/Kconfig"
  909. source "arch/arm/mach-highbank/Kconfig"
  910. source "arch/arm/mach-integrator/Kconfig"
  911. source "arch/arm/mach-iop32x/Kconfig"
  912. source "arch/arm/mach-iop33x/Kconfig"
  913. source "arch/arm/mach-iop13xx/Kconfig"
  914. source "arch/arm/mach-ixp4xx/Kconfig"
  915. source "arch/arm/mach-kirkwood/Kconfig"
  916. source "arch/arm/mach-ks8695/Kconfig"
  917. source "arch/arm/mach-msm/Kconfig"
  918. source "arch/arm/mach-mv78xx0/Kconfig"
  919. source "arch/arm/mach-imx/Kconfig"
  920. source "arch/arm/mach-mxs/Kconfig"
  921. source "arch/arm/mach-netx/Kconfig"
  922. source "arch/arm/mach-nomadik/Kconfig"
  923. source "arch/arm/plat-nomadik/Kconfig"
  924. source "arch/arm/plat-omap/Kconfig"
  925. source "arch/arm/mach-omap1/Kconfig"
  926. source "arch/arm/mach-omap2/Kconfig"
  927. source "arch/arm/mach-orion5x/Kconfig"
  928. source "arch/arm/mach-picoxcell/Kconfig"
  929. source "arch/arm/mach-pxa/Kconfig"
  930. source "arch/arm/plat-pxa/Kconfig"
  931. source "arch/arm/mach-mmp/Kconfig"
  932. source "arch/arm/mach-realview/Kconfig"
  933. source "arch/arm/mach-sa1100/Kconfig"
  934. source "arch/arm/plat-samsung/Kconfig"
  935. source "arch/arm/plat-s3c24xx/Kconfig"
  936. source "arch/arm/mach-socfpga/Kconfig"
  937. source "arch/arm/plat-spear/Kconfig"
  938. source "arch/arm/mach-s3c24xx/Kconfig"
  939. if ARCH_S3C24XX
  940. source "arch/arm/mach-s3c2412/Kconfig"
  941. source "arch/arm/mach-s3c2440/Kconfig"
  942. endif
  943. if ARCH_S3C64XX
  944. source "arch/arm/mach-s3c64xx/Kconfig"
  945. endif
  946. source "arch/arm/mach-s5p64x0/Kconfig"
  947. source "arch/arm/mach-s5pc100/Kconfig"
  948. source "arch/arm/mach-s5pv210/Kconfig"
  949. source "arch/arm/mach-exynos/Kconfig"
  950. source "arch/arm/mach-shmobile/Kconfig"
  951. source "arch/arm/mach-prima2/Kconfig"
  952. source "arch/arm/mach-tegra/Kconfig"
  953. source "arch/arm/mach-u300/Kconfig"
  954. source "arch/arm/mach-ux500/Kconfig"
  955. source "arch/arm/mach-versatile/Kconfig"
  956. source "arch/arm/mach-vexpress/Kconfig"
  957. source "arch/arm/plat-versatile/Kconfig"
  958. source "arch/arm/mach-w90x900/Kconfig"
  959. # Definitions to make life easier
  960. config ARCH_ACORN
  961. bool
  962. config PLAT_IOP
  963. bool
  964. select GENERIC_CLOCKEVENTS
  965. config PLAT_ORION
  966. bool
  967. select CLKSRC_MMIO
  968. select COMMON_CLK
  969. select GENERIC_IRQ_CHIP
  970. select IRQ_DOMAIN
  971. config PLAT_ORION_LEGACY
  972. bool
  973. select PLAT_ORION
  974. config PLAT_PXA
  975. bool
  976. config PLAT_VERSATILE
  977. bool
  978. config ARM_TIMER_SP804
  979. bool
  980. select CLKSRC_MMIO
  981. select HAVE_SCHED_CLOCK
  982. source arch/arm/mm/Kconfig
  983. config ARM_NR_BANKS
  984. int
  985. default 16 if ARCH_EP93XX
  986. default 8
  987. config IWMMXT
  988. bool "Enable iWMMXt support"
  989. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  990. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  991. help
  992. Enable support for iWMMXt context switching at run time if
  993. running on a CPU that supports it.
  994. config XSCALE_PMU
  995. bool
  996. depends on CPU_XSCALE
  997. default y
  998. config MULTI_IRQ_HANDLER
  999. bool
  1000. help
  1001. Allow each machine to specify it's own IRQ handler at run time.
  1002. if !MMU
  1003. source "arch/arm/Kconfig-nommu"
  1004. endif
  1005. config ARM_ERRATA_326103
  1006. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  1007. depends on CPU_V6
  1008. help
  1009. Executing a SWP instruction to read-only memory does not set bit 11
  1010. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  1011. treat the access as a read, preventing a COW from occurring and
  1012. causing the faulting task to livelock.
  1013. config ARM_ERRATA_411920
  1014. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1015. depends on CPU_V6 || CPU_V6K
  1016. help
  1017. Invalidation of the Instruction Cache operation can
  1018. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1019. It does not affect the MPCore. This option enables the ARM Ltd.
  1020. recommended workaround.
  1021. config ARM_ERRATA_430973
  1022. bool "ARM errata: Stale prediction on replaced interworking branch"
  1023. depends on CPU_V7
  1024. help
  1025. This option enables the workaround for the 430973 Cortex-A8
  1026. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1027. interworking branch is replaced with another code sequence at the
  1028. same virtual address, whether due to self-modifying code or virtual
  1029. to physical address re-mapping, Cortex-A8 does not recover from the
  1030. stale interworking branch prediction. This results in Cortex-A8
  1031. executing the new code sequence in the incorrect ARM or Thumb state.
  1032. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1033. and also flushes the branch target cache at every context switch.
  1034. Note that setting specific bits in the ACTLR register may not be
  1035. available in non-secure mode.
  1036. config ARM_ERRATA_458693
  1037. bool "ARM errata: Processor deadlock when a false hazard is created"
  1038. depends on CPU_V7
  1039. help
  1040. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1041. erratum. For very specific sequences of memory operations, it is
  1042. possible for a hazard condition intended for a cache line to instead
  1043. be incorrectly associated with a different cache line. This false
  1044. hazard might then cause a processor deadlock. The workaround enables
  1045. the L1 caching of the NEON accesses and disables the PLD instruction
  1046. in the ACTLR register. Note that setting specific bits in the ACTLR
  1047. register may not be available in non-secure mode.
  1048. config ARM_ERRATA_460075
  1049. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1050. depends on CPU_V7
  1051. help
  1052. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1053. erratum. Any asynchronous access to the L2 cache may encounter a
  1054. situation in which recent store transactions to the L2 cache are lost
  1055. and overwritten with stale memory contents from external memory. The
  1056. workaround disables the write-allocate mode for the L2 cache via the
  1057. ACTLR register. Note that setting specific bits in the ACTLR register
  1058. may not be available in non-secure mode.
  1059. config ARM_ERRATA_742230
  1060. bool "ARM errata: DMB operation may be faulty"
  1061. depends on CPU_V7 && SMP
  1062. help
  1063. This option enables the workaround for the 742230 Cortex-A9
  1064. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1065. between two write operations may not ensure the correct visibility
  1066. ordering of the two writes. This workaround sets a specific bit in
  1067. the diagnostic register of the Cortex-A9 which causes the DMB
  1068. instruction to behave as a DSB, ensuring the correct behaviour of
  1069. the two writes.
  1070. config ARM_ERRATA_742231
  1071. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1072. depends on CPU_V7 && SMP
  1073. help
  1074. This option enables the workaround for the 742231 Cortex-A9
  1075. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1076. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1077. accessing some data located in the same cache line, may get corrupted
  1078. data due to bad handling of the address hazard when the line gets
  1079. replaced from one of the CPUs at the same time as another CPU is
  1080. accessing it. This workaround sets specific bits in the diagnostic
  1081. register of the Cortex-A9 which reduces the linefill issuing
  1082. capabilities of the processor.
  1083. config PL310_ERRATA_588369
  1084. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1085. depends on CACHE_L2X0
  1086. help
  1087. The PL310 L2 cache controller implements three types of Clean &
  1088. Invalidate maintenance operations: by Physical Address
  1089. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1090. They are architecturally defined to behave as the execution of a
  1091. clean operation followed immediately by an invalidate operation,
  1092. both performing to the same memory location. This functionality
  1093. is not correctly implemented in PL310 as clean lines are not
  1094. invalidated as a result of these operations.
  1095. config ARM_ERRATA_720789
  1096. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1097. depends on CPU_V7
  1098. help
  1099. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1100. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1101. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1102. As a consequence of this erratum, some TLB entries which should be
  1103. invalidated are not, resulting in an incoherency in the system page
  1104. tables. The workaround changes the TLB flushing routines to invalidate
  1105. entries regardless of the ASID.
  1106. config PL310_ERRATA_727915
  1107. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1108. depends on CACHE_L2X0
  1109. help
  1110. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1111. operation (offset 0x7FC). This operation runs in background so that
  1112. PL310 can handle normal accesses while it is in progress. Under very
  1113. rare circumstances, due to this erratum, write data can be lost when
  1114. PL310 treats a cacheable write transaction during a Clean &
  1115. Invalidate by Way operation.
  1116. config ARM_ERRATA_743622
  1117. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1118. depends on CPU_V7
  1119. help
  1120. This option enables the workaround for the 743622 Cortex-A9
  1121. (r2p*) erratum. Under very rare conditions, a faulty
  1122. optimisation in the Cortex-A9 Store Buffer may lead to data
  1123. corruption. This workaround sets a specific bit in the diagnostic
  1124. register of the Cortex-A9 which disables the Store Buffer
  1125. optimisation, preventing the defect from occurring. This has no
  1126. visible impact on the overall performance or power consumption of the
  1127. processor.
  1128. config ARM_ERRATA_751472
  1129. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1130. depends on CPU_V7
  1131. help
  1132. This option enables the workaround for the 751472 Cortex-A9 (prior
  1133. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1134. completion of a following broadcasted operation if the second
  1135. operation is received by a CPU before the ICIALLUIS has completed,
  1136. potentially leading to corrupted entries in the cache or TLB.
  1137. config PL310_ERRATA_753970
  1138. bool "PL310 errata: cache sync operation may be faulty"
  1139. depends on CACHE_PL310
  1140. help
  1141. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1142. Under some condition the effect of cache sync operation on
  1143. the store buffer still remains when the operation completes.
  1144. This means that the store buffer is always asked to drain and
  1145. this prevents it from merging any further writes. The workaround
  1146. is to replace the normal offset of cache sync operation (0x730)
  1147. by another offset targeting an unmapped PL310 register 0x740.
  1148. This has the same effect as the cache sync operation: store buffer
  1149. drain and waiting for all buffers empty.
  1150. config ARM_ERRATA_754322
  1151. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1152. depends on CPU_V7
  1153. help
  1154. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1155. r3p*) erratum. A speculative memory access may cause a page table walk
  1156. which starts prior to an ASID switch but completes afterwards. This
  1157. can populate the micro-TLB with a stale entry which may be hit with
  1158. the new ASID. This workaround places two dsb instructions in the mm
  1159. switching code so that no page table walks can cross the ASID switch.
  1160. config ARM_ERRATA_754327
  1161. bool "ARM errata: no automatic Store Buffer drain"
  1162. depends on CPU_V7 && SMP
  1163. help
  1164. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1165. r2p0) erratum. The Store Buffer does not have any automatic draining
  1166. mechanism and therefore a livelock may occur if an external agent
  1167. continuously polls a memory location waiting to observe an update.
  1168. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1169. written polling loops from denying visibility of updates to memory.
  1170. config ARM_ERRATA_364296
  1171. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1172. depends on CPU_V6 && !SMP
  1173. help
  1174. This options enables the workaround for the 364296 ARM1136
  1175. r0p2 erratum (possible cache data corruption with
  1176. hit-under-miss enabled). It sets the undocumented bit 31 in
  1177. the auxiliary control register and the FI bit in the control
  1178. register, thus disabling hit-under-miss without putting the
  1179. processor into full low interrupt latency mode. ARM11MPCore
  1180. is not affected.
  1181. config ARM_ERRATA_764369
  1182. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1183. depends on CPU_V7 && SMP
  1184. help
  1185. This option enables the workaround for erratum 764369
  1186. affecting Cortex-A9 MPCore with two or more processors (all
  1187. current revisions). Under certain timing circumstances, a data
  1188. cache line maintenance operation by MVA targeting an Inner
  1189. Shareable memory region may fail to proceed up to either the
  1190. Point of Coherency or to the Point of Unification of the
  1191. system. This workaround adds a DSB instruction before the
  1192. relevant cache maintenance functions and sets a specific bit
  1193. in the diagnostic control register of the SCU.
  1194. config PL310_ERRATA_769419
  1195. bool "PL310 errata: no automatic Store Buffer drain"
  1196. depends on CACHE_L2X0
  1197. help
  1198. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1199. not automatically drain. This can cause normal, non-cacheable
  1200. writes to be retained when the memory system is idle, leading
  1201. to suboptimal I/O performance for drivers using coherent DMA.
  1202. This option adds a write barrier to the cpu_idle loop so that,
  1203. on systems with an outer cache, the store buffer is drained
  1204. explicitly.
  1205. config ARM_ERRATA_775420
  1206. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  1207. depends on CPU_V7
  1208. help
  1209. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  1210. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  1211. operation aborts with MMU exception, it might cause the processor
  1212. to deadlock. This workaround puts DSB before executing ISB if
  1213. an abort may occur on cache maintenance.
  1214. endmenu
  1215. source "arch/arm/common/Kconfig"
  1216. menu "Bus support"
  1217. config ARM_AMBA
  1218. bool
  1219. config ISA
  1220. bool
  1221. help
  1222. Find out whether you have ISA slots on your motherboard. ISA is the
  1223. name of a bus system, i.e. the way the CPU talks to the other stuff
  1224. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1225. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1226. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1227. # Select ISA DMA controller support
  1228. config ISA_DMA
  1229. bool
  1230. select ISA_DMA_API
  1231. # Select ISA DMA interface
  1232. config ISA_DMA_API
  1233. bool
  1234. config PCI
  1235. bool "PCI support" if MIGHT_HAVE_PCI
  1236. help
  1237. Find out whether you have a PCI motherboard. PCI is the name of a
  1238. bus system, i.e. the way the CPU talks to the other stuff inside
  1239. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1240. VESA. If you have PCI, say Y, otherwise N.
  1241. config PCI_DOMAINS
  1242. bool
  1243. depends on PCI
  1244. config PCI_NANOENGINE
  1245. bool "BSE nanoEngine PCI support"
  1246. depends on SA1100_NANOENGINE
  1247. help
  1248. Enable PCI on the BSE nanoEngine board.
  1249. config PCI_SYSCALL
  1250. def_bool PCI
  1251. # Select the host bridge type
  1252. config PCI_HOST_VIA82C505
  1253. bool
  1254. depends on PCI && ARCH_SHARK
  1255. default y
  1256. config PCI_HOST_ITE8152
  1257. bool
  1258. depends on PCI && MACH_ARMCORE
  1259. default y
  1260. select DMABOUNCE
  1261. source "drivers/pci/Kconfig"
  1262. source "drivers/pcmcia/Kconfig"
  1263. endmenu
  1264. menu "Kernel Features"
  1265. config HAVE_SMP
  1266. bool
  1267. help
  1268. This option should be selected by machines which have an SMP-
  1269. capable CPU.
  1270. The only effect of this option is to make the SMP-related
  1271. options available to the user for configuration.
  1272. config SMP
  1273. bool "Symmetric Multi-Processing"
  1274. depends on CPU_V6K || CPU_V7
  1275. depends on GENERIC_CLOCKEVENTS
  1276. depends on HAVE_SMP
  1277. depends on MMU
  1278. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1279. select USE_GENERIC_SMP_HELPERS
  1280. help
  1281. This enables support for systems with more than one CPU. If you have
  1282. a system with only one CPU, like most personal computers, say N. If
  1283. you have a system with more than one CPU, say Y.
  1284. If you say N here, the kernel will run on single and multiprocessor
  1285. machines, but will use only one CPU of a multiprocessor machine. If
  1286. you say Y here, the kernel will run on many, but not all, single
  1287. processor machines. On a single processor machine, the kernel will
  1288. run faster if you say N here.
  1289. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1290. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1291. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1292. If you don't know what to do here, say N.
  1293. config SMP_ON_UP
  1294. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1295. depends on EXPERIMENTAL
  1296. depends on SMP && !XIP_KERNEL
  1297. default y
  1298. help
  1299. SMP kernels contain instructions which fail on non-SMP processors.
  1300. Enabling this option allows the kernel to modify itself to make
  1301. these instructions safe. Disabling it allows about 1K of space
  1302. savings.
  1303. If you don't know what to do here, say Y.
  1304. config ARM_CPU_TOPOLOGY
  1305. bool "Support cpu topology definition"
  1306. depends on SMP && CPU_V7
  1307. default y
  1308. help
  1309. Support ARM cpu topology definition. The MPIDR register defines
  1310. affinity between processors which is then used to describe the cpu
  1311. topology of an ARM System.
  1312. config SCHED_MC
  1313. bool "Multi-core scheduler support"
  1314. depends on ARM_CPU_TOPOLOGY
  1315. help
  1316. Multi-core scheduler support improves the CPU scheduler's decision
  1317. making when dealing with multi-core CPU chips at a cost of slightly
  1318. increased overhead in some places. If unsure say N here.
  1319. config SCHED_SMT
  1320. bool "SMT scheduler support"
  1321. depends on ARM_CPU_TOPOLOGY
  1322. help
  1323. Improves the CPU scheduler's decision making when dealing with
  1324. MultiThreading at a cost of slightly increased overhead in some
  1325. places. If unsure say N here.
  1326. config HAVE_ARM_SCU
  1327. bool
  1328. help
  1329. This option enables support for the ARM system coherency unit
  1330. config ARM_ARCH_TIMER
  1331. bool "Architected timer support"
  1332. depends on CPU_V7
  1333. help
  1334. This option enables support for the ARM architected timer
  1335. config HAVE_ARM_TWD
  1336. bool
  1337. depends on SMP
  1338. help
  1339. This options enables support for the ARM timer and watchdog unit
  1340. choice
  1341. prompt "Memory split"
  1342. default VMSPLIT_3G
  1343. help
  1344. Select the desired split between kernel and user memory.
  1345. If you are not absolutely sure what you are doing, leave this
  1346. option alone!
  1347. config VMSPLIT_3G
  1348. bool "3G/1G user/kernel split"
  1349. config VMSPLIT_2G
  1350. bool "2G/2G user/kernel split"
  1351. config VMSPLIT_1G
  1352. bool "1G/3G user/kernel split"
  1353. endchoice
  1354. config PAGE_OFFSET
  1355. hex
  1356. default 0x40000000 if VMSPLIT_1G
  1357. default 0x80000000 if VMSPLIT_2G
  1358. default 0xC0000000
  1359. config NR_CPUS
  1360. int "Maximum number of CPUs (2-32)"
  1361. range 2 32
  1362. depends on SMP
  1363. default "4"
  1364. config HOTPLUG_CPU
  1365. bool "Support for hot-pluggable CPUs"
  1366. depends on SMP && HOTPLUG
  1367. help
  1368. Say Y here to experiment with turning CPUs off and on. CPUs
  1369. can be controlled through /sys/devices/system/cpu.
  1370. config LOCAL_TIMERS
  1371. bool "Use local timer interrupts"
  1372. depends on SMP
  1373. default y
  1374. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1375. help
  1376. Enable support for local timers on SMP platforms, rather then the
  1377. legacy IPI broadcast method. Local timers allows the system
  1378. accounting to be spread across the timer interval, preventing a
  1379. "thundering herd" at every timer tick.
  1380. config ARCH_NR_GPIO
  1381. int
  1382. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1383. default 355 if ARCH_U8500
  1384. default 264 if MACH_H4700
  1385. default 512 if SOC_OMAP5
  1386. default 288 if ARCH_VT8500
  1387. default 0
  1388. help
  1389. Maximum number of GPIOs in the system.
  1390. If unsure, leave the default value.
  1391. source kernel/Kconfig.preempt
  1392. config HZ
  1393. int
  1394. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1395. ARCH_S5PV210 || ARCH_EXYNOS4
  1396. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1397. default AT91_TIMER_HZ if ARCH_AT91
  1398. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1399. default 100
  1400. config THUMB2_KERNEL
  1401. bool "Compile the kernel in Thumb-2 mode"
  1402. depends on CPU_V7 && !CPU_V6 && !CPU_V6K
  1403. select AEABI
  1404. select ARM_ASM_UNIFIED
  1405. select ARM_UNWIND
  1406. help
  1407. By enabling this option, the kernel will be compiled in
  1408. Thumb-2 mode. A compiler/assembler that understand the unified
  1409. ARM-Thumb syntax is needed.
  1410. If unsure, say N.
  1411. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1412. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1413. depends on THUMB2_KERNEL && MODULES
  1414. default y
  1415. help
  1416. Various binutils versions can resolve Thumb-2 branches to
  1417. locally-defined, preemptible global symbols as short-range "b.n"
  1418. branch instructions.
  1419. This is a problem, because there's no guarantee the final
  1420. destination of the symbol, or any candidate locations for a
  1421. trampoline, are within range of the branch. For this reason, the
  1422. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1423. relocation in modules at all, and it makes little sense to add
  1424. support.
  1425. The symptom is that the kernel fails with an "unsupported
  1426. relocation" error when loading some modules.
  1427. Until fixed tools are available, passing
  1428. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1429. code which hits this problem, at the cost of a bit of extra runtime
  1430. stack usage in some cases.
  1431. The problem is described in more detail at:
  1432. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1433. Only Thumb-2 kernels are affected.
  1434. Unless you are sure your tools don't have this problem, say Y.
  1435. config ARM_ASM_UNIFIED
  1436. bool
  1437. config AEABI
  1438. bool "Use the ARM EABI to compile the kernel"
  1439. help
  1440. This option allows for the kernel to be compiled using the latest
  1441. ARM ABI (aka EABI). This is only useful if you are using a user
  1442. space environment that is also compiled with EABI.
  1443. Since there are major incompatibilities between the legacy ABI and
  1444. EABI, especially with regard to structure member alignment, this
  1445. option also changes the kernel syscall calling convention to
  1446. disambiguate both ABIs and allow for backward compatibility support
  1447. (selected with CONFIG_OABI_COMPAT).
  1448. To use this you need GCC version 4.0.0 or later.
  1449. config OABI_COMPAT
  1450. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1451. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1452. default y
  1453. help
  1454. This option preserves the old syscall interface along with the
  1455. new (ARM EABI) one. It also provides a compatibility layer to
  1456. intercept syscalls that have structure arguments which layout
  1457. in memory differs between the legacy ABI and the new ARM EABI
  1458. (only for non "thumb" binaries). This option adds a tiny
  1459. overhead to all syscalls and produces a slightly larger kernel.
  1460. If you know you'll be using only pure EABI user space then you
  1461. can say N here. If this option is not selected and you attempt
  1462. to execute a legacy ABI binary then the result will be
  1463. UNPREDICTABLE (in fact it can be predicted that it won't work
  1464. at all). If in doubt say Y.
  1465. config ARCH_HAS_HOLES_MEMORYMODEL
  1466. bool
  1467. config ARCH_SPARSEMEM_ENABLE
  1468. bool
  1469. config ARCH_SPARSEMEM_DEFAULT
  1470. def_bool ARCH_SPARSEMEM_ENABLE
  1471. config ARCH_SELECT_MEMORY_MODEL
  1472. def_bool ARCH_SPARSEMEM_ENABLE
  1473. config HAVE_ARCH_PFN_VALID
  1474. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1475. config HIGHMEM
  1476. bool "High Memory Support"
  1477. depends on MMU
  1478. help
  1479. The address space of ARM processors is only 4 Gigabytes large
  1480. and it has to accommodate user address space, kernel address
  1481. space as well as some memory mapped IO. That means that, if you
  1482. have a large amount of physical memory and/or IO, not all of the
  1483. memory can be "permanently mapped" by the kernel. The physical
  1484. memory that is not permanently mapped is called "high memory".
  1485. Depending on the selected kernel/user memory split, minimum
  1486. vmalloc space and actual amount of RAM, you may not need this
  1487. option which should result in a slightly faster kernel.
  1488. If unsure, say n.
  1489. config HIGHPTE
  1490. bool "Allocate 2nd-level pagetables from highmem"
  1491. depends on HIGHMEM
  1492. config HW_PERF_EVENTS
  1493. bool "Enable hardware performance counter support for perf events"
  1494. depends on PERF_EVENTS
  1495. default y
  1496. help
  1497. Enable hardware performance counter support for perf events. If
  1498. disabled, perf events will use software events only.
  1499. source "mm/Kconfig"
  1500. config FORCE_MAX_ZONEORDER
  1501. int "Maximum zone order" if ARCH_SHMOBILE
  1502. range 11 64 if ARCH_SHMOBILE
  1503. default "12" if SOC_AM33XX
  1504. default "9" if SA1111
  1505. default "11"
  1506. help
  1507. The kernel memory allocator divides physically contiguous memory
  1508. blocks into "zones", where each zone is a power of two number of
  1509. pages. This option selects the largest power of two that the kernel
  1510. keeps in the memory allocator. If you need to allocate very large
  1511. blocks of physically contiguous memory, then you may need to
  1512. increase this value.
  1513. This config option is actually maximum order plus one. For example,
  1514. a value of 11 means that the largest free memory block is 2^10 pages.
  1515. config ALIGNMENT_TRAP
  1516. bool
  1517. depends on CPU_CP15_MMU
  1518. default y if !ARCH_EBSA110
  1519. select HAVE_PROC_CPU if PROC_FS
  1520. help
  1521. ARM processors cannot fetch/store information which is not
  1522. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1523. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1524. fetch/store instructions will be emulated in software if you say
  1525. here, which has a severe performance impact. This is necessary for
  1526. correct operation of some network protocols. With an IP-only
  1527. configuration it is safe to say N, otherwise say Y.
  1528. config UACCESS_WITH_MEMCPY
  1529. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
  1530. depends on MMU
  1531. default y if CPU_FEROCEON
  1532. help
  1533. Implement faster copy_to_user and clear_user methods for CPU
  1534. cores where a 8-word STM instruction give significantly higher
  1535. memory write throughput than a sequence of individual 32bit stores.
  1536. A possible side effect is a slight increase in scheduling latency
  1537. between threads sharing the same address space if they invoke
  1538. such copy operations with large buffers.
  1539. However, if the CPU data cache is using a write-allocate mode,
  1540. this option is unlikely to provide any performance gain.
  1541. config SECCOMP
  1542. bool
  1543. prompt "Enable seccomp to safely compute untrusted bytecode"
  1544. ---help---
  1545. This kernel feature is useful for number crunching applications
  1546. that may need to compute untrusted bytecode during their
  1547. execution. By using pipes or other transports made available to
  1548. the process as file descriptors supporting the read/write
  1549. syscalls, it's possible to isolate those applications in
  1550. their own address space using seccomp. Once seccomp is
  1551. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1552. and the task is only allowed to execute a few safe syscalls
  1553. defined by each seccomp mode.
  1554. config CC_STACKPROTECTOR
  1555. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1556. depends on EXPERIMENTAL
  1557. help
  1558. This option turns on the -fstack-protector GCC feature. This
  1559. feature puts, at the beginning of functions, a canary value on
  1560. the stack just before the return address, and validates
  1561. the value just before actually returning. Stack based buffer
  1562. overflows (that need to overwrite this return address) now also
  1563. overwrite the canary, which gets detected and the attack is then
  1564. neutralized via a kernel panic.
  1565. This feature requires gcc version 4.2 or above.
  1566. config XEN_DOM0
  1567. def_bool y
  1568. depends on XEN
  1569. config XEN
  1570. bool "Xen guest support on ARM (EXPERIMENTAL)"
  1571. depends on EXPERIMENTAL && ARM && OF
  1572. depends on CPU_V7 && !CPU_V6
  1573. help
  1574. Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
  1575. endmenu
  1576. menu "Boot options"
  1577. config USE_OF
  1578. bool "Flattened Device Tree support"
  1579. select IRQ_DOMAIN
  1580. select OF
  1581. select OF_EARLY_FLATTREE
  1582. help
  1583. Include support for flattened device tree machine descriptions.
  1584. config ATAGS
  1585. bool "Support for the traditional ATAGS boot data passing" if USE_OF
  1586. default y
  1587. help
  1588. This is the traditional way of passing data to the kernel at boot
  1589. time. If you are solely relying on the flattened device tree (or
  1590. the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
  1591. to remove ATAGS support from your kernel binary. If unsure,
  1592. leave this to y.
  1593. config DEPRECATED_PARAM_STRUCT
  1594. bool "Provide old way to pass kernel parameters"
  1595. depends on ATAGS
  1596. help
  1597. This was deprecated in 2001 and announced to live on for 5 years.
  1598. Some old boot loaders still use this way.
  1599. # Compressed boot loader in ROM. Yes, we really want to ask about
  1600. # TEXT and BSS so we preserve their values in the config files.
  1601. config ZBOOT_ROM_TEXT
  1602. hex "Compressed ROM boot loader base address"
  1603. default "0"
  1604. help
  1605. The physical address at which the ROM-able zImage is to be
  1606. placed in the target. Platforms which normally make use of
  1607. ROM-able zImage formats normally set this to a suitable
  1608. value in their defconfig file.
  1609. If ZBOOT_ROM is not enabled, this has no effect.
  1610. config ZBOOT_ROM_BSS
  1611. hex "Compressed ROM boot loader BSS address"
  1612. default "0"
  1613. help
  1614. The base address of an area of read/write memory in the target
  1615. for the ROM-able zImage which must be available while the
  1616. decompressor is running. It must be large enough to hold the
  1617. entire decompressed kernel plus an additional 128 KiB.
  1618. Platforms which normally make use of ROM-able zImage formats
  1619. normally set this to a suitable value in their defconfig file.
  1620. If ZBOOT_ROM is not enabled, this has no effect.
  1621. config ZBOOT_ROM
  1622. bool "Compressed boot loader in ROM/flash"
  1623. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1624. help
  1625. Say Y here if you intend to execute your compressed kernel image
  1626. (zImage) directly from ROM or flash. If unsure, say N.
  1627. choice
  1628. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1629. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1630. default ZBOOT_ROM_NONE
  1631. help
  1632. Include experimental SD/MMC loading code in the ROM-able zImage.
  1633. With this enabled it is possible to write the ROM-able zImage
  1634. kernel image to an MMC or SD card and boot the kernel straight
  1635. from the reset vector. At reset the processor Mask ROM will load
  1636. the first part of the ROM-able zImage which in turn loads the
  1637. rest the kernel image to RAM.
  1638. config ZBOOT_ROM_NONE
  1639. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1640. help
  1641. Do not load image from SD or MMC
  1642. config ZBOOT_ROM_MMCIF
  1643. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1644. help
  1645. Load image from MMCIF hardware block.
  1646. config ZBOOT_ROM_SH_MOBILE_SDHI
  1647. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1648. help
  1649. Load image from SDHI hardware block
  1650. endchoice
  1651. config ARM_APPENDED_DTB
  1652. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1653. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1654. help
  1655. With this option, the boot code will look for a device tree binary
  1656. (DTB) appended to zImage
  1657. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1658. This is meant as a backward compatibility convenience for those
  1659. systems with a bootloader that can't be upgraded to accommodate
  1660. the documented boot protocol using a device tree.
  1661. Beware that there is very little in terms of protection against
  1662. this option being confused by leftover garbage in memory that might
  1663. look like a DTB header after a reboot if no actual DTB is appended
  1664. to zImage. Do not leave this option active in a production kernel
  1665. if you don't intend to always append a DTB. Proper passing of the
  1666. location into r2 of a bootloader provided DTB is always preferable
  1667. to this option.
  1668. config ARM_ATAG_DTB_COMPAT
  1669. bool "Supplement the appended DTB with traditional ATAG information"
  1670. depends on ARM_APPENDED_DTB
  1671. help
  1672. Some old bootloaders can't be updated to a DTB capable one, yet
  1673. they provide ATAGs with memory configuration, the ramdisk address,
  1674. the kernel cmdline string, etc. Such information is dynamically
  1675. provided by the bootloader and can't always be stored in a static
  1676. DTB. To allow a device tree enabled kernel to be used with such
  1677. bootloaders, this option allows zImage to extract the information
  1678. from the ATAG list and store it at run time into the appended DTB.
  1679. choice
  1680. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1681. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1682. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1683. bool "Use bootloader kernel arguments if available"
  1684. help
  1685. Uses the command-line options passed by the boot loader instead of
  1686. the device tree bootargs property. If the boot loader doesn't provide
  1687. any, the device tree bootargs property will be used.
  1688. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1689. bool "Extend with bootloader kernel arguments"
  1690. help
  1691. The command-line arguments provided by the boot loader will be
  1692. appended to the the device tree bootargs property.
  1693. endchoice
  1694. config CMDLINE
  1695. string "Default kernel command string"
  1696. default ""
  1697. help
  1698. On some architectures (EBSA110 and CATS), there is currently no way
  1699. for the boot loader to pass arguments to the kernel. For these
  1700. architectures, you should supply some command-line options at build
  1701. time by entering them here. As a minimum, you should specify the
  1702. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1703. choice
  1704. prompt "Kernel command line type" if CMDLINE != ""
  1705. default CMDLINE_FROM_BOOTLOADER
  1706. depends on ATAGS
  1707. config CMDLINE_FROM_BOOTLOADER
  1708. bool "Use bootloader kernel arguments if available"
  1709. help
  1710. Uses the command-line options passed by the boot loader. If
  1711. the boot loader doesn't provide any, the default kernel command
  1712. string provided in CMDLINE will be used.
  1713. config CMDLINE_EXTEND
  1714. bool "Extend bootloader kernel arguments"
  1715. help
  1716. The command-line arguments provided by the boot loader will be
  1717. appended to the default kernel command string.
  1718. config CMDLINE_FORCE
  1719. bool "Always use the default kernel command string"
  1720. help
  1721. Always use the default kernel command string, even if the boot
  1722. loader passes other arguments to the kernel.
  1723. This is useful if you cannot or don't want to change the
  1724. command-line options your boot loader passes to the kernel.
  1725. endchoice
  1726. config XIP_KERNEL
  1727. bool "Kernel Execute-In-Place from ROM"
  1728. depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
  1729. help
  1730. Execute-In-Place allows the kernel to run from non-volatile storage
  1731. directly addressable by the CPU, such as NOR flash. This saves RAM
  1732. space since the text section of the kernel is not loaded from flash
  1733. to RAM. Read-write sections, such as the data section and stack,
  1734. are still copied to RAM. The XIP kernel is not compressed since
  1735. it has to run directly from flash, so it will take more space to
  1736. store it. The flash address used to link the kernel object files,
  1737. and for storing it, is configuration dependent. Therefore, if you
  1738. say Y here, you must know the proper physical address where to
  1739. store the kernel image depending on your own flash memory usage.
  1740. Also note that the make target becomes "make xipImage" rather than
  1741. "make zImage" or "make Image". The final kernel binary to put in
  1742. ROM memory will be arch/arm/boot/xipImage.
  1743. If unsure, say N.
  1744. config XIP_PHYS_ADDR
  1745. hex "XIP Kernel Physical Location"
  1746. depends on XIP_KERNEL
  1747. default "0x00080000"
  1748. help
  1749. This is the physical address in your flash memory the kernel will
  1750. be linked for and stored to. This address is dependent on your
  1751. own flash usage.
  1752. config KEXEC
  1753. bool "Kexec system call (EXPERIMENTAL)"
  1754. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1755. help
  1756. kexec is a system call that implements the ability to shutdown your
  1757. current kernel, and to start another kernel. It is like a reboot
  1758. but it is independent of the system firmware. And like a reboot
  1759. you can start any kernel with it, not just Linux.
  1760. It is an ongoing process to be certain the hardware in a machine
  1761. is properly shutdown, so do not be surprised if this code does not
  1762. initially work for you. It may help to enable device hotplugging
  1763. support.
  1764. config ATAGS_PROC
  1765. bool "Export atags in procfs"
  1766. depends on ATAGS && KEXEC
  1767. default y
  1768. help
  1769. Should the atags used to boot the kernel be exported in an "atags"
  1770. file in procfs. Useful with kexec.
  1771. config CRASH_DUMP
  1772. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1773. depends on EXPERIMENTAL
  1774. help
  1775. Generate crash dump after being started by kexec. This should
  1776. be normally only set in special crash dump kernels which are
  1777. loaded in the main kernel with kexec-tools into a specially
  1778. reserved region and then later executed after a crash by
  1779. kdump/kexec. The crash dump kernel must be compiled to a
  1780. memory address not used by the main kernel
  1781. For more details see Documentation/kdump/kdump.txt
  1782. config AUTO_ZRELADDR
  1783. bool "Auto calculation of the decompressed kernel image address"
  1784. depends on !ZBOOT_ROM && !ARCH_U300
  1785. help
  1786. ZRELADDR is the physical address where the decompressed kernel
  1787. image will be placed. If AUTO_ZRELADDR is selected, the address
  1788. will be determined at run-time by masking the current IP with
  1789. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1790. from start of memory.
  1791. endmenu
  1792. menu "CPU Power Management"
  1793. if ARCH_HAS_CPUFREQ
  1794. source "drivers/cpufreq/Kconfig"
  1795. config CPU_FREQ_IMX
  1796. tristate "CPUfreq driver for i.MX CPUs"
  1797. depends on ARCH_MXC && CPU_FREQ
  1798. select CPU_FREQ_TABLE
  1799. help
  1800. This enables the CPUfreq driver for i.MX CPUs.
  1801. config CPU_FREQ_SA1100
  1802. bool
  1803. config CPU_FREQ_SA1110
  1804. bool
  1805. config CPU_FREQ_INTEGRATOR
  1806. tristate "CPUfreq driver for ARM Integrator CPUs"
  1807. depends on ARCH_INTEGRATOR && CPU_FREQ
  1808. default y
  1809. help
  1810. This enables the CPUfreq driver for ARM Integrator CPUs.
  1811. For details, take a look at <file:Documentation/cpu-freq>.
  1812. If in doubt, say Y.
  1813. config CPU_FREQ_PXA
  1814. bool
  1815. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1816. default y
  1817. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1818. select CPU_FREQ_TABLE
  1819. config CPU_FREQ_S3C
  1820. bool
  1821. help
  1822. Internal configuration node for common cpufreq on Samsung SoC
  1823. config CPU_FREQ_S3C24XX
  1824. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1825. depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
  1826. select CPU_FREQ_S3C
  1827. help
  1828. This enables the CPUfreq driver for the Samsung S3C24XX family
  1829. of CPUs.
  1830. For details, take a look at <file:Documentation/cpu-freq>.
  1831. If in doubt, say N.
  1832. config CPU_FREQ_S3C24XX_PLL
  1833. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1834. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1835. help
  1836. Compile in support for changing the PLL frequency from the
  1837. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1838. after a frequency change, so by default it is not enabled.
  1839. This also means that the PLL tables for the selected CPU(s) will
  1840. be built which may increase the size of the kernel image.
  1841. config CPU_FREQ_S3C24XX_DEBUG
  1842. bool "Debug CPUfreq Samsung driver core"
  1843. depends on CPU_FREQ_S3C24XX
  1844. help
  1845. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1846. config CPU_FREQ_S3C24XX_IODEBUG
  1847. bool "Debug CPUfreq Samsung driver IO timing"
  1848. depends on CPU_FREQ_S3C24XX
  1849. help
  1850. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1851. config CPU_FREQ_S3C24XX_DEBUGFS
  1852. bool "Export debugfs for CPUFreq"
  1853. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1854. help
  1855. Export status information via debugfs.
  1856. endif
  1857. source "drivers/cpuidle/Kconfig"
  1858. endmenu
  1859. menu "Floating point emulation"
  1860. comment "At least one emulation must be selected"
  1861. config FPE_NWFPE
  1862. bool "NWFPE math emulation"
  1863. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1864. ---help---
  1865. Say Y to include the NWFPE floating point emulator in the kernel.
  1866. This is necessary to run most binaries. Linux does not currently
  1867. support floating point hardware so you need to say Y here even if
  1868. your machine has an FPA or floating point co-processor podule.
  1869. You may say N here if you are going to load the Acorn FPEmulator
  1870. early in the bootup.
  1871. config FPE_NWFPE_XP
  1872. bool "Support extended precision"
  1873. depends on FPE_NWFPE
  1874. help
  1875. Say Y to include 80-bit support in the kernel floating-point
  1876. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1877. Note that gcc does not generate 80-bit operations by default,
  1878. so in most cases this option only enlarges the size of the
  1879. floating point emulator without any good reason.
  1880. You almost surely want to say N here.
  1881. config FPE_FASTFPE
  1882. bool "FastFPE math emulation (EXPERIMENTAL)"
  1883. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1884. ---help---
  1885. Say Y here to include the FAST floating point emulator in the kernel.
  1886. This is an experimental much faster emulator which now also has full
  1887. precision for the mantissa. It does not support any exceptions.
  1888. It is very simple, and approximately 3-6 times faster than NWFPE.
  1889. It should be sufficient for most programs. It may be not suitable
  1890. for scientific calculations, but you have to check this for yourself.
  1891. If you do not feel you need a faster FP emulation you should better
  1892. choose NWFPE.
  1893. config VFP
  1894. bool "VFP-format floating point maths"
  1895. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1896. help
  1897. Say Y to include VFP support code in the kernel. This is needed
  1898. if your hardware includes a VFP unit.
  1899. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1900. release notes and additional status information.
  1901. Say N if your target does not have VFP hardware.
  1902. config VFPv3
  1903. bool
  1904. depends on VFP
  1905. default y if CPU_V7
  1906. config NEON
  1907. bool "Advanced SIMD (NEON) Extension support"
  1908. depends on VFPv3 && CPU_V7
  1909. help
  1910. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1911. Extension.
  1912. endmenu
  1913. menu "Userspace binary formats"
  1914. source "fs/Kconfig.binfmt"
  1915. config ARTHUR
  1916. tristate "RISC OS personality"
  1917. depends on !AEABI
  1918. help
  1919. Say Y here to include the kernel code necessary if you want to run
  1920. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1921. experimental; if this sounds frightening, say N and sleep in peace.
  1922. You can also say M here to compile this support as a module (which
  1923. will be called arthur).
  1924. endmenu
  1925. menu "Power management options"
  1926. source "kernel/power/Kconfig"
  1927. config ARCH_SUSPEND_POSSIBLE
  1928. depends on !ARCH_S5PC100
  1929. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1930. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1931. def_bool y
  1932. config ARM_CPU_SUSPEND
  1933. def_bool PM_SLEEP
  1934. endmenu
  1935. source "net/Kconfig"
  1936. source "drivers/Kconfig"
  1937. source "fs/Kconfig"
  1938. source "arch/arm/Kconfig.debug"
  1939. source "security/Kconfig"
  1940. source "crypto/Kconfig"
  1941. source "lib/Kconfig"