amd74xx.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359
  1. /*
  2. * Version 2.25
  3. *
  4. * AMD 755/756/766/8111 and nVidia nForce/2/2s/3/3s/CK804/MCP04
  5. * IDE driver for Linux.
  6. *
  7. * Copyright (c) 2000-2002 Vojtech Pavlik
  8. * Copyright (c) 2007 Bartlomiej Zolnierkiewicz
  9. *
  10. * Based on the work of:
  11. * Andre Hedrick
  12. */
  13. /*
  14. * This program is free software; you can redistribute it and/or modify it
  15. * under the terms of the GNU General Public License version 2 as published by
  16. * the Free Software Foundation.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/ioport.h>
  21. #include <linux/blkdev.h>
  22. #include <linux/pci.h>
  23. #include <linux/init.h>
  24. #include <linux/ide.h>
  25. #include <asm/io.h>
  26. #include "ide-timing.h"
  27. enum {
  28. AMD_IDE_CONFIG = 0x41,
  29. AMD_CABLE_DETECT = 0x42,
  30. AMD_DRIVE_TIMING = 0x48,
  31. AMD_8BIT_TIMING = 0x4e,
  32. AMD_ADDRESS_SETUP = 0x4c,
  33. AMD_UDMA_TIMING = 0x50,
  34. };
  35. static unsigned int amd_80w;
  36. static unsigned int amd_clock;
  37. static char *amd_dma[] = { "16", "25", "33", "44", "66", "100", "133" };
  38. static unsigned char amd_cyc2udma[] = { 6, 6, 5, 4, 0, 1, 1, 2, 2, 3, 3, 3, 3, 3, 3, 7 };
  39. static inline u8 amd_offset(struct pci_dev *dev)
  40. {
  41. return (dev->vendor == PCI_VENDOR_ID_NVIDIA) ? 0x10 : 0;
  42. }
  43. /*
  44. * amd_set_speed() writes timing values to the chipset registers
  45. */
  46. static void amd_set_speed(struct pci_dev *dev, u8 dn, u8 udma_mask,
  47. struct ide_timing *timing)
  48. {
  49. u8 t = 0, offset = amd_offset(dev);
  50. pci_read_config_byte(dev, AMD_ADDRESS_SETUP + offset, &t);
  51. t = (t & ~(3 << ((3 - dn) << 1))) | ((FIT(timing->setup, 1, 4) - 1) << ((3 - dn) << 1));
  52. pci_write_config_byte(dev, AMD_ADDRESS_SETUP + offset, t);
  53. pci_write_config_byte(dev, AMD_8BIT_TIMING + offset + (1 - (dn >> 1)),
  54. ((FIT(timing->act8b, 1, 16) - 1) << 4) | (FIT(timing->rec8b, 1, 16) - 1));
  55. pci_write_config_byte(dev, AMD_DRIVE_TIMING + offset + (3 - dn),
  56. ((FIT(timing->active, 1, 16) - 1) << 4) | (FIT(timing->recover, 1, 16) - 1));
  57. switch (udma_mask) {
  58. case ATA_UDMA2: t = timing->udma ? (0xc0 | (FIT(timing->udma, 2, 5) - 2)) : 0x03; break;
  59. case ATA_UDMA4: t = timing->udma ? (0xc0 | amd_cyc2udma[FIT(timing->udma, 2, 10)]) : 0x03; break;
  60. case ATA_UDMA5: t = timing->udma ? (0xc0 | amd_cyc2udma[FIT(timing->udma, 1, 10)]) : 0x03; break;
  61. case ATA_UDMA6: t = timing->udma ? (0xc0 | amd_cyc2udma[FIT(timing->udma, 1, 15)]) : 0x03; break;
  62. default: return;
  63. }
  64. pci_write_config_byte(dev, AMD_UDMA_TIMING + offset + (3 - dn), t);
  65. }
  66. /*
  67. * amd_set_drive() computes timing values and configures the chipset
  68. * to a desired transfer mode. It also can be called by upper layers.
  69. */
  70. static void amd_set_drive(ide_drive_t *drive, const u8 speed)
  71. {
  72. ide_hwif_t *hwif = drive->hwif;
  73. ide_drive_t *peer = hwif->drives + (~drive->dn & 1);
  74. struct ide_timing t, p;
  75. int T, UT;
  76. u8 udma_mask = hwif->ultra_mask;
  77. T = 1000000000 / amd_clock;
  78. UT = (udma_mask == ATA_UDMA2) ? T : (T / 2);
  79. ide_timing_compute(drive, speed, &t, T, UT);
  80. if (peer->present) {
  81. ide_timing_compute(peer, peer->current_speed, &p, T, UT);
  82. ide_timing_merge(&p, &t, &t, IDE_TIMING_8BIT);
  83. }
  84. if (speed == XFER_UDMA_5 && amd_clock <= 33333) t.udma = 1;
  85. if (speed == XFER_UDMA_6 && amd_clock <= 33333) t.udma = 15;
  86. amd_set_speed(hwif->pci_dev, drive->dn, udma_mask, &t);
  87. }
  88. /*
  89. * amd_set_pio_mode() is a callback from upper layers for PIO-only tuning.
  90. */
  91. static void amd_set_pio_mode(ide_drive_t *drive, const u8 pio)
  92. {
  93. amd_set_drive(drive, XFER_PIO_0 + pio);
  94. }
  95. static void __devinit amd7409_cable_detect(struct pci_dev *dev,
  96. const char *name)
  97. {
  98. /* no host side cable detection */
  99. amd_80w = 0x03;
  100. }
  101. static void __devinit amd7411_cable_detect(struct pci_dev *dev,
  102. const char *name)
  103. {
  104. int i;
  105. u32 u = 0;
  106. u8 t = 0, offset = amd_offset(dev);
  107. pci_read_config_byte(dev, AMD_CABLE_DETECT + offset, &t);
  108. pci_read_config_dword(dev, AMD_UDMA_TIMING + offset, &u);
  109. amd_80w = ((t & 0x3) ? 1 : 0) | ((t & 0xc) ? 2 : 0);
  110. for (i = 24; i >= 0; i -= 8)
  111. if (((u >> i) & 4) && !(amd_80w & (1 << (1 - (i >> 4))))) {
  112. printk(KERN_WARNING "%s: BIOS didn't set cable bits "
  113. "correctly. Enabling workaround.\n",
  114. name);
  115. amd_80w |= (1 << (1 - (i >> 4)));
  116. }
  117. }
  118. /*
  119. * The initialization callback. Initialize drive independent registers.
  120. */
  121. static unsigned int __devinit init_chipset_amd74xx(struct pci_dev *dev,
  122. const char *name)
  123. {
  124. u8 t = 0, offset = amd_offset(dev);
  125. /*
  126. * Check 80-wire cable presence.
  127. */
  128. if (dev->vendor == PCI_VENDOR_ID_AMD &&
  129. dev->device == PCI_DEVICE_ID_AMD_COBRA_7401)
  130. ; /* no UDMA > 2 */
  131. else if (dev->vendor == PCI_VENDOR_ID_AMD &&
  132. dev->device == PCI_DEVICE_ID_AMD_VIPER_7409)
  133. amd7409_cable_detect(dev, name);
  134. else
  135. amd7411_cable_detect(dev, name);
  136. /*
  137. * Take care of prefetch & postwrite.
  138. */
  139. pci_read_config_byte(dev, AMD_IDE_CONFIG + offset, &t);
  140. /*
  141. * Check for broken FIFO support.
  142. */
  143. if (dev->vendor == PCI_VENDOR_ID_AMD &&
  144. dev->vendor == PCI_DEVICE_ID_AMD_VIPER_7411)
  145. t &= 0x0f;
  146. else
  147. t |= 0xf0;
  148. pci_write_config_byte(dev, AMD_IDE_CONFIG + offset, t);
  149. /*
  150. * Determine the system bus clock.
  151. */
  152. amd_clock = system_bus_clock() * 1000;
  153. switch (amd_clock) {
  154. case 33000: amd_clock = 33333; break;
  155. case 37000: amd_clock = 37500; break;
  156. case 41000: amd_clock = 41666; break;
  157. }
  158. if (amd_clock < 20000 || amd_clock > 50000) {
  159. printk(KERN_WARNING "%s: User given PCI clock speed impossible (%d), using 33 MHz instead.\n",
  160. name, amd_clock);
  161. amd_clock = 33333;
  162. }
  163. return dev->irq;
  164. }
  165. static void __devinit init_hwif_amd74xx(ide_hwif_t *hwif)
  166. {
  167. if (hwif->irq == 0) /* 0 is bogus but will do for now */
  168. hwif->irq = pci_get_legacy_ide_irq(hwif->pci_dev, hwif->channel);
  169. hwif->set_pio_mode = &amd_set_pio_mode;
  170. hwif->set_dma_mode = &amd_set_drive;
  171. if (!hwif->dma_base)
  172. return;
  173. if (hwif->cbl != ATA_CBL_PATA40_SHORT) {
  174. if ((amd_80w >> hwif->channel) & 1)
  175. hwif->cbl = ATA_CBL_PATA80;
  176. else
  177. hwif->cbl = ATA_CBL_PATA40;
  178. }
  179. }
  180. #define IDE_HFLAGS_AMD \
  181. (IDE_HFLAG_PIO_NO_BLACKLIST | \
  182. IDE_HFLAG_PIO_NO_DOWNGRADE | \
  183. IDE_HFLAG_ABUSE_SET_DMA_MODE | \
  184. IDE_HFLAG_POST_SET_MODE | \
  185. IDE_HFLAG_IO_32BIT | \
  186. IDE_HFLAG_UNMASK_IRQS | \
  187. IDE_HFLAG_BOOTABLE)
  188. #define DECLARE_AMD_DEV(name_str, swdma, udma) \
  189. { \
  190. .name = name_str, \
  191. .init_chipset = init_chipset_amd74xx, \
  192. .init_hwif = init_hwif_amd74xx, \
  193. .enablebits = {{0x40,0x02,0x02}, {0x40,0x01,0x01}}, \
  194. .host_flags = IDE_HFLAGS_AMD, \
  195. .pio_mask = ATA_PIO5, \
  196. .swdma_mask = swdma, \
  197. .mwdma_mask = ATA_MWDMA2, \
  198. .udma_mask = udma, \
  199. }
  200. #define DECLARE_NV_DEV(name_str, udma) \
  201. { \
  202. .name = name_str, \
  203. .init_chipset = init_chipset_amd74xx, \
  204. .init_hwif = init_hwif_amd74xx, \
  205. .enablebits = {{0x50,0x02,0x02}, {0x50,0x01,0x01}}, \
  206. .host_flags = IDE_HFLAGS_AMD, \
  207. .pio_mask = ATA_PIO5, \
  208. .swdma_mask = ATA_SWDMA2, \
  209. .mwdma_mask = ATA_MWDMA2, \
  210. .udma_mask = udma, \
  211. }
  212. static const struct ide_port_info amd74xx_chipsets[] __devinitdata = {
  213. /* 0 */ DECLARE_AMD_DEV("AMD7401", 0x00, ATA_UDMA2),
  214. /* 1 */ DECLARE_AMD_DEV("AMD7409", ATA_SWDMA2, ATA_UDMA4),
  215. /* 2 */ DECLARE_AMD_DEV("AMD7411", ATA_SWDMA2, ATA_UDMA5),
  216. /* 3 */ DECLARE_AMD_DEV("AMD7441", ATA_SWDMA2, ATA_UDMA5),
  217. /* 4 */ DECLARE_AMD_DEV("AMD8111", ATA_SWDMA2, ATA_UDMA6),
  218. /* 5 */ DECLARE_NV_DEV("NFORCE", ATA_UDMA5),
  219. /* 6 */ DECLARE_NV_DEV("NFORCE2", ATA_UDMA6),
  220. /* 7 */ DECLARE_NV_DEV("NFORCE2-U400R", ATA_UDMA6),
  221. /* 8 */ DECLARE_NV_DEV("NFORCE2-U400R-SATA", ATA_UDMA6),
  222. /* 9 */ DECLARE_NV_DEV("NFORCE3-150", ATA_UDMA6),
  223. /* 10 */ DECLARE_NV_DEV("NFORCE3-250", ATA_UDMA6),
  224. /* 11 */ DECLARE_NV_DEV("NFORCE3-250-SATA", ATA_UDMA6),
  225. /* 12 */ DECLARE_NV_DEV("NFORCE3-250-SATA2", ATA_UDMA6),
  226. /* 13 */ DECLARE_NV_DEV("NFORCE-CK804", ATA_UDMA6),
  227. /* 14 */ DECLARE_NV_DEV("NFORCE-MCP04", ATA_UDMA6),
  228. /* 15 */ DECLARE_NV_DEV("NFORCE-MCP51", ATA_UDMA6),
  229. /* 16 */ DECLARE_NV_DEV("NFORCE-MCP55", ATA_UDMA6),
  230. /* 17 */ DECLARE_NV_DEV("NFORCE-MCP61", ATA_UDMA6),
  231. /* 18 */ DECLARE_NV_DEV("NFORCE-MCP65", ATA_UDMA6),
  232. /* 19 */ DECLARE_NV_DEV("NFORCE-MCP67", ATA_UDMA6),
  233. /* 20 */ DECLARE_NV_DEV("NFORCE-MCP73", ATA_UDMA6),
  234. /* 21 */ DECLARE_NV_DEV("NFORCE-MCP77", ATA_UDMA6),
  235. /* 22 */ DECLARE_AMD_DEV("AMD5536", ATA_SWDMA2, ATA_UDMA5),
  236. };
  237. static int __devinit amd74xx_probe(struct pci_dev *dev, const struct pci_device_id *id)
  238. {
  239. struct ide_port_info d;
  240. u8 idx = id->driver_data;
  241. d = amd74xx_chipsets[idx];
  242. /*
  243. * Check for bad SWDMA and incorrectly wired Serenade mainboards.
  244. */
  245. if (idx == 1) {
  246. if (dev->revision <= 7)
  247. d.swdma_mask = 0;
  248. d.host_flags |= IDE_HFLAG_CLEAR_SIMPLEX;
  249. } else if (idx == 4) {
  250. if (dev->subsystem_vendor == PCI_VENDOR_ID_AMD &&
  251. dev->subsystem_device == PCI_DEVICE_ID_AMD_SERENADE)
  252. d.udma_mask = ATA_UDMA5;
  253. }
  254. printk(KERN_INFO "%s: %s (rev %02x) UDMA%s controller\n",
  255. d.name, pci_name(dev), dev->revision,
  256. amd_dma[fls(d.udma_mask) - 1]);
  257. return ide_setup_pci_device(dev, &d);
  258. }
  259. static const struct pci_device_id amd74xx_pci_tbl[] = {
  260. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_COBRA_7401), 0 },
  261. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_VIPER_7409), 1 },
  262. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_VIPER_7411), 2 },
  263. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_OPUS_7441), 3 },
  264. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_8111_IDE), 4 },
  265. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_IDE), 5 },
  266. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE), 6 },
  267. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE), 7 },
  268. #ifdef CONFIG_BLK_DEV_IDE_SATA
  269. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA), 8 },
  270. #endif
  271. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE), 9 },
  272. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE), 10 },
  273. #ifdef CONFIG_BLK_DEV_IDE_SATA
  274. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA), 11 },
  275. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2), 12 },
  276. #endif
  277. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_IDE), 13 },
  278. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_IDE), 14 },
  279. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_IDE), 15 },
  280. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_IDE), 16 },
  281. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_IDE), 17 },
  282. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP65_IDE), 18 },
  283. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP67_IDE), 19 },
  284. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP73_IDE), 20 },
  285. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP77_IDE), 21 },
  286. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CS5536_IDE), 22 },
  287. { 0, },
  288. };
  289. MODULE_DEVICE_TABLE(pci, amd74xx_pci_tbl);
  290. static struct pci_driver driver = {
  291. .name = "AMD_IDE",
  292. .id_table = amd74xx_pci_tbl,
  293. .probe = amd74xx_probe,
  294. };
  295. static int __init amd74xx_ide_init(void)
  296. {
  297. return ide_pci_register_driver(&driver);
  298. }
  299. module_init(amd74xx_ide_init);
  300. MODULE_AUTHOR("Vojtech Pavlik");
  301. MODULE_DESCRIPTION("AMD PCI IDE driver");
  302. MODULE_LICENSE("GPL");