iwl-core.c 87 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 - 2009 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *****************************************************************************/
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/etherdevice.h>
  31. #include <net/mac80211.h>
  32. #include "iwl-eeprom.h"
  33. #include "iwl-dev.h" /* FIXME: remove */
  34. #include "iwl-debug.h"
  35. #include "iwl-core.h"
  36. #include "iwl-io.h"
  37. #include "iwl-power.h"
  38. #include "iwl-sta.h"
  39. #include "iwl-helpers.h"
  40. MODULE_DESCRIPTION("iwl core");
  41. MODULE_VERSION(IWLWIFI_VERSION);
  42. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  43. MODULE_LICENSE("GPL");
  44. #define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
  45. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  46. IWL_RATE_SISO_##s##M_PLCP, \
  47. IWL_RATE_MIMO2_##s##M_PLCP,\
  48. IWL_RATE_MIMO3_##s##M_PLCP,\
  49. IWL_RATE_##r##M_IEEE, \
  50. IWL_RATE_##ip##M_INDEX, \
  51. IWL_RATE_##in##M_INDEX, \
  52. IWL_RATE_##rp##M_INDEX, \
  53. IWL_RATE_##rn##M_INDEX, \
  54. IWL_RATE_##pp##M_INDEX, \
  55. IWL_RATE_##np##M_INDEX }
  56. u32 iwl_debug_level;
  57. EXPORT_SYMBOL(iwl_debug_level);
  58. static irqreturn_t iwl_isr(int irq, void *data);
  59. /*
  60. * Parameter order:
  61. * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
  62. *
  63. * If there isn't a valid next or previous rate then INV is used which
  64. * maps to IWL_RATE_INVALID
  65. *
  66. */
  67. const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
  68. IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
  69. IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
  70. IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  71. IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
  72. IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  73. IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
  74. IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  75. IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  76. IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  77. IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  78. IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  79. IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  80. IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
  81. /* FIXME:RS: ^^ should be INV (legacy) */
  82. };
  83. EXPORT_SYMBOL(iwl_rates);
  84. /**
  85. * translate ucode response to mac80211 tx status control values
  86. */
  87. void iwl_hwrate_to_tx_control(struct iwl_priv *priv, u32 rate_n_flags,
  88. struct ieee80211_tx_info *info)
  89. {
  90. struct ieee80211_tx_rate *r = &info->control.rates[0];
  91. info->antenna_sel_tx =
  92. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  93. if (rate_n_flags & RATE_MCS_HT_MSK)
  94. r->flags |= IEEE80211_TX_RC_MCS;
  95. if (rate_n_flags & RATE_MCS_GF_MSK)
  96. r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
  97. if (rate_n_flags & RATE_MCS_HT40_MSK)
  98. r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  99. if (rate_n_flags & RATE_MCS_DUP_MSK)
  100. r->flags |= IEEE80211_TX_RC_DUP_DATA;
  101. if (rate_n_flags & RATE_MCS_SGI_MSK)
  102. r->flags |= IEEE80211_TX_RC_SHORT_GI;
  103. r->idx = iwl_hwrate_to_mac80211_idx(rate_n_flags, info->band);
  104. }
  105. EXPORT_SYMBOL(iwl_hwrate_to_tx_control);
  106. int iwl_hwrate_to_plcp_idx(u32 rate_n_flags)
  107. {
  108. int idx = 0;
  109. /* HT rate format */
  110. if (rate_n_flags & RATE_MCS_HT_MSK) {
  111. idx = (rate_n_flags & 0xff);
  112. if (idx >= IWL_RATE_MIMO3_6M_PLCP)
  113. idx = idx - IWL_RATE_MIMO3_6M_PLCP;
  114. else if (idx >= IWL_RATE_MIMO2_6M_PLCP)
  115. idx = idx - IWL_RATE_MIMO2_6M_PLCP;
  116. idx += IWL_FIRST_OFDM_RATE;
  117. /* skip 9M not supported in ht*/
  118. if (idx >= IWL_RATE_9M_INDEX)
  119. idx += 1;
  120. if ((idx >= IWL_FIRST_OFDM_RATE) && (idx <= IWL_LAST_OFDM_RATE))
  121. return idx;
  122. /* legacy rate format, search for match in table */
  123. } else {
  124. for (idx = 0; idx < ARRAY_SIZE(iwl_rates); idx++)
  125. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  126. return idx;
  127. }
  128. return -1;
  129. }
  130. EXPORT_SYMBOL(iwl_hwrate_to_plcp_idx);
  131. int iwl_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
  132. {
  133. int idx = 0;
  134. int band_offset = 0;
  135. /* HT rate format: mac80211 wants an MCS number, which is just LSB */
  136. if (rate_n_flags & RATE_MCS_HT_MSK) {
  137. idx = (rate_n_flags & 0xff);
  138. return idx;
  139. /* Legacy rate format, search for match in table */
  140. } else {
  141. if (band == IEEE80211_BAND_5GHZ)
  142. band_offset = IWL_FIRST_OFDM_RATE;
  143. for (idx = band_offset; idx < IWL_RATE_COUNT_LEGACY; idx++)
  144. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  145. return idx - band_offset;
  146. }
  147. return -1;
  148. }
  149. u8 iwl_toggle_tx_ant(struct iwl_priv *priv, u8 ant)
  150. {
  151. int i;
  152. u8 ind = ant;
  153. for (i = 0; i < RATE_ANT_NUM - 1; i++) {
  154. ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
  155. if (priv->hw_params.valid_tx_ant & BIT(ind))
  156. return ind;
  157. }
  158. return ant;
  159. }
  160. const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  161. EXPORT_SYMBOL(iwl_bcast_addr);
  162. /* This function both allocates and initializes hw and priv. */
  163. struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
  164. struct ieee80211_ops *hw_ops)
  165. {
  166. struct iwl_priv *priv;
  167. /* mac80211 allocates memory for this device instance, including
  168. * space for this driver's private structure */
  169. struct ieee80211_hw *hw =
  170. ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
  171. if (hw == NULL) {
  172. printk(KERN_ERR "%s: Can not allocate network device\n",
  173. cfg->name);
  174. goto out;
  175. }
  176. priv = hw->priv;
  177. priv->hw = hw;
  178. out:
  179. return hw;
  180. }
  181. EXPORT_SYMBOL(iwl_alloc_all);
  182. void iwl_hw_detect(struct iwl_priv *priv)
  183. {
  184. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  185. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  186. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  187. }
  188. EXPORT_SYMBOL(iwl_hw_detect);
  189. int iwl_hw_nic_init(struct iwl_priv *priv)
  190. {
  191. unsigned long flags;
  192. struct iwl_rx_queue *rxq = &priv->rxq;
  193. int ret;
  194. /* nic_init */
  195. spin_lock_irqsave(&priv->lock, flags);
  196. priv->cfg->ops->lib->apm_ops.init(priv);
  197. iwl_write32(priv, CSR_INT_COALESCING, 512 / 32);
  198. spin_unlock_irqrestore(&priv->lock, flags);
  199. ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  200. priv->cfg->ops->lib->apm_ops.config(priv);
  201. /* Allocate the RX queue, or reset if it is already allocated */
  202. if (!rxq->bd) {
  203. ret = iwl_rx_queue_alloc(priv);
  204. if (ret) {
  205. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  206. return -ENOMEM;
  207. }
  208. } else
  209. iwl_rx_queue_reset(priv, rxq);
  210. iwl_rx_replenish(priv);
  211. iwl_rx_init(priv, rxq);
  212. spin_lock_irqsave(&priv->lock, flags);
  213. rxq->need_update = 1;
  214. iwl_rx_queue_update_write_ptr(priv, rxq);
  215. spin_unlock_irqrestore(&priv->lock, flags);
  216. /* Allocate and init all Tx and Command queues */
  217. ret = iwl_txq_ctx_reset(priv);
  218. if (ret)
  219. return ret;
  220. set_bit(STATUS_INIT, &priv->status);
  221. return 0;
  222. }
  223. EXPORT_SYMBOL(iwl_hw_nic_init);
  224. /*
  225. * QoS support
  226. */
  227. void iwl_activate_qos(struct iwl_priv *priv, u8 force)
  228. {
  229. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  230. return;
  231. priv->qos_data.def_qos_parm.qos_flags = 0;
  232. if (priv->qos_data.qos_cap.q_AP.queue_request &&
  233. !priv->qos_data.qos_cap.q_AP.txop_request)
  234. priv->qos_data.def_qos_parm.qos_flags |=
  235. QOS_PARAM_FLG_TXOP_TYPE_MSK;
  236. if (priv->qos_data.qos_active)
  237. priv->qos_data.def_qos_parm.qos_flags |=
  238. QOS_PARAM_FLG_UPDATE_EDCA_MSK;
  239. if (priv->current_ht_config.is_ht)
  240. priv->qos_data.def_qos_parm.qos_flags |= QOS_PARAM_FLG_TGN_MSK;
  241. if (force || iwl_is_associated(priv)) {
  242. IWL_DEBUG_QOS(priv, "send QoS cmd with Qos active=%d FLAGS=0x%X\n",
  243. priv->qos_data.qos_active,
  244. priv->qos_data.def_qos_parm.qos_flags);
  245. iwl_send_cmd_pdu_async(priv, REPLY_QOS_PARAM,
  246. sizeof(struct iwl_qosparam_cmd),
  247. &priv->qos_data.def_qos_parm, NULL);
  248. }
  249. }
  250. EXPORT_SYMBOL(iwl_activate_qos);
  251. /*
  252. * AC CWmin CW max AIFSN TXOP Limit TXOP Limit
  253. * (802.11b) (802.11a/g)
  254. * AC_BK 15 1023 7 0 0
  255. * AC_BE 15 1023 3 0 0
  256. * AC_VI 7 15 2 6.016ms 3.008ms
  257. * AC_VO 3 7 2 3.264ms 1.504ms
  258. */
  259. void iwl_reset_qos(struct iwl_priv *priv)
  260. {
  261. u16 cw_min = 15;
  262. u16 cw_max = 1023;
  263. u8 aifs = 2;
  264. bool is_legacy = false;
  265. unsigned long flags;
  266. int i;
  267. spin_lock_irqsave(&priv->lock, flags);
  268. /* QoS always active in AP and ADHOC mode
  269. * In STA mode wait for association
  270. */
  271. if (priv->iw_mode == NL80211_IFTYPE_ADHOC ||
  272. priv->iw_mode == NL80211_IFTYPE_AP)
  273. priv->qos_data.qos_active = 1;
  274. else
  275. priv->qos_data.qos_active = 0;
  276. /* check for legacy mode */
  277. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  278. (priv->active_rate & IWL_OFDM_RATES_MASK) == 0) ||
  279. (priv->iw_mode == NL80211_IFTYPE_STATION &&
  280. (priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK) == 0)) {
  281. cw_min = 31;
  282. is_legacy = 1;
  283. }
  284. if (priv->qos_data.qos_active)
  285. aifs = 3;
  286. /* AC_BE */
  287. priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
  288. priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
  289. priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
  290. priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
  291. priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
  292. if (priv->qos_data.qos_active) {
  293. /* AC_BK */
  294. i = 1;
  295. priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
  296. priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
  297. priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
  298. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  299. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  300. /* AC_VI */
  301. i = 2;
  302. priv->qos_data.def_qos_parm.ac[i].cw_min =
  303. cpu_to_le16((cw_min + 1) / 2 - 1);
  304. priv->qos_data.def_qos_parm.ac[i].cw_max =
  305. cpu_to_le16(cw_min);
  306. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  307. if (is_legacy)
  308. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  309. cpu_to_le16(6016);
  310. else
  311. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  312. cpu_to_le16(3008);
  313. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  314. /* AC_VO */
  315. i = 3;
  316. priv->qos_data.def_qos_parm.ac[i].cw_min =
  317. cpu_to_le16((cw_min + 1) / 4 - 1);
  318. priv->qos_data.def_qos_parm.ac[i].cw_max =
  319. cpu_to_le16((cw_min + 1) / 2 - 1);
  320. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  321. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  322. if (is_legacy)
  323. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  324. cpu_to_le16(3264);
  325. else
  326. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  327. cpu_to_le16(1504);
  328. } else {
  329. for (i = 1; i < 4; i++) {
  330. priv->qos_data.def_qos_parm.ac[i].cw_min =
  331. cpu_to_le16(cw_min);
  332. priv->qos_data.def_qos_parm.ac[i].cw_max =
  333. cpu_to_le16(cw_max);
  334. priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
  335. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  336. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  337. }
  338. }
  339. IWL_DEBUG_QOS(priv, "set QoS to default \n");
  340. spin_unlock_irqrestore(&priv->lock, flags);
  341. }
  342. EXPORT_SYMBOL(iwl_reset_qos);
  343. #define MAX_BIT_RATE_40_MHZ 150 /* Mbps */
  344. #define MAX_BIT_RATE_20_MHZ 72 /* Mbps */
  345. static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
  346. struct ieee80211_sta_ht_cap *ht_info,
  347. enum ieee80211_band band)
  348. {
  349. u16 max_bit_rate = 0;
  350. u8 rx_chains_num = priv->hw_params.rx_chains_num;
  351. u8 tx_chains_num = priv->hw_params.tx_chains_num;
  352. ht_info->cap = 0;
  353. memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
  354. ht_info->ht_supported = true;
  355. if (priv->cfg->ht_greenfield_support)
  356. ht_info->cap |= IEEE80211_HT_CAP_GRN_FLD;
  357. ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
  358. ht_info->cap |= (IEEE80211_HT_CAP_SM_PS &
  359. (WLAN_HT_CAP_SM_PS_DISABLED << 2));
  360. max_bit_rate = MAX_BIT_RATE_20_MHZ;
  361. if (priv->hw_params.ht40_channel & BIT(band)) {
  362. ht_info->cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
  363. ht_info->cap |= IEEE80211_HT_CAP_SGI_40;
  364. ht_info->mcs.rx_mask[4] = 0x01;
  365. max_bit_rate = MAX_BIT_RATE_40_MHZ;
  366. }
  367. if (priv->cfg->mod_params->amsdu_size_8K)
  368. ht_info->cap |= IEEE80211_HT_CAP_MAX_AMSDU;
  369. ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
  370. ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
  371. ht_info->mcs.rx_mask[0] = 0xFF;
  372. if (rx_chains_num >= 2)
  373. ht_info->mcs.rx_mask[1] = 0xFF;
  374. if (rx_chains_num >= 3)
  375. ht_info->mcs.rx_mask[2] = 0xFF;
  376. /* Highest supported Rx data rate */
  377. max_bit_rate *= rx_chains_num;
  378. WARN_ON(max_bit_rate & ~IEEE80211_HT_MCS_RX_HIGHEST_MASK);
  379. ht_info->mcs.rx_highest = cpu_to_le16(max_bit_rate);
  380. /* Tx MCS capabilities */
  381. ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
  382. if (tx_chains_num != rx_chains_num) {
  383. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  384. ht_info->mcs.tx_params |= ((tx_chains_num - 1) <<
  385. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  386. }
  387. }
  388. static void iwlcore_init_hw_rates(struct iwl_priv *priv,
  389. struct ieee80211_rate *rates)
  390. {
  391. int i;
  392. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  393. rates[i].bitrate = iwl_rates[i].ieee * 5;
  394. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  395. rates[i].hw_value_short = i;
  396. rates[i].flags = 0;
  397. if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
  398. /*
  399. * If CCK != 1M then set short preamble rate flag.
  400. */
  401. rates[i].flags |=
  402. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  403. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  404. }
  405. }
  406. }
  407. /**
  408. * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
  409. */
  410. int iwlcore_init_geos(struct iwl_priv *priv)
  411. {
  412. struct iwl_channel_info *ch;
  413. struct ieee80211_supported_band *sband;
  414. struct ieee80211_channel *channels;
  415. struct ieee80211_channel *geo_ch;
  416. struct ieee80211_rate *rates;
  417. int i = 0;
  418. if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
  419. priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
  420. IWL_DEBUG_INFO(priv, "Geography modes already initialized.\n");
  421. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  422. return 0;
  423. }
  424. channels = kzalloc(sizeof(struct ieee80211_channel) *
  425. priv->channel_count, GFP_KERNEL);
  426. if (!channels)
  427. return -ENOMEM;
  428. rates = kzalloc((sizeof(struct ieee80211_rate) * IWL_RATE_COUNT_LEGACY),
  429. GFP_KERNEL);
  430. if (!rates) {
  431. kfree(channels);
  432. return -ENOMEM;
  433. }
  434. /* 5.2GHz channels start after the 2.4GHz channels */
  435. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  436. sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
  437. /* just OFDM */
  438. sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
  439. sband->n_bitrates = IWL_RATE_COUNT_LEGACY - IWL_FIRST_OFDM_RATE;
  440. if (priv->cfg->sku & IWL_SKU_N)
  441. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  442. IEEE80211_BAND_5GHZ);
  443. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  444. sband->channels = channels;
  445. /* OFDM & CCK */
  446. sband->bitrates = rates;
  447. sband->n_bitrates = IWL_RATE_COUNT_LEGACY;
  448. if (priv->cfg->sku & IWL_SKU_N)
  449. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  450. IEEE80211_BAND_2GHZ);
  451. priv->ieee_channels = channels;
  452. priv->ieee_rates = rates;
  453. for (i = 0; i < priv->channel_count; i++) {
  454. ch = &priv->channel_info[i];
  455. /* FIXME: might be removed if scan is OK */
  456. if (!is_channel_valid(ch))
  457. continue;
  458. if (is_channel_a_band(ch))
  459. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  460. else
  461. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  462. geo_ch = &sband->channels[sband->n_channels++];
  463. geo_ch->center_freq =
  464. ieee80211_channel_to_frequency(ch->channel);
  465. geo_ch->max_power = ch->max_power_avg;
  466. geo_ch->max_antenna_gain = 0xff;
  467. geo_ch->hw_value = ch->channel;
  468. if (is_channel_valid(ch)) {
  469. if (!(ch->flags & EEPROM_CHANNEL_IBSS))
  470. geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
  471. if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
  472. geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
  473. if (ch->flags & EEPROM_CHANNEL_RADAR)
  474. geo_ch->flags |= IEEE80211_CHAN_RADAR;
  475. geo_ch->flags |= ch->ht40_extension_channel;
  476. if (ch->max_power_avg > priv->tx_power_device_lmt)
  477. priv->tx_power_device_lmt = ch->max_power_avg;
  478. } else {
  479. geo_ch->flags |= IEEE80211_CHAN_DISABLED;
  480. }
  481. IWL_DEBUG_INFO(priv, "Channel %d Freq=%d[%sGHz] %s flag=0x%X\n",
  482. ch->channel, geo_ch->center_freq,
  483. is_channel_a_band(ch) ? "5.2" : "2.4",
  484. geo_ch->flags & IEEE80211_CHAN_DISABLED ?
  485. "restricted" : "valid",
  486. geo_ch->flags);
  487. }
  488. if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
  489. priv->cfg->sku & IWL_SKU_A) {
  490. IWL_INFO(priv, "Incorrectly detected BG card as ABG. "
  491. "Please send your PCI ID 0x%04X:0x%04X to maintainer.\n",
  492. priv->pci_dev->device,
  493. priv->pci_dev->subsystem_device);
  494. priv->cfg->sku &= ~IWL_SKU_A;
  495. }
  496. IWL_INFO(priv, "Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  497. priv->bands[IEEE80211_BAND_2GHZ].n_channels,
  498. priv->bands[IEEE80211_BAND_5GHZ].n_channels);
  499. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  500. return 0;
  501. }
  502. EXPORT_SYMBOL(iwlcore_init_geos);
  503. /*
  504. * iwlcore_free_geos - undo allocations in iwlcore_init_geos
  505. */
  506. void iwlcore_free_geos(struct iwl_priv *priv)
  507. {
  508. kfree(priv->ieee_channels);
  509. kfree(priv->ieee_rates);
  510. clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
  511. }
  512. EXPORT_SYMBOL(iwlcore_free_geos);
  513. static bool is_single_rx_stream(struct iwl_priv *priv)
  514. {
  515. return !priv->current_ht_config.is_ht ||
  516. priv->current_ht_config.single_chain_sufficient;
  517. }
  518. static u8 iwl_is_channel_extension(struct iwl_priv *priv,
  519. enum ieee80211_band band,
  520. u16 channel, u8 extension_chan_offset)
  521. {
  522. const struct iwl_channel_info *ch_info;
  523. ch_info = iwl_get_channel_info(priv, band, channel);
  524. if (!is_channel_valid(ch_info))
  525. return 0;
  526. if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_ABOVE)
  527. return !(ch_info->ht40_extension_channel &
  528. IEEE80211_CHAN_NO_HT40PLUS);
  529. else if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_BELOW)
  530. return !(ch_info->ht40_extension_channel &
  531. IEEE80211_CHAN_NO_HT40MINUS);
  532. return 0;
  533. }
  534. u8 iwl_is_ht40_tx_allowed(struct iwl_priv *priv,
  535. struct ieee80211_sta_ht_cap *sta_ht_inf)
  536. {
  537. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  538. if (!ht_conf->is_ht || !ht_conf->is_40mhz)
  539. return 0;
  540. /* We do not check for IEEE80211_HT_CAP_SUP_WIDTH_20_40
  541. * the bit will not set if it is pure 40MHz case
  542. */
  543. if (sta_ht_inf) {
  544. if (!sta_ht_inf->ht_supported)
  545. return 0;
  546. }
  547. #ifdef CONFIG_IWLWIFI_DEBUG
  548. if (priv->disable_ht40)
  549. return 0;
  550. #endif
  551. return iwl_is_channel_extension(priv, priv->band,
  552. le16_to_cpu(priv->staging_rxon.channel),
  553. ht_conf->extension_chan_offset);
  554. }
  555. EXPORT_SYMBOL(iwl_is_ht40_tx_allowed);
  556. static u16 iwl_adjust_beacon_interval(u16 beacon_val, u16 max_beacon_val)
  557. {
  558. u16 new_val = 0;
  559. u16 beacon_factor = 0;
  560. beacon_factor = (beacon_val + max_beacon_val) / max_beacon_val;
  561. new_val = beacon_val / beacon_factor;
  562. if (!new_val)
  563. new_val = max_beacon_val;
  564. return new_val;
  565. }
  566. void iwl_setup_rxon_timing(struct iwl_priv *priv)
  567. {
  568. u64 tsf;
  569. s32 interval_tm, rem;
  570. unsigned long flags;
  571. struct ieee80211_conf *conf = NULL;
  572. u16 beacon_int;
  573. conf = ieee80211_get_hw_conf(priv->hw);
  574. spin_lock_irqsave(&priv->lock, flags);
  575. priv->rxon_timing.timestamp = cpu_to_le64(priv->timestamp);
  576. priv->rxon_timing.listen_interval = cpu_to_le16(conf->listen_interval);
  577. if (priv->iw_mode == NL80211_IFTYPE_STATION) {
  578. beacon_int = priv->beacon_int;
  579. priv->rxon_timing.atim_window = 0;
  580. } else {
  581. beacon_int = priv->vif->bss_conf.beacon_int;
  582. /* TODO: we need to get atim_window from upper stack
  583. * for now we set to 0 */
  584. priv->rxon_timing.atim_window = 0;
  585. }
  586. beacon_int = iwl_adjust_beacon_interval(beacon_int,
  587. priv->hw_params.max_beacon_itrvl * 1024);
  588. priv->rxon_timing.beacon_interval = cpu_to_le16(beacon_int);
  589. tsf = priv->timestamp; /* tsf is modifed by do_div: copy it */
  590. interval_tm = beacon_int * 1024;
  591. rem = do_div(tsf, interval_tm);
  592. priv->rxon_timing.beacon_init_val = cpu_to_le32(interval_tm - rem);
  593. spin_unlock_irqrestore(&priv->lock, flags);
  594. IWL_DEBUG_ASSOC(priv,
  595. "beacon interval %d beacon timer %d beacon tim %d\n",
  596. le16_to_cpu(priv->rxon_timing.beacon_interval),
  597. le32_to_cpu(priv->rxon_timing.beacon_init_val),
  598. le16_to_cpu(priv->rxon_timing.atim_window));
  599. }
  600. EXPORT_SYMBOL(iwl_setup_rxon_timing);
  601. void iwl_set_rxon_hwcrypto(struct iwl_priv *priv, int hw_decrypt)
  602. {
  603. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  604. if (hw_decrypt)
  605. rxon->filter_flags &= ~RXON_FILTER_DIS_DECRYPT_MSK;
  606. else
  607. rxon->filter_flags |= RXON_FILTER_DIS_DECRYPT_MSK;
  608. }
  609. EXPORT_SYMBOL(iwl_set_rxon_hwcrypto);
  610. /**
  611. * iwl_check_rxon_cmd - validate RXON structure is valid
  612. *
  613. * NOTE: This is really only useful during development and can eventually
  614. * be #ifdef'd out once the driver is stable and folks aren't actively
  615. * making changes
  616. */
  617. int iwl_check_rxon_cmd(struct iwl_priv *priv)
  618. {
  619. int error = 0;
  620. int counter = 1;
  621. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  622. if (rxon->flags & RXON_FLG_BAND_24G_MSK) {
  623. error |= le32_to_cpu(rxon->flags &
  624. (RXON_FLG_TGJ_NARROW_BAND_MSK |
  625. RXON_FLG_RADAR_DETECT_MSK));
  626. if (error)
  627. IWL_WARN(priv, "check 24G fields %d | %d\n",
  628. counter++, error);
  629. } else {
  630. error |= (rxon->flags & RXON_FLG_SHORT_SLOT_MSK) ?
  631. 0 : le32_to_cpu(RXON_FLG_SHORT_SLOT_MSK);
  632. if (error)
  633. IWL_WARN(priv, "check 52 fields %d | %d\n",
  634. counter++, error);
  635. error |= le32_to_cpu(rxon->flags & RXON_FLG_CCK_MSK);
  636. if (error)
  637. IWL_WARN(priv, "check 52 CCK %d | %d\n",
  638. counter++, error);
  639. }
  640. error |= (rxon->node_addr[0] | rxon->bssid_addr[0]) & 0x1;
  641. if (error)
  642. IWL_WARN(priv, "check mac addr %d | %d\n", counter++, error);
  643. /* make sure basic rates 6Mbps and 1Mbps are supported */
  644. error |= (((rxon->ofdm_basic_rates & IWL_RATE_6M_MASK) == 0) &&
  645. ((rxon->cck_basic_rates & IWL_RATE_1M_MASK) == 0));
  646. if (error)
  647. IWL_WARN(priv, "check basic rate %d | %d\n", counter++, error);
  648. error |= (le16_to_cpu(rxon->assoc_id) > 2007);
  649. if (error)
  650. IWL_WARN(priv, "check assoc id %d | %d\n", counter++, error);
  651. error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK))
  652. == (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK));
  653. if (error)
  654. IWL_WARN(priv, "check CCK and short slot %d | %d\n",
  655. counter++, error);
  656. error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK))
  657. == (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK));
  658. if (error)
  659. IWL_WARN(priv, "check CCK & auto detect %d | %d\n",
  660. counter++, error);
  661. error |= ((rxon->flags & (RXON_FLG_AUTO_DETECT_MSK |
  662. RXON_FLG_TGG_PROTECT_MSK)) == RXON_FLG_TGG_PROTECT_MSK);
  663. if (error)
  664. IWL_WARN(priv, "check TGG and auto detect %d | %d\n",
  665. counter++, error);
  666. if (error)
  667. IWL_WARN(priv, "Tuning to channel %d\n",
  668. le16_to_cpu(rxon->channel));
  669. if (error) {
  670. IWL_ERR(priv, "Not a valid iwl_rxon_assoc_cmd field values\n");
  671. return -1;
  672. }
  673. return 0;
  674. }
  675. EXPORT_SYMBOL(iwl_check_rxon_cmd);
  676. /**
  677. * iwl_full_rxon_required - check if full RXON (vs RXON_ASSOC) cmd is needed
  678. * @priv: staging_rxon is compared to active_rxon
  679. *
  680. * If the RXON structure is changing enough to require a new tune,
  681. * or is clearing the RXON_FILTER_ASSOC_MSK, then return 1 to indicate that
  682. * a new tune (full RXON command, rather than RXON_ASSOC cmd) is required.
  683. */
  684. int iwl_full_rxon_required(struct iwl_priv *priv)
  685. {
  686. /* These items are only settable from the full RXON command */
  687. if (!(iwl_is_associated(priv)) ||
  688. compare_ether_addr(priv->staging_rxon.bssid_addr,
  689. priv->active_rxon.bssid_addr) ||
  690. compare_ether_addr(priv->staging_rxon.node_addr,
  691. priv->active_rxon.node_addr) ||
  692. compare_ether_addr(priv->staging_rxon.wlap_bssid_addr,
  693. priv->active_rxon.wlap_bssid_addr) ||
  694. (priv->staging_rxon.dev_type != priv->active_rxon.dev_type) ||
  695. (priv->staging_rxon.channel != priv->active_rxon.channel) ||
  696. (priv->staging_rxon.air_propagation !=
  697. priv->active_rxon.air_propagation) ||
  698. (priv->staging_rxon.ofdm_ht_single_stream_basic_rates !=
  699. priv->active_rxon.ofdm_ht_single_stream_basic_rates) ||
  700. (priv->staging_rxon.ofdm_ht_dual_stream_basic_rates !=
  701. priv->active_rxon.ofdm_ht_dual_stream_basic_rates) ||
  702. (priv->staging_rxon.ofdm_ht_triple_stream_basic_rates !=
  703. priv->active_rxon.ofdm_ht_triple_stream_basic_rates) ||
  704. (priv->staging_rxon.assoc_id != priv->active_rxon.assoc_id))
  705. return 1;
  706. /* flags, filter_flags, ofdm_basic_rates, and cck_basic_rates can
  707. * be updated with the RXON_ASSOC command -- however only some
  708. * flag transitions are allowed using RXON_ASSOC */
  709. /* Check if we are not switching bands */
  710. if ((priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) !=
  711. (priv->active_rxon.flags & RXON_FLG_BAND_24G_MSK))
  712. return 1;
  713. /* Check if we are switching association toggle */
  714. if ((priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK) !=
  715. (priv->active_rxon.filter_flags & RXON_FILTER_ASSOC_MSK))
  716. return 1;
  717. return 0;
  718. }
  719. EXPORT_SYMBOL(iwl_full_rxon_required);
  720. u8 iwl_rate_get_lowest_plcp(struct iwl_priv *priv)
  721. {
  722. int i;
  723. int rate_mask;
  724. /* Set rate mask*/
  725. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK)
  726. rate_mask = priv->active_rate_basic & IWL_CCK_RATES_MASK;
  727. else
  728. rate_mask = priv->active_rate_basic & IWL_OFDM_RATES_MASK;
  729. /* Find lowest valid rate */
  730. for (i = IWL_RATE_1M_INDEX; i != IWL_RATE_INVALID;
  731. i = iwl_rates[i].next_ieee) {
  732. if (rate_mask & (1 << i))
  733. return iwl_rates[i].plcp;
  734. }
  735. /* No valid rate was found. Assign the lowest one */
  736. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK)
  737. return IWL_RATE_1M_PLCP;
  738. else
  739. return IWL_RATE_6M_PLCP;
  740. }
  741. EXPORT_SYMBOL(iwl_rate_get_lowest_plcp);
  742. void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_config *ht_conf)
  743. {
  744. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  745. if (!ht_conf->is_ht) {
  746. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MSK |
  747. RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK |
  748. RXON_FLG_HT40_PROT_MSK |
  749. RXON_FLG_HT_PROT_MSK);
  750. return;
  751. }
  752. /* FIXME: if the definition of ht_protection changed, the "translation"
  753. * will be needed for rxon->flags
  754. */
  755. rxon->flags |= cpu_to_le32(ht_conf->ht_protection << RXON_FLG_HT_OPERATING_MODE_POS);
  756. /* Set up channel bandwidth:
  757. * 20 MHz only, 20/40 mixed or pure 40 if ht40 ok */
  758. /* clear the HT channel mode before set the mode */
  759. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MSK |
  760. RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  761. if (iwl_is_ht40_tx_allowed(priv, NULL)) {
  762. /* pure ht40 */
  763. if (ht_conf->ht_protection == IEEE80211_HT_OP_MODE_PROTECTION_20MHZ) {
  764. rxon->flags |= RXON_FLG_CHANNEL_MODE_PURE_40;
  765. /* Note: control channel is opposite of extension channel */
  766. switch (ht_conf->extension_chan_offset) {
  767. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  768. rxon->flags &= ~RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  769. break;
  770. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  771. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  772. break;
  773. }
  774. } else {
  775. /* Note: control channel is opposite of extension channel */
  776. switch (ht_conf->extension_chan_offset) {
  777. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  778. rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  779. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED;
  780. break;
  781. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  782. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  783. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED;
  784. break;
  785. case IEEE80211_HT_PARAM_CHA_SEC_NONE:
  786. default:
  787. /* channel location only valid if in Mixed mode */
  788. IWL_ERR(priv, "invalid extension channel offset\n");
  789. break;
  790. }
  791. }
  792. } else {
  793. rxon->flags |= RXON_FLG_CHANNEL_MODE_LEGACY;
  794. }
  795. if (priv->cfg->ops->hcmd->set_rxon_chain)
  796. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  797. IWL_DEBUG_ASSOC(priv, "rxon flags 0x%X operation mode :0x%X "
  798. "extension channel offset 0x%x\n",
  799. le32_to_cpu(rxon->flags), ht_conf->ht_protection,
  800. ht_conf->extension_chan_offset);
  801. return;
  802. }
  803. EXPORT_SYMBOL(iwl_set_rxon_ht);
  804. #define IWL_NUM_RX_CHAINS_MULTIPLE 3
  805. #define IWL_NUM_RX_CHAINS_SINGLE 2
  806. #define IWL_NUM_IDLE_CHAINS_DUAL 2
  807. #define IWL_NUM_IDLE_CHAINS_SINGLE 1
  808. /*
  809. * Determine how many receiver/antenna chains to use.
  810. *
  811. * More provides better reception via diversity. Fewer saves power
  812. * at the expense of throughput, but only when not in powersave to
  813. * start with.
  814. *
  815. * MIMO (dual stream) requires at least 2, but works better with 3.
  816. * This does not determine *which* chains to use, just how many.
  817. */
  818. static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
  819. {
  820. /* # of Rx chains to use when expecting MIMO. */
  821. if (is_single_rx_stream(priv))
  822. return IWL_NUM_RX_CHAINS_SINGLE;
  823. else
  824. return IWL_NUM_RX_CHAINS_MULTIPLE;
  825. }
  826. /*
  827. * When we are in power saving, there's no difference between
  828. * using multiple chains or just a single chain, but due to the
  829. * lack of SM PS we lose a lot of throughput if we use just a
  830. * single chain.
  831. *
  832. * Therefore, use the active count here (which will use multiple
  833. * chains unless connected to a legacy AP).
  834. */
  835. static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
  836. {
  837. return active_cnt;
  838. }
  839. /* up to 4 chains */
  840. static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
  841. {
  842. u8 res;
  843. res = (chain_bitmap & BIT(0)) >> 0;
  844. res += (chain_bitmap & BIT(1)) >> 1;
  845. res += (chain_bitmap & BIT(2)) >> 2;
  846. res += (chain_bitmap & BIT(3)) >> 3;
  847. return res;
  848. }
  849. /**
  850. * iwl_is_monitor_mode - Determine if interface in monitor mode
  851. *
  852. * priv->iw_mode is set in add_interface, but add_interface is
  853. * never called for monitor mode. The only way mac80211 informs us about
  854. * monitor mode is through configuring filters (call to configure_filter).
  855. */
  856. bool iwl_is_monitor_mode(struct iwl_priv *priv)
  857. {
  858. return !!(priv->staging_rxon.filter_flags & RXON_FILTER_PROMISC_MSK);
  859. }
  860. EXPORT_SYMBOL(iwl_is_monitor_mode);
  861. /**
  862. * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  863. *
  864. * Selects how many and which Rx receivers/antennas/chains to use.
  865. * This should not be used for scan command ... it puts data in wrong place.
  866. */
  867. void iwl_set_rxon_chain(struct iwl_priv *priv)
  868. {
  869. bool is_single = is_single_rx_stream(priv);
  870. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  871. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  872. u32 active_chains;
  873. u16 rx_chain;
  874. /* Tell uCode which antennas are actually connected.
  875. * Before first association, we assume all antennas are connected.
  876. * Just after first association, iwl_chain_noise_calibration()
  877. * checks which antennas actually *are* connected. */
  878. if (priv->chain_noise_data.active_chains)
  879. active_chains = priv->chain_noise_data.active_chains;
  880. else
  881. active_chains = priv->hw_params.valid_rx_ant;
  882. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  883. /* How many receivers should we use? */
  884. active_rx_cnt = iwl_get_active_rx_chain_count(priv);
  885. idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
  886. /* correct rx chain count according hw settings
  887. * and chain noise calibration
  888. */
  889. valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
  890. if (valid_rx_cnt < active_rx_cnt)
  891. active_rx_cnt = valid_rx_cnt;
  892. if (valid_rx_cnt < idle_rx_cnt)
  893. idle_rx_cnt = valid_rx_cnt;
  894. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  895. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  896. /* copied from 'iwl_bg_request_scan()' */
  897. /* Force use of chains B and C (0x6) for Rx for 4965
  898. * Avoid A (0x1) because of its off-channel reception on A-band.
  899. * MIMO is not used here, but value is required */
  900. if (iwl_is_monitor_mode(priv) &&
  901. !(priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) &&
  902. ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) == CSR_HW_REV_TYPE_4965)) {
  903. rx_chain = ANT_ABC << RXON_RX_CHAIN_VALID_POS;
  904. rx_chain |= ANT_BC << RXON_RX_CHAIN_FORCE_SEL_POS;
  905. rx_chain |= ANT_ABC << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
  906. rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
  907. }
  908. priv->staging_rxon.rx_chain = cpu_to_le16(rx_chain);
  909. if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
  910. priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  911. else
  912. priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  913. IWL_DEBUG_ASSOC(priv, "rx_chain=0x%X active=%d idle=%d\n",
  914. priv->staging_rxon.rx_chain,
  915. active_rx_cnt, idle_rx_cnt);
  916. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  917. active_rx_cnt < idle_rx_cnt);
  918. }
  919. EXPORT_SYMBOL(iwl_set_rxon_chain);
  920. /**
  921. * iwl_set_rxon_channel - Set the phymode and channel values in staging RXON
  922. * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
  923. * @channel: Any channel valid for the requested phymode
  924. * In addition to setting the staging RXON, priv->phymode is also set.
  925. *
  926. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  927. * in the staging RXON flag structure based on the phymode
  928. */
  929. int iwl_set_rxon_channel(struct iwl_priv *priv, struct ieee80211_channel *ch)
  930. {
  931. enum ieee80211_band band = ch->band;
  932. u16 channel = ieee80211_frequency_to_channel(ch->center_freq);
  933. if (!iwl_get_channel_info(priv, band, channel)) {
  934. IWL_DEBUG_INFO(priv, "Could not set channel to %d [%d]\n",
  935. channel, band);
  936. return -EINVAL;
  937. }
  938. if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
  939. (priv->band == band))
  940. return 0;
  941. priv->staging_rxon.channel = cpu_to_le16(channel);
  942. if (band == IEEE80211_BAND_5GHZ)
  943. priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
  944. else
  945. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  946. priv->band = band;
  947. IWL_DEBUG_INFO(priv, "Staging channel set to %d [%d]\n", channel, band);
  948. return 0;
  949. }
  950. EXPORT_SYMBOL(iwl_set_rxon_channel);
  951. void iwl_set_flags_for_band(struct iwl_priv *priv,
  952. enum ieee80211_band band)
  953. {
  954. if (band == IEEE80211_BAND_5GHZ) {
  955. priv->staging_rxon.flags &=
  956. ~(RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK
  957. | RXON_FLG_CCK_MSK);
  958. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  959. } else {
  960. /* Copied from iwl_post_associate() */
  961. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_SLOT_TIME)
  962. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  963. else
  964. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  965. if (priv->iw_mode == NL80211_IFTYPE_ADHOC)
  966. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  967. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  968. priv->staging_rxon.flags |= RXON_FLG_AUTO_DETECT_MSK;
  969. priv->staging_rxon.flags &= ~RXON_FLG_CCK_MSK;
  970. }
  971. }
  972. /*
  973. * initialize rxon structure with default values from eeprom
  974. */
  975. void iwl_connection_init_rx_config(struct iwl_priv *priv, int mode)
  976. {
  977. const struct iwl_channel_info *ch_info;
  978. memset(&priv->staging_rxon, 0, sizeof(priv->staging_rxon));
  979. switch (mode) {
  980. case NL80211_IFTYPE_AP:
  981. priv->staging_rxon.dev_type = RXON_DEV_TYPE_AP;
  982. break;
  983. case NL80211_IFTYPE_STATION:
  984. priv->staging_rxon.dev_type = RXON_DEV_TYPE_ESS;
  985. priv->staging_rxon.filter_flags = RXON_FILTER_ACCEPT_GRP_MSK;
  986. break;
  987. case NL80211_IFTYPE_ADHOC:
  988. priv->staging_rxon.dev_type = RXON_DEV_TYPE_IBSS;
  989. priv->staging_rxon.flags = RXON_FLG_SHORT_PREAMBLE_MSK;
  990. priv->staging_rxon.filter_flags = RXON_FILTER_BCON_AWARE_MSK |
  991. RXON_FILTER_ACCEPT_GRP_MSK;
  992. break;
  993. default:
  994. IWL_ERR(priv, "Unsupported interface type %d\n", mode);
  995. break;
  996. }
  997. #if 0
  998. /* TODO: Figure out when short_preamble would be set and cache from
  999. * that */
  1000. if (!hw_to_local(priv->hw)->short_preamble)
  1001. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  1002. else
  1003. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  1004. #endif
  1005. ch_info = iwl_get_channel_info(priv, priv->band,
  1006. le16_to_cpu(priv->active_rxon.channel));
  1007. if (!ch_info)
  1008. ch_info = &priv->channel_info[0];
  1009. /*
  1010. * in some case A channels are all non IBSS
  1011. * in this case force B/G channel
  1012. */
  1013. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC) &&
  1014. !(is_channel_ibss(ch_info)))
  1015. ch_info = &priv->channel_info[0];
  1016. priv->staging_rxon.channel = cpu_to_le16(ch_info->channel);
  1017. priv->band = ch_info->band;
  1018. iwl_set_flags_for_band(priv, priv->band);
  1019. priv->staging_rxon.ofdm_basic_rates =
  1020. (IWL_OFDM_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  1021. priv->staging_rxon.cck_basic_rates =
  1022. (IWL_CCK_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
  1023. /* clear both MIX and PURE40 mode flag */
  1024. priv->staging_rxon.flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED |
  1025. RXON_FLG_CHANNEL_MODE_PURE_40);
  1026. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  1027. memcpy(priv->staging_rxon.wlap_bssid_addr, priv->mac_addr, ETH_ALEN);
  1028. priv->staging_rxon.ofdm_ht_single_stream_basic_rates = 0xff;
  1029. priv->staging_rxon.ofdm_ht_dual_stream_basic_rates = 0xff;
  1030. priv->staging_rxon.ofdm_ht_triple_stream_basic_rates = 0xff;
  1031. }
  1032. EXPORT_SYMBOL(iwl_connection_init_rx_config);
  1033. static void iwl_set_rate(struct iwl_priv *priv)
  1034. {
  1035. const struct ieee80211_supported_band *hw = NULL;
  1036. struct ieee80211_rate *rate;
  1037. int i;
  1038. hw = iwl_get_hw_mode(priv, priv->band);
  1039. if (!hw) {
  1040. IWL_ERR(priv, "Failed to set rate: unable to get hw mode\n");
  1041. return;
  1042. }
  1043. priv->active_rate = 0;
  1044. priv->active_rate_basic = 0;
  1045. for (i = 0; i < hw->n_bitrates; i++) {
  1046. rate = &(hw->bitrates[i]);
  1047. if (rate->hw_value < IWL_RATE_COUNT_LEGACY)
  1048. priv->active_rate |= (1 << rate->hw_value);
  1049. }
  1050. IWL_DEBUG_RATE(priv, "Set active_rate = %0x, active_rate_basic = %0x\n",
  1051. priv->active_rate, priv->active_rate_basic);
  1052. /*
  1053. * If a basic rate is configured, then use it (adding IWL_RATE_1M_MASK)
  1054. * otherwise set it to the default of all CCK rates and 6, 12, 24 for
  1055. * OFDM
  1056. */
  1057. if (priv->active_rate_basic & IWL_CCK_BASIC_RATES_MASK)
  1058. priv->staging_rxon.cck_basic_rates =
  1059. ((priv->active_rate_basic &
  1060. IWL_CCK_RATES_MASK) >> IWL_FIRST_CCK_RATE) & 0xF;
  1061. else
  1062. priv->staging_rxon.cck_basic_rates =
  1063. (IWL_CCK_BASIC_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
  1064. if (priv->active_rate_basic & IWL_OFDM_BASIC_RATES_MASK)
  1065. priv->staging_rxon.ofdm_basic_rates =
  1066. ((priv->active_rate_basic &
  1067. (IWL_OFDM_BASIC_RATES_MASK | IWL_RATE_6M_MASK)) >>
  1068. IWL_FIRST_OFDM_RATE) & 0xFF;
  1069. else
  1070. priv->staging_rxon.ofdm_basic_rates =
  1071. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  1072. }
  1073. void iwl_rx_csa(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
  1074. {
  1075. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  1076. struct iwl_rxon_cmd *rxon = (void *)&priv->active_rxon;
  1077. struct iwl_csa_notification *csa = &(pkt->u.csa_notif);
  1078. IWL_DEBUG_11H(priv, "CSA notif: channel %d, status %d\n",
  1079. le16_to_cpu(csa->channel), le32_to_cpu(csa->status));
  1080. rxon->channel = csa->channel;
  1081. priv->staging_rxon.channel = csa->channel;
  1082. }
  1083. EXPORT_SYMBOL(iwl_rx_csa);
  1084. #ifdef CONFIG_IWLWIFI_DEBUG
  1085. static void iwl_print_rx_config_cmd(struct iwl_priv *priv)
  1086. {
  1087. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  1088. IWL_DEBUG_RADIO(priv, "RX CONFIG:\n");
  1089. iwl_print_hex_dump(priv, IWL_DL_RADIO, (u8 *) rxon, sizeof(*rxon));
  1090. IWL_DEBUG_RADIO(priv, "u16 channel: 0x%x\n", le16_to_cpu(rxon->channel));
  1091. IWL_DEBUG_RADIO(priv, "u32 flags: 0x%08X\n", le32_to_cpu(rxon->flags));
  1092. IWL_DEBUG_RADIO(priv, "u32 filter_flags: 0x%08x\n",
  1093. le32_to_cpu(rxon->filter_flags));
  1094. IWL_DEBUG_RADIO(priv, "u8 dev_type: 0x%x\n", rxon->dev_type);
  1095. IWL_DEBUG_RADIO(priv, "u8 ofdm_basic_rates: 0x%02x\n",
  1096. rxon->ofdm_basic_rates);
  1097. IWL_DEBUG_RADIO(priv, "u8 cck_basic_rates: 0x%02x\n", rxon->cck_basic_rates);
  1098. IWL_DEBUG_RADIO(priv, "u8[6] node_addr: %pM\n", rxon->node_addr);
  1099. IWL_DEBUG_RADIO(priv, "u8[6] bssid_addr: %pM\n", rxon->bssid_addr);
  1100. IWL_DEBUG_RADIO(priv, "u16 assoc_id: 0x%x\n", le16_to_cpu(rxon->assoc_id));
  1101. }
  1102. #endif
  1103. /**
  1104. * iwl_irq_handle_error - called for HW or SW error interrupt from card
  1105. */
  1106. void iwl_irq_handle_error(struct iwl_priv *priv)
  1107. {
  1108. /* Set the FW error flag -- cleared on iwl_down */
  1109. set_bit(STATUS_FW_ERROR, &priv->status);
  1110. /* Cancel currently queued command. */
  1111. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  1112. #ifdef CONFIG_IWLWIFI_DEBUG
  1113. if (iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) {
  1114. priv->cfg->ops->lib->dump_nic_error_log(priv);
  1115. priv->cfg->ops->lib->dump_nic_event_log(priv);
  1116. iwl_print_rx_config_cmd(priv);
  1117. }
  1118. #endif
  1119. wake_up_interruptible(&priv->wait_command_queue);
  1120. /* Keep the restart process from trying to send host
  1121. * commands by clearing the INIT status bit */
  1122. clear_bit(STATUS_READY, &priv->status);
  1123. if (!test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  1124. IWL_DEBUG(priv, IWL_DL_FW_ERRORS,
  1125. "Restarting adapter due to uCode error.\n");
  1126. if (priv->cfg->mod_params->restart_fw)
  1127. queue_work(priv->workqueue, &priv->restart);
  1128. }
  1129. }
  1130. EXPORT_SYMBOL(iwl_irq_handle_error);
  1131. int iwl_apm_stop_master(struct iwl_priv *priv)
  1132. {
  1133. unsigned long flags;
  1134. spin_lock_irqsave(&priv->lock, flags);
  1135. /* set stop master bit */
  1136. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  1137. iwl_poll_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_MASTER_DISABLED,
  1138. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  1139. spin_unlock_irqrestore(&priv->lock, flags);
  1140. IWL_DEBUG_INFO(priv, "stop master\n");
  1141. return 0;
  1142. }
  1143. EXPORT_SYMBOL(iwl_apm_stop_master);
  1144. void iwl_apm_stop(struct iwl_priv *priv)
  1145. {
  1146. unsigned long flags;
  1147. iwl_apm_stop_master(priv);
  1148. spin_lock_irqsave(&priv->lock, flags);
  1149. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  1150. udelay(10);
  1151. /* clear "init complete" move adapter D0A* --> D0U state */
  1152. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1153. spin_unlock_irqrestore(&priv->lock, flags);
  1154. }
  1155. EXPORT_SYMBOL(iwl_apm_stop);
  1156. void iwl_configure_filter(struct ieee80211_hw *hw,
  1157. unsigned int changed_flags,
  1158. unsigned int *total_flags,
  1159. u64 multicast)
  1160. {
  1161. struct iwl_priv *priv = hw->priv;
  1162. __le32 *filter_flags = &priv->staging_rxon.filter_flags;
  1163. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  1164. changed_flags, *total_flags);
  1165. if (changed_flags & (FIF_OTHER_BSS | FIF_PROMISC_IN_BSS)) {
  1166. if (*total_flags & (FIF_OTHER_BSS | FIF_PROMISC_IN_BSS))
  1167. *filter_flags |= RXON_FILTER_PROMISC_MSK;
  1168. else
  1169. *filter_flags &= ~RXON_FILTER_PROMISC_MSK;
  1170. }
  1171. if (changed_flags & FIF_ALLMULTI) {
  1172. if (*total_flags & FIF_ALLMULTI)
  1173. *filter_flags |= RXON_FILTER_ACCEPT_GRP_MSK;
  1174. else
  1175. *filter_flags &= ~RXON_FILTER_ACCEPT_GRP_MSK;
  1176. }
  1177. if (changed_flags & FIF_CONTROL) {
  1178. if (*total_flags & FIF_CONTROL)
  1179. *filter_flags |= RXON_FILTER_CTL2HOST_MSK;
  1180. else
  1181. *filter_flags &= ~RXON_FILTER_CTL2HOST_MSK;
  1182. }
  1183. if (changed_flags & FIF_BCN_PRBRESP_PROMISC) {
  1184. if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
  1185. *filter_flags |= RXON_FILTER_BCON_AWARE_MSK;
  1186. else
  1187. *filter_flags &= ~RXON_FILTER_BCON_AWARE_MSK;
  1188. }
  1189. /* We avoid iwl_commit_rxon here to commit the new filter flags
  1190. * since mac80211 will call ieee80211_hw_config immediately.
  1191. * (mc_list is not supported at this time). Otherwise, we need to
  1192. * queue a background iwl_commit_rxon work.
  1193. */
  1194. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  1195. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  1196. }
  1197. EXPORT_SYMBOL(iwl_configure_filter);
  1198. int iwl_setup_mac(struct iwl_priv *priv)
  1199. {
  1200. int ret;
  1201. struct ieee80211_hw *hw = priv->hw;
  1202. hw->rate_control_algorithm = "iwl-agn-rs";
  1203. /* Tell mac80211 our characteristics */
  1204. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  1205. IEEE80211_HW_NOISE_DBM |
  1206. IEEE80211_HW_AMPDU_AGGREGATION |
  1207. IEEE80211_HW_SPECTRUM_MGMT;
  1208. if (!priv->cfg->broken_powersave)
  1209. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  1210. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  1211. hw->wiphy->interface_modes =
  1212. BIT(NL80211_IFTYPE_STATION) |
  1213. BIT(NL80211_IFTYPE_ADHOC);
  1214. hw->wiphy->custom_regulatory = true;
  1215. /* Firmware does not support this */
  1216. hw->wiphy->disable_beacon_hints = true;
  1217. /*
  1218. * For now, disable PS by default because it affects
  1219. * RX performance significantly.
  1220. */
  1221. hw->wiphy->ps_default = false;
  1222. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  1223. /* we create the 802.11 header and a zero-length SSID element */
  1224. hw->wiphy->max_scan_ie_len = IWL_MAX_PROBE_REQUEST - 24 - 2;
  1225. /* Default value; 4 EDCA QOS priorities */
  1226. hw->queues = 4;
  1227. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  1228. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  1229. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  1230. &priv->bands[IEEE80211_BAND_2GHZ];
  1231. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  1232. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  1233. &priv->bands[IEEE80211_BAND_5GHZ];
  1234. ret = ieee80211_register_hw(priv->hw);
  1235. if (ret) {
  1236. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  1237. return ret;
  1238. }
  1239. priv->mac80211_registered = 1;
  1240. return 0;
  1241. }
  1242. EXPORT_SYMBOL(iwl_setup_mac);
  1243. int iwl_set_hw_params(struct iwl_priv *priv)
  1244. {
  1245. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  1246. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  1247. if (priv->cfg->mod_params->amsdu_size_8K)
  1248. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_8K;
  1249. else
  1250. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_4K;
  1251. priv->hw_params.max_pkt_size = priv->hw_params.rx_buf_size - 256;
  1252. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  1253. if (priv->cfg->mod_params->disable_11n)
  1254. priv->cfg->sku &= ~IWL_SKU_N;
  1255. /* Device-specific setup */
  1256. return priv->cfg->ops->lib->set_hw_params(priv);
  1257. }
  1258. EXPORT_SYMBOL(iwl_set_hw_params);
  1259. int iwl_init_drv(struct iwl_priv *priv)
  1260. {
  1261. int ret;
  1262. priv->ibss_beacon = NULL;
  1263. spin_lock_init(&priv->lock);
  1264. spin_lock_init(&priv->sta_lock);
  1265. spin_lock_init(&priv->hcmd_lock);
  1266. INIT_LIST_HEAD(&priv->free_frames);
  1267. mutex_init(&priv->mutex);
  1268. /* Clear the driver's (not device's) station table */
  1269. iwl_clear_stations_table(priv);
  1270. priv->data_retry_limit = -1;
  1271. priv->ieee_channels = NULL;
  1272. priv->ieee_rates = NULL;
  1273. priv->band = IEEE80211_BAND_2GHZ;
  1274. priv->iw_mode = NL80211_IFTYPE_STATION;
  1275. /* Choose which receivers/antennas to use */
  1276. if (priv->cfg->ops->hcmd->set_rxon_chain)
  1277. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  1278. iwl_init_scan_params(priv);
  1279. iwl_reset_qos(priv);
  1280. priv->qos_data.qos_active = 0;
  1281. priv->qos_data.qos_cap.val = 0;
  1282. priv->rates_mask = IWL_RATES_MASK;
  1283. /* Set the tx_power_user_lmt to the lowest power level
  1284. * this value will get overwritten by channel max power avg
  1285. * from eeprom */
  1286. priv->tx_power_user_lmt = IWL_TX_POWER_TARGET_POWER_MIN;
  1287. ret = iwl_init_channel_map(priv);
  1288. if (ret) {
  1289. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  1290. goto err;
  1291. }
  1292. ret = iwlcore_init_geos(priv);
  1293. if (ret) {
  1294. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  1295. goto err_free_channel_map;
  1296. }
  1297. iwlcore_init_hw_rates(priv, priv->ieee_rates);
  1298. return 0;
  1299. err_free_channel_map:
  1300. iwl_free_channel_map(priv);
  1301. err:
  1302. return ret;
  1303. }
  1304. EXPORT_SYMBOL(iwl_init_drv);
  1305. int iwl_set_tx_power(struct iwl_priv *priv, s8 tx_power, bool force)
  1306. {
  1307. int ret = 0;
  1308. s8 prev_tx_power = priv->tx_power_user_lmt;
  1309. if (tx_power < IWL_TX_POWER_TARGET_POWER_MIN) {
  1310. IWL_WARN(priv, "Requested user TXPOWER %d below lower limit %d.\n",
  1311. tx_power,
  1312. IWL_TX_POWER_TARGET_POWER_MIN);
  1313. return -EINVAL;
  1314. }
  1315. if (tx_power > priv->tx_power_device_lmt) {
  1316. IWL_WARN(priv,
  1317. "Requested user TXPOWER %d above upper limit %d.\n",
  1318. tx_power, priv->tx_power_device_lmt);
  1319. return -EINVAL;
  1320. }
  1321. if (priv->tx_power_user_lmt != tx_power)
  1322. force = true;
  1323. /* if nic is not up don't send command */
  1324. if (iwl_is_ready_rf(priv)) {
  1325. priv->tx_power_user_lmt = tx_power;
  1326. if (force && priv->cfg->ops->lib->send_tx_power)
  1327. ret = priv->cfg->ops->lib->send_tx_power(priv);
  1328. else if (!priv->cfg->ops->lib->send_tx_power)
  1329. ret = -EOPNOTSUPP;
  1330. /*
  1331. * if fail to set tx_power, restore the orig. tx power
  1332. */
  1333. if (ret)
  1334. priv->tx_power_user_lmt = prev_tx_power;
  1335. }
  1336. /*
  1337. * Even this is an async host command, the command
  1338. * will always report success from uCode
  1339. * So once driver can placing the command into the queue
  1340. * successfully, driver can use priv->tx_power_user_lmt
  1341. * to reflect the current tx power
  1342. */
  1343. return ret;
  1344. }
  1345. EXPORT_SYMBOL(iwl_set_tx_power);
  1346. void iwl_uninit_drv(struct iwl_priv *priv)
  1347. {
  1348. iwl_calib_free_results(priv);
  1349. iwlcore_free_geos(priv);
  1350. iwl_free_channel_map(priv);
  1351. kfree(priv->scan);
  1352. }
  1353. EXPORT_SYMBOL(iwl_uninit_drv);
  1354. #define ICT_COUNT (PAGE_SIZE/sizeof(u32))
  1355. /* Free dram table */
  1356. void iwl_free_isr_ict(struct iwl_priv *priv)
  1357. {
  1358. if (priv->ict_tbl_vir) {
  1359. pci_free_consistent(priv->pci_dev, (sizeof(u32) * ICT_COUNT) +
  1360. PAGE_SIZE, priv->ict_tbl_vir,
  1361. priv->ict_tbl_dma);
  1362. priv->ict_tbl_vir = NULL;
  1363. }
  1364. }
  1365. EXPORT_SYMBOL(iwl_free_isr_ict);
  1366. /* allocate dram shared table it is a PAGE_SIZE aligned
  1367. * also reset all data related to ICT table interrupt.
  1368. */
  1369. int iwl_alloc_isr_ict(struct iwl_priv *priv)
  1370. {
  1371. if (priv->cfg->use_isr_legacy)
  1372. return 0;
  1373. /* allocate shrared data table */
  1374. priv->ict_tbl_vir = pci_alloc_consistent(priv->pci_dev, (sizeof(u32) *
  1375. ICT_COUNT) + PAGE_SIZE,
  1376. &priv->ict_tbl_dma);
  1377. if (!priv->ict_tbl_vir)
  1378. return -ENOMEM;
  1379. /* align table to PAGE_SIZE boundry */
  1380. priv->aligned_ict_tbl_dma = ALIGN(priv->ict_tbl_dma, PAGE_SIZE);
  1381. IWL_DEBUG_ISR(priv, "ict dma addr %Lx dma aligned %Lx diff %d\n",
  1382. (unsigned long long)priv->ict_tbl_dma,
  1383. (unsigned long long)priv->aligned_ict_tbl_dma,
  1384. (int)(priv->aligned_ict_tbl_dma - priv->ict_tbl_dma));
  1385. priv->ict_tbl = priv->ict_tbl_vir +
  1386. (priv->aligned_ict_tbl_dma - priv->ict_tbl_dma);
  1387. IWL_DEBUG_ISR(priv, "ict vir addr %p vir aligned %p diff %d\n",
  1388. priv->ict_tbl, priv->ict_tbl_vir,
  1389. (int)(priv->aligned_ict_tbl_dma - priv->ict_tbl_dma));
  1390. /* reset table and index to all 0 */
  1391. memset(priv->ict_tbl_vir,0, (sizeof(u32) * ICT_COUNT) + PAGE_SIZE);
  1392. priv->ict_index = 0;
  1393. /* add periodic RX interrupt */
  1394. priv->inta_mask |= CSR_INT_BIT_RX_PERIODIC;
  1395. return 0;
  1396. }
  1397. EXPORT_SYMBOL(iwl_alloc_isr_ict);
  1398. /* Device is going up inform it about using ICT interrupt table,
  1399. * also we need to tell the driver to start using ICT interrupt.
  1400. */
  1401. int iwl_reset_ict(struct iwl_priv *priv)
  1402. {
  1403. u32 val;
  1404. unsigned long flags;
  1405. if (!priv->ict_tbl_vir)
  1406. return 0;
  1407. spin_lock_irqsave(&priv->lock, flags);
  1408. iwl_disable_interrupts(priv);
  1409. memset(&priv->ict_tbl[0], 0, sizeof(u32) * ICT_COUNT);
  1410. val = priv->aligned_ict_tbl_dma >> PAGE_SHIFT;
  1411. val |= CSR_DRAM_INT_TBL_ENABLE;
  1412. val |= CSR_DRAM_INIT_TBL_WRAP_CHECK;
  1413. IWL_DEBUG_ISR(priv, "CSR_DRAM_INT_TBL_REG =0x%X "
  1414. "aligned dma address %Lx\n",
  1415. val, (unsigned long long)priv->aligned_ict_tbl_dma);
  1416. iwl_write32(priv, CSR_DRAM_INT_TBL_REG, val);
  1417. priv->use_ict = true;
  1418. priv->ict_index = 0;
  1419. iwl_write32(priv, CSR_INT, priv->inta_mask);
  1420. iwl_enable_interrupts(priv);
  1421. spin_unlock_irqrestore(&priv->lock, flags);
  1422. return 0;
  1423. }
  1424. EXPORT_SYMBOL(iwl_reset_ict);
  1425. /* Device is going down disable ict interrupt usage */
  1426. void iwl_disable_ict(struct iwl_priv *priv)
  1427. {
  1428. unsigned long flags;
  1429. spin_lock_irqsave(&priv->lock, flags);
  1430. priv->use_ict = false;
  1431. spin_unlock_irqrestore(&priv->lock, flags);
  1432. }
  1433. EXPORT_SYMBOL(iwl_disable_ict);
  1434. /* interrupt handler using ict table, with this interrupt driver will
  1435. * stop using INTA register to get device's interrupt, reading this register
  1436. * is expensive, device will write interrupts in ICT dram table, increment
  1437. * index then will fire interrupt to driver, driver will OR all ICT table
  1438. * entries from current index up to table entry with 0 value. the result is
  1439. * the interrupt we need to service, driver will set the entries back to 0 and
  1440. * set index.
  1441. */
  1442. irqreturn_t iwl_isr_ict(int irq, void *data)
  1443. {
  1444. struct iwl_priv *priv = data;
  1445. u32 inta, inta_mask;
  1446. u32 val = 0;
  1447. if (!priv)
  1448. return IRQ_NONE;
  1449. /* dram interrupt table not set yet,
  1450. * use legacy interrupt.
  1451. */
  1452. if (!priv->use_ict)
  1453. return iwl_isr(irq, data);
  1454. spin_lock(&priv->lock);
  1455. /* Disable (but don't clear!) interrupts here to avoid
  1456. * back-to-back ISRs and sporadic interrupts from our NIC.
  1457. * If we have something to service, the tasklet will re-enable ints.
  1458. * If we *don't* have something, we'll re-enable before leaving here.
  1459. */
  1460. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1461. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1462. /* Ignore interrupt if there's nothing in NIC to service.
  1463. * This may be due to IRQ shared with another device,
  1464. * or due to sporadic interrupts thrown from our NIC. */
  1465. if (!priv->ict_tbl[priv->ict_index]) {
  1466. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0\n");
  1467. goto none;
  1468. }
  1469. /* read all entries that not 0 start with ict_index */
  1470. while (priv->ict_tbl[priv->ict_index]) {
  1471. val |= le32_to_cpu(priv->ict_tbl[priv->ict_index]);
  1472. IWL_DEBUG_ISR(priv, "ICT index %d value 0x%08X\n",
  1473. priv->ict_index,
  1474. le32_to_cpu(priv->ict_tbl[priv->ict_index]));
  1475. priv->ict_tbl[priv->ict_index] = 0;
  1476. priv->ict_index = iwl_queue_inc_wrap(priv->ict_index,
  1477. ICT_COUNT);
  1478. }
  1479. /* We should not get this value, just ignore it. */
  1480. if (val == 0xffffffff)
  1481. val = 0;
  1482. inta = (0xff & val) | ((0xff00 & val) << 16);
  1483. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x ict 0x%08x\n",
  1484. inta, inta_mask, val);
  1485. inta &= priv->inta_mask;
  1486. priv->inta |= inta;
  1487. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1488. if (likely(inta))
  1489. tasklet_schedule(&priv->irq_tasklet);
  1490. else if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta) {
  1491. /* Allow interrupt if was disabled by this handler and
  1492. * no tasklet was schedules, We should not enable interrupt,
  1493. * tasklet will enable it.
  1494. */
  1495. iwl_enable_interrupts(priv);
  1496. }
  1497. spin_unlock(&priv->lock);
  1498. return IRQ_HANDLED;
  1499. none:
  1500. /* re-enable interrupts here since we don't have anything to service.
  1501. * only Re-enable if disabled by irq.
  1502. */
  1503. if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1504. iwl_enable_interrupts(priv);
  1505. spin_unlock(&priv->lock);
  1506. return IRQ_NONE;
  1507. }
  1508. EXPORT_SYMBOL(iwl_isr_ict);
  1509. static irqreturn_t iwl_isr(int irq, void *data)
  1510. {
  1511. struct iwl_priv *priv = data;
  1512. u32 inta, inta_mask;
  1513. #ifdef CONFIG_IWLWIFI_DEBUG
  1514. u32 inta_fh;
  1515. #endif
  1516. if (!priv)
  1517. return IRQ_NONE;
  1518. spin_lock(&priv->lock);
  1519. /* Disable (but don't clear!) interrupts here to avoid
  1520. * back-to-back ISRs and sporadic interrupts from our NIC.
  1521. * If we have something to service, the tasklet will re-enable ints.
  1522. * If we *don't* have something, we'll re-enable before leaving here. */
  1523. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1524. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1525. /* Discover which interrupts are active/pending */
  1526. inta = iwl_read32(priv, CSR_INT);
  1527. /* Ignore interrupt if there's nothing in NIC to service.
  1528. * This may be due to IRQ shared with another device,
  1529. * or due to sporadic interrupts thrown from our NIC. */
  1530. if (!inta) {
  1531. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0\n");
  1532. goto none;
  1533. }
  1534. if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
  1535. /* Hardware disappeared. It might have already raised
  1536. * an interrupt */
  1537. IWL_WARN(priv, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
  1538. goto unplugged;
  1539. }
  1540. #ifdef CONFIG_IWLWIFI_DEBUG
  1541. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1542. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1543. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x, "
  1544. "fh 0x%08x\n", inta, inta_mask, inta_fh);
  1545. }
  1546. #endif
  1547. priv->inta |= inta;
  1548. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1549. if (likely(inta))
  1550. tasklet_schedule(&priv->irq_tasklet);
  1551. else if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1552. iwl_enable_interrupts(priv);
  1553. unplugged:
  1554. spin_unlock(&priv->lock);
  1555. return IRQ_HANDLED;
  1556. none:
  1557. /* re-enable interrupts here since we don't have anything to service. */
  1558. /* only Re-enable if diabled by irq and no schedules tasklet. */
  1559. if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1560. iwl_enable_interrupts(priv);
  1561. spin_unlock(&priv->lock);
  1562. return IRQ_NONE;
  1563. }
  1564. irqreturn_t iwl_isr_legacy(int irq, void *data)
  1565. {
  1566. struct iwl_priv *priv = data;
  1567. u32 inta, inta_mask;
  1568. u32 inta_fh;
  1569. if (!priv)
  1570. return IRQ_NONE;
  1571. spin_lock(&priv->lock);
  1572. /* Disable (but don't clear!) interrupts here to avoid
  1573. * back-to-back ISRs and sporadic interrupts from our NIC.
  1574. * If we have something to service, the tasklet will re-enable ints.
  1575. * If we *don't* have something, we'll re-enable before leaving here. */
  1576. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1577. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1578. /* Discover which interrupts are active/pending */
  1579. inta = iwl_read32(priv, CSR_INT);
  1580. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1581. /* Ignore interrupt if there's nothing in NIC to service.
  1582. * This may be due to IRQ shared with another device,
  1583. * or due to sporadic interrupts thrown from our NIC. */
  1584. if (!inta && !inta_fh) {
  1585. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0, inta_fh == 0\n");
  1586. goto none;
  1587. }
  1588. if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
  1589. /* Hardware disappeared. It might have already raised
  1590. * an interrupt */
  1591. IWL_WARN(priv, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
  1592. goto unplugged;
  1593. }
  1594. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  1595. inta, inta_mask, inta_fh);
  1596. inta &= ~CSR_INT_BIT_SCD;
  1597. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1598. if (likely(inta || inta_fh))
  1599. tasklet_schedule(&priv->irq_tasklet);
  1600. unplugged:
  1601. spin_unlock(&priv->lock);
  1602. return IRQ_HANDLED;
  1603. none:
  1604. /* re-enable interrupts here since we don't have anything to service. */
  1605. /* only Re-enable if diabled by irq */
  1606. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1607. iwl_enable_interrupts(priv);
  1608. spin_unlock(&priv->lock);
  1609. return IRQ_NONE;
  1610. }
  1611. EXPORT_SYMBOL(iwl_isr_legacy);
  1612. int iwl_send_bt_config(struct iwl_priv *priv)
  1613. {
  1614. struct iwl_bt_cmd bt_cmd = {
  1615. .flags = 3,
  1616. .lead_time = 0xAA,
  1617. .max_kill = 1,
  1618. .kill_ack_mask = 0,
  1619. .kill_cts_mask = 0,
  1620. };
  1621. return iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG,
  1622. sizeof(struct iwl_bt_cmd), &bt_cmd);
  1623. }
  1624. EXPORT_SYMBOL(iwl_send_bt_config);
  1625. int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags)
  1626. {
  1627. u32 stat_flags = 0;
  1628. struct iwl_host_cmd cmd = {
  1629. .id = REPLY_STATISTICS_CMD,
  1630. .flags = flags,
  1631. .len = sizeof(stat_flags),
  1632. .data = (u8 *) &stat_flags,
  1633. };
  1634. return iwl_send_cmd(priv, &cmd);
  1635. }
  1636. EXPORT_SYMBOL(iwl_send_statistics_request);
  1637. /**
  1638. * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
  1639. * using sample data 100 bytes apart. If these sample points are good,
  1640. * it's a pretty good bet that everything between them is good, too.
  1641. */
  1642. static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  1643. {
  1644. u32 val;
  1645. int ret = 0;
  1646. u32 errcnt = 0;
  1647. u32 i;
  1648. IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
  1649. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  1650. /* read data comes through single port, auto-incr addr */
  1651. /* NOTE: Use the debugless read so we don't flood kernel log
  1652. * if IWL_DL_IO is set */
  1653. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  1654. i + IWL49_RTC_INST_LOWER_BOUND);
  1655. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1656. if (val != le32_to_cpu(*image)) {
  1657. ret = -EIO;
  1658. errcnt++;
  1659. if (errcnt >= 3)
  1660. break;
  1661. }
  1662. }
  1663. return ret;
  1664. }
  1665. /**
  1666. * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
  1667. * looking at all data.
  1668. */
  1669. static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
  1670. u32 len)
  1671. {
  1672. u32 val;
  1673. u32 save_len = len;
  1674. int ret = 0;
  1675. u32 errcnt;
  1676. IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
  1677. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  1678. IWL49_RTC_INST_LOWER_BOUND);
  1679. errcnt = 0;
  1680. for (; len > 0; len -= sizeof(u32), image++) {
  1681. /* read data comes through single port, auto-incr addr */
  1682. /* NOTE: Use the debugless read so we don't flood kernel log
  1683. * if IWL_DL_IO is set */
  1684. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1685. if (val != le32_to_cpu(*image)) {
  1686. IWL_ERR(priv, "uCode INST section is invalid at "
  1687. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  1688. save_len - len, val, le32_to_cpu(*image));
  1689. ret = -EIO;
  1690. errcnt++;
  1691. if (errcnt >= 20)
  1692. break;
  1693. }
  1694. }
  1695. if (!errcnt)
  1696. IWL_DEBUG_INFO(priv,
  1697. "ucode image in INSTRUCTION memory is good\n");
  1698. return ret;
  1699. }
  1700. /**
  1701. * iwl_verify_ucode - determine which instruction image is in SRAM,
  1702. * and verify its contents
  1703. */
  1704. int iwl_verify_ucode(struct iwl_priv *priv)
  1705. {
  1706. __le32 *image;
  1707. u32 len;
  1708. int ret;
  1709. /* Try bootstrap */
  1710. image = (__le32 *)priv->ucode_boot.v_addr;
  1711. len = priv->ucode_boot.len;
  1712. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1713. if (!ret) {
  1714. IWL_DEBUG_INFO(priv, "Bootstrap uCode is good in inst SRAM\n");
  1715. return 0;
  1716. }
  1717. /* Try initialize */
  1718. image = (__le32 *)priv->ucode_init.v_addr;
  1719. len = priv->ucode_init.len;
  1720. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1721. if (!ret) {
  1722. IWL_DEBUG_INFO(priv, "Initialize uCode is good in inst SRAM\n");
  1723. return 0;
  1724. }
  1725. /* Try runtime/protocol */
  1726. image = (__le32 *)priv->ucode_code.v_addr;
  1727. len = priv->ucode_code.len;
  1728. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1729. if (!ret) {
  1730. IWL_DEBUG_INFO(priv, "Runtime uCode is good in inst SRAM\n");
  1731. return 0;
  1732. }
  1733. IWL_ERR(priv, "NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  1734. /* Since nothing seems to match, show first several data entries in
  1735. * instruction SRAM, so maybe visual inspection will give a clue.
  1736. * Selection of bootstrap image (vs. other images) is arbitrary. */
  1737. image = (__le32 *)priv->ucode_boot.v_addr;
  1738. len = priv->ucode_boot.len;
  1739. ret = iwl_verify_inst_full(priv, image, len);
  1740. return ret;
  1741. }
  1742. EXPORT_SYMBOL(iwl_verify_ucode);
  1743. void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  1744. {
  1745. struct iwl_ct_kill_config cmd;
  1746. struct iwl_ct_kill_throttling_config adv_cmd;
  1747. unsigned long flags;
  1748. int ret = 0;
  1749. spin_lock_irqsave(&priv->lock, flags);
  1750. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1751. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  1752. spin_unlock_irqrestore(&priv->lock, flags);
  1753. priv->thermal_throttle.ct_kill_toggle = false;
  1754. switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
  1755. case CSR_HW_REV_TYPE_1000:
  1756. case CSR_HW_REV_TYPE_6x00:
  1757. case CSR_HW_REV_TYPE_6x50:
  1758. adv_cmd.critical_temperature_enter =
  1759. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1760. adv_cmd.critical_temperature_exit =
  1761. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  1762. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1763. sizeof(adv_cmd), &adv_cmd);
  1764. if (ret)
  1765. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1766. else
  1767. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1768. "succeeded, "
  1769. "critical temperature enter is %d,"
  1770. "exit is %d\n",
  1771. priv->hw_params.ct_kill_threshold,
  1772. priv->hw_params.ct_kill_exit_threshold);
  1773. break;
  1774. default:
  1775. cmd.critical_temperature_R =
  1776. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1777. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1778. sizeof(cmd), &cmd);
  1779. if (ret)
  1780. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1781. else
  1782. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1783. "succeeded, "
  1784. "critical temperature is %d\n",
  1785. priv->hw_params.ct_kill_threshold);
  1786. break;
  1787. }
  1788. }
  1789. EXPORT_SYMBOL(iwl_rf_kill_ct_config);
  1790. /*
  1791. * CARD_STATE_CMD
  1792. *
  1793. * Use: Sets the device's internal card state to enable, disable, or halt
  1794. *
  1795. * When in the 'enable' state the card operates as normal.
  1796. * When in the 'disable' state, the card enters into a low power mode.
  1797. * When in the 'halt' state, the card is shut down and must be fully
  1798. * restarted to come back on.
  1799. */
  1800. int iwl_send_card_state(struct iwl_priv *priv, u32 flags, u8 meta_flag)
  1801. {
  1802. struct iwl_host_cmd cmd = {
  1803. .id = REPLY_CARD_STATE_CMD,
  1804. .len = sizeof(u32),
  1805. .data = &flags,
  1806. .flags = meta_flag,
  1807. };
  1808. return iwl_send_cmd(priv, &cmd);
  1809. }
  1810. void iwl_rx_pm_sleep_notif(struct iwl_priv *priv,
  1811. struct iwl_rx_mem_buffer *rxb)
  1812. {
  1813. #ifdef CONFIG_IWLWIFI_DEBUG
  1814. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  1815. struct iwl_sleep_notification *sleep = &(pkt->u.sleep_notif);
  1816. IWL_DEBUG_RX(priv, "sleep mode: %d, src: %d\n",
  1817. sleep->pm_sleep_mode, sleep->pm_wakeup_src);
  1818. #endif
  1819. }
  1820. EXPORT_SYMBOL(iwl_rx_pm_sleep_notif);
  1821. void iwl_rx_pm_debug_statistics_notif(struct iwl_priv *priv,
  1822. struct iwl_rx_mem_buffer *rxb)
  1823. {
  1824. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  1825. u32 len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  1826. IWL_DEBUG_RADIO(priv, "Dumping %d bytes of unhandled "
  1827. "notification for %s:\n", len,
  1828. get_cmd_string(pkt->hdr.cmd));
  1829. iwl_print_hex_dump(priv, IWL_DL_RADIO, pkt->u.raw, len);
  1830. }
  1831. EXPORT_SYMBOL(iwl_rx_pm_debug_statistics_notif);
  1832. void iwl_rx_reply_error(struct iwl_priv *priv,
  1833. struct iwl_rx_mem_buffer *rxb)
  1834. {
  1835. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  1836. IWL_ERR(priv, "Error Reply type 0x%08X cmd %s (0x%02X) "
  1837. "seq 0x%04X ser 0x%08X\n",
  1838. le32_to_cpu(pkt->u.err_resp.error_type),
  1839. get_cmd_string(pkt->u.err_resp.cmd_id),
  1840. pkt->u.err_resp.cmd_id,
  1841. le16_to_cpu(pkt->u.err_resp.bad_cmd_seq_num),
  1842. le32_to_cpu(pkt->u.err_resp.error_info));
  1843. }
  1844. EXPORT_SYMBOL(iwl_rx_reply_error);
  1845. void iwl_clear_isr_stats(struct iwl_priv *priv)
  1846. {
  1847. memset(&priv->isr_stats, 0, sizeof(priv->isr_stats));
  1848. }
  1849. int iwl_mac_conf_tx(struct ieee80211_hw *hw, u16 queue,
  1850. const struct ieee80211_tx_queue_params *params)
  1851. {
  1852. struct iwl_priv *priv = hw->priv;
  1853. unsigned long flags;
  1854. int q;
  1855. IWL_DEBUG_MAC80211(priv, "enter\n");
  1856. if (!iwl_is_ready_rf(priv)) {
  1857. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  1858. return -EIO;
  1859. }
  1860. if (queue >= AC_NUM) {
  1861. IWL_DEBUG_MAC80211(priv, "leave - queue >= AC_NUM %d\n", queue);
  1862. return 0;
  1863. }
  1864. q = AC_NUM - 1 - queue;
  1865. spin_lock_irqsave(&priv->lock, flags);
  1866. priv->qos_data.def_qos_parm.ac[q].cw_min = cpu_to_le16(params->cw_min);
  1867. priv->qos_data.def_qos_parm.ac[q].cw_max = cpu_to_le16(params->cw_max);
  1868. priv->qos_data.def_qos_parm.ac[q].aifsn = params->aifs;
  1869. priv->qos_data.def_qos_parm.ac[q].edca_txop =
  1870. cpu_to_le16((params->txop * 32));
  1871. priv->qos_data.def_qos_parm.ac[q].reserved1 = 0;
  1872. priv->qos_data.qos_active = 1;
  1873. if (priv->iw_mode == NL80211_IFTYPE_AP)
  1874. iwl_activate_qos(priv, 1);
  1875. else if (priv->assoc_id && iwl_is_associated(priv))
  1876. iwl_activate_qos(priv, 0);
  1877. spin_unlock_irqrestore(&priv->lock, flags);
  1878. IWL_DEBUG_MAC80211(priv, "leave\n");
  1879. return 0;
  1880. }
  1881. EXPORT_SYMBOL(iwl_mac_conf_tx);
  1882. static void iwl_ht_conf(struct iwl_priv *priv,
  1883. struct ieee80211_bss_conf *bss_conf)
  1884. {
  1885. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  1886. struct ieee80211_sta *sta;
  1887. IWL_DEBUG_MAC80211(priv, "enter: \n");
  1888. if (!ht_conf->is_ht)
  1889. return;
  1890. ht_conf->ht_protection =
  1891. bss_conf->ht_operation_mode & IEEE80211_HT_OP_MODE_PROTECTION;
  1892. ht_conf->non_GF_STA_present =
  1893. !!(bss_conf->ht_operation_mode & IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1894. ht_conf->single_chain_sufficient = false;
  1895. switch (priv->iw_mode) {
  1896. case NL80211_IFTYPE_STATION:
  1897. rcu_read_lock();
  1898. sta = ieee80211_find_sta(priv->hw, priv->bssid);
  1899. if (sta) {
  1900. struct ieee80211_sta_ht_cap *ht_cap = &sta->ht_cap;
  1901. int maxstreams;
  1902. maxstreams = (ht_cap->mcs.tx_params &
  1903. IEEE80211_HT_MCS_TX_MAX_STREAMS_MASK)
  1904. >> IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT;
  1905. maxstreams += 1;
  1906. if ((ht_cap->mcs.rx_mask[1] == 0) &&
  1907. (ht_cap->mcs.rx_mask[2] == 0))
  1908. ht_conf->single_chain_sufficient = true;
  1909. if (maxstreams <= 1)
  1910. ht_conf->single_chain_sufficient = true;
  1911. } else {
  1912. /*
  1913. * If at all, this can only happen through a race
  1914. * when the AP disconnects us while we're still
  1915. * setting up the connection, in that case mac80211
  1916. * will soon tell us about that.
  1917. */
  1918. ht_conf->single_chain_sufficient = true;
  1919. }
  1920. rcu_read_unlock();
  1921. break;
  1922. case NL80211_IFTYPE_ADHOC:
  1923. ht_conf->single_chain_sufficient = true;
  1924. break;
  1925. default:
  1926. break;
  1927. }
  1928. IWL_DEBUG_MAC80211(priv, "leave\n");
  1929. }
  1930. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  1931. void iwl_bss_info_changed(struct ieee80211_hw *hw,
  1932. struct ieee80211_vif *vif,
  1933. struct ieee80211_bss_conf *bss_conf,
  1934. u32 changes)
  1935. {
  1936. struct iwl_priv *priv = hw->priv;
  1937. int ret;
  1938. IWL_DEBUG_MAC80211(priv, "changes = 0x%X\n", changes);
  1939. if (!iwl_is_alive(priv))
  1940. return;
  1941. mutex_lock(&priv->mutex);
  1942. if (changes & BSS_CHANGED_BEACON &&
  1943. priv->iw_mode == NL80211_IFTYPE_AP) {
  1944. dev_kfree_skb(priv->ibss_beacon);
  1945. priv->ibss_beacon = ieee80211_beacon_get(hw, vif);
  1946. }
  1947. if (changes & BSS_CHANGED_BEACON_INT) {
  1948. priv->beacon_int = bss_conf->beacon_int;
  1949. /* TODO: in AP mode, do something to make this take effect */
  1950. }
  1951. if (changes & BSS_CHANGED_BSSID) {
  1952. IWL_DEBUG_MAC80211(priv, "BSSID %pM\n", bss_conf->bssid);
  1953. /*
  1954. * If there is currently a HW scan going on in the
  1955. * background then we need to cancel it else the RXON
  1956. * below/in post_associate will fail.
  1957. */
  1958. if (iwl_scan_cancel_timeout(priv, 100)) {
  1959. IWL_WARN(priv, "Aborted scan still in progress after 100ms\n");
  1960. IWL_DEBUG_MAC80211(priv, "leaving - scan abort failed.\n");
  1961. mutex_unlock(&priv->mutex);
  1962. return;
  1963. }
  1964. /* mac80211 only sets assoc when in STATION mode */
  1965. if (priv->iw_mode == NL80211_IFTYPE_ADHOC ||
  1966. bss_conf->assoc) {
  1967. memcpy(priv->staging_rxon.bssid_addr,
  1968. bss_conf->bssid, ETH_ALEN);
  1969. /* currently needed in a few places */
  1970. memcpy(priv->bssid, bss_conf->bssid, ETH_ALEN);
  1971. } else {
  1972. priv->staging_rxon.filter_flags &=
  1973. ~RXON_FILTER_ASSOC_MSK;
  1974. }
  1975. }
  1976. /*
  1977. * This needs to be after setting the BSSID in case
  1978. * mac80211 decides to do both changes at once because
  1979. * it will invoke post_associate.
  1980. */
  1981. if (priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  1982. changes & BSS_CHANGED_BEACON) {
  1983. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  1984. if (beacon)
  1985. iwl_mac_beacon_update(hw, beacon);
  1986. }
  1987. if (changes & BSS_CHANGED_ERP_PREAMBLE) {
  1988. IWL_DEBUG_MAC80211(priv, "ERP_PREAMBLE %d\n",
  1989. bss_conf->use_short_preamble);
  1990. if (bss_conf->use_short_preamble)
  1991. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  1992. else
  1993. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  1994. }
  1995. if (changes & BSS_CHANGED_ERP_CTS_PROT) {
  1996. IWL_DEBUG_MAC80211(priv, "ERP_CTS %d\n", bss_conf->use_cts_prot);
  1997. if (bss_conf->use_cts_prot && (priv->band != IEEE80211_BAND_5GHZ))
  1998. priv->staging_rxon.flags |= RXON_FLG_TGG_PROTECT_MSK;
  1999. else
  2000. priv->staging_rxon.flags &= ~RXON_FLG_TGG_PROTECT_MSK;
  2001. }
  2002. if (changes & BSS_CHANGED_BASIC_RATES) {
  2003. /* XXX use this information
  2004. *
  2005. * To do that, remove code from iwl_set_rate() and put something
  2006. * like this here:
  2007. *
  2008. if (A-band)
  2009. priv->staging_rxon.ofdm_basic_rates =
  2010. bss_conf->basic_rates;
  2011. else
  2012. priv->staging_rxon.ofdm_basic_rates =
  2013. bss_conf->basic_rates >> 4;
  2014. priv->staging_rxon.cck_basic_rates =
  2015. bss_conf->basic_rates & 0xF;
  2016. */
  2017. }
  2018. if (changes & BSS_CHANGED_HT) {
  2019. iwl_ht_conf(priv, bss_conf);
  2020. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2021. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2022. }
  2023. if (changes & BSS_CHANGED_ASSOC) {
  2024. IWL_DEBUG_MAC80211(priv, "ASSOC %d\n", bss_conf->assoc);
  2025. if (bss_conf->assoc) {
  2026. priv->assoc_id = bss_conf->aid;
  2027. priv->beacon_int = bss_conf->beacon_int;
  2028. priv->timestamp = bss_conf->timestamp;
  2029. priv->assoc_capability = bss_conf->assoc_capability;
  2030. iwl_led_associate(priv);
  2031. /*
  2032. * We have just associated, don't start scan too early
  2033. * leave time for EAPOL exchange to complete.
  2034. *
  2035. * XXX: do this in mac80211
  2036. */
  2037. priv->next_scan_jiffies = jiffies +
  2038. IWL_DELAY_NEXT_SCAN_AFTER_ASSOC;
  2039. if (!iwl_is_rfkill(priv))
  2040. priv->cfg->ops->lib->post_associate(priv);
  2041. } else {
  2042. priv->assoc_id = 0;
  2043. iwl_led_disassociate(priv);
  2044. }
  2045. }
  2046. if (changes && iwl_is_associated(priv) && priv->assoc_id) {
  2047. IWL_DEBUG_MAC80211(priv, "Changes (%#x) while associated\n",
  2048. changes);
  2049. ret = iwl_send_rxon_assoc(priv);
  2050. if (!ret) {
  2051. /* Sync active_rxon with latest change. */
  2052. memcpy((void *)&priv->active_rxon,
  2053. &priv->staging_rxon,
  2054. sizeof(struct iwl_rxon_cmd));
  2055. }
  2056. }
  2057. mutex_unlock(&priv->mutex);
  2058. IWL_DEBUG_MAC80211(priv, "leave\n");
  2059. }
  2060. EXPORT_SYMBOL(iwl_bss_info_changed);
  2061. int iwl_mac_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb)
  2062. {
  2063. struct iwl_priv *priv = hw->priv;
  2064. unsigned long flags;
  2065. __le64 timestamp;
  2066. IWL_DEBUG_MAC80211(priv, "enter\n");
  2067. if (!iwl_is_ready_rf(priv)) {
  2068. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  2069. return -EIO;
  2070. }
  2071. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  2072. IWL_DEBUG_MAC80211(priv, "leave - not IBSS\n");
  2073. return -EIO;
  2074. }
  2075. spin_lock_irqsave(&priv->lock, flags);
  2076. if (priv->ibss_beacon)
  2077. dev_kfree_skb(priv->ibss_beacon);
  2078. priv->ibss_beacon = skb;
  2079. priv->assoc_id = 0;
  2080. timestamp = ((struct ieee80211_mgmt *)skb->data)->u.beacon.timestamp;
  2081. priv->timestamp = le64_to_cpu(timestamp);
  2082. IWL_DEBUG_MAC80211(priv, "leave\n");
  2083. spin_unlock_irqrestore(&priv->lock, flags);
  2084. iwl_reset_qos(priv);
  2085. priv->cfg->ops->lib->post_associate(priv);
  2086. return 0;
  2087. }
  2088. EXPORT_SYMBOL(iwl_mac_beacon_update);
  2089. int iwl_set_mode(struct iwl_priv *priv, int mode)
  2090. {
  2091. if (mode == NL80211_IFTYPE_ADHOC) {
  2092. const struct iwl_channel_info *ch_info;
  2093. ch_info = iwl_get_channel_info(priv,
  2094. priv->band,
  2095. le16_to_cpu(priv->staging_rxon.channel));
  2096. if (!ch_info || !is_channel_ibss(ch_info)) {
  2097. IWL_ERR(priv, "channel %d not IBSS channel\n",
  2098. le16_to_cpu(priv->staging_rxon.channel));
  2099. return -EINVAL;
  2100. }
  2101. }
  2102. iwl_connection_init_rx_config(priv, mode);
  2103. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2104. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2105. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  2106. iwl_clear_stations_table(priv);
  2107. /* dont commit rxon if rf-kill is on*/
  2108. if (!iwl_is_ready_rf(priv))
  2109. return -EAGAIN;
  2110. iwlcore_commit_rxon(priv);
  2111. return 0;
  2112. }
  2113. EXPORT_SYMBOL(iwl_set_mode);
  2114. int iwl_mac_add_interface(struct ieee80211_hw *hw,
  2115. struct ieee80211_if_init_conf *conf)
  2116. {
  2117. struct iwl_priv *priv = hw->priv;
  2118. unsigned long flags;
  2119. IWL_DEBUG_MAC80211(priv, "enter: type %d\n", conf->type);
  2120. if (priv->vif) {
  2121. IWL_DEBUG_MAC80211(priv, "leave - vif != NULL\n");
  2122. return -EOPNOTSUPP;
  2123. }
  2124. spin_lock_irqsave(&priv->lock, flags);
  2125. priv->vif = conf->vif;
  2126. priv->iw_mode = conf->type;
  2127. spin_unlock_irqrestore(&priv->lock, flags);
  2128. mutex_lock(&priv->mutex);
  2129. if (conf->mac_addr) {
  2130. IWL_DEBUG_MAC80211(priv, "Set %pM\n", conf->mac_addr);
  2131. memcpy(priv->mac_addr, conf->mac_addr, ETH_ALEN);
  2132. }
  2133. if (iwl_set_mode(priv, conf->type) == -EAGAIN)
  2134. /* we are not ready, will run again when ready */
  2135. set_bit(STATUS_MODE_PENDING, &priv->status);
  2136. mutex_unlock(&priv->mutex);
  2137. IWL_DEBUG_MAC80211(priv, "leave\n");
  2138. return 0;
  2139. }
  2140. EXPORT_SYMBOL(iwl_mac_add_interface);
  2141. void iwl_mac_remove_interface(struct ieee80211_hw *hw,
  2142. struct ieee80211_if_init_conf *conf)
  2143. {
  2144. struct iwl_priv *priv = hw->priv;
  2145. IWL_DEBUG_MAC80211(priv, "enter\n");
  2146. mutex_lock(&priv->mutex);
  2147. if (iwl_is_ready_rf(priv)) {
  2148. iwl_scan_cancel_timeout(priv, 100);
  2149. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2150. iwlcore_commit_rxon(priv);
  2151. }
  2152. if (priv->vif == conf->vif) {
  2153. priv->vif = NULL;
  2154. memset(priv->bssid, 0, ETH_ALEN);
  2155. }
  2156. mutex_unlock(&priv->mutex);
  2157. IWL_DEBUG_MAC80211(priv, "leave\n");
  2158. }
  2159. EXPORT_SYMBOL(iwl_mac_remove_interface);
  2160. /**
  2161. * iwl_mac_config - mac80211 config callback
  2162. *
  2163. * We ignore conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME since it seems to
  2164. * be set inappropriately and the driver currently sets the hardware up to
  2165. * use it whenever needed.
  2166. */
  2167. int iwl_mac_config(struct ieee80211_hw *hw, u32 changed)
  2168. {
  2169. struct iwl_priv *priv = hw->priv;
  2170. const struct iwl_channel_info *ch_info;
  2171. struct ieee80211_conf *conf = &hw->conf;
  2172. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  2173. unsigned long flags = 0;
  2174. int ret = 0;
  2175. u16 ch;
  2176. int scan_active = 0;
  2177. mutex_lock(&priv->mutex);
  2178. IWL_DEBUG_MAC80211(priv, "enter to channel %d changed 0x%X\n",
  2179. conf->channel->hw_value, changed);
  2180. if (unlikely(!priv->cfg->mod_params->disable_hw_scan &&
  2181. test_bit(STATUS_SCANNING, &priv->status))) {
  2182. scan_active = 1;
  2183. IWL_DEBUG_MAC80211(priv, "leave - scanning\n");
  2184. }
  2185. /* during scanning mac80211 will delay channel setting until
  2186. * scan finish with changed = 0
  2187. */
  2188. if (!changed || (changed & IEEE80211_CONF_CHANGE_CHANNEL)) {
  2189. if (scan_active)
  2190. goto set_ch_out;
  2191. ch = ieee80211_frequency_to_channel(conf->channel->center_freq);
  2192. ch_info = iwl_get_channel_info(priv, conf->channel->band, ch);
  2193. if (!is_channel_valid(ch_info)) {
  2194. IWL_DEBUG_MAC80211(priv, "leave - invalid channel\n");
  2195. ret = -EINVAL;
  2196. goto set_ch_out;
  2197. }
  2198. if (priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  2199. !is_channel_ibss(ch_info)) {
  2200. IWL_ERR(priv, "channel %d in band %d not "
  2201. "IBSS channel\n",
  2202. conf->channel->hw_value, conf->channel->band);
  2203. ret = -EINVAL;
  2204. goto set_ch_out;
  2205. }
  2206. spin_lock_irqsave(&priv->lock, flags);
  2207. /* Configure HT40 channels */
  2208. ht_conf->is_ht = conf_is_ht(conf);
  2209. if (ht_conf->is_ht) {
  2210. if (conf_is_ht40_minus(conf)) {
  2211. ht_conf->extension_chan_offset =
  2212. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  2213. ht_conf->is_40mhz = true;
  2214. } else if (conf_is_ht40_plus(conf)) {
  2215. ht_conf->extension_chan_offset =
  2216. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  2217. ht_conf->is_40mhz = true;
  2218. } else {
  2219. ht_conf->extension_chan_offset =
  2220. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  2221. ht_conf->is_40mhz = false;
  2222. }
  2223. } else
  2224. ht_conf->is_40mhz = false;
  2225. /* Default to no protection. Protection mode will later be set
  2226. * from BSS config in iwl_ht_conf */
  2227. ht_conf->ht_protection = IEEE80211_HT_OP_MODE_PROTECTION_NONE;
  2228. /* if we are switching from ht to 2.4 clear flags
  2229. * from any ht related info since 2.4 does not
  2230. * support ht */
  2231. if ((le16_to_cpu(priv->staging_rxon.channel) != ch))
  2232. priv->staging_rxon.flags = 0;
  2233. iwl_set_rxon_channel(priv, conf->channel);
  2234. iwl_set_flags_for_band(priv, conf->channel->band);
  2235. spin_unlock_irqrestore(&priv->lock, flags);
  2236. set_ch_out:
  2237. /* The list of supported rates and rate mask can be different
  2238. * for each band; since the band may have changed, reset
  2239. * the rate mask to what mac80211 lists */
  2240. iwl_set_rate(priv);
  2241. }
  2242. if (changed & (IEEE80211_CONF_CHANGE_PS |
  2243. IEEE80211_CONF_CHANGE_IDLE)) {
  2244. ret = iwl_power_update_mode(priv, false);
  2245. if (ret)
  2246. IWL_DEBUG_MAC80211(priv, "Error setting sleep level\n");
  2247. }
  2248. if (changed & IEEE80211_CONF_CHANGE_POWER) {
  2249. IWL_DEBUG_MAC80211(priv, "TX Power old=%d new=%d\n",
  2250. priv->tx_power_user_lmt, conf->power_level);
  2251. iwl_set_tx_power(priv, conf->power_level, false);
  2252. }
  2253. /* call to ensure that 4965 rx_chain is set properly in monitor mode */
  2254. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2255. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2256. if (!iwl_is_ready(priv)) {
  2257. IWL_DEBUG_MAC80211(priv, "leave - not ready\n");
  2258. goto out;
  2259. }
  2260. if (scan_active)
  2261. goto out;
  2262. if (memcmp(&priv->active_rxon,
  2263. &priv->staging_rxon, sizeof(priv->staging_rxon)))
  2264. iwlcore_commit_rxon(priv);
  2265. else
  2266. IWL_DEBUG_INFO(priv, "Not re-sending same RXON configuration.\n");
  2267. out:
  2268. IWL_DEBUG_MAC80211(priv, "leave\n");
  2269. mutex_unlock(&priv->mutex);
  2270. return ret;
  2271. }
  2272. EXPORT_SYMBOL(iwl_mac_config);
  2273. int iwl_mac_get_tx_stats(struct ieee80211_hw *hw,
  2274. struct ieee80211_tx_queue_stats *stats)
  2275. {
  2276. struct iwl_priv *priv = hw->priv;
  2277. int i, avail;
  2278. struct iwl_tx_queue *txq;
  2279. struct iwl_queue *q;
  2280. unsigned long flags;
  2281. IWL_DEBUG_MAC80211(priv, "enter\n");
  2282. if (!iwl_is_ready_rf(priv)) {
  2283. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  2284. return -EIO;
  2285. }
  2286. spin_lock_irqsave(&priv->lock, flags);
  2287. for (i = 0; i < AC_NUM; i++) {
  2288. txq = &priv->txq[i];
  2289. q = &txq->q;
  2290. avail = iwl_queue_space(q);
  2291. stats[i].len = q->n_window - avail;
  2292. stats[i].limit = q->n_window - q->high_mark;
  2293. stats[i].count = q->n_window;
  2294. }
  2295. spin_unlock_irqrestore(&priv->lock, flags);
  2296. IWL_DEBUG_MAC80211(priv, "leave\n");
  2297. return 0;
  2298. }
  2299. EXPORT_SYMBOL(iwl_mac_get_tx_stats);
  2300. void iwl_mac_reset_tsf(struct ieee80211_hw *hw)
  2301. {
  2302. struct iwl_priv *priv = hw->priv;
  2303. unsigned long flags;
  2304. mutex_lock(&priv->mutex);
  2305. IWL_DEBUG_MAC80211(priv, "enter\n");
  2306. spin_lock_irqsave(&priv->lock, flags);
  2307. memset(&priv->current_ht_config, 0, sizeof(struct iwl_ht_config));
  2308. spin_unlock_irqrestore(&priv->lock, flags);
  2309. iwl_reset_qos(priv);
  2310. spin_lock_irqsave(&priv->lock, flags);
  2311. priv->assoc_id = 0;
  2312. priv->assoc_capability = 0;
  2313. priv->assoc_station_added = 0;
  2314. /* new association get rid of ibss beacon skb */
  2315. if (priv->ibss_beacon)
  2316. dev_kfree_skb(priv->ibss_beacon);
  2317. priv->ibss_beacon = NULL;
  2318. priv->beacon_int = priv->vif->bss_conf.beacon_int;
  2319. priv->timestamp = 0;
  2320. if ((priv->iw_mode == NL80211_IFTYPE_STATION))
  2321. priv->beacon_int = 0;
  2322. spin_unlock_irqrestore(&priv->lock, flags);
  2323. if (!iwl_is_ready_rf(priv)) {
  2324. IWL_DEBUG_MAC80211(priv, "leave - not ready\n");
  2325. mutex_unlock(&priv->mutex);
  2326. return;
  2327. }
  2328. /* we are restarting association process
  2329. * clear RXON_FILTER_ASSOC_MSK bit
  2330. */
  2331. if (priv->iw_mode != NL80211_IFTYPE_AP) {
  2332. iwl_scan_cancel_timeout(priv, 100);
  2333. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2334. iwlcore_commit_rxon(priv);
  2335. }
  2336. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  2337. IWL_DEBUG_MAC80211(priv, "leave - not in IBSS\n");
  2338. mutex_unlock(&priv->mutex);
  2339. return;
  2340. }
  2341. iwl_set_rate(priv);
  2342. mutex_unlock(&priv->mutex);
  2343. IWL_DEBUG_MAC80211(priv, "leave\n");
  2344. }
  2345. EXPORT_SYMBOL(iwl_mac_reset_tsf);
  2346. #ifdef CONFIG_IWLWIFI_DEBUGFS
  2347. #define IWL_TRAFFIC_DUMP_SIZE (IWL_TRAFFIC_ENTRY_SIZE * IWL_TRAFFIC_ENTRIES)
  2348. void iwl_reset_traffic_log(struct iwl_priv *priv)
  2349. {
  2350. priv->tx_traffic_idx = 0;
  2351. priv->rx_traffic_idx = 0;
  2352. if (priv->tx_traffic)
  2353. memset(priv->tx_traffic, 0, IWL_TRAFFIC_DUMP_SIZE);
  2354. if (priv->rx_traffic)
  2355. memset(priv->rx_traffic, 0, IWL_TRAFFIC_DUMP_SIZE);
  2356. }
  2357. int iwl_alloc_traffic_mem(struct iwl_priv *priv)
  2358. {
  2359. u32 traffic_size = IWL_TRAFFIC_DUMP_SIZE;
  2360. if (iwl_debug_level & IWL_DL_TX) {
  2361. if (!priv->tx_traffic) {
  2362. priv->tx_traffic =
  2363. kzalloc(traffic_size, GFP_KERNEL);
  2364. if (!priv->tx_traffic)
  2365. return -ENOMEM;
  2366. }
  2367. }
  2368. if (iwl_debug_level & IWL_DL_RX) {
  2369. if (!priv->rx_traffic) {
  2370. priv->rx_traffic =
  2371. kzalloc(traffic_size, GFP_KERNEL);
  2372. if (!priv->rx_traffic)
  2373. return -ENOMEM;
  2374. }
  2375. }
  2376. iwl_reset_traffic_log(priv);
  2377. return 0;
  2378. }
  2379. EXPORT_SYMBOL(iwl_alloc_traffic_mem);
  2380. void iwl_free_traffic_mem(struct iwl_priv *priv)
  2381. {
  2382. kfree(priv->tx_traffic);
  2383. priv->tx_traffic = NULL;
  2384. kfree(priv->rx_traffic);
  2385. priv->rx_traffic = NULL;
  2386. }
  2387. EXPORT_SYMBOL(iwl_free_traffic_mem);
  2388. void iwl_dbg_log_tx_data_frame(struct iwl_priv *priv,
  2389. u16 length, struct ieee80211_hdr *header)
  2390. {
  2391. __le16 fc;
  2392. u16 len;
  2393. if (likely(!(iwl_debug_level & IWL_DL_TX)))
  2394. return;
  2395. if (!priv->tx_traffic)
  2396. return;
  2397. fc = header->frame_control;
  2398. if (ieee80211_is_data(fc)) {
  2399. len = (length > IWL_TRAFFIC_ENTRY_SIZE)
  2400. ? IWL_TRAFFIC_ENTRY_SIZE : length;
  2401. memcpy((priv->tx_traffic +
  2402. (priv->tx_traffic_idx * IWL_TRAFFIC_ENTRY_SIZE)),
  2403. header, len);
  2404. priv->tx_traffic_idx =
  2405. (priv->tx_traffic_idx + 1) % IWL_TRAFFIC_ENTRIES;
  2406. }
  2407. }
  2408. EXPORT_SYMBOL(iwl_dbg_log_tx_data_frame);
  2409. void iwl_dbg_log_rx_data_frame(struct iwl_priv *priv,
  2410. u16 length, struct ieee80211_hdr *header)
  2411. {
  2412. __le16 fc;
  2413. u16 len;
  2414. if (likely(!(iwl_debug_level & IWL_DL_RX)))
  2415. return;
  2416. if (!priv->rx_traffic)
  2417. return;
  2418. fc = header->frame_control;
  2419. if (ieee80211_is_data(fc)) {
  2420. len = (length > IWL_TRAFFIC_ENTRY_SIZE)
  2421. ? IWL_TRAFFIC_ENTRY_SIZE : length;
  2422. memcpy((priv->rx_traffic +
  2423. (priv->rx_traffic_idx * IWL_TRAFFIC_ENTRY_SIZE)),
  2424. header, len);
  2425. priv->rx_traffic_idx =
  2426. (priv->rx_traffic_idx + 1) % IWL_TRAFFIC_ENTRIES;
  2427. }
  2428. }
  2429. EXPORT_SYMBOL(iwl_dbg_log_rx_data_frame);
  2430. const char *get_mgmt_string(int cmd)
  2431. {
  2432. switch (cmd) {
  2433. IWL_CMD(MANAGEMENT_ASSOC_REQ);
  2434. IWL_CMD(MANAGEMENT_ASSOC_RESP);
  2435. IWL_CMD(MANAGEMENT_REASSOC_REQ);
  2436. IWL_CMD(MANAGEMENT_REASSOC_RESP);
  2437. IWL_CMD(MANAGEMENT_PROBE_REQ);
  2438. IWL_CMD(MANAGEMENT_PROBE_RESP);
  2439. IWL_CMD(MANAGEMENT_BEACON);
  2440. IWL_CMD(MANAGEMENT_ATIM);
  2441. IWL_CMD(MANAGEMENT_DISASSOC);
  2442. IWL_CMD(MANAGEMENT_AUTH);
  2443. IWL_CMD(MANAGEMENT_DEAUTH);
  2444. IWL_CMD(MANAGEMENT_ACTION);
  2445. default:
  2446. return "UNKNOWN";
  2447. }
  2448. }
  2449. const char *get_ctrl_string(int cmd)
  2450. {
  2451. switch (cmd) {
  2452. IWL_CMD(CONTROL_BACK_REQ);
  2453. IWL_CMD(CONTROL_BACK);
  2454. IWL_CMD(CONTROL_PSPOLL);
  2455. IWL_CMD(CONTROL_RTS);
  2456. IWL_CMD(CONTROL_CTS);
  2457. IWL_CMD(CONTROL_ACK);
  2458. IWL_CMD(CONTROL_CFEND);
  2459. IWL_CMD(CONTROL_CFENDACK);
  2460. default:
  2461. return "UNKNOWN";
  2462. }
  2463. }
  2464. void iwl_clear_tx_stats(struct iwl_priv *priv)
  2465. {
  2466. memset(&priv->tx_stats, 0, sizeof(struct traffic_stats));
  2467. }
  2468. void iwl_clear_rx_stats(struct iwl_priv *priv)
  2469. {
  2470. memset(&priv->rx_stats, 0, sizeof(struct traffic_stats));
  2471. }
  2472. /*
  2473. * if CONFIG_IWLWIFI_DEBUGFS defined, iwl_update_stats function will
  2474. * record all the MGMT, CTRL and DATA pkt for both TX and Rx pass.
  2475. * Use debugFs to display the rx/rx_statistics
  2476. * if CONFIG_IWLWIFI_DEBUGFS not being defined, then no MGMT and CTRL
  2477. * information will be recorded, but DATA pkt still will be recorded
  2478. * for the reason of iwl_led.c need to control the led blinking based on
  2479. * number of tx and rx data.
  2480. *
  2481. */
  2482. void iwl_update_stats(struct iwl_priv *priv, bool is_tx, __le16 fc, u16 len)
  2483. {
  2484. struct traffic_stats *stats;
  2485. if (is_tx)
  2486. stats = &priv->tx_stats;
  2487. else
  2488. stats = &priv->rx_stats;
  2489. if (ieee80211_is_mgmt(fc)) {
  2490. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  2491. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  2492. stats->mgmt[MANAGEMENT_ASSOC_REQ]++;
  2493. break;
  2494. case cpu_to_le16(IEEE80211_STYPE_ASSOC_RESP):
  2495. stats->mgmt[MANAGEMENT_ASSOC_RESP]++;
  2496. break;
  2497. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  2498. stats->mgmt[MANAGEMENT_REASSOC_REQ]++;
  2499. break;
  2500. case cpu_to_le16(IEEE80211_STYPE_REASSOC_RESP):
  2501. stats->mgmt[MANAGEMENT_REASSOC_RESP]++;
  2502. break;
  2503. case cpu_to_le16(IEEE80211_STYPE_PROBE_REQ):
  2504. stats->mgmt[MANAGEMENT_PROBE_REQ]++;
  2505. break;
  2506. case cpu_to_le16(IEEE80211_STYPE_PROBE_RESP):
  2507. stats->mgmt[MANAGEMENT_PROBE_RESP]++;
  2508. break;
  2509. case cpu_to_le16(IEEE80211_STYPE_BEACON):
  2510. stats->mgmt[MANAGEMENT_BEACON]++;
  2511. break;
  2512. case cpu_to_le16(IEEE80211_STYPE_ATIM):
  2513. stats->mgmt[MANAGEMENT_ATIM]++;
  2514. break;
  2515. case cpu_to_le16(IEEE80211_STYPE_DISASSOC):
  2516. stats->mgmt[MANAGEMENT_DISASSOC]++;
  2517. break;
  2518. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  2519. stats->mgmt[MANAGEMENT_AUTH]++;
  2520. break;
  2521. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  2522. stats->mgmt[MANAGEMENT_DEAUTH]++;
  2523. break;
  2524. case cpu_to_le16(IEEE80211_STYPE_ACTION):
  2525. stats->mgmt[MANAGEMENT_ACTION]++;
  2526. break;
  2527. }
  2528. } else if (ieee80211_is_ctl(fc)) {
  2529. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  2530. case cpu_to_le16(IEEE80211_STYPE_BACK_REQ):
  2531. stats->ctrl[CONTROL_BACK_REQ]++;
  2532. break;
  2533. case cpu_to_le16(IEEE80211_STYPE_BACK):
  2534. stats->ctrl[CONTROL_BACK]++;
  2535. break;
  2536. case cpu_to_le16(IEEE80211_STYPE_PSPOLL):
  2537. stats->ctrl[CONTROL_PSPOLL]++;
  2538. break;
  2539. case cpu_to_le16(IEEE80211_STYPE_RTS):
  2540. stats->ctrl[CONTROL_RTS]++;
  2541. break;
  2542. case cpu_to_le16(IEEE80211_STYPE_CTS):
  2543. stats->ctrl[CONTROL_CTS]++;
  2544. break;
  2545. case cpu_to_le16(IEEE80211_STYPE_ACK):
  2546. stats->ctrl[CONTROL_ACK]++;
  2547. break;
  2548. case cpu_to_le16(IEEE80211_STYPE_CFEND):
  2549. stats->ctrl[CONTROL_CFEND]++;
  2550. break;
  2551. case cpu_to_le16(IEEE80211_STYPE_CFENDACK):
  2552. stats->ctrl[CONTROL_CFENDACK]++;
  2553. break;
  2554. }
  2555. } else {
  2556. /* data */
  2557. stats->data_cnt++;
  2558. stats->data_bytes += len;
  2559. }
  2560. }
  2561. EXPORT_SYMBOL(iwl_update_stats);
  2562. #endif
  2563. #ifdef CONFIG_PM
  2564. int iwl_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  2565. {
  2566. struct iwl_priv *priv = pci_get_drvdata(pdev);
  2567. /*
  2568. * This function is called when system goes into suspend state
  2569. * mac80211 will call iwl_mac_stop() from the mac80211 suspend function
  2570. * first but since iwl_mac_stop() has no knowledge of who the caller is,
  2571. * it will not call apm_ops.stop() to stop the DMA operation.
  2572. * Calling apm_ops.stop here to make sure we stop the DMA.
  2573. */
  2574. priv->cfg->ops->lib->apm_ops.stop(priv);
  2575. pci_save_state(pdev);
  2576. pci_disable_device(pdev);
  2577. pci_set_power_state(pdev, PCI_D3hot);
  2578. return 0;
  2579. }
  2580. EXPORT_SYMBOL(iwl_pci_suspend);
  2581. int iwl_pci_resume(struct pci_dev *pdev)
  2582. {
  2583. struct iwl_priv *priv = pci_get_drvdata(pdev);
  2584. int ret;
  2585. pci_set_power_state(pdev, PCI_D0);
  2586. ret = pci_enable_device(pdev);
  2587. if (ret)
  2588. return ret;
  2589. pci_restore_state(pdev);
  2590. iwl_enable_interrupts(priv);
  2591. return 0;
  2592. }
  2593. EXPORT_SYMBOL(iwl_pci_resume);
  2594. #endif /* CONFIG_PM */