evergreen_hdmi.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Christian König.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Christian König
  25. * Rafał Miłecki
  26. */
  27. #include <linux/hdmi.h>
  28. #include <drm/drmP.h>
  29. #include <drm/radeon_drm.h>
  30. #include "radeon.h"
  31. #include "radeon_asic.h"
  32. #include "evergreend.h"
  33. #include "atom.h"
  34. extern void dce6_afmt_write_speaker_allocation(struct drm_encoder *encoder);
  35. extern void dce6_afmt_write_sad_regs(struct drm_encoder *encoder);
  36. extern void dce6_afmt_select_pin(struct drm_encoder *encoder);
  37. /*
  38. * update the N and CTS parameters for a given pixel clock rate
  39. */
  40. static void evergreen_hdmi_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  41. {
  42. struct drm_device *dev = encoder->dev;
  43. struct radeon_device *rdev = dev->dev_private;
  44. struct radeon_hdmi_acr acr = r600_hdmi_acr(clock);
  45. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  46. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  47. uint32_t offset = dig->afmt->offset;
  48. WREG32(HDMI_ACR_32_0 + offset, HDMI_ACR_CTS_32(acr.cts_32khz));
  49. WREG32(HDMI_ACR_32_1 + offset, acr.n_32khz);
  50. WREG32(HDMI_ACR_44_0 + offset, HDMI_ACR_CTS_44(acr.cts_44_1khz));
  51. WREG32(HDMI_ACR_44_1 + offset, acr.n_44_1khz);
  52. WREG32(HDMI_ACR_48_0 + offset, HDMI_ACR_CTS_48(acr.cts_48khz));
  53. WREG32(HDMI_ACR_48_1 + offset, acr.n_48khz);
  54. }
  55. static void dce4_afmt_write_speaker_allocation(struct drm_encoder *encoder)
  56. {
  57. struct radeon_device *rdev = encoder->dev->dev_private;
  58. struct drm_connector *connector;
  59. struct radeon_connector *radeon_connector = NULL;
  60. u32 tmp;
  61. u8 *sadb;
  62. int sad_count;
  63. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  64. if (connector->encoder == encoder) {
  65. radeon_connector = to_radeon_connector(connector);
  66. break;
  67. }
  68. }
  69. if (!radeon_connector) {
  70. DRM_ERROR("Couldn't find encoder's connector\n");
  71. return;
  72. }
  73. sad_count = drm_edid_to_speaker_allocation(radeon_connector->edid, &sadb);
  74. if (sad_count < 0) {
  75. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  76. return;
  77. }
  78. /* program the speaker allocation */
  79. tmp = RREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER);
  80. tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK);
  81. /* set HDMI mode */
  82. tmp |= HDMI_CONNECTION;
  83. if (sad_count)
  84. tmp |= SPEAKER_ALLOCATION(sadb[0]);
  85. else
  86. tmp |= SPEAKER_ALLOCATION(5); /* stereo */
  87. WREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp);
  88. kfree(sadb);
  89. }
  90. static void evergreen_hdmi_write_sad_regs(struct drm_encoder *encoder)
  91. {
  92. struct radeon_device *rdev = encoder->dev->dev_private;
  93. struct drm_connector *connector;
  94. struct radeon_connector *radeon_connector = NULL;
  95. struct cea_sad *sads;
  96. int i, sad_count;
  97. static const u16 eld_reg_to_type[][2] = {
  98. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  99. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  100. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  101. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  102. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  103. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  104. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  105. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  106. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  107. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  108. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  109. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  110. };
  111. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  112. if (connector->encoder == encoder) {
  113. radeon_connector = to_radeon_connector(connector);
  114. break;
  115. }
  116. }
  117. if (!radeon_connector) {
  118. DRM_ERROR("Couldn't find encoder's connector\n");
  119. return;
  120. }
  121. sad_count = drm_edid_to_sad(radeon_connector->edid, &sads);
  122. if (sad_count < 0) {
  123. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  124. return;
  125. }
  126. BUG_ON(!sads);
  127. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  128. u32 value = 0;
  129. int j;
  130. for (j = 0; j < sad_count; j++) {
  131. struct cea_sad *sad = &sads[j];
  132. if (sad->format == eld_reg_to_type[i][1]) {
  133. value = MAX_CHANNELS(sad->channels) |
  134. DESCRIPTOR_BYTE_2(sad->byte2) |
  135. SUPPORTED_FREQUENCIES(sad->freq);
  136. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  137. value |= SUPPORTED_FREQUENCIES_STEREO(sad->freq);
  138. break;
  139. }
  140. }
  141. WREG32(eld_reg_to_type[i][0], value);
  142. }
  143. kfree(sads);
  144. }
  145. /*
  146. * build a HDMI Video Info Frame
  147. */
  148. static void evergreen_hdmi_update_avi_infoframe(struct drm_encoder *encoder,
  149. void *buffer, size_t size)
  150. {
  151. struct drm_device *dev = encoder->dev;
  152. struct radeon_device *rdev = dev->dev_private;
  153. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  154. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  155. uint32_t offset = dig->afmt->offset;
  156. uint8_t *frame = buffer + 3;
  157. uint8_t *header = buffer;
  158. WREG32(AFMT_AVI_INFO0 + offset,
  159. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  160. WREG32(AFMT_AVI_INFO1 + offset,
  161. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  162. WREG32(AFMT_AVI_INFO2 + offset,
  163. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  164. WREG32(AFMT_AVI_INFO3 + offset,
  165. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  166. }
  167. static void evergreen_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  168. {
  169. struct drm_device *dev = encoder->dev;
  170. struct radeon_device *rdev = dev->dev_private;
  171. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  172. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  173. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  174. u32 base_rate = 24000;
  175. u32 max_ratio = clock / base_rate;
  176. u32 dto_phase;
  177. u32 dto_modulo = clock;
  178. u32 wallclock_ratio;
  179. u32 dto_cntl;
  180. if (!dig || !dig->afmt)
  181. return;
  182. if (ASIC_IS_DCE6(rdev)) {
  183. dto_phase = 24 * 1000;
  184. } else {
  185. if (max_ratio >= 8) {
  186. dto_phase = 192 * 1000;
  187. wallclock_ratio = 3;
  188. } else if (max_ratio >= 4) {
  189. dto_phase = 96 * 1000;
  190. wallclock_ratio = 2;
  191. } else if (max_ratio >= 2) {
  192. dto_phase = 48 * 1000;
  193. wallclock_ratio = 1;
  194. } else {
  195. dto_phase = 24 * 1000;
  196. wallclock_ratio = 0;
  197. }
  198. dto_cntl = RREG32(DCCG_AUDIO_DTO0_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
  199. dto_cntl |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio);
  200. WREG32(DCCG_AUDIO_DTO0_CNTL, dto_cntl);
  201. }
  202. /* XXX two dtos; generally use dto0 for hdmi */
  203. /* Express [24MHz / target pixel clock] as an exact rational
  204. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  205. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  206. */
  207. WREG32(DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL(radeon_crtc->crtc_id));
  208. WREG32(DCCG_AUDIO_DTO0_PHASE, dto_phase);
  209. WREG32(DCCG_AUDIO_DTO0_MODULE, dto_modulo);
  210. }
  211. /*
  212. * update the info frames with the data from the current display mode
  213. */
  214. void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode)
  215. {
  216. struct drm_device *dev = encoder->dev;
  217. struct radeon_device *rdev = dev->dev_private;
  218. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  219. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  220. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  221. struct hdmi_avi_infoframe frame;
  222. uint32_t offset;
  223. ssize_t err;
  224. if (!dig || !dig->afmt)
  225. return;
  226. /* Silent, r600_hdmi_enable will raise WARN for us */
  227. if (!dig->afmt->enabled)
  228. return;
  229. offset = dig->afmt->offset;
  230. evergreen_audio_set_dto(encoder, mode->clock);
  231. WREG32(HDMI_VBI_PACKET_CONTROL + offset,
  232. HDMI_NULL_SEND); /* send null packets when required */
  233. WREG32(AFMT_AUDIO_CRC_CONTROL + offset, 0x1000);
  234. WREG32(HDMI_VBI_PACKET_CONTROL + offset,
  235. HDMI_NULL_SEND | /* send null packets when required */
  236. HDMI_GC_SEND | /* send general control packets */
  237. HDMI_GC_CONT); /* send general control packets every frame */
  238. WREG32(HDMI_INFOFRAME_CONTROL0 + offset,
  239. HDMI_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
  240. HDMI_AUDIO_INFO_CONT); /* required for audio info values to be updated */
  241. WREG32(AFMT_INFOFRAME_CONTROL0 + offset,
  242. AFMT_AUDIO_INFO_UPDATE); /* required for audio info values to be updated */
  243. WREG32(HDMI_INFOFRAME_CONTROL1 + offset,
  244. HDMI_AUDIO_INFO_LINE(2)); /* anything other than 0 */
  245. WREG32(HDMI_GC + offset, 0); /* unset HDMI_GC_AVMUTE */
  246. WREG32(HDMI_AUDIO_PACKET_CONTROL + offset,
  247. HDMI_AUDIO_DELAY_EN(1) | /* set the default audio delay */
  248. HDMI_AUDIO_PACKETS_PER_LINE(3)); /* should be suffient for all audio modes and small enough for all hblanks */
  249. WREG32(AFMT_AUDIO_PACKET_CONTROL + offset,
  250. AFMT_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
  251. /* fglrx clears sth in AFMT_AUDIO_PACKET_CONTROL2 here */
  252. WREG32(HDMI_ACR_PACKET_CONTROL + offset,
  253. HDMI_ACR_AUTO_SEND | /* allow hw to sent ACR packets when required */
  254. HDMI_ACR_SOURCE); /* select SW CTS value */
  255. evergreen_hdmi_update_ACR(encoder, mode->clock);
  256. WREG32(AFMT_60958_0 + offset,
  257. AFMT_60958_CS_CHANNEL_NUMBER_L(1));
  258. WREG32(AFMT_60958_1 + offset,
  259. AFMT_60958_CS_CHANNEL_NUMBER_R(2));
  260. WREG32(AFMT_60958_2 + offset,
  261. AFMT_60958_CS_CHANNEL_NUMBER_2(3) |
  262. AFMT_60958_CS_CHANNEL_NUMBER_3(4) |
  263. AFMT_60958_CS_CHANNEL_NUMBER_4(5) |
  264. AFMT_60958_CS_CHANNEL_NUMBER_5(6) |
  265. AFMT_60958_CS_CHANNEL_NUMBER_6(7) |
  266. AFMT_60958_CS_CHANNEL_NUMBER_7(8));
  267. if (ASIC_IS_DCE6(rdev)) {
  268. dce6_afmt_write_speaker_allocation(encoder);
  269. } else {
  270. dce4_afmt_write_speaker_allocation(encoder);
  271. }
  272. WREG32(AFMT_AUDIO_PACKET_CONTROL2 + offset,
  273. AFMT_AUDIO_CHANNEL_ENABLE(0xff));
  274. /* fglrx sets 0x40 in 0x5f80 here */
  275. if (ASIC_IS_DCE6(rdev)) {
  276. dce6_afmt_select_pin(encoder);
  277. dce6_afmt_write_sad_regs(encoder);
  278. } else {
  279. evergreen_hdmi_write_sad_regs(encoder);
  280. }
  281. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  282. if (err < 0) {
  283. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  284. return;
  285. }
  286. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  287. if (err < 0) {
  288. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  289. return;
  290. }
  291. evergreen_hdmi_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  292. WREG32_OR(HDMI_INFOFRAME_CONTROL0 + offset,
  293. HDMI_AVI_INFO_SEND | /* enable AVI info frames */
  294. HDMI_AVI_INFO_CONT); /* required for audio info values to be updated */
  295. WREG32_P(HDMI_INFOFRAME_CONTROL1 + offset,
  296. HDMI_AVI_INFO_LINE(2), /* anything other than 0 */
  297. ~HDMI_AVI_INFO_LINE_MASK);
  298. WREG32_OR(AFMT_AUDIO_PACKET_CONTROL + offset,
  299. AFMT_AUDIO_SAMPLE_SEND); /* send audio packets */
  300. /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
  301. WREG32(AFMT_RAMP_CONTROL0 + offset, 0x00FFFFFF);
  302. WREG32(AFMT_RAMP_CONTROL1 + offset, 0x007FFFFF);
  303. WREG32(AFMT_RAMP_CONTROL2 + offset, 0x00000001);
  304. WREG32(AFMT_RAMP_CONTROL3 + offset, 0x00000001);
  305. }
  306. void evergreen_hdmi_enable(struct drm_encoder *encoder, bool enable)
  307. {
  308. struct drm_device *dev = encoder->dev;
  309. struct radeon_device *rdev = dev->dev_private;
  310. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  311. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  312. if (!dig || !dig->afmt)
  313. return;
  314. /* Silent, r600_hdmi_enable will raise WARN for us */
  315. if (enable && dig->afmt->enabled)
  316. return;
  317. if (!enable && !dig->afmt->enabled)
  318. return;
  319. if (enable) {
  320. if (ASIC_IS_DCE6(rdev))
  321. dig->afmt->pin = dce6_audio_get_pin(rdev);
  322. else
  323. dig->afmt->pin = r600_audio_get_pin(rdev);
  324. } else {
  325. dig->afmt->pin = NULL;
  326. }
  327. dig->afmt->enabled = enable;
  328. DRM_DEBUG("%sabling HDMI interface @ 0x%04X for encoder 0x%x\n",
  329. enable ? "En" : "Dis", dig->afmt->offset, radeon_encoder->encoder_id);
  330. }