iwl-agn.c 116 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/pci-aspm.h>
  35. #include <linux/slab.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/sched.h>
  39. #include <linux/skbuff.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/wireless.h>
  42. #include <linux/firmware.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/if_arp.h>
  45. #include <net/mac80211.h>
  46. #include <asm/div64.h>
  47. #define DRV_NAME "iwlagn"
  48. #include "iwl-eeprom.h"
  49. #include "iwl-dev.h"
  50. #include "iwl-core.h"
  51. #include "iwl-io.h"
  52. #include "iwl-helpers.h"
  53. #include "iwl-sta.h"
  54. #include "iwl-agn-calib.h"
  55. #include "iwl-agn.h"
  56. /******************************************************************************
  57. *
  58. * module boiler plate
  59. *
  60. ******************************************************************************/
  61. /*
  62. * module name, copyright, version, etc.
  63. */
  64. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  65. #ifdef CONFIG_IWLWIFI_DEBUG
  66. #define VD "d"
  67. #else
  68. #define VD
  69. #endif
  70. #define DRV_VERSION IWLWIFI_VERSION VD
  71. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  72. MODULE_VERSION(DRV_VERSION);
  73. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  74. MODULE_LICENSE("GPL");
  75. static int iwlagn_ant_coupling;
  76. static bool iwlagn_bt_ch_announce = 1;
  77. void iwl_update_chain_flags(struct iwl_priv *priv)
  78. {
  79. struct iwl_rxon_context *ctx;
  80. if (priv->cfg->ops->hcmd->set_rxon_chain) {
  81. for_each_context(priv, ctx) {
  82. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  83. if (ctx->active.rx_chain != ctx->staging.rx_chain)
  84. iwlcore_commit_rxon(priv, ctx);
  85. }
  86. }
  87. }
  88. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  89. static void iwl_set_beacon_tim(struct iwl_priv *priv,
  90. struct iwl_tx_beacon_cmd *tx_beacon_cmd,
  91. u8 *beacon, u32 frame_size)
  92. {
  93. u16 tim_idx;
  94. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  95. /*
  96. * The index is relative to frame start but we start looking at the
  97. * variable-length part of the beacon.
  98. */
  99. tim_idx = mgmt->u.beacon.variable - beacon;
  100. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  101. while ((tim_idx < (frame_size - 2)) &&
  102. (beacon[tim_idx] != WLAN_EID_TIM))
  103. tim_idx += beacon[tim_idx+1] + 2;
  104. /* If TIM field was found, set variables */
  105. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  106. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  107. tx_beacon_cmd->tim_size = beacon[tim_idx+1];
  108. } else
  109. IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
  110. }
  111. int iwlagn_send_beacon_cmd(struct iwl_priv *priv)
  112. {
  113. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  114. struct iwl_host_cmd cmd = {
  115. .id = REPLY_TX_BEACON,
  116. .flags = CMD_SIZE_HUGE,
  117. };
  118. u32 frame_size;
  119. u32 rate_flags;
  120. u32 rate;
  121. int err;
  122. /*
  123. * We have to set up the TX command, the TX Beacon command, and the
  124. * beacon contents.
  125. */
  126. lockdep_assert_held(&priv->mutex);
  127. if (!priv->beacon_ctx) {
  128. IWL_ERR(priv, "trying to build beacon w/o beacon context!\n");
  129. return 0;
  130. }
  131. if (WARN_ON(!priv->beacon_skb))
  132. return -EINVAL;
  133. /* Allocate beacon memory */
  134. tx_beacon_cmd = kzalloc(sizeof(*tx_beacon_cmd) + priv->beacon_skb->len,
  135. GFP_KERNEL);
  136. if (!tx_beacon_cmd)
  137. return -ENOMEM;
  138. frame_size = priv->beacon_skb->len;
  139. /* Set up TX beacon contents */
  140. memcpy(tx_beacon_cmd->frame, priv->beacon_skb->data, frame_size);
  141. /* Set up TX command fields */
  142. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  143. tx_beacon_cmd->tx.sta_id = priv->beacon_ctx->bcast_sta_id;
  144. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  145. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  146. TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
  147. /* Set up TX beacon command fields */
  148. iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
  149. frame_size);
  150. /* Set up packet rate and flags */
  151. rate = iwl_rate_get_lowest_plcp(priv, priv->beacon_ctx);
  152. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  153. priv->hw_params.valid_tx_ant);
  154. rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  155. if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
  156. rate_flags |= RATE_MCS_CCK_MSK;
  157. tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
  158. rate_flags);
  159. /* Submit command */
  160. cmd.len = sizeof(*tx_beacon_cmd) + frame_size;
  161. cmd.data = tx_beacon_cmd;
  162. err = iwl_send_cmd_sync(priv, &cmd);
  163. /* Free temporary storage */
  164. kfree(tx_beacon_cmd);
  165. return err;
  166. }
  167. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  168. {
  169. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  170. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  171. if (sizeof(dma_addr_t) > sizeof(u32))
  172. addr |=
  173. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  174. return addr;
  175. }
  176. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  177. {
  178. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  179. return le16_to_cpu(tb->hi_n_len) >> 4;
  180. }
  181. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  182. dma_addr_t addr, u16 len)
  183. {
  184. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  185. u16 hi_n_len = len << 4;
  186. put_unaligned_le32(addr, &tb->lo);
  187. if (sizeof(dma_addr_t) > sizeof(u32))
  188. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  189. tb->hi_n_len = cpu_to_le16(hi_n_len);
  190. tfd->num_tbs = idx + 1;
  191. }
  192. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  193. {
  194. return tfd->num_tbs & 0x1f;
  195. }
  196. /**
  197. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  198. * @priv - driver private data
  199. * @txq - tx queue
  200. *
  201. * Does NOT advance any TFD circular buffer read/write indexes
  202. * Does NOT free the TFD itself (which is within circular buffer)
  203. */
  204. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  205. {
  206. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  207. struct iwl_tfd *tfd;
  208. struct pci_dev *dev = priv->pci_dev;
  209. int index = txq->q.read_ptr;
  210. int i;
  211. int num_tbs;
  212. tfd = &tfd_tmp[index];
  213. /* Sanity check on number of chunks */
  214. num_tbs = iwl_tfd_get_num_tbs(tfd);
  215. if (num_tbs >= IWL_NUM_OF_TBS) {
  216. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  217. /* @todo issue fatal error, it is quite serious situation */
  218. return;
  219. }
  220. /* Unmap tx_cmd */
  221. if (num_tbs)
  222. pci_unmap_single(dev,
  223. dma_unmap_addr(&txq->meta[index], mapping),
  224. dma_unmap_len(&txq->meta[index], len),
  225. PCI_DMA_BIDIRECTIONAL);
  226. /* Unmap chunks, if any. */
  227. for (i = 1; i < num_tbs; i++)
  228. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  229. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  230. /* free SKB */
  231. if (txq->txb) {
  232. struct sk_buff *skb;
  233. skb = txq->txb[txq->q.read_ptr].skb;
  234. /* can be called from irqs-disabled context */
  235. if (skb) {
  236. dev_kfree_skb_any(skb);
  237. txq->txb[txq->q.read_ptr].skb = NULL;
  238. }
  239. }
  240. }
  241. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  242. struct iwl_tx_queue *txq,
  243. dma_addr_t addr, u16 len,
  244. u8 reset, u8 pad)
  245. {
  246. struct iwl_queue *q;
  247. struct iwl_tfd *tfd, *tfd_tmp;
  248. u32 num_tbs;
  249. q = &txq->q;
  250. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  251. tfd = &tfd_tmp[q->write_ptr];
  252. if (reset)
  253. memset(tfd, 0, sizeof(*tfd));
  254. num_tbs = iwl_tfd_get_num_tbs(tfd);
  255. /* Each TFD can point to a maximum 20 Tx buffers */
  256. if (num_tbs >= IWL_NUM_OF_TBS) {
  257. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  258. IWL_NUM_OF_TBS);
  259. return -EINVAL;
  260. }
  261. if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
  262. return -EINVAL;
  263. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  264. IWL_ERR(priv, "Unaligned address = %llx\n",
  265. (unsigned long long)addr);
  266. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  267. return 0;
  268. }
  269. /*
  270. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  271. * given Tx queue, and enable the DMA channel used for that queue.
  272. *
  273. * supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  274. * channels supported in hardware.
  275. */
  276. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  277. struct iwl_tx_queue *txq)
  278. {
  279. int txq_id = txq->q.id;
  280. /* Circular buffer (TFD queue in DRAM) physical base address */
  281. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  282. txq->q.dma_addr >> 8);
  283. return 0;
  284. }
  285. static void iwl_bg_beacon_update(struct work_struct *work)
  286. {
  287. struct iwl_priv *priv =
  288. container_of(work, struct iwl_priv, beacon_update);
  289. struct sk_buff *beacon;
  290. mutex_lock(&priv->mutex);
  291. if (!priv->beacon_ctx) {
  292. IWL_ERR(priv, "updating beacon w/o beacon context!\n");
  293. goto out;
  294. }
  295. if (priv->beacon_ctx->vif->type != NL80211_IFTYPE_AP) {
  296. /*
  297. * The ucode will send beacon notifications even in
  298. * IBSS mode, but we don't want to process them. But
  299. * we need to defer the type check to here due to
  300. * requiring locking around the beacon_ctx access.
  301. */
  302. goto out;
  303. }
  304. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  305. beacon = ieee80211_beacon_get(priv->hw, priv->beacon_ctx->vif);
  306. if (!beacon) {
  307. IWL_ERR(priv, "update beacon failed -- keeping old\n");
  308. goto out;
  309. }
  310. /* new beacon skb is allocated every time; dispose previous.*/
  311. dev_kfree_skb(priv->beacon_skb);
  312. priv->beacon_skb = beacon;
  313. iwlagn_send_beacon_cmd(priv);
  314. out:
  315. mutex_unlock(&priv->mutex);
  316. }
  317. static void iwl_bg_bt_runtime_config(struct work_struct *work)
  318. {
  319. struct iwl_priv *priv =
  320. container_of(work, struct iwl_priv, bt_runtime_config);
  321. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  322. return;
  323. /* dont send host command if rf-kill is on */
  324. if (!iwl_is_ready_rf(priv))
  325. return;
  326. priv->cfg->ops->hcmd->send_bt_config(priv);
  327. }
  328. static void iwl_bg_bt_full_concurrency(struct work_struct *work)
  329. {
  330. struct iwl_priv *priv =
  331. container_of(work, struct iwl_priv, bt_full_concurrency);
  332. struct iwl_rxon_context *ctx;
  333. mutex_lock(&priv->mutex);
  334. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  335. goto out;
  336. /* dont send host command if rf-kill is on */
  337. if (!iwl_is_ready_rf(priv))
  338. goto out;
  339. IWL_DEBUG_INFO(priv, "BT coex in %s mode\n",
  340. priv->bt_full_concurrent ?
  341. "full concurrency" : "3-wire");
  342. /*
  343. * LQ & RXON updated cmds must be sent before BT Config cmd
  344. * to avoid 3-wire collisions
  345. */
  346. for_each_context(priv, ctx) {
  347. if (priv->cfg->ops->hcmd->set_rxon_chain)
  348. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  349. iwlcore_commit_rxon(priv, ctx);
  350. }
  351. priv->cfg->ops->hcmd->send_bt_config(priv);
  352. out:
  353. mutex_unlock(&priv->mutex);
  354. }
  355. /**
  356. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  357. *
  358. * This callback is provided in order to send a statistics request.
  359. *
  360. * This timer function is continually reset to execute within
  361. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  362. * was received. We need to ensure we receive the statistics in order
  363. * to update the temperature used for calibrating the TXPOWER.
  364. */
  365. static void iwl_bg_statistics_periodic(unsigned long data)
  366. {
  367. struct iwl_priv *priv = (struct iwl_priv *)data;
  368. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  369. return;
  370. /* dont send host command if rf-kill is on */
  371. if (!iwl_is_ready_rf(priv))
  372. return;
  373. iwl_send_statistics_request(priv, CMD_ASYNC, false);
  374. }
  375. static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
  376. u32 start_idx, u32 num_events,
  377. u32 mode)
  378. {
  379. u32 i;
  380. u32 ptr; /* SRAM byte address of log data */
  381. u32 ev, time, data; /* event log data */
  382. unsigned long reg_flags;
  383. if (mode == 0)
  384. ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
  385. else
  386. ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
  387. /* Make sure device is powered up for SRAM reads */
  388. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  389. if (iwl_grab_nic_access(priv)) {
  390. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  391. return;
  392. }
  393. /* Set starting address; reads will auto-increment */
  394. iwl_write32(priv, HBUS_TARG_MEM_RADDR, ptr);
  395. rmb();
  396. /*
  397. * "time" is actually "data" for mode 0 (no timestamp).
  398. * place event id # at far right for easier visual parsing.
  399. */
  400. for (i = 0; i < num_events; i++) {
  401. ev = iwl_read32(priv, HBUS_TARG_MEM_RDAT);
  402. time = iwl_read32(priv, HBUS_TARG_MEM_RDAT);
  403. if (mode == 0) {
  404. trace_iwlwifi_dev_ucode_cont_event(priv,
  405. 0, time, ev);
  406. } else {
  407. data = iwl_read32(priv, HBUS_TARG_MEM_RDAT);
  408. trace_iwlwifi_dev_ucode_cont_event(priv,
  409. time, data, ev);
  410. }
  411. }
  412. /* Allow device to power down */
  413. iwl_release_nic_access(priv);
  414. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  415. }
  416. static void iwl_continuous_event_trace(struct iwl_priv *priv)
  417. {
  418. u32 capacity; /* event log capacity in # entries */
  419. u32 base; /* SRAM byte address of event log header */
  420. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  421. u32 num_wraps; /* # times uCode wrapped to top of log */
  422. u32 next_entry; /* index of next entry to be written by uCode */
  423. base = priv->device_pointers.error_event_table;
  424. if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  425. capacity = iwl_read_targ_mem(priv, base);
  426. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  427. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  428. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  429. } else
  430. return;
  431. if (num_wraps == priv->event_log.num_wraps) {
  432. iwl_print_cont_event_trace(priv,
  433. base, priv->event_log.next_entry,
  434. next_entry - priv->event_log.next_entry,
  435. mode);
  436. priv->event_log.non_wraps_count++;
  437. } else {
  438. if ((num_wraps - priv->event_log.num_wraps) > 1)
  439. priv->event_log.wraps_more_count++;
  440. else
  441. priv->event_log.wraps_once_count++;
  442. trace_iwlwifi_dev_ucode_wrap_event(priv,
  443. num_wraps - priv->event_log.num_wraps,
  444. next_entry, priv->event_log.next_entry);
  445. if (next_entry < priv->event_log.next_entry) {
  446. iwl_print_cont_event_trace(priv, base,
  447. priv->event_log.next_entry,
  448. capacity - priv->event_log.next_entry,
  449. mode);
  450. iwl_print_cont_event_trace(priv, base, 0,
  451. next_entry, mode);
  452. } else {
  453. iwl_print_cont_event_trace(priv, base,
  454. next_entry, capacity - next_entry,
  455. mode);
  456. iwl_print_cont_event_trace(priv, base, 0,
  457. next_entry, mode);
  458. }
  459. }
  460. priv->event_log.num_wraps = num_wraps;
  461. priv->event_log.next_entry = next_entry;
  462. }
  463. /**
  464. * iwl_bg_ucode_trace - Timer callback to log ucode event
  465. *
  466. * The timer is continually set to execute every
  467. * UCODE_TRACE_PERIOD milliseconds after the last timer expired
  468. * this function is to perform continuous uCode event logging operation
  469. * if enabled
  470. */
  471. static void iwl_bg_ucode_trace(unsigned long data)
  472. {
  473. struct iwl_priv *priv = (struct iwl_priv *)data;
  474. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  475. return;
  476. if (priv->event_log.ucode_trace) {
  477. iwl_continuous_event_trace(priv);
  478. /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
  479. mod_timer(&priv->ucode_trace,
  480. jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
  481. }
  482. }
  483. static void iwl_bg_tx_flush(struct work_struct *work)
  484. {
  485. struct iwl_priv *priv =
  486. container_of(work, struct iwl_priv, tx_flush);
  487. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  488. return;
  489. /* do nothing if rf-kill is on */
  490. if (!iwl_is_ready_rf(priv))
  491. return;
  492. if (priv->cfg->ops->lib->txfifo_flush) {
  493. IWL_DEBUG_INFO(priv, "device request: flush all tx frames\n");
  494. iwlagn_dev_txfifo_flush(priv, IWL_DROP_ALL);
  495. }
  496. }
  497. /**
  498. * iwl_rx_handle - Main entry function for receiving responses from uCode
  499. *
  500. * Uses the priv->rx_handlers callback function array to invoke
  501. * the appropriate handlers, including command responses,
  502. * frame-received notifications, and other notifications.
  503. */
  504. static void iwl_rx_handle(struct iwl_priv *priv)
  505. {
  506. struct iwl_rx_mem_buffer *rxb;
  507. struct iwl_rx_packet *pkt;
  508. struct iwl_rx_queue *rxq = &priv->rxq;
  509. u32 r, i;
  510. int reclaim;
  511. unsigned long flags;
  512. u8 fill_rx = 0;
  513. u32 count = 8;
  514. int total_empty;
  515. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  516. * buffer that the driver may process (last buffer filled by ucode). */
  517. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  518. i = rxq->read;
  519. /* Rx interrupt, but nothing sent from uCode */
  520. if (i == r)
  521. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  522. /* calculate total frames need to be restock after handling RX */
  523. total_empty = r - rxq->write_actual;
  524. if (total_empty < 0)
  525. total_empty += RX_QUEUE_SIZE;
  526. if (total_empty > (RX_QUEUE_SIZE / 2))
  527. fill_rx = 1;
  528. while (i != r) {
  529. int len;
  530. rxb = rxq->queue[i];
  531. /* If an RXB doesn't have a Rx queue slot associated with it,
  532. * then a bug has been introduced in the queue refilling
  533. * routines -- catch it here */
  534. if (WARN_ON(rxb == NULL)) {
  535. i = (i + 1) & RX_QUEUE_MASK;
  536. continue;
  537. }
  538. rxq->queue[i] = NULL;
  539. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  540. PAGE_SIZE << priv->hw_params.rx_page_order,
  541. PCI_DMA_FROMDEVICE);
  542. pkt = rxb_addr(rxb);
  543. len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  544. len += sizeof(u32); /* account for status word */
  545. trace_iwlwifi_dev_rx(priv, pkt, len);
  546. /* Reclaim a command buffer only if this packet is a response
  547. * to a (driver-originated) command.
  548. * If the packet (e.g. Rx frame) originated from uCode,
  549. * there is no command buffer to reclaim.
  550. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  551. * but apparently a few don't get set; catch them here. */
  552. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  553. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  554. (pkt->hdr.cmd != REPLY_RX) &&
  555. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  556. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  557. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  558. (pkt->hdr.cmd != REPLY_TX);
  559. /*
  560. * Do the notification wait before RX handlers so
  561. * even if the RX handler consumes the RXB we have
  562. * access to it in the notification wait entry.
  563. */
  564. if (!list_empty(&priv->_agn.notif_waits)) {
  565. struct iwl_notification_wait *w;
  566. spin_lock(&priv->_agn.notif_wait_lock);
  567. list_for_each_entry(w, &priv->_agn.notif_waits, list) {
  568. if (w->cmd == pkt->hdr.cmd) {
  569. w->triggered = true;
  570. if (w->fn)
  571. w->fn(priv, pkt, w->fn_data);
  572. }
  573. }
  574. spin_unlock(&priv->_agn.notif_wait_lock);
  575. wake_up_all(&priv->_agn.notif_waitq);
  576. }
  577. if (priv->pre_rx_handler)
  578. priv->pre_rx_handler(priv, rxb);
  579. /* Based on type of command response or notification,
  580. * handle those that need handling via function in
  581. * rx_handlers table. See iwl_setup_rx_handlers() */
  582. if (priv->rx_handlers[pkt->hdr.cmd]) {
  583. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  584. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  585. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  586. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  587. } else {
  588. /* No handling needed */
  589. IWL_DEBUG_RX(priv,
  590. "r %d i %d No handler needed for %s, 0x%02x\n",
  591. r, i, get_cmd_string(pkt->hdr.cmd),
  592. pkt->hdr.cmd);
  593. }
  594. /*
  595. * XXX: After here, we should always check rxb->page
  596. * against NULL before touching it or its virtual
  597. * memory (pkt). Because some rx_handler might have
  598. * already taken or freed the pages.
  599. */
  600. if (reclaim) {
  601. /* Invoke any callbacks, transfer the buffer to caller,
  602. * and fire off the (possibly) blocking iwl_send_cmd()
  603. * as we reclaim the driver command queue */
  604. if (rxb->page)
  605. iwl_tx_cmd_complete(priv, rxb);
  606. else
  607. IWL_WARN(priv, "Claim null rxb?\n");
  608. }
  609. /* Reuse the page if possible. For notification packets and
  610. * SKBs that fail to Rx correctly, add them back into the
  611. * rx_free list for reuse later. */
  612. spin_lock_irqsave(&rxq->lock, flags);
  613. if (rxb->page != NULL) {
  614. rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
  615. 0, PAGE_SIZE << priv->hw_params.rx_page_order,
  616. PCI_DMA_FROMDEVICE);
  617. list_add_tail(&rxb->list, &rxq->rx_free);
  618. rxq->free_count++;
  619. } else
  620. list_add_tail(&rxb->list, &rxq->rx_used);
  621. spin_unlock_irqrestore(&rxq->lock, flags);
  622. i = (i + 1) & RX_QUEUE_MASK;
  623. /* If there are a lot of unused frames,
  624. * restock the Rx queue so ucode wont assert. */
  625. if (fill_rx) {
  626. count++;
  627. if (count >= 8) {
  628. rxq->read = i;
  629. iwlagn_rx_replenish_now(priv);
  630. count = 0;
  631. }
  632. }
  633. }
  634. /* Backtrack one entry */
  635. rxq->read = i;
  636. if (fill_rx)
  637. iwlagn_rx_replenish_now(priv);
  638. else
  639. iwlagn_rx_queue_restock(priv);
  640. }
  641. /* tasklet for iwlagn interrupt */
  642. static void iwl_irq_tasklet(struct iwl_priv *priv)
  643. {
  644. u32 inta = 0;
  645. u32 handled = 0;
  646. unsigned long flags;
  647. u32 i;
  648. #ifdef CONFIG_IWLWIFI_DEBUG
  649. u32 inta_mask;
  650. #endif
  651. spin_lock_irqsave(&priv->lock, flags);
  652. /* Ack/clear/reset pending uCode interrupts.
  653. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  654. */
  655. /* There is a hardware bug in the interrupt mask function that some
  656. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  657. * they are disabled in the CSR_INT_MASK register. Furthermore the
  658. * ICT interrupt handling mechanism has another bug that might cause
  659. * these unmasked interrupts fail to be detected. We workaround the
  660. * hardware bugs here by ACKing all the possible interrupts so that
  661. * interrupt coalescing can still be achieved.
  662. */
  663. iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
  664. inta = priv->_agn.inta;
  665. #ifdef CONFIG_IWLWIFI_DEBUG
  666. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  667. /* just for debug */
  668. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  669. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  670. inta, inta_mask);
  671. }
  672. #endif
  673. spin_unlock_irqrestore(&priv->lock, flags);
  674. /* saved interrupt in inta variable now we can reset priv->_agn.inta */
  675. priv->_agn.inta = 0;
  676. /* Now service all interrupt bits discovered above. */
  677. if (inta & CSR_INT_BIT_HW_ERR) {
  678. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  679. /* Tell the device to stop sending interrupts */
  680. iwl_disable_interrupts(priv);
  681. priv->isr_stats.hw++;
  682. iwl_irq_handle_error(priv);
  683. handled |= CSR_INT_BIT_HW_ERR;
  684. return;
  685. }
  686. #ifdef CONFIG_IWLWIFI_DEBUG
  687. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  688. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  689. if (inta & CSR_INT_BIT_SCD) {
  690. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  691. "the frame/frames.\n");
  692. priv->isr_stats.sch++;
  693. }
  694. /* Alive notification via Rx interrupt will do the real work */
  695. if (inta & CSR_INT_BIT_ALIVE) {
  696. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  697. priv->isr_stats.alive++;
  698. }
  699. }
  700. #endif
  701. /* Safely ignore these bits for debug checks below */
  702. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  703. /* HW RF KILL switch toggled */
  704. if (inta & CSR_INT_BIT_RF_KILL) {
  705. int hw_rf_kill = 0;
  706. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  707. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  708. hw_rf_kill = 1;
  709. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  710. hw_rf_kill ? "disable radio" : "enable radio");
  711. priv->isr_stats.rfkill++;
  712. /* driver only loads ucode once setting the interface up.
  713. * the driver allows loading the ucode even if the radio
  714. * is killed. Hence update the killswitch state here. The
  715. * rfkill handler will care about restarting if needed.
  716. */
  717. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  718. if (hw_rf_kill)
  719. set_bit(STATUS_RF_KILL_HW, &priv->status);
  720. else
  721. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  722. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  723. }
  724. handled |= CSR_INT_BIT_RF_KILL;
  725. }
  726. /* Chip got too hot and stopped itself */
  727. if (inta & CSR_INT_BIT_CT_KILL) {
  728. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  729. priv->isr_stats.ctkill++;
  730. handled |= CSR_INT_BIT_CT_KILL;
  731. }
  732. /* Error detected by uCode */
  733. if (inta & CSR_INT_BIT_SW_ERR) {
  734. IWL_ERR(priv, "Microcode SW error detected. "
  735. " Restarting 0x%X.\n", inta);
  736. priv->isr_stats.sw++;
  737. iwl_irq_handle_error(priv);
  738. handled |= CSR_INT_BIT_SW_ERR;
  739. }
  740. /* uCode wakes up after power-down sleep */
  741. if (inta & CSR_INT_BIT_WAKEUP) {
  742. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  743. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  744. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  745. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  746. priv->isr_stats.wakeup++;
  747. handled |= CSR_INT_BIT_WAKEUP;
  748. }
  749. /* All uCode command responses, including Tx command responses,
  750. * Rx "responses" (frame-received notification), and other
  751. * notifications from uCode come through here*/
  752. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  753. CSR_INT_BIT_RX_PERIODIC)) {
  754. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  755. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  756. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  757. iwl_write32(priv, CSR_FH_INT_STATUS,
  758. CSR_FH_INT_RX_MASK);
  759. }
  760. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  761. handled |= CSR_INT_BIT_RX_PERIODIC;
  762. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  763. }
  764. /* Sending RX interrupt require many steps to be done in the
  765. * the device:
  766. * 1- write interrupt to current index in ICT table.
  767. * 2- dma RX frame.
  768. * 3- update RX shared data to indicate last write index.
  769. * 4- send interrupt.
  770. * This could lead to RX race, driver could receive RX interrupt
  771. * but the shared data changes does not reflect this;
  772. * periodic interrupt will detect any dangling Rx activity.
  773. */
  774. /* Disable periodic interrupt; we use it as just a one-shot. */
  775. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  776. CSR_INT_PERIODIC_DIS);
  777. iwl_rx_handle(priv);
  778. /*
  779. * Enable periodic interrupt in 8 msec only if we received
  780. * real RX interrupt (instead of just periodic int), to catch
  781. * any dangling Rx interrupt. If it was just the periodic
  782. * interrupt, there was no dangling Rx activity, and no need
  783. * to extend the periodic interrupt; one-shot is enough.
  784. */
  785. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  786. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  787. CSR_INT_PERIODIC_ENA);
  788. priv->isr_stats.rx++;
  789. }
  790. /* This "Tx" DMA channel is used only for loading uCode */
  791. if (inta & CSR_INT_BIT_FH_TX) {
  792. iwl_write32(priv, CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK);
  793. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  794. priv->isr_stats.tx++;
  795. handled |= CSR_INT_BIT_FH_TX;
  796. /* Wake up uCode load routine, now that load is complete */
  797. priv->ucode_write_complete = 1;
  798. wake_up_interruptible(&priv->wait_command_queue);
  799. }
  800. if (inta & ~handled) {
  801. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  802. priv->isr_stats.unhandled++;
  803. }
  804. if (inta & ~(priv->inta_mask)) {
  805. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  806. inta & ~priv->inta_mask);
  807. }
  808. /* Re-enable all interrupts */
  809. /* only Re-enable if disabled by irq */
  810. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  811. iwl_enable_interrupts(priv);
  812. /* Re-enable RF_KILL if it occurred */
  813. else if (handled & CSR_INT_BIT_RF_KILL)
  814. iwl_enable_rfkill_int(priv);
  815. }
  816. /*****************************************************************************
  817. *
  818. * sysfs attributes
  819. *
  820. *****************************************************************************/
  821. #ifdef CONFIG_IWLWIFI_DEBUG
  822. /*
  823. * The following adds a new attribute to the sysfs representation
  824. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  825. * used for controlling the debug level.
  826. *
  827. * See the level definitions in iwl for details.
  828. *
  829. * The debug_level being managed using sysfs below is a per device debug
  830. * level that is used instead of the global debug level if it (the per
  831. * device debug level) is set.
  832. */
  833. static ssize_t show_debug_level(struct device *d,
  834. struct device_attribute *attr, char *buf)
  835. {
  836. struct iwl_priv *priv = dev_get_drvdata(d);
  837. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  838. }
  839. static ssize_t store_debug_level(struct device *d,
  840. struct device_attribute *attr,
  841. const char *buf, size_t count)
  842. {
  843. struct iwl_priv *priv = dev_get_drvdata(d);
  844. unsigned long val;
  845. int ret;
  846. ret = strict_strtoul(buf, 0, &val);
  847. if (ret)
  848. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  849. else {
  850. priv->debug_level = val;
  851. if (iwl_alloc_traffic_mem(priv))
  852. IWL_ERR(priv,
  853. "Not enough memory to generate traffic log\n");
  854. }
  855. return strnlen(buf, count);
  856. }
  857. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  858. show_debug_level, store_debug_level);
  859. #endif /* CONFIG_IWLWIFI_DEBUG */
  860. static ssize_t show_temperature(struct device *d,
  861. struct device_attribute *attr, char *buf)
  862. {
  863. struct iwl_priv *priv = dev_get_drvdata(d);
  864. if (!iwl_is_alive(priv))
  865. return -EAGAIN;
  866. return sprintf(buf, "%d\n", priv->temperature);
  867. }
  868. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  869. static ssize_t show_tx_power(struct device *d,
  870. struct device_attribute *attr, char *buf)
  871. {
  872. struct iwl_priv *priv = dev_get_drvdata(d);
  873. if (!iwl_is_ready_rf(priv))
  874. return sprintf(buf, "off\n");
  875. else
  876. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  877. }
  878. static ssize_t store_tx_power(struct device *d,
  879. struct device_attribute *attr,
  880. const char *buf, size_t count)
  881. {
  882. struct iwl_priv *priv = dev_get_drvdata(d);
  883. unsigned long val;
  884. int ret;
  885. ret = strict_strtoul(buf, 10, &val);
  886. if (ret)
  887. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  888. else {
  889. ret = iwl_set_tx_power(priv, val, false);
  890. if (ret)
  891. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  892. ret);
  893. else
  894. ret = count;
  895. }
  896. return ret;
  897. }
  898. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  899. static struct attribute *iwl_sysfs_entries[] = {
  900. &dev_attr_temperature.attr,
  901. &dev_attr_tx_power.attr,
  902. #ifdef CONFIG_IWLWIFI_DEBUG
  903. &dev_attr_debug_level.attr,
  904. #endif
  905. NULL
  906. };
  907. static struct attribute_group iwl_attribute_group = {
  908. .name = NULL, /* put in device directory */
  909. .attrs = iwl_sysfs_entries,
  910. };
  911. /******************************************************************************
  912. *
  913. * uCode download functions
  914. *
  915. ******************************************************************************/
  916. static void iwl_free_fw_desc(struct pci_dev *pci_dev, struct fw_desc *desc)
  917. {
  918. if (desc->v_addr)
  919. dma_free_coherent(&pci_dev->dev, desc->len,
  920. desc->v_addr, desc->p_addr);
  921. desc->v_addr = NULL;
  922. desc->len = 0;
  923. }
  924. static void iwl_free_fw_img(struct pci_dev *pci_dev, struct fw_img *img)
  925. {
  926. iwl_free_fw_desc(pci_dev, &img->code);
  927. iwl_free_fw_desc(pci_dev, &img->data);
  928. }
  929. static int iwl_alloc_fw_desc(struct pci_dev *pci_dev, struct fw_desc *desc,
  930. const void *data, size_t len)
  931. {
  932. if (!len) {
  933. desc->v_addr = NULL;
  934. return -EINVAL;
  935. }
  936. desc->v_addr = dma_alloc_coherent(&pci_dev->dev, len,
  937. &desc->p_addr, GFP_KERNEL);
  938. if (!desc->v_addr)
  939. return -ENOMEM;
  940. desc->len = len;
  941. memcpy(desc->v_addr, data, len);
  942. return 0;
  943. }
  944. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  945. {
  946. iwl_free_fw_img(priv->pci_dev, &priv->ucode_rt);
  947. iwl_free_fw_img(priv->pci_dev, &priv->ucode_init);
  948. }
  949. struct iwlagn_ucode_capabilities {
  950. u32 max_probe_length;
  951. u32 standard_phy_calibration_size;
  952. u32 flags;
  953. };
  954. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
  955. static int iwl_mac_setup_register(struct iwl_priv *priv,
  956. struct iwlagn_ucode_capabilities *capa);
  957. #define UCODE_EXPERIMENTAL_INDEX 100
  958. #define UCODE_EXPERIMENTAL_TAG "exp"
  959. static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
  960. {
  961. const char *name_pre = priv->cfg->fw_name_pre;
  962. char tag[8];
  963. if (first) {
  964. #ifdef CONFIG_IWLWIFI_DEBUG_EXPERIMENTAL_UCODE
  965. priv->fw_index = UCODE_EXPERIMENTAL_INDEX;
  966. strcpy(tag, UCODE_EXPERIMENTAL_TAG);
  967. } else if (priv->fw_index == UCODE_EXPERIMENTAL_INDEX) {
  968. #endif
  969. priv->fw_index = priv->cfg->ucode_api_max;
  970. sprintf(tag, "%d", priv->fw_index);
  971. } else {
  972. priv->fw_index--;
  973. sprintf(tag, "%d", priv->fw_index);
  974. }
  975. if (priv->fw_index < priv->cfg->ucode_api_min) {
  976. IWL_ERR(priv, "no suitable firmware found!\n");
  977. return -ENOENT;
  978. }
  979. sprintf(priv->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
  980. IWL_DEBUG_INFO(priv, "attempting to load firmware %s'%s'\n",
  981. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  982. ? "EXPERIMENTAL " : "",
  983. priv->firmware_name);
  984. return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
  985. &priv->pci_dev->dev, GFP_KERNEL, priv,
  986. iwl_ucode_callback);
  987. }
  988. struct iwlagn_firmware_pieces {
  989. const void *inst, *data, *init, *init_data;
  990. size_t inst_size, data_size, init_size, init_data_size;
  991. u32 build;
  992. u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr;
  993. u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr;
  994. };
  995. static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
  996. const struct firmware *ucode_raw,
  997. struct iwlagn_firmware_pieces *pieces)
  998. {
  999. struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
  1000. u32 api_ver, hdr_size;
  1001. const u8 *src;
  1002. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1003. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1004. switch (api_ver) {
  1005. default:
  1006. hdr_size = 28;
  1007. if (ucode_raw->size < hdr_size) {
  1008. IWL_ERR(priv, "File size too small!\n");
  1009. return -EINVAL;
  1010. }
  1011. pieces->build = le32_to_cpu(ucode->u.v2.build);
  1012. pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
  1013. pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
  1014. pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
  1015. pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
  1016. src = ucode->u.v2.data;
  1017. break;
  1018. case 0:
  1019. case 1:
  1020. case 2:
  1021. hdr_size = 24;
  1022. if (ucode_raw->size < hdr_size) {
  1023. IWL_ERR(priv, "File size too small!\n");
  1024. return -EINVAL;
  1025. }
  1026. pieces->build = 0;
  1027. pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
  1028. pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
  1029. pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
  1030. pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
  1031. src = ucode->u.v1.data;
  1032. break;
  1033. }
  1034. /* Verify size of file vs. image size info in file's header */
  1035. if (ucode_raw->size != hdr_size + pieces->inst_size +
  1036. pieces->data_size + pieces->init_size +
  1037. pieces->init_data_size) {
  1038. IWL_ERR(priv,
  1039. "uCode file size %d does not match expected size\n",
  1040. (int)ucode_raw->size);
  1041. return -EINVAL;
  1042. }
  1043. pieces->inst = src;
  1044. src += pieces->inst_size;
  1045. pieces->data = src;
  1046. src += pieces->data_size;
  1047. pieces->init = src;
  1048. src += pieces->init_size;
  1049. pieces->init_data = src;
  1050. src += pieces->init_data_size;
  1051. return 0;
  1052. }
  1053. static int iwlagn_wanted_ucode_alternative = 1;
  1054. static int iwlagn_load_firmware(struct iwl_priv *priv,
  1055. const struct firmware *ucode_raw,
  1056. struct iwlagn_firmware_pieces *pieces,
  1057. struct iwlagn_ucode_capabilities *capa)
  1058. {
  1059. struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
  1060. struct iwl_ucode_tlv *tlv;
  1061. size_t len = ucode_raw->size;
  1062. const u8 *data;
  1063. int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
  1064. u64 alternatives;
  1065. u32 tlv_len;
  1066. enum iwl_ucode_tlv_type tlv_type;
  1067. const u8 *tlv_data;
  1068. if (len < sizeof(*ucode)) {
  1069. IWL_ERR(priv, "uCode has invalid length: %zd\n", len);
  1070. return -EINVAL;
  1071. }
  1072. if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC)) {
  1073. IWL_ERR(priv, "invalid uCode magic: 0X%x\n",
  1074. le32_to_cpu(ucode->magic));
  1075. return -EINVAL;
  1076. }
  1077. /*
  1078. * Check which alternatives are present, and "downgrade"
  1079. * when the chosen alternative is not present, warning
  1080. * the user when that happens. Some files may not have
  1081. * any alternatives, so don't warn in that case.
  1082. */
  1083. alternatives = le64_to_cpu(ucode->alternatives);
  1084. tmp = wanted_alternative;
  1085. if (wanted_alternative > 63)
  1086. wanted_alternative = 63;
  1087. while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
  1088. wanted_alternative--;
  1089. if (wanted_alternative && wanted_alternative != tmp)
  1090. IWL_WARN(priv,
  1091. "uCode alternative %d not available, choosing %d\n",
  1092. tmp, wanted_alternative);
  1093. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1094. pieces->build = le32_to_cpu(ucode->build);
  1095. data = ucode->data;
  1096. len -= sizeof(*ucode);
  1097. while (len >= sizeof(*tlv)) {
  1098. u16 tlv_alt;
  1099. len -= sizeof(*tlv);
  1100. tlv = (void *)data;
  1101. tlv_len = le32_to_cpu(tlv->length);
  1102. tlv_type = le16_to_cpu(tlv->type);
  1103. tlv_alt = le16_to_cpu(tlv->alternative);
  1104. tlv_data = tlv->data;
  1105. if (len < tlv_len) {
  1106. IWL_ERR(priv, "invalid TLV len: %zd/%u\n",
  1107. len, tlv_len);
  1108. return -EINVAL;
  1109. }
  1110. len -= ALIGN(tlv_len, 4);
  1111. data += sizeof(*tlv) + ALIGN(tlv_len, 4);
  1112. /*
  1113. * Alternative 0 is always valid.
  1114. *
  1115. * Skip alternative TLVs that are not selected.
  1116. */
  1117. if (tlv_alt != 0 && tlv_alt != wanted_alternative)
  1118. continue;
  1119. switch (tlv_type) {
  1120. case IWL_UCODE_TLV_INST:
  1121. pieces->inst = tlv_data;
  1122. pieces->inst_size = tlv_len;
  1123. break;
  1124. case IWL_UCODE_TLV_DATA:
  1125. pieces->data = tlv_data;
  1126. pieces->data_size = tlv_len;
  1127. break;
  1128. case IWL_UCODE_TLV_INIT:
  1129. pieces->init = tlv_data;
  1130. pieces->init_size = tlv_len;
  1131. break;
  1132. case IWL_UCODE_TLV_INIT_DATA:
  1133. pieces->init_data = tlv_data;
  1134. pieces->init_data_size = tlv_len;
  1135. break;
  1136. case IWL_UCODE_TLV_BOOT:
  1137. IWL_ERR(priv, "Found unexpected BOOT ucode\n");
  1138. break;
  1139. case IWL_UCODE_TLV_PROBE_MAX_LEN:
  1140. if (tlv_len != sizeof(u32))
  1141. goto invalid_tlv_len;
  1142. capa->max_probe_length =
  1143. le32_to_cpup((__le32 *)tlv_data);
  1144. break;
  1145. case IWL_UCODE_TLV_PAN:
  1146. if (tlv_len)
  1147. goto invalid_tlv_len;
  1148. capa->flags |= IWL_UCODE_TLV_FLAGS_PAN;
  1149. break;
  1150. case IWL_UCODE_TLV_FLAGS:
  1151. /* must be at least one u32 */
  1152. if (tlv_len < sizeof(u32))
  1153. goto invalid_tlv_len;
  1154. /* and a proper number of u32s */
  1155. if (tlv_len % sizeof(u32))
  1156. goto invalid_tlv_len;
  1157. /*
  1158. * This driver only reads the first u32 as
  1159. * right now no more features are defined,
  1160. * if that changes then either the driver
  1161. * will not work with the new firmware, or
  1162. * it'll not take advantage of new features.
  1163. */
  1164. capa->flags = le32_to_cpup((__le32 *)tlv_data);
  1165. break;
  1166. case IWL_UCODE_TLV_INIT_EVTLOG_PTR:
  1167. if (tlv_len != sizeof(u32))
  1168. goto invalid_tlv_len;
  1169. pieces->init_evtlog_ptr =
  1170. le32_to_cpup((__le32 *)tlv_data);
  1171. break;
  1172. case IWL_UCODE_TLV_INIT_EVTLOG_SIZE:
  1173. if (tlv_len != sizeof(u32))
  1174. goto invalid_tlv_len;
  1175. pieces->init_evtlog_size =
  1176. le32_to_cpup((__le32 *)tlv_data);
  1177. break;
  1178. case IWL_UCODE_TLV_INIT_ERRLOG_PTR:
  1179. if (tlv_len != sizeof(u32))
  1180. goto invalid_tlv_len;
  1181. pieces->init_errlog_ptr =
  1182. le32_to_cpup((__le32 *)tlv_data);
  1183. break;
  1184. case IWL_UCODE_TLV_RUNT_EVTLOG_PTR:
  1185. if (tlv_len != sizeof(u32))
  1186. goto invalid_tlv_len;
  1187. pieces->inst_evtlog_ptr =
  1188. le32_to_cpup((__le32 *)tlv_data);
  1189. break;
  1190. case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE:
  1191. if (tlv_len != sizeof(u32))
  1192. goto invalid_tlv_len;
  1193. pieces->inst_evtlog_size =
  1194. le32_to_cpup((__le32 *)tlv_data);
  1195. break;
  1196. case IWL_UCODE_TLV_RUNT_ERRLOG_PTR:
  1197. if (tlv_len != sizeof(u32))
  1198. goto invalid_tlv_len;
  1199. pieces->inst_errlog_ptr =
  1200. le32_to_cpup((__le32 *)tlv_data);
  1201. break;
  1202. case IWL_UCODE_TLV_ENHANCE_SENS_TBL:
  1203. if (tlv_len)
  1204. goto invalid_tlv_len;
  1205. priv->enhance_sensitivity_table = true;
  1206. break;
  1207. case IWL_UCODE_TLV_PHY_CALIBRATION_SIZE:
  1208. if (tlv_len != sizeof(u32))
  1209. goto invalid_tlv_len;
  1210. capa->standard_phy_calibration_size =
  1211. le32_to_cpup((__le32 *)tlv_data);
  1212. break;
  1213. default:
  1214. IWL_DEBUG_INFO(priv, "unknown TLV: %d\n", tlv_type);
  1215. break;
  1216. }
  1217. }
  1218. if (len) {
  1219. IWL_ERR(priv, "invalid TLV after parsing: %zd\n", len);
  1220. iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)data, len);
  1221. return -EINVAL;
  1222. }
  1223. return 0;
  1224. invalid_tlv_len:
  1225. IWL_ERR(priv, "TLV %d has invalid size: %u\n", tlv_type, tlv_len);
  1226. iwl_print_hex_dump(priv, IWL_DL_FW, tlv_data, tlv_len);
  1227. return -EINVAL;
  1228. }
  1229. /**
  1230. * iwl_ucode_callback - callback when firmware was loaded
  1231. *
  1232. * If loaded successfully, copies the firmware into buffers
  1233. * for the card to fetch (via DMA).
  1234. */
  1235. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
  1236. {
  1237. struct iwl_priv *priv = context;
  1238. struct iwl_ucode_header *ucode;
  1239. int err;
  1240. struct iwlagn_firmware_pieces pieces;
  1241. const unsigned int api_max = priv->cfg->ucode_api_max;
  1242. const unsigned int api_min = priv->cfg->ucode_api_min;
  1243. u32 api_ver;
  1244. char buildstr[25];
  1245. u32 build;
  1246. struct iwlagn_ucode_capabilities ucode_capa = {
  1247. .max_probe_length = 200,
  1248. .standard_phy_calibration_size =
  1249. IWL_DEFAULT_STANDARD_PHY_CALIBRATE_TBL_SIZE,
  1250. };
  1251. memset(&pieces, 0, sizeof(pieces));
  1252. if (!ucode_raw) {
  1253. if (priv->fw_index <= priv->cfg->ucode_api_max)
  1254. IWL_ERR(priv,
  1255. "request for firmware file '%s' failed.\n",
  1256. priv->firmware_name);
  1257. goto try_again;
  1258. }
  1259. IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
  1260. priv->firmware_name, ucode_raw->size);
  1261. /* Make sure that we got at least the API version number */
  1262. if (ucode_raw->size < 4) {
  1263. IWL_ERR(priv, "File size way too small!\n");
  1264. goto try_again;
  1265. }
  1266. /* Data from ucode file: header followed by uCode images */
  1267. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1268. if (ucode->ver)
  1269. err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
  1270. else
  1271. err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
  1272. &ucode_capa);
  1273. if (err)
  1274. goto try_again;
  1275. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1276. build = pieces.build;
  1277. /*
  1278. * api_ver should match the api version forming part of the
  1279. * firmware filename ... but we don't check for that and only rely
  1280. * on the API version read from firmware header from here on forward
  1281. */
  1282. /* no api version check required for experimental uCode */
  1283. if (priv->fw_index != UCODE_EXPERIMENTAL_INDEX) {
  1284. if (api_ver < api_min || api_ver > api_max) {
  1285. IWL_ERR(priv,
  1286. "Driver unable to support your firmware API. "
  1287. "Driver supports v%u, firmware is v%u.\n",
  1288. api_max, api_ver);
  1289. goto try_again;
  1290. }
  1291. if (api_ver != api_max)
  1292. IWL_ERR(priv,
  1293. "Firmware has old API version. Expected v%u, "
  1294. "got v%u. New firmware can be obtained "
  1295. "from http://www.intellinuxwireless.org.\n",
  1296. api_max, api_ver);
  1297. }
  1298. if (build)
  1299. sprintf(buildstr, " build %u%s", build,
  1300. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1301. ? " (EXP)" : "");
  1302. else
  1303. buildstr[0] = '\0';
  1304. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
  1305. IWL_UCODE_MAJOR(priv->ucode_ver),
  1306. IWL_UCODE_MINOR(priv->ucode_ver),
  1307. IWL_UCODE_API(priv->ucode_ver),
  1308. IWL_UCODE_SERIAL(priv->ucode_ver),
  1309. buildstr);
  1310. snprintf(priv->hw->wiphy->fw_version,
  1311. sizeof(priv->hw->wiphy->fw_version),
  1312. "%u.%u.%u.%u%s",
  1313. IWL_UCODE_MAJOR(priv->ucode_ver),
  1314. IWL_UCODE_MINOR(priv->ucode_ver),
  1315. IWL_UCODE_API(priv->ucode_ver),
  1316. IWL_UCODE_SERIAL(priv->ucode_ver),
  1317. buildstr);
  1318. /*
  1319. * For any of the failures below (before allocating pci memory)
  1320. * we will try to load a version with a smaller API -- maybe the
  1321. * user just got a corrupted version of the latest API.
  1322. */
  1323. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1324. priv->ucode_ver);
  1325. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
  1326. pieces.inst_size);
  1327. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
  1328. pieces.data_size);
  1329. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
  1330. pieces.init_size);
  1331. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
  1332. pieces.init_data_size);
  1333. /* Verify that uCode images will fit in card's SRAM */
  1334. if (pieces.inst_size > priv->hw_params.max_inst_size) {
  1335. IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
  1336. pieces.inst_size);
  1337. goto try_again;
  1338. }
  1339. if (pieces.data_size > priv->hw_params.max_data_size) {
  1340. IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
  1341. pieces.data_size);
  1342. goto try_again;
  1343. }
  1344. if (pieces.init_size > priv->hw_params.max_inst_size) {
  1345. IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
  1346. pieces.init_size);
  1347. goto try_again;
  1348. }
  1349. if (pieces.init_data_size > priv->hw_params.max_data_size) {
  1350. IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
  1351. pieces.init_data_size);
  1352. goto try_again;
  1353. }
  1354. /* Allocate ucode buffers for card's bus-master loading ... */
  1355. /* Runtime instructions and 2 copies of data:
  1356. * 1) unmodified from disk
  1357. * 2) backup cache for save/restore during power-downs */
  1358. if (iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_rt.code,
  1359. pieces.inst, pieces.inst_size))
  1360. goto err_pci_alloc;
  1361. if (iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_rt.data,
  1362. pieces.data, pieces.data_size))
  1363. goto err_pci_alloc;
  1364. /* Initialization instructions and data */
  1365. if (pieces.init_size && pieces.init_data_size) {
  1366. if (iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init.code,
  1367. pieces.init, pieces.init_size))
  1368. goto err_pci_alloc;
  1369. if (iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init.data,
  1370. pieces.init_data, pieces.init_data_size))
  1371. goto err_pci_alloc;
  1372. }
  1373. /* Now that we can no longer fail, copy information */
  1374. /*
  1375. * The (size - 16) / 12 formula is based on the information recorded
  1376. * for each event, which is of mode 1 (including timestamp) for all
  1377. * new microcodes that include this information.
  1378. */
  1379. priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr;
  1380. if (pieces.init_evtlog_size)
  1381. priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12;
  1382. else
  1383. priv->_agn.init_evtlog_size =
  1384. priv->cfg->base_params->max_event_log_size;
  1385. priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr;
  1386. priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr;
  1387. if (pieces.inst_evtlog_size)
  1388. priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12;
  1389. else
  1390. priv->_agn.inst_evtlog_size =
  1391. priv->cfg->base_params->max_event_log_size;
  1392. priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr;
  1393. priv->new_scan_threshold_behaviour =
  1394. !!(ucode_capa.flags & IWL_UCODE_TLV_FLAGS_NEWSCAN);
  1395. if (ucode_capa.flags & IWL_UCODE_TLV_FLAGS_PAN) {
  1396. priv->valid_contexts |= BIT(IWL_RXON_CTX_PAN);
  1397. priv->sta_key_max_num = STA_KEY_MAX_NUM_PAN;
  1398. } else
  1399. priv->sta_key_max_num = STA_KEY_MAX_NUM;
  1400. if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS))
  1401. priv->cmd_queue = IWL_IPAN_CMD_QUEUE_NUM;
  1402. else
  1403. priv->cmd_queue = IWL_DEFAULT_CMD_QUEUE_NUM;
  1404. /*
  1405. * figure out the offset of chain noise reset and gain commands
  1406. * base on the size of standard phy calibration commands table size
  1407. */
  1408. if (ucode_capa.standard_phy_calibration_size >
  1409. IWL_MAX_PHY_CALIBRATE_TBL_SIZE)
  1410. ucode_capa.standard_phy_calibration_size =
  1411. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE;
  1412. priv->_agn.phy_calib_chain_noise_reset_cmd =
  1413. ucode_capa.standard_phy_calibration_size;
  1414. priv->_agn.phy_calib_chain_noise_gain_cmd =
  1415. ucode_capa.standard_phy_calibration_size + 1;
  1416. /**************************************************
  1417. * This is still part of probe() in a sense...
  1418. *
  1419. * 9. Setup and register with mac80211 and debugfs
  1420. **************************************************/
  1421. err = iwl_mac_setup_register(priv, &ucode_capa);
  1422. if (err)
  1423. goto out_unbind;
  1424. err = iwl_dbgfs_register(priv, DRV_NAME);
  1425. if (err)
  1426. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  1427. err = sysfs_create_group(&priv->pci_dev->dev.kobj,
  1428. &iwl_attribute_group);
  1429. if (err) {
  1430. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  1431. goto out_unbind;
  1432. }
  1433. /* We have our copies now, allow OS release its copies */
  1434. release_firmware(ucode_raw);
  1435. complete(&priv->_agn.firmware_loading_complete);
  1436. return;
  1437. try_again:
  1438. /* try next, if any */
  1439. if (iwl_request_firmware(priv, false))
  1440. goto out_unbind;
  1441. release_firmware(ucode_raw);
  1442. return;
  1443. err_pci_alloc:
  1444. IWL_ERR(priv, "failed to allocate pci memory\n");
  1445. iwl_dealloc_ucode_pci(priv);
  1446. out_unbind:
  1447. complete(&priv->_agn.firmware_loading_complete);
  1448. device_release_driver(&priv->pci_dev->dev);
  1449. release_firmware(ucode_raw);
  1450. }
  1451. static const char *desc_lookup_text[] = {
  1452. "OK",
  1453. "FAIL",
  1454. "BAD_PARAM",
  1455. "BAD_CHECKSUM",
  1456. "NMI_INTERRUPT_WDG",
  1457. "SYSASSERT",
  1458. "FATAL_ERROR",
  1459. "BAD_COMMAND",
  1460. "HW_ERROR_TUNE_LOCK",
  1461. "HW_ERROR_TEMPERATURE",
  1462. "ILLEGAL_CHAN_FREQ",
  1463. "VCC_NOT_STABLE",
  1464. "FH_ERROR",
  1465. "NMI_INTERRUPT_HOST",
  1466. "NMI_INTERRUPT_ACTION_PT",
  1467. "NMI_INTERRUPT_UNKNOWN",
  1468. "UCODE_VERSION_MISMATCH",
  1469. "HW_ERROR_ABS_LOCK",
  1470. "HW_ERROR_CAL_LOCK_FAIL",
  1471. "NMI_INTERRUPT_INST_ACTION_PT",
  1472. "NMI_INTERRUPT_DATA_ACTION_PT",
  1473. "NMI_TRM_HW_ER",
  1474. "NMI_INTERRUPT_TRM",
  1475. "NMI_INTERRUPT_BREAK_POINT"
  1476. "DEBUG_0",
  1477. "DEBUG_1",
  1478. "DEBUG_2",
  1479. "DEBUG_3",
  1480. };
  1481. static struct { char *name; u8 num; } advanced_lookup[] = {
  1482. { "NMI_INTERRUPT_WDG", 0x34 },
  1483. { "SYSASSERT", 0x35 },
  1484. { "UCODE_VERSION_MISMATCH", 0x37 },
  1485. { "BAD_COMMAND", 0x38 },
  1486. { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C },
  1487. { "FATAL_ERROR", 0x3D },
  1488. { "NMI_TRM_HW_ERR", 0x46 },
  1489. { "NMI_INTERRUPT_TRM", 0x4C },
  1490. { "NMI_INTERRUPT_BREAK_POINT", 0x54 },
  1491. { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C },
  1492. { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 },
  1493. { "NMI_INTERRUPT_HOST", 0x66 },
  1494. { "NMI_INTERRUPT_ACTION_PT", 0x7C },
  1495. { "NMI_INTERRUPT_UNKNOWN", 0x84 },
  1496. { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 },
  1497. { "ADVANCED_SYSASSERT", 0 },
  1498. };
  1499. static const char *desc_lookup(u32 num)
  1500. {
  1501. int i;
  1502. int max = ARRAY_SIZE(desc_lookup_text);
  1503. if (num < max)
  1504. return desc_lookup_text[num];
  1505. max = ARRAY_SIZE(advanced_lookup) - 1;
  1506. for (i = 0; i < max; i++) {
  1507. if (advanced_lookup[i].num == num)
  1508. break;;
  1509. }
  1510. return advanced_lookup[i].name;
  1511. }
  1512. #define ERROR_START_OFFSET (1 * sizeof(u32))
  1513. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  1514. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  1515. {
  1516. u32 data2, line;
  1517. u32 desc, time, count, base, data1;
  1518. u32 blink1, blink2, ilink1, ilink2;
  1519. u32 pc, hcmd;
  1520. struct iwl_error_event_table table;
  1521. base = priv->device_pointers.error_event_table;
  1522. if (priv->ucode_type == UCODE_SUBTYPE_INIT) {
  1523. if (!base)
  1524. base = priv->_agn.init_errlog_ptr;
  1525. } else {
  1526. if (!base)
  1527. base = priv->_agn.inst_errlog_ptr;
  1528. }
  1529. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1530. IWL_ERR(priv,
  1531. "Not valid error log pointer 0x%08X for %s uCode\n",
  1532. base,
  1533. (priv->ucode_type == UCODE_SUBTYPE_INIT)
  1534. ? "Init" : "RT");
  1535. return;
  1536. }
  1537. iwl_read_targ_mem_words(priv, base, &table, sizeof(table));
  1538. count = table.valid;
  1539. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  1540. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  1541. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  1542. priv->status, count);
  1543. }
  1544. desc = table.error_id;
  1545. priv->isr_stats.err_code = desc;
  1546. pc = table.pc;
  1547. blink1 = table.blink1;
  1548. blink2 = table.blink2;
  1549. ilink1 = table.ilink1;
  1550. ilink2 = table.ilink2;
  1551. data1 = table.data1;
  1552. data2 = table.data2;
  1553. line = table.line;
  1554. time = table.tsf_low;
  1555. hcmd = table.hcmd;
  1556. trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
  1557. blink1, blink2, ilink1, ilink2);
  1558. IWL_ERR(priv, "Desc Time "
  1559. "data1 data2 line\n");
  1560. IWL_ERR(priv, "%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
  1561. desc_lookup(desc), desc, time, data1, data2, line);
  1562. IWL_ERR(priv, "pc blink1 blink2 ilink1 ilink2 hcmd\n");
  1563. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
  1564. pc, blink1, blink2, ilink1, ilink2, hcmd);
  1565. }
  1566. #define EVENT_START_OFFSET (4 * sizeof(u32))
  1567. /**
  1568. * iwl_print_event_log - Dump error event log to syslog
  1569. *
  1570. */
  1571. static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  1572. u32 num_events, u32 mode,
  1573. int pos, char **buf, size_t bufsz)
  1574. {
  1575. u32 i;
  1576. u32 base; /* SRAM byte address of event log header */
  1577. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  1578. u32 ptr; /* SRAM byte address of log data */
  1579. u32 ev, time, data; /* event log data */
  1580. unsigned long reg_flags;
  1581. if (num_events == 0)
  1582. return pos;
  1583. base = priv->device_pointers.log_event_table;
  1584. if (priv->ucode_type == UCODE_SUBTYPE_INIT) {
  1585. if (!base)
  1586. base = priv->_agn.init_evtlog_ptr;
  1587. } else {
  1588. if (!base)
  1589. base = priv->_agn.inst_evtlog_ptr;
  1590. }
  1591. if (mode == 0)
  1592. event_size = 2 * sizeof(u32);
  1593. else
  1594. event_size = 3 * sizeof(u32);
  1595. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  1596. /* Make sure device is powered up for SRAM reads */
  1597. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  1598. iwl_grab_nic_access(priv);
  1599. /* Set starting address; reads will auto-increment */
  1600. iwl_write32(priv, HBUS_TARG_MEM_RADDR, ptr);
  1601. rmb();
  1602. /* "time" is actually "data" for mode 0 (no timestamp).
  1603. * place event id # at far right for easier visual parsing. */
  1604. for (i = 0; i < num_events; i++) {
  1605. ev = iwl_read32(priv, HBUS_TARG_MEM_RDAT);
  1606. time = iwl_read32(priv, HBUS_TARG_MEM_RDAT);
  1607. if (mode == 0) {
  1608. /* data, ev */
  1609. if (bufsz) {
  1610. pos += scnprintf(*buf + pos, bufsz - pos,
  1611. "EVT_LOG:0x%08x:%04u\n",
  1612. time, ev);
  1613. } else {
  1614. trace_iwlwifi_dev_ucode_event(priv, 0,
  1615. time, ev);
  1616. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
  1617. time, ev);
  1618. }
  1619. } else {
  1620. data = iwl_read32(priv, HBUS_TARG_MEM_RDAT);
  1621. if (bufsz) {
  1622. pos += scnprintf(*buf + pos, bufsz - pos,
  1623. "EVT_LOGT:%010u:0x%08x:%04u\n",
  1624. time, data, ev);
  1625. } else {
  1626. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  1627. time, data, ev);
  1628. trace_iwlwifi_dev_ucode_event(priv, time,
  1629. data, ev);
  1630. }
  1631. }
  1632. }
  1633. /* Allow device to power down */
  1634. iwl_release_nic_access(priv);
  1635. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  1636. return pos;
  1637. }
  1638. /**
  1639. * iwl_print_last_event_logs - Dump the newest # of event log to syslog
  1640. */
  1641. static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
  1642. u32 num_wraps, u32 next_entry,
  1643. u32 size, u32 mode,
  1644. int pos, char **buf, size_t bufsz)
  1645. {
  1646. /*
  1647. * display the newest DEFAULT_LOG_ENTRIES entries
  1648. * i.e the entries just before the next ont that uCode would fill.
  1649. */
  1650. if (num_wraps) {
  1651. if (next_entry < size) {
  1652. pos = iwl_print_event_log(priv,
  1653. capacity - (size - next_entry),
  1654. size - next_entry, mode,
  1655. pos, buf, bufsz);
  1656. pos = iwl_print_event_log(priv, 0,
  1657. next_entry, mode,
  1658. pos, buf, bufsz);
  1659. } else
  1660. pos = iwl_print_event_log(priv, next_entry - size,
  1661. size, mode, pos, buf, bufsz);
  1662. } else {
  1663. if (next_entry < size) {
  1664. pos = iwl_print_event_log(priv, 0, next_entry,
  1665. mode, pos, buf, bufsz);
  1666. } else {
  1667. pos = iwl_print_event_log(priv, next_entry - size,
  1668. size, mode, pos, buf, bufsz);
  1669. }
  1670. }
  1671. return pos;
  1672. }
  1673. #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
  1674. int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
  1675. char **buf, bool display)
  1676. {
  1677. u32 base; /* SRAM byte address of event log header */
  1678. u32 capacity; /* event log capacity in # entries */
  1679. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  1680. u32 num_wraps; /* # times uCode wrapped to top of log */
  1681. u32 next_entry; /* index of next entry to be written by uCode */
  1682. u32 size; /* # entries that we'll print */
  1683. u32 logsize;
  1684. int pos = 0;
  1685. size_t bufsz = 0;
  1686. base = priv->device_pointers.log_event_table;
  1687. if (priv->ucode_type == UCODE_SUBTYPE_INIT) {
  1688. logsize = priv->_agn.init_evtlog_size;
  1689. if (!base)
  1690. base = priv->_agn.init_evtlog_ptr;
  1691. } else {
  1692. logsize = priv->_agn.inst_evtlog_size;
  1693. if (!base)
  1694. base = priv->_agn.inst_evtlog_ptr;
  1695. }
  1696. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1697. IWL_ERR(priv,
  1698. "Invalid event log pointer 0x%08X for %s uCode\n",
  1699. base,
  1700. (priv->ucode_type == UCODE_SUBTYPE_INIT)
  1701. ? "Init" : "RT");
  1702. return -EINVAL;
  1703. }
  1704. /* event log header */
  1705. capacity = iwl_read_targ_mem(priv, base);
  1706. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1707. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1708. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1709. if (capacity > logsize) {
  1710. IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
  1711. capacity, logsize);
  1712. capacity = logsize;
  1713. }
  1714. if (next_entry > logsize) {
  1715. IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
  1716. next_entry, logsize);
  1717. next_entry = logsize;
  1718. }
  1719. size = num_wraps ? capacity : next_entry;
  1720. /* bail out if nothing in log */
  1721. if (size == 0) {
  1722. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  1723. return pos;
  1724. }
  1725. /* enable/disable bt channel inhibition */
  1726. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  1727. #ifdef CONFIG_IWLWIFI_DEBUG
  1728. if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
  1729. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  1730. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  1731. #else
  1732. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  1733. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  1734. #endif
  1735. IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
  1736. size);
  1737. #ifdef CONFIG_IWLWIFI_DEBUG
  1738. if (display) {
  1739. if (full_log)
  1740. bufsz = capacity * 48;
  1741. else
  1742. bufsz = size * 48;
  1743. *buf = kmalloc(bufsz, GFP_KERNEL);
  1744. if (!*buf)
  1745. return -ENOMEM;
  1746. }
  1747. if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
  1748. /*
  1749. * if uCode has wrapped back to top of log,
  1750. * start at the oldest entry,
  1751. * i.e the next one that uCode would fill.
  1752. */
  1753. if (num_wraps)
  1754. pos = iwl_print_event_log(priv, next_entry,
  1755. capacity - next_entry, mode,
  1756. pos, buf, bufsz);
  1757. /* (then/else) start at top of log */
  1758. pos = iwl_print_event_log(priv, 0,
  1759. next_entry, mode, pos, buf, bufsz);
  1760. } else
  1761. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  1762. next_entry, size, mode,
  1763. pos, buf, bufsz);
  1764. #else
  1765. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  1766. next_entry, size, mode,
  1767. pos, buf, bufsz);
  1768. #endif
  1769. return pos;
  1770. }
  1771. static void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  1772. {
  1773. struct iwl_ct_kill_config cmd;
  1774. struct iwl_ct_kill_throttling_config adv_cmd;
  1775. unsigned long flags;
  1776. int ret = 0;
  1777. spin_lock_irqsave(&priv->lock, flags);
  1778. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1779. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  1780. spin_unlock_irqrestore(&priv->lock, flags);
  1781. priv->thermal_throttle.ct_kill_toggle = false;
  1782. if (priv->cfg->base_params->support_ct_kill_exit) {
  1783. adv_cmd.critical_temperature_enter =
  1784. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1785. adv_cmd.critical_temperature_exit =
  1786. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  1787. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1788. sizeof(adv_cmd), &adv_cmd);
  1789. if (ret)
  1790. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1791. else
  1792. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1793. "succeeded, "
  1794. "critical temperature enter is %d,"
  1795. "exit is %d\n",
  1796. priv->hw_params.ct_kill_threshold,
  1797. priv->hw_params.ct_kill_exit_threshold);
  1798. } else {
  1799. cmd.critical_temperature_R =
  1800. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1801. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1802. sizeof(cmd), &cmd);
  1803. if (ret)
  1804. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1805. else
  1806. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1807. "succeeded, "
  1808. "critical temperature is %d\n",
  1809. priv->hw_params.ct_kill_threshold);
  1810. }
  1811. }
  1812. static int iwlagn_send_calib_cfg_rt(struct iwl_priv *priv, u32 cfg)
  1813. {
  1814. struct iwl_calib_cfg_cmd calib_cfg_cmd;
  1815. struct iwl_host_cmd cmd = {
  1816. .id = CALIBRATION_CFG_CMD,
  1817. .len = sizeof(struct iwl_calib_cfg_cmd),
  1818. .data = &calib_cfg_cmd,
  1819. };
  1820. memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
  1821. calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
  1822. calib_cfg_cmd.ucd_calib_cfg.once.start = cpu_to_le32(cfg);
  1823. return iwl_send_cmd(priv, &cmd);
  1824. }
  1825. /**
  1826. * iwl_alive_start - called after REPLY_ALIVE notification received
  1827. * from protocol/runtime uCode (initialization uCode's
  1828. * Alive gets handled by iwl_init_alive_start()).
  1829. */
  1830. int iwl_alive_start(struct iwl_priv *priv)
  1831. {
  1832. int ret = 0;
  1833. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  1834. iwl_reset_ict(priv);
  1835. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  1836. /* After the ALIVE response, we can send host commands to the uCode */
  1837. set_bit(STATUS_ALIVE, &priv->status);
  1838. /* Enable watchdog to monitor the driver tx queues */
  1839. iwl_setup_watchdog(priv);
  1840. if (iwl_is_rfkill(priv))
  1841. return -ERFKILL;
  1842. /* download priority table before any calibration request */
  1843. if (priv->cfg->bt_params &&
  1844. priv->cfg->bt_params->advanced_bt_coexist) {
  1845. /* Configure Bluetooth device coexistence support */
  1846. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  1847. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  1848. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  1849. priv->cfg->ops->hcmd->send_bt_config(priv);
  1850. priv->bt_valid = IWLAGN_BT_VALID_ENABLE_FLAGS;
  1851. iwlagn_send_prio_tbl(priv);
  1852. /* FIXME: w/a to force change uCode BT state machine */
  1853. ret = iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_OPEN,
  1854. BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
  1855. if (ret)
  1856. return ret;
  1857. ret = iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_CLOSE,
  1858. BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
  1859. if (ret)
  1860. return ret;
  1861. }
  1862. if (priv->hw_params.calib_rt_cfg)
  1863. iwlagn_send_calib_cfg_rt(priv, priv->hw_params.calib_rt_cfg);
  1864. ieee80211_wake_queues(priv->hw);
  1865. priv->active_rate = IWL_RATES_MASK;
  1866. /* Configure Tx antenna selection based on H/W config */
  1867. if (priv->cfg->ops->hcmd->set_tx_ant)
  1868. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  1869. if (iwl_is_associated_ctx(ctx)) {
  1870. struct iwl_rxon_cmd *active_rxon =
  1871. (struct iwl_rxon_cmd *)&ctx->active;
  1872. /* apply any changes in staging */
  1873. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  1874. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1875. } else {
  1876. struct iwl_rxon_context *tmp;
  1877. /* Initialize our rx_config data */
  1878. for_each_context(priv, tmp)
  1879. iwl_connection_init_rx_config(priv, tmp);
  1880. if (priv->cfg->ops->hcmd->set_rxon_chain)
  1881. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  1882. }
  1883. if (!priv->cfg->bt_params || (priv->cfg->bt_params &&
  1884. !priv->cfg->bt_params->advanced_bt_coexist)) {
  1885. /*
  1886. * default is 2-wire BT coexexistence support
  1887. */
  1888. priv->cfg->ops->hcmd->send_bt_config(priv);
  1889. }
  1890. iwl_reset_run_time_calib(priv);
  1891. set_bit(STATUS_READY, &priv->status);
  1892. /* Configure the adapter for unassociated operation */
  1893. ret = iwlcore_commit_rxon(priv, ctx);
  1894. if (ret)
  1895. return ret;
  1896. /* At this point, the NIC is initialized and operational */
  1897. iwl_rf_kill_ct_config(priv);
  1898. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  1899. return iwl_power_update_mode(priv, true);
  1900. }
  1901. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  1902. static void __iwl_down(struct iwl_priv *priv)
  1903. {
  1904. int exit_pending;
  1905. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  1906. iwl_scan_cancel_timeout(priv, 200);
  1907. exit_pending = test_and_set_bit(STATUS_EXIT_PENDING, &priv->status);
  1908. /* Stop TX queues watchdog. We need to have STATUS_EXIT_PENDING bit set
  1909. * to prevent rearm timer */
  1910. del_timer_sync(&priv->watchdog);
  1911. iwl_clear_ucode_stations(priv, NULL);
  1912. iwl_dealloc_bcast_stations(priv);
  1913. iwl_clear_driver_stations(priv);
  1914. /* reset BT coex data */
  1915. priv->bt_status = 0;
  1916. if (priv->cfg->bt_params)
  1917. priv->bt_traffic_load =
  1918. priv->cfg->bt_params->bt_init_traffic_load;
  1919. else
  1920. priv->bt_traffic_load = 0;
  1921. priv->bt_full_concurrent = false;
  1922. priv->bt_ci_compliance = 0;
  1923. /* Wipe out the EXIT_PENDING status bit if we are not actually
  1924. * exiting the module */
  1925. if (!exit_pending)
  1926. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  1927. if (priv->mac80211_registered)
  1928. ieee80211_stop_queues(priv->hw);
  1929. /* Clear out all status bits but a few that are stable across reset */
  1930. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  1931. STATUS_RF_KILL_HW |
  1932. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  1933. STATUS_GEO_CONFIGURED |
  1934. test_bit(STATUS_FW_ERROR, &priv->status) <<
  1935. STATUS_FW_ERROR |
  1936. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  1937. STATUS_EXIT_PENDING;
  1938. iwlagn_stop_device(priv);
  1939. dev_kfree_skb(priv->beacon_skb);
  1940. priv->beacon_skb = NULL;
  1941. }
  1942. static void iwl_down(struct iwl_priv *priv)
  1943. {
  1944. mutex_lock(&priv->mutex);
  1945. __iwl_down(priv);
  1946. mutex_unlock(&priv->mutex);
  1947. iwl_cancel_deferred_work(priv);
  1948. }
  1949. #define HW_READY_TIMEOUT (50)
  1950. /* Note: returns poll_bit return value, which is >= 0 if success */
  1951. static int iwl_set_hw_ready(struct iwl_priv *priv)
  1952. {
  1953. int ret;
  1954. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1955. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  1956. /* See if we got it */
  1957. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  1958. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  1959. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  1960. HW_READY_TIMEOUT);
  1961. IWL_DEBUG_INFO(priv, "hardware%s ready\n", ret < 0 ? " not" : "");
  1962. return ret;
  1963. }
  1964. /* Note: returns standard 0/-ERROR code */
  1965. int iwl_prepare_card_hw(struct iwl_priv *priv)
  1966. {
  1967. int ret;
  1968. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
  1969. ret = iwl_set_hw_ready(priv);
  1970. if (ret >= 0)
  1971. return 0;
  1972. /* If HW is not ready, prepare the conditions to check again */
  1973. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1974. CSR_HW_IF_CONFIG_REG_PREPARE);
  1975. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  1976. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  1977. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  1978. if (ret < 0)
  1979. return ret;
  1980. /* HW should be ready by now, check again. */
  1981. ret = iwl_set_hw_ready(priv);
  1982. if (ret >= 0)
  1983. return 0;
  1984. return ret;
  1985. }
  1986. #define MAX_HW_RESTARTS 5
  1987. static int __iwl_up(struct iwl_priv *priv)
  1988. {
  1989. struct iwl_rxon_context *ctx;
  1990. int ret;
  1991. lockdep_assert_held(&priv->mutex);
  1992. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  1993. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  1994. return -EIO;
  1995. }
  1996. for_each_context(priv, ctx) {
  1997. ret = iwlagn_alloc_bcast_station(priv, ctx);
  1998. if (ret) {
  1999. iwl_dealloc_bcast_stations(priv);
  2000. return ret;
  2001. }
  2002. }
  2003. ret = iwlagn_run_init_ucode(priv);
  2004. if (ret) {
  2005. IWL_ERR(priv, "Failed to run INIT ucode: %d\n", ret);
  2006. goto error;
  2007. }
  2008. ret = iwlagn_load_ucode_wait_alive(priv,
  2009. &priv->ucode_rt,
  2010. UCODE_SUBTYPE_REGULAR,
  2011. UCODE_SUBTYPE_REGULAR_NEW);
  2012. if (ret) {
  2013. IWL_ERR(priv, "Failed to start RT ucode: %d\n", ret);
  2014. goto error;
  2015. }
  2016. ret = iwl_alive_start(priv);
  2017. if (ret)
  2018. goto error;
  2019. return 0;
  2020. error:
  2021. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2022. __iwl_down(priv);
  2023. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2024. IWL_ERR(priv, "Unable to initialize device.\n");
  2025. return ret;
  2026. }
  2027. /*****************************************************************************
  2028. *
  2029. * Workqueue callbacks
  2030. *
  2031. *****************************************************************************/
  2032. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  2033. {
  2034. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2035. run_time_calib_work);
  2036. mutex_lock(&priv->mutex);
  2037. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2038. test_bit(STATUS_SCANNING, &priv->status)) {
  2039. mutex_unlock(&priv->mutex);
  2040. return;
  2041. }
  2042. if (priv->start_calib) {
  2043. iwl_chain_noise_calibration(priv);
  2044. iwl_sensitivity_calibration(priv);
  2045. }
  2046. mutex_unlock(&priv->mutex);
  2047. }
  2048. static void iwlagn_prepare_restart(struct iwl_priv *priv)
  2049. {
  2050. struct iwl_rxon_context *ctx;
  2051. bool bt_full_concurrent;
  2052. u8 bt_ci_compliance;
  2053. u8 bt_load;
  2054. u8 bt_status;
  2055. lockdep_assert_held(&priv->mutex);
  2056. for_each_context(priv, ctx)
  2057. ctx->vif = NULL;
  2058. priv->is_open = 0;
  2059. /*
  2060. * __iwl_down() will clear the BT status variables,
  2061. * which is correct, but when we restart we really
  2062. * want to keep them so restore them afterwards.
  2063. *
  2064. * The restart process will later pick them up and
  2065. * re-configure the hw when we reconfigure the BT
  2066. * command.
  2067. */
  2068. bt_full_concurrent = priv->bt_full_concurrent;
  2069. bt_ci_compliance = priv->bt_ci_compliance;
  2070. bt_load = priv->bt_traffic_load;
  2071. bt_status = priv->bt_status;
  2072. __iwl_down(priv);
  2073. priv->bt_full_concurrent = bt_full_concurrent;
  2074. priv->bt_ci_compliance = bt_ci_compliance;
  2075. priv->bt_traffic_load = bt_load;
  2076. priv->bt_status = bt_status;
  2077. }
  2078. static void iwl_bg_restart(struct work_struct *data)
  2079. {
  2080. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  2081. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2082. return;
  2083. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  2084. mutex_lock(&priv->mutex);
  2085. iwlagn_prepare_restart(priv);
  2086. mutex_unlock(&priv->mutex);
  2087. iwl_cancel_deferred_work(priv);
  2088. ieee80211_restart_hw(priv->hw);
  2089. } else {
  2090. WARN_ON(1);
  2091. }
  2092. }
  2093. static void iwl_bg_rx_replenish(struct work_struct *data)
  2094. {
  2095. struct iwl_priv *priv =
  2096. container_of(data, struct iwl_priv, rx_replenish);
  2097. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2098. return;
  2099. mutex_lock(&priv->mutex);
  2100. iwlagn_rx_replenish(priv);
  2101. mutex_unlock(&priv->mutex);
  2102. }
  2103. static int iwl_mac_offchannel_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
  2104. struct ieee80211_channel *chan,
  2105. enum nl80211_channel_type channel_type,
  2106. unsigned int wait)
  2107. {
  2108. struct iwl_priv *priv = hw->priv;
  2109. int ret;
  2110. /* Not supported if we don't have PAN */
  2111. if (!(priv->valid_contexts & BIT(IWL_RXON_CTX_PAN))) {
  2112. ret = -EOPNOTSUPP;
  2113. goto free;
  2114. }
  2115. /* Not supported on pre-P2P firmware */
  2116. if (!(priv->contexts[IWL_RXON_CTX_PAN].interface_modes &
  2117. BIT(NL80211_IFTYPE_P2P_CLIENT))) {
  2118. ret = -EOPNOTSUPP;
  2119. goto free;
  2120. }
  2121. mutex_lock(&priv->mutex);
  2122. if (!priv->contexts[IWL_RXON_CTX_PAN].is_active) {
  2123. /*
  2124. * If the PAN context is free, use the normal
  2125. * way of doing remain-on-channel offload + TX.
  2126. */
  2127. ret = 1;
  2128. goto out;
  2129. }
  2130. /* TODO: queue up if scanning? */
  2131. if (test_bit(STATUS_SCANNING, &priv->status) ||
  2132. priv->_agn.offchan_tx_skb) {
  2133. ret = -EBUSY;
  2134. goto out;
  2135. }
  2136. /*
  2137. * max_scan_ie_len doesn't include the blank SSID or the header,
  2138. * so need to add that again here.
  2139. */
  2140. if (skb->len > hw->wiphy->max_scan_ie_len + 24 + 2) {
  2141. ret = -ENOBUFS;
  2142. goto out;
  2143. }
  2144. priv->_agn.offchan_tx_skb = skb;
  2145. priv->_agn.offchan_tx_timeout = wait;
  2146. priv->_agn.offchan_tx_chan = chan;
  2147. ret = iwl_scan_initiate(priv, priv->contexts[IWL_RXON_CTX_PAN].vif,
  2148. IWL_SCAN_OFFCH_TX, chan->band);
  2149. if (ret)
  2150. priv->_agn.offchan_tx_skb = NULL;
  2151. out:
  2152. mutex_unlock(&priv->mutex);
  2153. free:
  2154. if (ret < 0)
  2155. kfree_skb(skb);
  2156. return ret;
  2157. }
  2158. static int iwl_mac_offchannel_tx_cancel_wait(struct ieee80211_hw *hw)
  2159. {
  2160. struct iwl_priv *priv = hw->priv;
  2161. int ret;
  2162. mutex_lock(&priv->mutex);
  2163. if (!priv->_agn.offchan_tx_skb) {
  2164. ret = -EINVAL;
  2165. goto unlock;
  2166. }
  2167. priv->_agn.offchan_tx_skb = NULL;
  2168. ret = iwl_scan_cancel_timeout(priv, 200);
  2169. if (ret)
  2170. ret = -EIO;
  2171. unlock:
  2172. mutex_unlock(&priv->mutex);
  2173. return ret;
  2174. }
  2175. /*****************************************************************************
  2176. *
  2177. * mac80211 entry point functions
  2178. *
  2179. *****************************************************************************/
  2180. /*
  2181. * Not a mac80211 entry point function, but it fits in with all the
  2182. * other mac80211 functions grouped here.
  2183. */
  2184. static int iwl_mac_setup_register(struct iwl_priv *priv,
  2185. struct iwlagn_ucode_capabilities *capa)
  2186. {
  2187. int ret;
  2188. struct ieee80211_hw *hw = priv->hw;
  2189. struct iwl_rxon_context *ctx;
  2190. hw->rate_control_algorithm = "iwl-agn-rs";
  2191. /* Tell mac80211 our characteristics */
  2192. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  2193. IEEE80211_HW_AMPDU_AGGREGATION |
  2194. IEEE80211_HW_NEED_DTIM_PERIOD |
  2195. IEEE80211_HW_SPECTRUM_MGMT |
  2196. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  2197. hw->max_tx_aggregation_subframes = LINK_QUAL_AGG_FRAME_LIMIT_DEF;
  2198. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  2199. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  2200. if (priv->cfg->sku & IWL_SKU_N)
  2201. hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  2202. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  2203. if (capa->flags & IWL_UCODE_TLV_FLAGS_MFP)
  2204. hw->flags |= IEEE80211_HW_MFP_CAPABLE;
  2205. hw->sta_data_size = sizeof(struct iwl_station_priv);
  2206. hw->vif_data_size = sizeof(struct iwl_vif_priv);
  2207. for_each_context(priv, ctx) {
  2208. hw->wiphy->interface_modes |= ctx->interface_modes;
  2209. hw->wiphy->interface_modes |= ctx->exclusive_interface_modes;
  2210. }
  2211. hw->wiphy->max_remain_on_channel_duration = 1000;
  2212. hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
  2213. WIPHY_FLAG_DISABLE_BEACON_HINTS |
  2214. WIPHY_FLAG_IBSS_RSN;
  2215. /*
  2216. * For now, disable PS by default because it affects
  2217. * RX performance significantly.
  2218. */
  2219. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2220. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  2221. /* we create the 802.11 header and a zero-length SSID element */
  2222. hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
  2223. /* Default value; 4 EDCA QOS priorities */
  2224. hw->queues = 4;
  2225. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  2226. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  2227. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  2228. &priv->bands[IEEE80211_BAND_2GHZ];
  2229. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  2230. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  2231. &priv->bands[IEEE80211_BAND_5GHZ];
  2232. iwl_leds_init(priv);
  2233. ret = ieee80211_register_hw(priv->hw);
  2234. if (ret) {
  2235. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  2236. return ret;
  2237. }
  2238. priv->mac80211_registered = 1;
  2239. return 0;
  2240. }
  2241. static int iwlagn_mac_start(struct ieee80211_hw *hw)
  2242. {
  2243. struct iwl_priv *priv = hw->priv;
  2244. int ret;
  2245. IWL_DEBUG_MAC80211(priv, "enter\n");
  2246. /* we should be verifying the device is ready to be opened */
  2247. mutex_lock(&priv->mutex);
  2248. ret = __iwl_up(priv);
  2249. mutex_unlock(&priv->mutex);
  2250. if (ret)
  2251. return ret;
  2252. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  2253. /* Now we should be done, and the READY bit should be set. */
  2254. if (WARN_ON(!test_bit(STATUS_READY, &priv->status)))
  2255. ret = -EIO;
  2256. iwlagn_led_enable(priv);
  2257. priv->is_open = 1;
  2258. IWL_DEBUG_MAC80211(priv, "leave\n");
  2259. return 0;
  2260. }
  2261. static void iwlagn_mac_stop(struct ieee80211_hw *hw)
  2262. {
  2263. struct iwl_priv *priv = hw->priv;
  2264. IWL_DEBUG_MAC80211(priv, "enter\n");
  2265. if (!priv->is_open)
  2266. return;
  2267. priv->is_open = 0;
  2268. iwl_down(priv);
  2269. flush_workqueue(priv->workqueue);
  2270. /* User space software may expect getting rfkill changes
  2271. * even if interface is down */
  2272. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2273. iwl_enable_rfkill_int(priv);
  2274. IWL_DEBUG_MAC80211(priv, "leave\n");
  2275. }
  2276. static void iwlagn_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2277. {
  2278. struct iwl_priv *priv = hw->priv;
  2279. IWL_DEBUG_MACDUMP(priv, "enter\n");
  2280. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  2281. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  2282. if (iwlagn_tx_skb(priv, skb))
  2283. dev_kfree_skb_any(skb);
  2284. IWL_DEBUG_MACDUMP(priv, "leave\n");
  2285. }
  2286. static void iwlagn_mac_update_tkip_key(struct ieee80211_hw *hw,
  2287. struct ieee80211_vif *vif,
  2288. struct ieee80211_key_conf *keyconf,
  2289. struct ieee80211_sta *sta,
  2290. u32 iv32, u16 *phase1key)
  2291. {
  2292. struct iwl_priv *priv = hw->priv;
  2293. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2294. IWL_DEBUG_MAC80211(priv, "enter\n");
  2295. iwl_update_tkip_key(priv, vif_priv->ctx, keyconf, sta,
  2296. iv32, phase1key);
  2297. IWL_DEBUG_MAC80211(priv, "leave\n");
  2298. }
  2299. static int iwlagn_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2300. struct ieee80211_vif *vif,
  2301. struct ieee80211_sta *sta,
  2302. struct ieee80211_key_conf *key)
  2303. {
  2304. struct iwl_priv *priv = hw->priv;
  2305. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2306. struct iwl_rxon_context *ctx = vif_priv->ctx;
  2307. int ret;
  2308. u8 sta_id;
  2309. bool is_default_wep_key = false;
  2310. IWL_DEBUG_MAC80211(priv, "enter\n");
  2311. if (iwlagn_mod_params.sw_crypto) {
  2312. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  2313. return -EOPNOTSUPP;
  2314. }
  2315. /*
  2316. * To support IBSS RSN, don't program group keys in IBSS, the
  2317. * hardware will then not attempt to decrypt the frames.
  2318. */
  2319. if (vif->type == NL80211_IFTYPE_ADHOC &&
  2320. !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE))
  2321. return -EOPNOTSUPP;
  2322. sta_id = iwl_sta_id_or_broadcast(priv, vif_priv->ctx, sta);
  2323. if (sta_id == IWL_INVALID_STATION)
  2324. return -EINVAL;
  2325. mutex_lock(&priv->mutex);
  2326. iwl_scan_cancel_timeout(priv, 100);
  2327. /*
  2328. * If we are getting WEP group key and we didn't receive any key mapping
  2329. * so far, we are in legacy wep mode (group key only), otherwise we are
  2330. * in 1X mode.
  2331. * In legacy wep mode, we use another host command to the uCode.
  2332. */
  2333. if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
  2334. key->cipher == WLAN_CIPHER_SUITE_WEP104) &&
  2335. !sta) {
  2336. if (cmd == SET_KEY)
  2337. is_default_wep_key = !ctx->key_mapping_keys;
  2338. else
  2339. is_default_wep_key =
  2340. (key->hw_key_idx == HW_KEY_DEFAULT);
  2341. }
  2342. switch (cmd) {
  2343. case SET_KEY:
  2344. if (is_default_wep_key)
  2345. ret = iwl_set_default_wep_key(priv, vif_priv->ctx, key);
  2346. else
  2347. ret = iwl_set_dynamic_key(priv, vif_priv->ctx,
  2348. key, sta_id);
  2349. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  2350. break;
  2351. case DISABLE_KEY:
  2352. if (is_default_wep_key)
  2353. ret = iwl_remove_default_wep_key(priv, ctx, key);
  2354. else
  2355. ret = iwl_remove_dynamic_key(priv, ctx, key, sta_id);
  2356. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  2357. break;
  2358. default:
  2359. ret = -EINVAL;
  2360. }
  2361. mutex_unlock(&priv->mutex);
  2362. IWL_DEBUG_MAC80211(priv, "leave\n");
  2363. return ret;
  2364. }
  2365. static int iwlagn_mac_ampdu_action(struct ieee80211_hw *hw,
  2366. struct ieee80211_vif *vif,
  2367. enum ieee80211_ampdu_mlme_action action,
  2368. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  2369. u8 buf_size)
  2370. {
  2371. struct iwl_priv *priv = hw->priv;
  2372. int ret = -EINVAL;
  2373. struct iwl_station_priv *sta_priv = (void *) sta->drv_priv;
  2374. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  2375. sta->addr, tid);
  2376. if (!(priv->cfg->sku & IWL_SKU_N))
  2377. return -EACCES;
  2378. mutex_lock(&priv->mutex);
  2379. switch (action) {
  2380. case IEEE80211_AMPDU_RX_START:
  2381. IWL_DEBUG_HT(priv, "start Rx\n");
  2382. ret = iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
  2383. break;
  2384. case IEEE80211_AMPDU_RX_STOP:
  2385. IWL_DEBUG_HT(priv, "stop Rx\n");
  2386. ret = iwl_sta_rx_agg_stop(priv, sta, tid);
  2387. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2388. ret = 0;
  2389. break;
  2390. case IEEE80211_AMPDU_TX_START:
  2391. IWL_DEBUG_HT(priv, "start Tx\n");
  2392. ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
  2393. if (ret == 0) {
  2394. priv->_agn.agg_tids_count++;
  2395. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2396. priv->_agn.agg_tids_count);
  2397. }
  2398. break;
  2399. case IEEE80211_AMPDU_TX_STOP:
  2400. IWL_DEBUG_HT(priv, "stop Tx\n");
  2401. ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
  2402. if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
  2403. priv->_agn.agg_tids_count--;
  2404. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2405. priv->_agn.agg_tids_count);
  2406. }
  2407. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2408. ret = 0;
  2409. if (priv->cfg->ht_params &&
  2410. priv->cfg->ht_params->use_rts_for_aggregation) {
  2411. struct iwl_station_priv *sta_priv =
  2412. (void *) sta->drv_priv;
  2413. /*
  2414. * switch off RTS/CTS if it was previously enabled
  2415. */
  2416. sta_priv->lq_sta.lq.general_params.flags &=
  2417. ~LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  2418. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  2419. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  2420. }
  2421. break;
  2422. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2423. buf_size = min_t(int, buf_size, LINK_QUAL_AGG_FRAME_LIMIT_DEF);
  2424. iwlagn_txq_agg_queue_setup(priv, sta, tid, buf_size);
  2425. /*
  2426. * If the limit is 0, then it wasn't initialised yet,
  2427. * use the default. We can do that since we take the
  2428. * minimum below, and we don't want to go above our
  2429. * default due to hardware restrictions.
  2430. */
  2431. if (sta_priv->max_agg_bufsize == 0)
  2432. sta_priv->max_agg_bufsize =
  2433. LINK_QUAL_AGG_FRAME_LIMIT_DEF;
  2434. /*
  2435. * Even though in theory the peer could have different
  2436. * aggregation reorder buffer sizes for different sessions,
  2437. * our ucode doesn't allow for that and has a global limit
  2438. * for each station. Therefore, use the minimum of all the
  2439. * aggregation sessions and our default value.
  2440. */
  2441. sta_priv->max_agg_bufsize =
  2442. min(sta_priv->max_agg_bufsize, buf_size);
  2443. if (priv->cfg->ht_params &&
  2444. priv->cfg->ht_params->use_rts_for_aggregation) {
  2445. /*
  2446. * switch to RTS/CTS if it is the prefer protection
  2447. * method for HT traffic
  2448. */
  2449. sta_priv->lq_sta.lq.general_params.flags |=
  2450. LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  2451. }
  2452. sta_priv->lq_sta.lq.agg_params.agg_frame_cnt_limit =
  2453. sta_priv->max_agg_bufsize;
  2454. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  2455. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  2456. ret = 0;
  2457. break;
  2458. }
  2459. mutex_unlock(&priv->mutex);
  2460. return ret;
  2461. }
  2462. static int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
  2463. struct ieee80211_vif *vif,
  2464. struct ieee80211_sta *sta)
  2465. {
  2466. struct iwl_priv *priv = hw->priv;
  2467. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  2468. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2469. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  2470. int ret;
  2471. u8 sta_id;
  2472. IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
  2473. sta->addr);
  2474. mutex_lock(&priv->mutex);
  2475. IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n",
  2476. sta->addr);
  2477. sta_priv->common.sta_id = IWL_INVALID_STATION;
  2478. atomic_set(&sta_priv->pending_frames, 0);
  2479. if (vif->type == NL80211_IFTYPE_AP)
  2480. sta_priv->client = true;
  2481. ret = iwl_add_station_common(priv, vif_priv->ctx, sta->addr,
  2482. is_ap, sta, &sta_id);
  2483. if (ret) {
  2484. IWL_ERR(priv, "Unable to add station %pM (%d)\n",
  2485. sta->addr, ret);
  2486. /* Should we return success if return code is EEXIST ? */
  2487. mutex_unlock(&priv->mutex);
  2488. return ret;
  2489. }
  2490. sta_priv->common.sta_id = sta_id;
  2491. /* Initialize rate scaling */
  2492. IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
  2493. sta->addr);
  2494. iwl_rs_rate_init(priv, sta, sta_id);
  2495. mutex_unlock(&priv->mutex);
  2496. return 0;
  2497. }
  2498. static void iwlagn_mac_channel_switch(struct ieee80211_hw *hw,
  2499. struct ieee80211_channel_switch *ch_switch)
  2500. {
  2501. struct iwl_priv *priv = hw->priv;
  2502. const struct iwl_channel_info *ch_info;
  2503. struct ieee80211_conf *conf = &hw->conf;
  2504. struct ieee80211_channel *channel = ch_switch->channel;
  2505. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  2506. /*
  2507. * MULTI-FIXME
  2508. * When we add support for multiple interfaces, we need to
  2509. * revisit this. The channel switch command in the device
  2510. * only affects the BSS context, but what does that really
  2511. * mean? And what if we get a CSA on the second interface?
  2512. * This needs a lot of work.
  2513. */
  2514. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2515. u16 ch;
  2516. unsigned long flags = 0;
  2517. IWL_DEBUG_MAC80211(priv, "enter\n");
  2518. mutex_lock(&priv->mutex);
  2519. if (iwl_is_rfkill(priv))
  2520. goto out;
  2521. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2522. test_bit(STATUS_SCANNING, &priv->status))
  2523. goto out;
  2524. if (!iwl_is_associated_ctx(ctx))
  2525. goto out;
  2526. /* channel switch in progress */
  2527. if (priv->switch_rxon.switch_in_progress == true)
  2528. goto out;
  2529. if (priv->cfg->ops->lib->set_channel_switch) {
  2530. ch = channel->hw_value;
  2531. if (le16_to_cpu(ctx->active.channel) != ch) {
  2532. ch_info = iwl_get_channel_info(priv,
  2533. channel->band,
  2534. ch);
  2535. if (!is_channel_valid(ch_info)) {
  2536. IWL_DEBUG_MAC80211(priv, "invalid channel\n");
  2537. goto out;
  2538. }
  2539. spin_lock_irqsave(&priv->lock, flags);
  2540. priv->current_ht_config.smps = conf->smps_mode;
  2541. /* Configure HT40 channels */
  2542. ctx->ht.enabled = conf_is_ht(conf);
  2543. if (ctx->ht.enabled) {
  2544. if (conf_is_ht40_minus(conf)) {
  2545. ctx->ht.extension_chan_offset =
  2546. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  2547. ctx->ht.is_40mhz = true;
  2548. } else if (conf_is_ht40_plus(conf)) {
  2549. ctx->ht.extension_chan_offset =
  2550. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  2551. ctx->ht.is_40mhz = true;
  2552. } else {
  2553. ctx->ht.extension_chan_offset =
  2554. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  2555. ctx->ht.is_40mhz = false;
  2556. }
  2557. } else
  2558. ctx->ht.is_40mhz = false;
  2559. if ((le16_to_cpu(ctx->staging.channel) != ch))
  2560. ctx->staging.flags = 0;
  2561. iwl_set_rxon_channel(priv, channel, ctx);
  2562. iwl_set_rxon_ht(priv, ht_conf);
  2563. iwl_set_flags_for_band(priv, ctx, channel->band,
  2564. ctx->vif);
  2565. spin_unlock_irqrestore(&priv->lock, flags);
  2566. iwl_set_rate(priv);
  2567. /*
  2568. * at this point, staging_rxon has the
  2569. * configuration for channel switch
  2570. */
  2571. if (priv->cfg->ops->lib->set_channel_switch(priv,
  2572. ch_switch))
  2573. priv->switch_rxon.switch_in_progress = false;
  2574. }
  2575. }
  2576. out:
  2577. mutex_unlock(&priv->mutex);
  2578. if (!priv->switch_rxon.switch_in_progress)
  2579. ieee80211_chswitch_done(ctx->vif, false);
  2580. IWL_DEBUG_MAC80211(priv, "leave\n");
  2581. }
  2582. static void iwlagn_configure_filter(struct ieee80211_hw *hw,
  2583. unsigned int changed_flags,
  2584. unsigned int *total_flags,
  2585. u64 multicast)
  2586. {
  2587. struct iwl_priv *priv = hw->priv;
  2588. __le32 filter_or = 0, filter_nand = 0;
  2589. struct iwl_rxon_context *ctx;
  2590. #define CHK(test, flag) do { \
  2591. if (*total_flags & (test)) \
  2592. filter_or |= (flag); \
  2593. else \
  2594. filter_nand |= (flag); \
  2595. } while (0)
  2596. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  2597. changed_flags, *total_flags);
  2598. CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
  2599. /* Setting _just_ RXON_FILTER_CTL2HOST_MSK causes FH errors */
  2600. CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK | RXON_FILTER_PROMISC_MSK);
  2601. CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
  2602. #undef CHK
  2603. mutex_lock(&priv->mutex);
  2604. for_each_context(priv, ctx) {
  2605. ctx->staging.filter_flags &= ~filter_nand;
  2606. ctx->staging.filter_flags |= filter_or;
  2607. /*
  2608. * Not committing directly because hardware can perform a scan,
  2609. * but we'll eventually commit the filter flags change anyway.
  2610. */
  2611. }
  2612. mutex_unlock(&priv->mutex);
  2613. /*
  2614. * Receiving all multicast frames is always enabled by the
  2615. * default flags setup in iwl_connection_init_rx_config()
  2616. * since we currently do not support programming multicast
  2617. * filters into the device.
  2618. */
  2619. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  2620. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  2621. }
  2622. static void iwlagn_mac_flush(struct ieee80211_hw *hw, bool drop)
  2623. {
  2624. struct iwl_priv *priv = hw->priv;
  2625. mutex_lock(&priv->mutex);
  2626. IWL_DEBUG_MAC80211(priv, "enter\n");
  2627. /* do not support "flush" */
  2628. if (!priv->cfg->ops->lib->txfifo_flush)
  2629. goto done;
  2630. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2631. IWL_DEBUG_TX(priv, "Aborting flush due to device shutdown\n");
  2632. goto done;
  2633. }
  2634. if (iwl_is_rfkill(priv)) {
  2635. IWL_DEBUG_TX(priv, "Aborting flush due to RF Kill\n");
  2636. goto done;
  2637. }
  2638. /*
  2639. * mac80211 will not push any more frames for transmit
  2640. * until the flush is completed
  2641. */
  2642. if (drop) {
  2643. IWL_DEBUG_MAC80211(priv, "send flush command\n");
  2644. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  2645. IWL_ERR(priv, "flush request fail\n");
  2646. goto done;
  2647. }
  2648. }
  2649. IWL_DEBUG_MAC80211(priv, "wait transmit/flush all frames\n");
  2650. iwlagn_wait_tx_queue_empty(priv);
  2651. done:
  2652. mutex_unlock(&priv->mutex);
  2653. IWL_DEBUG_MAC80211(priv, "leave\n");
  2654. }
  2655. static void iwlagn_disable_roc(struct iwl_priv *priv)
  2656. {
  2657. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_PAN];
  2658. struct ieee80211_channel *chan = ACCESS_ONCE(priv->hw->conf.channel);
  2659. lockdep_assert_held(&priv->mutex);
  2660. if (!ctx->is_active)
  2661. return;
  2662. ctx->staging.dev_type = RXON_DEV_TYPE_2STA;
  2663. ctx->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2664. iwl_set_rxon_channel(priv, chan, ctx);
  2665. iwl_set_flags_for_band(priv, ctx, chan->band, NULL);
  2666. priv->_agn.hw_roc_channel = NULL;
  2667. iwlcore_commit_rxon(priv, ctx);
  2668. ctx->is_active = false;
  2669. }
  2670. static void iwlagn_bg_roc_done(struct work_struct *work)
  2671. {
  2672. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2673. _agn.hw_roc_work.work);
  2674. mutex_lock(&priv->mutex);
  2675. ieee80211_remain_on_channel_expired(priv->hw);
  2676. iwlagn_disable_roc(priv);
  2677. mutex_unlock(&priv->mutex);
  2678. }
  2679. static int iwl_mac_remain_on_channel(struct ieee80211_hw *hw,
  2680. struct ieee80211_channel *channel,
  2681. enum nl80211_channel_type channel_type,
  2682. int duration)
  2683. {
  2684. struct iwl_priv *priv = hw->priv;
  2685. int err = 0;
  2686. if (!(priv->valid_contexts & BIT(IWL_RXON_CTX_PAN)))
  2687. return -EOPNOTSUPP;
  2688. if (!(priv->contexts[IWL_RXON_CTX_PAN].interface_modes &
  2689. BIT(NL80211_IFTYPE_P2P_CLIENT)))
  2690. return -EOPNOTSUPP;
  2691. mutex_lock(&priv->mutex);
  2692. if (priv->contexts[IWL_RXON_CTX_PAN].is_active ||
  2693. test_bit(STATUS_SCAN_HW, &priv->status)) {
  2694. err = -EBUSY;
  2695. goto out;
  2696. }
  2697. priv->contexts[IWL_RXON_CTX_PAN].is_active = true;
  2698. priv->_agn.hw_roc_channel = channel;
  2699. priv->_agn.hw_roc_chantype = channel_type;
  2700. priv->_agn.hw_roc_duration = DIV_ROUND_UP(duration * 1000, 1024);
  2701. iwlcore_commit_rxon(priv, &priv->contexts[IWL_RXON_CTX_PAN]);
  2702. queue_delayed_work(priv->workqueue, &priv->_agn.hw_roc_work,
  2703. msecs_to_jiffies(duration + 20));
  2704. msleep(IWL_MIN_SLOT_TIME); /* TU is almost ms */
  2705. ieee80211_ready_on_channel(priv->hw);
  2706. out:
  2707. mutex_unlock(&priv->mutex);
  2708. return err;
  2709. }
  2710. static int iwl_mac_cancel_remain_on_channel(struct ieee80211_hw *hw)
  2711. {
  2712. struct iwl_priv *priv = hw->priv;
  2713. if (!(priv->valid_contexts & BIT(IWL_RXON_CTX_PAN)))
  2714. return -EOPNOTSUPP;
  2715. cancel_delayed_work_sync(&priv->_agn.hw_roc_work);
  2716. mutex_lock(&priv->mutex);
  2717. iwlagn_disable_roc(priv);
  2718. mutex_unlock(&priv->mutex);
  2719. return 0;
  2720. }
  2721. /*****************************************************************************
  2722. *
  2723. * driver setup and teardown
  2724. *
  2725. *****************************************************************************/
  2726. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  2727. {
  2728. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  2729. init_waitqueue_head(&priv->wait_command_queue);
  2730. INIT_WORK(&priv->restart, iwl_bg_restart);
  2731. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  2732. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  2733. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  2734. INIT_WORK(&priv->tx_flush, iwl_bg_tx_flush);
  2735. INIT_WORK(&priv->bt_full_concurrency, iwl_bg_bt_full_concurrency);
  2736. INIT_WORK(&priv->bt_runtime_config, iwl_bg_bt_runtime_config);
  2737. INIT_DELAYED_WORK(&priv->_agn.hw_roc_work, iwlagn_bg_roc_done);
  2738. iwl_setup_scan_deferred_work(priv);
  2739. if (priv->cfg->ops->lib->setup_deferred_work)
  2740. priv->cfg->ops->lib->setup_deferred_work(priv);
  2741. init_timer(&priv->statistics_periodic);
  2742. priv->statistics_periodic.data = (unsigned long)priv;
  2743. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  2744. init_timer(&priv->ucode_trace);
  2745. priv->ucode_trace.data = (unsigned long)priv;
  2746. priv->ucode_trace.function = iwl_bg_ucode_trace;
  2747. init_timer(&priv->watchdog);
  2748. priv->watchdog.data = (unsigned long)priv;
  2749. priv->watchdog.function = iwl_bg_watchdog;
  2750. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  2751. iwl_irq_tasklet, (unsigned long)priv);
  2752. }
  2753. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  2754. {
  2755. if (priv->cfg->ops->lib->cancel_deferred_work)
  2756. priv->cfg->ops->lib->cancel_deferred_work(priv);
  2757. cancel_work_sync(&priv->run_time_calib_work);
  2758. cancel_work_sync(&priv->beacon_update);
  2759. iwl_cancel_scan_deferred_work(priv);
  2760. cancel_work_sync(&priv->bt_full_concurrency);
  2761. cancel_work_sync(&priv->bt_runtime_config);
  2762. del_timer_sync(&priv->statistics_periodic);
  2763. del_timer_sync(&priv->ucode_trace);
  2764. }
  2765. static void iwl_init_hw_rates(struct iwl_priv *priv,
  2766. struct ieee80211_rate *rates)
  2767. {
  2768. int i;
  2769. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  2770. rates[i].bitrate = iwl_rates[i].ieee * 5;
  2771. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  2772. rates[i].hw_value_short = i;
  2773. rates[i].flags = 0;
  2774. if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
  2775. /*
  2776. * If CCK != 1M then set short preamble rate flag.
  2777. */
  2778. rates[i].flags |=
  2779. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  2780. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  2781. }
  2782. }
  2783. }
  2784. static int iwl_init_drv(struct iwl_priv *priv)
  2785. {
  2786. int ret;
  2787. spin_lock_init(&priv->sta_lock);
  2788. spin_lock_init(&priv->hcmd_lock);
  2789. mutex_init(&priv->mutex);
  2790. priv->ieee_channels = NULL;
  2791. priv->ieee_rates = NULL;
  2792. priv->band = IEEE80211_BAND_2GHZ;
  2793. priv->iw_mode = NL80211_IFTYPE_STATION;
  2794. priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  2795. priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
  2796. priv->_agn.agg_tids_count = 0;
  2797. /* initialize force reset */
  2798. priv->force_reset[IWL_RF_RESET].reset_duration =
  2799. IWL_DELAY_NEXT_FORCE_RF_RESET;
  2800. priv->force_reset[IWL_FW_RESET].reset_duration =
  2801. IWL_DELAY_NEXT_FORCE_FW_RELOAD;
  2802. priv->rx_statistics_jiffies = jiffies;
  2803. /* Choose which receivers/antennas to use */
  2804. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2805. priv->cfg->ops->hcmd->set_rxon_chain(priv,
  2806. &priv->contexts[IWL_RXON_CTX_BSS]);
  2807. iwl_init_scan_params(priv);
  2808. /* init bt coex */
  2809. if (priv->cfg->bt_params &&
  2810. priv->cfg->bt_params->advanced_bt_coexist) {
  2811. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  2812. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  2813. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  2814. priv->bt_on_thresh = BT_ON_THRESHOLD_DEF;
  2815. priv->bt_duration = BT_DURATION_LIMIT_DEF;
  2816. priv->dynamic_frag_thresh = BT_FRAG_THRESHOLD_DEF;
  2817. }
  2818. ret = iwl_init_channel_map(priv);
  2819. if (ret) {
  2820. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  2821. goto err;
  2822. }
  2823. ret = iwlcore_init_geos(priv);
  2824. if (ret) {
  2825. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  2826. goto err_free_channel_map;
  2827. }
  2828. iwl_init_hw_rates(priv, priv->ieee_rates);
  2829. return 0;
  2830. err_free_channel_map:
  2831. iwl_free_channel_map(priv);
  2832. err:
  2833. return ret;
  2834. }
  2835. static void iwl_uninit_drv(struct iwl_priv *priv)
  2836. {
  2837. iwl_calib_free_results(priv);
  2838. iwlcore_free_geos(priv);
  2839. iwl_free_channel_map(priv);
  2840. kfree(priv->scan_cmd);
  2841. }
  2842. struct ieee80211_ops iwlagn_hw_ops = {
  2843. .tx = iwlagn_mac_tx,
  2844. .start = iwlagn_mac_start,
  2845. .stop = iwlagn_mac_stop,
  2846. .add_interface = iwl_mac_add_interface,
  2847. .remove_interface = iwl_mac_remove_interface,
  2848. .change_interface = iwl_mac_change_interface,
  2849. .config = iwlagn_mac_config,
  2850. .configure_filter = iwlagn_configure_filter,
  2851. .set_key = iwlagn_mac_set_key,
  2852. .update_tkip_key = iwlagn_mac_update_tkip_key,
  2853. .conf_tx = iwl_mac_conf_tx,
  2854. .bss_info_changed = iwlagn_bss_info_changed,
  2855. .ampdu_action = iwlagn_mac_ampdu_action,
  2856. .hw_scan = iwl_mac_hw_scan,
  2857. .sta_notify = iwlagn_mac_sta_notify,
  2858. .sta_add = iwlagn_mac_sta_add,
  2859. .sta_remove = iwl_mac_sta_remove,
  2860. .channel_switch = iwlagn_mac_channel_switch,
  2861. .flush = iwlagn_mac_flush,
  2862. .tx_last_beacon = iwl_mac_tx_last_beacon,
  2863. .remain_on_channel = iwl_mac_remain_on_channel,
  2864. .cancel_remain_on_channel = iwl_mac_cancel_remain_on_channel,
  2865. .offchannel_tx = iwl_mac_offchannel_tx,
  2866. .offchannel_tx_cancel_wait = iwl_mac_offchannel_tx_cancel_wait,
  2867. CFG80211_TESTMODE_CMD(iwl_testmode_cmd)
  2868. };
  2869. static u32 iwl_hw_detect(struct iwl_priv *priv)
  2870. {
  2871. u8 rev_id;
  2872. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
  2873. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", rev_id);
  2874. return iwl_read32(priv, CSR_HW_REV);
  2875. }
  2876. static int iwl_set_hw_params(struct iwl_priv *priv)
  2877. {
  2878. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  2879. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  2880. if (iwlagn_mod_params.amsdu_size_8K)
  2881. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  2882. else
  2883. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  2884. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  2885. if (iwlagn_mod_params.disable_11n)
  2886. priv->cfg->sku &= ~IWL_SKU_N;
  2887. /* Device-specific setup */
  2888. return priv->cfg->ops->lib->set_hw_params(priv);
  2889. }
  2890. static const u8 iwlagn_bss_ac_to_fifo[] = {
  2891. IWL_TX_FIFO_VO,
  2892. IWL_TX_FIFO_VI,
  2893. IWL_TX_FIFO_BE,
  2894. IWL_TX_FIFO_BK,
  2895. };
  2896. static const u8 iwlagn_bss_ac_to_queue[] = {
  2897. 0, 1, 2, 3,
  2898. };
  2899. static const u8 iwlagn_pan_ac_to_fifo[] = {
  2900. IWL_TX_FIFO_VO_IPAN,
  2901. IWL_TX_FIFO_VI_IPAN,
  2902. IWL_TX_FIFO_BE_IPAN,
  2903. IWL_TX_FIFO_BK_IPAN,
  2904. };
  2905. static const u8 iwlagn_pan_ac_to_queue[] = {
  2906. 7, 6, 5, 4,
  2907. };
  2908. /* This function both allocates and initializes hw and priv. */
  2909. static struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg)
  2910. {
  2911. struct iwl_priv *priv;
  2912. /* mac80211 allocates memory for this device instance, including
  2913. * space for this driver's private structure */
  2914. struct ieee80211_hw *hw;
  2915. hw = ieee80211_alloc_hw(sizeof(struct iwl_priv), &iwlagn_hw_ops);
  2916. if (hw == NULL) {
  2917. pr_err("%s: Can not allocate network device\n",
  2918. cfg->name);
  2919. goto out;
  2920. }
  2921. priv = hw->priv;
  2922. priv->hw = hw;
  2923. out:
  2924. return hw;
  2925. }
  2926. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  2927. {
  2928. int err = 0, i;
  2929. struct iwl_priv *priv;
  2930. struct ieee80211_hw *hw;
  2931. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  2932. unsigned long flags;
  2933. u16 pci_cmd, num_mac;
  2934. u32 hw_rev;
  2935. /************************
  2936. * 1. Allocating HW data
  2937. ************************/
  2938. hw = iwl_alloc_all(cfg);
  2939. if (!hw) {
  2940. err = -ENOMEM;
  2941. goto out;
  2942. }
  2943. priv = hw->priv;
  2944. /* At this point both hw and priv are allocated. */
  2945. priv->ucode_type = UCODE_SUBTYPE_NONE_LOADED;
  2946. /*
  2947. * The default context is always valid,
  2948. * more may be discovered when firmware
  2949. * is loaded.
  2950. */
  2951. priv->valid_contexts = BIT(IWL_RXON_CTX_BSS);
  2952. for (i = 0; i < NUM_IWL_RXON_CTX; i++)
  2953. priv->contexts[i].ctxid = i;
  2954. priv->contexts[IWL_RXON_CTX_BSS].always_active = true;
  2955. priv->contexts[IWL_RXON_CTX_BSS].is_active = true;
  2956. priv->contexts[IWL_RXON_CTX_BSS].rxon_cmd = REPLY_RXON;
  2957. priv->contexts[IWL_RXON_CTX_BSS].rxon_timing_cmd = REPLY_RXON_TIMING;
  2958. priv->contexts[IWL_RXON_CTX_BSS].rxon_assoc_cmd = REPLY_RXON_ASSOC;
  2959. priv->contexts[IWL_RXON_CTX_BSS].qos_cmd = REPLY_QOS_PARAM;
  2960. priv->contexts[IWL_RXON_CTX_BSS].ap_sta_id = IWL_AP_ID;
  2961. priv->contexts[IWL_RXON_CTX_BSS].wep_key_cmd = REPLY_WEPKEY;
  2962. priv->contexts[IWL_RXON_CTX_BSS].ac_to_fifo = iwlagn_bss_ac_to_fifo;
  2963. priv->contexts[IWL_RXON_CTX_BSS].ac_to_queue = iwlagn_bss_ac_to_queue;
  2964. priv->contexts[IWL_RXON_CTX_BSS].exclusive_interface_modes =
  2965. BIT(NL80211_IFTYPE_ADHOC);
  2966. priv->contexts[IWL_RXON_CTX_BSS].interface_modes =
  2967. BIT(NL80211_IFTYPE_STATION);
  2968. priv->contexts[IWL_RXON_CTX_BSS].ap_devtype = RXON_DEV_TYPE_AP;
  2969. priv->contexts[IWL_RXON_CTX_BSS].ibss_devtype = RXON_DEV_TYPE_IBSS;
  2970. priv->contexts[IWL_RXON_CTX_BSS].station_devtype = RXON_DEV_TYPE_ESS;
  2971. priv->contexts[IWL_RXON_CTX_BSS].unused_devtype = RXON_DEV_TYPE_ESS;
  2972. priv->contexts[IWL_RXON_CTX_PAN].rxon_cmd = REPLY_WIPAN_RXON;
  2973. priv->contexts[IWL_RXON_CTX_PAN].rxon_timing_cmd = REPLY_WIPAN_RXON_TIMING;
  2974. priv->contexts[IWL_RXON_CTX_PAN].rxon_assoc_cmd = REPLY_WIPAN_RXON_ASSOC;
  2975. priv->contexts[IWL_RXON_CTX_PAN].qos_cmd = REPLY_WIPAN_QOS_PARAM;
  2976. priv->contexts[IWL_RXON_CTX_PAN].ap_sta_id = IWL_AP_ID_PAN;
  2977. priv->contexts[IWL_RXON_CTX_PAN].wep_key_cmd = REPLY_WIPAN_WEPKEY;
  2978. priv->contexts[IWL_RXON_CTX_PAN].bcast_sta_id = IWLAGN_PAN_BCAST_ID;
  2979. priv->contexts[IWL_RXON_CTX_PAN].station_flags = STA_FLG_PAN_STATION;
  2980. priv->contexts[IWL_RXON_CTX_PAN].ac_to_fifo = iwlagn_pan_ac_to_fifo;
  2981. priv->contexts[IWL_RXON_CTX_PAN].ac_to_queue = iwlagn_pan_ac_to_queue;
  2982. priv->contexts[IWL_RXON_CTX_PAN].mcast_queue = IWL_IPAN_MCAST_QUEUE;
  2983. priv->contexts[IWL_RXON_CTX_PAN].interface_modes =
  2984. BIT(NL80211_IFTYPE_STATION) | BIT(NL80211_IFTYPE_AP);
  2985. #ifdef CONFIG_IWL_P2P
  2986. priv->contexts[IWL_RXON_CTX_PAN].interface_modes |=
  2987. BIT(NL80211_IFTYPE_P2P_CLIENT) | BIT(NL80211_IFTYPE_P2P_GO);
  2988. #endif
  2989. priv->contexts[IWL_RXON_CTX_PAN].ap_devtype = RXON_DEV_TYPE_CP;
  2990. priv->contexts[IWL_RXON_CTX_PAN].station_devtype = RXON_DEV_TYPE_2STA;
  2991. priv->contexts[IWL_RXON_CTX_PAN].unused_devtype = RXON_DEV_TYPE_P2P;
  2992. BUILD_BUG_ON(NUM_IWL_RXON_CTX != 2);
  2993. SET_IEEE80211_DEV(hw, &pdev->dev);
  2994. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  2995. priv->cfg = cfg;
  2996. priv->pci_dev = pdev;
  2997. priv->inta_mask = CSR_INI_SET_MASK;
  2998. /* is antenna coupling more than 35dB ? */
  2999. priv->bt_ant_couple_ok =
  3000. (iwlagn_ant_coupling > IWL_BT_ANTENNA_COUPLING_THRESHOLD) ?
  3001. true : false;
  3002. /* enable/disable bt channel inhibition */
  3003. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  3004. IWL_DEBUG_INFO(priv, "BT channel inhibition is %s\n",
  3005. (priv->bt_ch_announce) ? "On" : "Off");
  3006. if (iwl_alloc_traffic_mem(priv))
  3007. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  3008. /**************************
  3009. * 2. Initializing PCI bus
  3010. **************************/
  3011. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  3012. PCIE_LINK_STATE_CLKPM);
  3013. if (pci_enable_device(pdev)) {
  3014. err = -ENODEV;
  3015. goto out_ieee80211_free_hw;
  3016. }
  3017. pci_set_master(pdev);
  3018. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  3019. if (!err)
  3020. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  3021. if (err) {
  3022. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3023. if (!err)
  3024. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3025. /* both attempts failed: */
  3026. if (err) {
  3027. IWL_WARN(priv, "No suitable DMA available.\n");
  3028. goto out_pci_disable_device;
  3029. }
  3030. }
  3031. err = pci_request_regions(pdev, DRV_NAME);
  3032. if (err)
  3033. goto out_pci_disable_device;
  3034. pci_set_drvdata(pdev, priv);
  3035. /***********************
  3036. * 3. Read REV register
  3037. ***********************/
  3038. priv->hw_base = pci_iomap(pdev, 0, 0);
  3039. if (!priv->hw_base) {
  3040. err = -ENODEV;
  3041. goto out_pci_release_regions;
  3042. }
  3043. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  3044. (unsigned long long) pci_resource_len(pdev, 0));
  3045. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  3046. /* these spin locks will be used in apm_ops.init and EEPROM access
  3047. * we should init now
  3048. */
  3049. spin_lock_init(&priv->reg_lock);
  3050. spin_lock_init(&priv->lock);
  3051. /*
  3052. * stop and reset the on-board processor just in case it is in a
  3053. * strange state ... like being left stranded by a primary kernel
  3054. * and this is now the kdump kernel trying to start up
  3055. */
  3056. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  3057. hw_rev = iwl_hw_detect(priv);
  3058. IWL_INFO(priv, "Detected %s, REV=0x%X\n",
  3059. priv->cfg->name, hw_rev);
  3060. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  3061. * PCI Tx retries from interfering with C3 CPU state */
  3062. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  3063. if (iwl_prepare_card_hw(priv)) {
  3064. IWL_WARN(priv, "Failed, HW not ready\n");
  3065. goto out_iounmap;
  3066. }
  3067. /*****************
  3068. * 4. Read EEPROM
  3069. *****************/
  3070. /* Read the EEPROM */
  3071. err = iwl_eeprom_init(priv, hw_rev);
  3072. if (err) {
  3073. IWL_ERR(priv, "Unable to init EEPROM\n");
  3074. goto out_iounmap;
  3075. }
  3076. err = iwl_eeprom_check_version(priv);
  3077. if (err)
  3078. goto out_free_eeprom;
  3079. err = iwl_eeprom_check_sku(priv);
  3080. if (err)
  3081. goto out_free_eeprom;
  3082. /* extract MAC Address */
  3083. iwl_eeprom_get_mac(priv, priv->addresses[0].addr);
  3084. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->addresses[0].addr);
  3085. priv->hw->wiphy->addresses = priv->addresses;
  3086. priv->hw->wiphy->n_addresses = 1;
  3087. num_mac = iwl_eeprom_query16(priv, EEPROM_NUM_MAC_ADDRESS);
  3088. if (num_mac > 1) {
  3089. memcpy(priv->addresses[1].addr, priv->addresses[0].addr,
  3090. ETH_ALEN);
  3091. priv->addresses[1].addr[5]++;
  3092. priv->hw->wiphy->n_addresses++;
  3093. }
  3094. /************************
  3095. * 5. Setup HW constants
  3096. ************************/
  3097. if (iwl_set_hw_params(priv)) {
  3098. IWL_ERR(priv, "failed to set hw parameters\n");
  3099. goto out_free_eeprom;
  3100. }
  3101. /*******************
  3102. * 6. Setup priv
  3103. *******************/
  3104. err = iwl_init_drv(priv);
  3105. if (err)
  3106. goto out_free_eeprom;
  3107. /* At this point both hw and priv are initialized. */
  3108. /********************
  3109. * 7. Setup services
  3110. ********************/
  3111. spin_lock_irqsave(&priv->lock, flags);
  3112. iwl_disable_interrupts(priv);
  3113. spin_unlock_irqrestore(&priv->lock, flags);
  3114. pci_enable_msi(priv->pci_dev);
  3115. iwl_alloc_isr_ict(priv);
  3116. err = request_irq(priv->pci_dev->irq, iwl_isr_ict,
  3117. IRQF_SHARED, DRV_NAME, priv);
  3118. if (err) {
  3119. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  3120. goto out_disable_msi;
  3121. }
  3122. iwl_setup_deferred_work(priv);
  3123. iwl_setup_rx_handlers(priv);
  3124. iwl_testmode_init(priv);
  3125. /*********************************************
  3126. * 8. Enable interrupts and read RFKILL state
  3127. *********************************************/
  3128. /* enable rfkill interrupt: hw bug w/a */
  3129. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  3130. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  3131. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  3132. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  3133. }
  3134. iwl_enable_rfkill_int(priv);
  3135. /* If platform's RF_KILL switch is NOT set to KILL */
  3136. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  3137. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  3138. else
  3139. set_bit(STATUS_RF_KILL_HW, &priv->status);
  3140. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  3141. test_bit(STATUS_RF_KILL_HW, &priv->status));
  3142. iwl_power_initialize(priv);
  3143. iwl_tt_initialize(priv);
  3144. init_completion(&priv->_agn.firmware_loading_complete);
  3145. err = iwl_request_firmware(priv, true);
  3146. if (err)
  3147. goto out_destroy_workqueue;
  3148. return 0;
  3149. out_destroy_workqueue:
  3150. destroy_workqueue(priv->workqueue);
  3151. priv->workqueue = NULL;
  3152. free_irq(priv->pci_dev->irq, priv);
  3153. iwl_free_isr_ict(priv);
  3154. out_disable_msi:
  3155. pci_disable_msi(priv->pci_dev);
  3156. iwl_uninit_drv(priv);
  3157. out_free_eeprom:
  3158. iwl_eeprom_free(priv);
  3159. out_iounmap:
  3160. pci_iounmap(pdev, priv->hw_base);
  3161. out_pci_release_regions:
  3162. pci_set_drvdata(pdev, NULL);
  3163. pci_release_regions(pdev);
  3164. out_pci_disable_device:
  3165. pci_disable_device(pdev);
  3166. out_ieee80211_free_hw:
  3167. iwl_free_traffic_mem(priv);
  3168. ieee80211_free_hw(priv->hw);
  3169. out:
  3170. return err;
  3171. }
  3172. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  3173. {
  3174. struct iwl_priv *priv = pci_get_drvdata(pdev);
  3175. unsigned long flags;
  3176. if (!priv)
  3177. return;
  3178. wait_for_completion(&priv->_agn.firmware_loading_complete);
  3179. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  3180. iwl_dbgfs_unregister(priv);
  3181. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  3182. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  3183. * to be called and iwl_down since we are removing the device
  3184. * we need to set STATUS_EXIT_PENDING bit.
  3185. */
  3186. set_bit(STATUS_EXIT_PENDING, &priv->status);
  3187. iwl_leds_exit(priv);
  3188. if (priv->mac80211_registered) {
  3189. ieee80211_unregister_hw(priv->hw);
  3190. priv->mac80211_registered = 0;
  3191. }
  3192. /* Reset to low power before unloading driver. */
  3193. iwl_apm_stop(priv);
  3194. iwl_tt_exit(priv);
  3195. /* make sure we flush any pending irq or
  3196. * tasklet for the driver
  3197. */
  3198. spin_lock_irqsave(&priv->lock, flags);
  3199. iwl_disable_interrupts(priv);
  3200. spin_unlock_irqrestore(&priv->lock, flags);
  3201. iwl_synchronize_irq(priv);
  3202. iwl_dealloc_ucode_pci(priv);
  3203. if (priv->rxq.bd)
  3204. iwlagn_rx_queue_free(priv, &priv->rxq);
  3205. iwlagn_hw_txq_ctx_free(priv);
  3206. iwl_eeprom_free(priv);
  3207. /*netif_stop_queue(dev); */
  3208. flush_workqueue(priv->workqueue);
  3209. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  3210. * priv->workqueue... so we can't take down the workqueue
  3211. * until now... */
  3212. destroy_workqueue(priv->workqueue);
  3213. priv->workqueue = NULL;
  3214. iwl_free_traffic_mem(priv);
  3215. free_irq(priv->pci_dev->irq, priv);
  3216. pci_disable_msi(priv->pci_dev);
  3217. pci_iounmap(pdev, priv->hw_base);
  3218. pci_release_regions(pdev);
  3219. pci_disable_device(pdev);
  3220. pci_set_drvdata(pdev, NULL);
  3221. iwl_uninit_drv(priv);
  3222. iwl_free_isr_ict(priv);
  3223. dev_kfree_skb(priv->beacon_skb);
  3224. ieee80211_free_hw(priv->hw);
  3225. }
  3226. /*****************************************************************************
  3227. *
  3228. * driver and module entry point
  3229. *
  3230. *****************************************************************************/
  3231. /* Hardware specific file defines the PCI IDs table for that hardware module */
  3232. static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
  3233. {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
  3234. {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
  3235. {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
  3236. {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
  3237. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
  3238. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3239. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
  3240. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
  3241. {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
  3242. {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
  3243. {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
  3244. {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
  3245. {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
  3246. {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3247. {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
  3248. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
  3249. {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
  3250. {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
  3251. {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
  3252. {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
  3253. {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
  3254. {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3255. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
  3256. {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
  3257. /* 5300 Series WiFi */
  3258. {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
  3259. {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
  3260. {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
  3261. {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
  3262. {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
  3263. {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
  3264. {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
  3265. {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
  3266. {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
  3267. {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
  3268. {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
  3269. {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
  3270. /* 5350 Series WiFi/WiMax */
  3271. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
  3272. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
  3273. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
  3274. /* 5150 Series Wifi/WiMax */
  3275. {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
  3276. {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
  3277. {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
  3278. {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
  3279. {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
  3280. {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
  3281. {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
  3282. {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
  3283. {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
  3284. {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
  3285. /* 6x00 Series */
  3286. {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
  3287. {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
  3288. {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
  3289. {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
  3290. {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
  3291. {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
  3292. {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
  3293. {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
  3294. {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
  3295. {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
  3296. /* 6x05 Series */
  3297. {IWL_PCI_DEVICE(0x0082, 0x1301, iwl6005_2agn_cfg)},
  3298. {IWL_PCI_DEVICE(0x0082, 0x1306, iwl6005_2abg_cfg)},
  3299. {IWL_PCI_DEVICE(0x0082, 0x1307, iwl6005_2bg_cfg)},
  3300. {IWL_PCI_DEVICE(0x0082, 0x1321, iwl6005_2agn_cfg)},
  3301. {IWL_PCI_DEVICE(0x0082, 0x1326, iwl6005_2abg_cfg)},
  3302. {IWL_PCI_DEVICE(0x0085, 0x1311, iwl6005_2agn_cfg)},
  3303. {IWL_PCI_DEVICE(0x0085, 0x1316, iwl6005_2abg_cfg)},
  3304. /* 6x30 Series */
  3305. {IWL_PCI_DEVICE(0x008A, 0x5305, iwl1030_bgn_cfg)},
  3306. {IWL_PCI_DEVICE(0x008A, 0x5307, iwl1030_bg_cfg)},
  3307. {IWL_PCI_DEVICE(0x008A, 0x5325, iwl1030_bgn_cfg)},
  3308. {IWL_PCI_DEVICE(0x008A, 0x5327, iwl1030_bg_cfg)},
  3309. {IWL_PCI_DEVICE(0x008B, 0x5315, iwl1030_bgn_cfg)},
  3310. {IWL_PCI_DEVICE(0x008B, 0x5317, iwl1030_bg_cfg)},
  3311. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6030_2agn_cfg)},
  3312. {IWL_PCI_DEVICE(0x0090, 0x5215, iwl6030_2bgn_cfg)},
  3313. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6030_2abg_cfg)},
  3314. {IWL_PCI_DEVICE(0x0091, 0x5201, iwl6030_2agn_cfg)},
  3315. {IWL_PCI_DEVICE(0x0091, 0x5205, iwl6030_2bgn_cfg)},
  3316. {IWL_PCI_DEVICE(0x0091, 0x5206, iwl6030_2abg_cfg)},
  3317. {IWL_PCI_DEVICE(0x0091, 0x5207, iwl6030_2bg_cfg)},
  3318. {IWL_PCI_DEVICE(0x0091, 0x5221, iwl6030_2agn_cfg)},
  3319. {IWL_PCI_DEVICE(0x0091, 0x5225, iwl6030_2bgn_cfg)},
  3320. {IWL_PCI_DEVICE(0x0091, 0x5226, iwl6030_2abg_cfg)},
  3321. /* 6x50 WiFi/WiMax Series */
  3322. {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
  3323. {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
  3324. {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
  3325. {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
  3326. {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
  3327. {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
  3328. /* 6150 WiFi/WiMax Series */
  3329. {IWL_PCI_DEVICE(0x0885, 0x1305, iwl6150_bgn_cfg)},
  3330. {IWL_PCI_DEVICE(0x0885, 0x1306, iwl6150_bgn_cfg)},
  3331. {IWL_PCI_DEVICE(0x0885, 0x1325, iwl6150_bgn_cfg)},
  3332. {IWL_PCI_DEVICE(0x0885, 0x1326, iwl6150_bgn_cfg)},
  3333. {IWL_PCI_DEVICE(0x0886, 0x1315, iwl6150_bgn_cfg)},
  3334. {IWL_PCI_DEVICE(0x0886, 0x1316, iwl6150_bgn_cfg)},
  3335. /* 1000 Series WiFi */
  3336. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  3337. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  3338. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  3339. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  3340. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  3341. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  3342. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  3343. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  3344. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  3345. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  3346. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  3347. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  3348. /* 100 Series WiFi */
  3349. {IWL_PCI_DEVICE(0x08AE, 0x1005, iwl100_bgn_cfg)},
  3350. {IWL_PCI_DEVICE(0x08AE, 0x1007, iwl100_bg_cfg)},
  3351. {IWL_PCI_DEVICE(0x08AF, 0x1015, iwl100_bgn_cfg)},
  3352. {IWL_PCI_DEVICE(0x08AF, 0x1017, iwl100_bg_cfg)},
  3353. {IWL_PCI_DEVICE(0x08AE, 0x1025, iwl100_bgn_cfg)},
  3354. {IWL_PCI_DEVICE(0x08AE, 0x1027, iwl100_bg_cfg)},
  3355. /* 130 Series WiFi */
  3356. {IWL_PCI_DEVICE(0x0896, 0x5005, iwl130_bgn_cfg)},
  3357. {IWL_PCI_DEVICE(0x0896, 0x5007, iwl130_bg_cfg)},
  3358. {IWL_PCI_DEVICE(0x0897, 0x5015, iwl130_bgn_cfg)},
  3359. {IWL_PCI_DEVICE(0x0897, 0x5017, iwl130_bg_cfg)},
  3360. {IWL_PCI_DEVICE(0x0896, 0x5025, iwl130_bgn_cfg)},
  3361. {IWL_PCI_DEVICE(0x0896, 0x5027, iwl130_bg_cfg)},
  3362. /* 2x00 Series */
  3363. {IWL_PCI_DEVICE(0x0890, 0x4022, iwl2000_2bgn_cfg)},
  3364. {IWL_PCI_DEVICE(0x0891, 0x4222, iwl2000_2bgn_cfg)},
  3365. {IWL_PCI_DEVICE(0x0890, 0x4422, iwl2000_2bgn_cfg)},
  3366. {IWL_PCI_DEVICE(0x0890, 0x4026, iwl2000_2bg_cfg)},
  3367. {IWL_PCI_DEVICE(0x0891, 0x4226, iwl2000_2bg_cfg)},
  3368. {IWL_PCI_DEVICE(0x0890, 0x4426, iwl2000_2bg_cfg)},
  3369. /* 2x30 Series */
  3370. {IWL_PCI_DEVICE(0x0887, 0x4062, iwl2030_2bgn_cfg)},
  3371. {IWL_PCI_DEVICE(0x0888, 0x4262, iwl2030_2bgn_cfg)},
  3372. {IWL_PCI_DEVICE(0x0887, 0x4462, iwl2030_2bgn_cfg)},
  3373. {IWL_PCI_DEVICE(0x0887, 0x4066, iwl2030_2bg_cfg)},
  3374. {IWL_PCI_DEVICE(0x0888, 0x4266, iwl2030_2bg_cfg)},
  3375. {IWL_PCI_DEVICE(0x0887, 0x4466, iwl2030_2bg_cfg)},
  3376. /* 6x35 Series */
  3377. {IWL_PCI_DEVICE(0x088E, 0x4060, iwl6035_2agn_cfg)},
  3378. {IWL_PCI_DEVICE(0x088F, 0x4260, iwl6035_2agn_cfg)},
  3379. {IWL_PCI_DEVICE(0x088E, 0x4460, iwl6035_2agn_cfg)},
  3380. {IWL_PCI_DEVICE(0x088E, 0x4064, iwl6035_2abg_cfg)},
  3381. {IWL_PCI_DEVICE(0x088F, 0x4264, iwl6035_2abg_cfg)},
  3382. {IWL_PCI_DEVICE(0x088E, 0x4464, iwl6035_2abg_cfg)},
  3383. {IWL_PCI_DEVICE(0x088E, 0x4066, iwl6035_2bg_cfg)},
  3384. {IWL_PCI_DEVICE(0x088F, 0x4266, iwl6035_2bg_cfg)},
  3385. {IWL_PCI_DEVICE(0x088E, 0x4466, iwl6035_2bg_cfg)},
  3386. /* 105 Series */
  3387. {IWL_PCI_DEVICE(0x0894, 0x0022, iwl105_bgn_cfg)},
  3388. {IWL_PCI_DEVICE(0x0895, 0x0222, iwl105_bgn_cfg)},
  3389. {IWL_PCI_DEVICE(0x0894, 0x0422, iwl105_bgn_cfg)},
  3390. {IWL_PCI_DEVICE(0x0894, 0x0026, iwl105_bg_cfg)},
  3391. {IWL_PCI_DEVICE(0x0895, 0x0226, iwl105_bg_cfg)},
  3392. {IWL_PCI_DEVICE(0x0894, 0x0426, iwl105_bg_cfg)},
  3393. /* 135 Series */
  3394. {IWL_PCI_DEVICE(0x0892, 0x0062, iwl135_bgn_cfg)},
  3395. {IWL_PCI_DEVICE(0x0893, 0x0262, iwl135_bgn_cfg)},
  3396. {IWL_PCI_DEVICE(0x0892, 0x0462, iwl135_bgn_cfg)},
  3397. {IWL_PCI_DEVICE(0x0892, 0x0066, iwl135_bg_cfg)},
  3398. {IWL_PCI_DEVICE(0x0893, 0x0266, iwl135_bg_cfg)},
  3399. {IWL_PCI_DEVICE(0x0892, 0x0466, iwl135_bg_cfg)},
  3400. {0}
  3401. };
  3402. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  3403. static struct pci_driver iwl_driver = {
  3404. .name = DRV_NAME,
  3405. .id_table = iwl_hw_card_ids,
  3406. .probe = iwl_pci_probe,
  3407. .remove = __devexit_p(iwl_pci_remove),
  3408. .driver.pm = IWL_PM_OPS,
  3409. };
  3410. static int __init iwl_init(void)
  3411. {
  3412. int ret;
  3413. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  3414. pr_info(DRV_COPYRIGHT "\n");
  3415. ret = iwlagn_rate_control_register();
  3416. if (ret) {
  3417. pr_err("Unable to register rate control algorithm: %d\n", ret);
  3418. return ret;
  3419. }
  3420. ret = pci_register_driver(&iwl_driver);
  3421. if (ret) {
  3422. pr_err("Unable to initialize PCI module\n");
  3423. goto error_register;
  3424. }
  3425. return ret;
  3426. error_register:
  3427. iwlagn_rate_control_unregister();
  3428. return ret;
  3429. }
  3430. static void __exit iwl_exit(void)
  3431. {
  3432. pci_unregister_driver(&iwl_driver);
  3433. iwlagn_rate_control_unregister();
  3434. }
  3435. module_exit(iwl_exit);
  3436. module_init(iwl_init);
  3437. #ifdef CONFIG_IWLWIFI_DEBUG
  3438. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  3439. MODULE_PARM_DESC(debug, "debug output mask");
  3440. #endif
  3441. module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
  3442. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  3443. module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3444. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  3445. module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3446. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  3447. module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
  3448. int, S_IRUGO);
  3449. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  3450. module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3451. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
  3452. module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
  3453. S_IRUGO);
  3454. MODULE_PARM_DESC(ucode_alternative,
  3455. "specify ucode alternative to use from ucode file");
  3456. module_param_named(antenna_coupling, iwlagn_ant_coupling, int, S_IRUGO);
  3457. MODULE_PARM_DESC(antenna_coupling,
  3458. "specify antenna coupling in dB (defualt: 0 dB)");
  3459. module_param_named(bt_ch_inhibition, iwlagn_bt_ch_announce, bool, S_IRUGO);
  3460. MODULE_PARM_DESC(bt_ch_inhibition,
  3461. "Disable BT channel inhibition (default: enable)");
  3462. module_param_named(plcp_check, iwlagn_mod_params.plcp_check, bool, S_IRUGO);
  3463. MODULE_PARM_DESC(plcp_check, "Check plcp health (default: 1 [enabled])");
  3464. module_param_named(ack_check, iwlagn_mod_params.ack_check, bool, S_IRUGO);
  3465. MODULE_PARM_DESC(ack_check, "Check ack health (default: 0 [disabled])");