timer-sp.c 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154
  1. /*
  2. * linux/arch/arm/common/timer-sp.c
  3. *
  4. * Copyright (C) 1999 - 2003 ARM Limited
  5. * Copyright (C) 2000 Deep Blue Solutions Ltd
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <linux/clocksource.h>
  22. #include <linux/clockchips.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/io.h>
  26. #include <asm/hardware/arm_timer.h>
  27. /*
  28. * These timers are currently always setup to be clocked at 1MHz.
  29. */
  30. #define TIMER_FREQ_KHZ (1000)
  31. #define TIMER_RELOAD (TIMER_FREQ_KHZ * 1000 / HZ)
  32. static void __iomem *clksrc_base;
  33. static cycle_t sp804_read(struct clocksource *cs)
  34. {
  35. return ~readl(clksrc_base + TIMER_VALUE);
  36. }
  37. static struct clocksource clocksource_sp804 = {
  38. .name = "timer3",
  39. .rating = 200,
  40. .read = sp804_read,
  41. .mask = CLOCKSOURCE_MASK(32),
  42. .shift = 20,
  43. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  44. };
  45. void __init sp804_clocksource_init(void __iomem *base)
  46. {
  47. struct clocksource *cs = &clocksource_sp804;
  48. clksrc_base = base;
  49. /* setup timer 0 as free-running clocksource */
  50. writel(0, clksrc_base + TIMER_CTRL);
  51. writel(0xffffffff, clksrc_base + TIMER_LOAD);
  52. writel(0xffffffff, clksrc_base + TIMER_VALUE);
  53. writel(TIMER_CTRL_32BIT | TIMER_CTRL_ENABLE | TIMER_CTRL_PERIODIC,
  54. clksrc_base + TIMER_CTRL);
  55. cs->mult = clocksource_khz2mult(TIMER_FREQ_KHZ, cs->shift);
  56. clocksource_register(cs);
  57. }
  58. static void __iomem *clkevt_base;
  59. /*
  60. * IRQ handler for the timer
  61. */
  62. static irqreturn_t sp804_timer_interrupt(int irq, void *dev_id)
  63. {
  64. struct clock_event_device *evt = dev_id;
  65. /* clear the interrupt */
  66. writel(1, clkevt_base + TIMER_INTCLR);
  67. evt->event_handler(evt);
  68. return IRQ_HANDLED;
  69. }
  70. static void sp804_set_mode(enum clock_event_mode mode,
  71. struct clock_event_device *evt)
  72. {
  73. unsigned long ctrl = TIMER_CTRL_32BIT | TIMER_CTRL_IE;
  74. writel(ctrl, clkevt_base + TIMER_CTRL);
  75. switch (mode) {
  76. case CLOCK_EVT_MODE_PERIODIC:
  77. writel(TIMER_RELOAD, clkevt_base + TIMER_LOAD);
  78. ctrl |= TIMER_CTRL_PERIODIC | TIMER_CTRL_ENABLE;
  79. break;
  80. case CLOCK_EVT_MODE_ONESHOT:
  81. /* period set, and timer enabled in 'next_event' hook */
  82. ctrl |= TIMER_CTRL_ONESHOT;
  83. break;
  84. case CLOCK_EVT_MODE_UNUSED:
  85. case CLOCK_EVT_MODE_SHUTDOWN:
  86. default:
  87. break;
  88. }
  89. writel(ctrl, clkevt_base + TIMER_CTRL);
  90. }
  91. static int sp804_set_next_event(unsigned long next,
  92. struct clock_event_device *evt)
  93. {
  94. unsigned long ctrl = readl(clkevt_base + TIMER_CTRL);
  95. writel(next, clkevt_base + TIMER_LOAD);
  96. writel(ctrl | TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
  97. return 0;
  98. }
  99. static struct clock_event_device sp804_clockevent = {
  100. .name = "timer0",
  101. .shift = 32,
  102. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  103. .set_mode = sp804_set_mode,
  104. .set_next_event = sp804_set_next_event,
  105. .rating = 300,
  106. .cpumask = cpu_all_mask,
  107. };
  108. static struct irqaction sp804_timer_irq = {
  109. .name = "timer",
  110. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  111. .handler = sp804_timer_interrupt,
  112. .dev_id = &sp804_clockevent,
  113. };
  114. void __init sp804_clockevents_init(void __iomem *base, unsigned int timer_irq)
  115. {
  116. struct clock_event_device *evt = &sp804_clockevent;
  117. clkevt_base = base;
  118. evt->irq = timer_irq;
  119. evt->mult = div_sc(TIMER_FREQ_KHZ, NSEC_PER_MSEC, evt->shift);
  120. evt->max_delta_ns = clockevent_delta2ns(0xffffffff, evt);
  121. evt->min_delta_ns = clockevent_delta2ns(0xf, evt);
  122. setup_irq(timer_irq, &sp804_timer_irq);
  123. clockevents_register_device(evt);
  124. }