be_main.h 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034
  1. /**
  2. * Copyright (C) 2005 - 2013 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Written by: Jayamohan Kallickal (jayamohan.kallickal@emulex.com)
  11. *
  12. * Contact Information:
  13. * linux-drivers@emulex.com
  14. *
  15. * Emulex
  16. * 3333 Susan Street
  17. * Costa Mesa, CA 92626
  18. */
  19. #ifndef _BEISCSI_MAIN_
  20. #define _BEISCSI_MAIN_
  21. #include <linux/kernel.h>
  22. #include <linux/pci.h>
  23. #include <linux/if_ether.h>
  24. #include <linux/in.h>
  25. #include <linux/ctype.h>
  26. #include <linux/module.h>
  27. #include <scsi/scsi.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <scsi/scsi_device.h>
  30. #include <scsi/scsi_host.h>
  31. #include <scsi/iscsi_proto.h>
  32. #include <scsi/libiscsi.h>
  33. #include <scsi/scsi_transport_iscsi.h>
  34. #include "be.h"
  35. #define DRV_NAME "be2iscsi"
  36. #define BUILD_STR "10.0.467.0"
  37. #define BE_NAME "Emulex OneConnect" \
  38. "Open-iSCSI Driver version" BUILD_STR
  39. #define DRV_DESC BE_NAME " " "Driver"
  40. #define BE_VENDOR_ID 0x19A2
  41. #define ELX_VENDOR_ID 0x10DF
  42. /* DEVICE ID's for BE2 */
  43. #define BE_DEVICE_ID1 0x212
  44. #define OC_DEVICE_ID1 0x702
  45. #define OC_DEVICE_ID2 0x703
  46. /* DEVICE ID's for BE3 */
  47. #define BE_DEVICE_ID2 0x222
  48. #define OC_DEVICE_ID3 0x712
  49. /* DEVICE ID for SKH */
  50. #define OC_SKH_ID1 0x722
  51. #define BE2_IO_DEPTH 1024
  52. #define BE2_MAX_SESSIONS 256
  53. #define BE2_CMDS_PER_CXN 128
  54. #define BE2_TMFS 16
  55. #define BE2_NOPOUT_REQ 16
  56. #define BE2_SGE 32
  57. #define BE2_DEFPDU_HDR_SZ 64
  58. #define BE2_DEFPDU_DATA_SZ 8192
  59. #define MAX_CPUS 64
  60. #define BEISCSI_MAX_NUM_CPUS 7
  61. #define OC_SKH_MAX_NUM_CPUS 31
  62. #define BEISCSI_VER_STRLEN 32
  63. #define BEISCSI_SGLIST_ELEMENTS 30
  64. #define BEISCSI_CMD_PER_LUN 128 /* scsi_host->cmd_per_lun */
  65. #define BEISCSI_MAX_SECTORS 2048 /* scsi_host->max_sectors */
  66. #define BEISCSI_TEMPLATE_HDR_PER_CXN_SIZE 128 /* Template size per cxn */
  67. #define BEISCSI_MAX_CMD_LEN 16 /* scsi_host->max_cmd_len */
  68. #define BEISCSI_NUM_MAX_LUN 256 /* scsi_host->max_lun */
  69. #define BEISCSI_NUM_DEVICES_SUPPORTED 0x01
  70. #define BEISCSI_MAX_FRAGS_INIT 192
  71. #define BE_NUM_MSIX_ENTRIES 1
  72. #define MPU_EP_CONTROL 0
  73. #define MPU_EP_SEMAPHORE 0xac
  74. #define BE2_SOFT_RESET 0x5c
  75. #define BE2_PCI_ONLINE0 0xb0
  76. #define BE2_PCI_ONLINE1 0xb4
  77. #define BE2_SET_RESET 0x80
  78. #define BE2_MPU_IRAM_ONLINE 0x00000080
  79. #define BE_SENSE_INFO_SIZE 258
  80. #define BE_ISCSI_PDU_HEADER_SIZE 64
  81. #define BE_MIN_MEM_SIZE 16384
  82. #define MAX_CMD_SZ 65536
  83. #define IIOC_SCSI_DATA 0x05 /* Write Operation */
  84. #define INVALID_SESS_HANDLE 0xFFFFFFFF
  85. #define BE_ADAPTER_UP 0x00000000
  86. #define BE_ADAPTER_LINK_DOWN 0x00000001
  87. /**
  88. * hardware needs the async PDU buffers to be posted in multiples of 8
  89. * So have atleast 8 of them by default
  90. */
  91. #define HWI_GET_ASYNC_PDU_CTX(phwi, ulp_num) \
  92. (phwi->phwi_ctxt->pasync_ctx[ulp_num])
  93. /********* Memory BAR register ************/
  94. #define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
  95. /**
  96. * Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
  97. * Disable" may still globally block interrupts in addition to individual
  98. * interrupt masks; a mechanism for the device driver to block all interrupts
  99. * atomically without having to arbitrate for the PCI Interrupt Disable bit
  100. * with the OS.
  101. */
  102. #define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
  103. /********* ISR0 Register offset **********/
  104. #define CEV_ISR0_OFFSET 0xC18
  105. #define CEV_ISR_SIZE 4
  106. /**
  107. * Macros for reading/writing a protection domain or CSR registers
  108. * in BladeEngine.
  109. */
  110. #define DB_TXULP0_OFFSET 0x40
  111. #define DB_RXULP0_OFFSET 0xA0
  112. /********* Event Q door bell *************/
  113. #define DB_EQ_OFFSET DB_CQ_OFFSET
  114. #define DB_EQ_RING_ID_MASK 0x1FF /* bits 0 - 8 */
  115. /* Clear the interrupt for this eq */
  116. #define DB_EQ_CLR_SHIFT (9) /* bit 9 */
  117. /* Must be 1 */
  118. #define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
  119. /* Number of event entries processed */
  120. #define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  121. /* Rearm bit */
  122. #define DB_EQ_REARM_SHIFT (29) /* bit 29 */
  123. /********* Compl Q door bell *************/
  124. #define DB_CQ_OFFSET 0x120
  125. #define DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
  126. /* Number of event entries processed */
  127. #define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  128. /* Rearm bit */
  129. #define DB_CQ_REARM_SHIFT (29) /* bit 29 */
  130. #define GET_HWI_CONTROLLER_WS(pc) (pc->phwi_ctrlr)
  131. #define HWI_GET_DEF_BUFQ_ID(pc, ulp_num) (((struct hwi_controller *)\
  132. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_data[ulp_num].id)
  133. #define HWI_GET_DEF_HDRQ_ID(pc, ulp_num) (((struct hwi_controller *)\
  134. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_hdr[ulp_num].id)
  135. #define PAGES_REQUIRED(x) \
  136. ((x < PAGE_SIZE) ? 1 : ((x + PAGE_SIZE - 1) / PAGE_SIZE))
  137. #define BEISCSI_MSI_NAME 20 /* size of msi_name string */
  138. #define MEM_DESCR_OFFSET 7
  139. #define BEISCSI_DEFQ_HDR 1
  140. #define BEISCSI_DEFQ_DATA 0
  141. enum be_mem_enum {
  142. HWI_MEM_ADDN_CONTEXT,
  143. HWI_MEM_WRB,
  144. HWI_MEM_WRBH,
  145. HWI_MEM_SGLH,
  146. HWI_MEM_SGE,
  147. HWI_MEM_TEMPLATE_HDR,
  148. HWI_MEM_ASYNC_HEADER_BUF_ULP0,
  149. HWI_MEM_ASYNC_DATA_BUF_ULP0,
  150. HWI_MEM_ASYNC_HEADER_RING_ULP0,
  151. HWI_MEM_ASYNC_DATA_RING_ULP0,
  152. HWI_MEM_ASYNC_HEADER_HANDLE_ULP0,
  153. HWI_MEM_ASYNC_DATA_HANDLE_ULP0,
  154. HWI_MEM_ASYNC_PDU_CONTEXT_ULP0,
  155. HWI_MEM_ASYNC_HEADER_BUF_ULP1,
  156. HWI_MEM_ASYNC_DATA_BUF_ULP1,
  157. HWI_MEM_ASYNC_HEADER_RING_ULP1,
  158. HWI_MEM_ASYNC_DATA_RING_ULP1,
  159. HWI_MEM_ASYNC_HEADER_HANDLE_ULP1,
  160. HWI_MEM_ASYNC_DATA_HANDLE_ULP1,
  161. HWI_MEM_ASYNC_PDU_CONTEXT_ULP1,
  162. ISCSI_MEM_GLOBAL_HEADER,
  163. SE_MEM_MAX
  164. };
  165. struct be_bus_address32 {
  166. unsigned int address_lo;
  167. unsigned int address_hi;
  168. };
  169. struct be_bus_address64 {
  170. unsigned long long address;
  171. };
  172. struct be_bus_address {
  173. union {
  174. struct be_bus_address32 a32;
  175. struct be_bus_address64 a64;
  176. } u;
  177. };
  178. struct mem_array {
  179. struct be_bus_address bus_address; /* Bus address of location */
  180. void *virtual_address; /* virtual address to the location */
  181. unsigned int size; /* Size required by memory block */
  182. };
  183. struct be_mem_descriptor {
  184. unsigned int index; /* Index of this memory parameter */
  185. unsigned int category; /* type indicates cached/non-cached */
  186. unsigned int num_elements; /* number of elements in this
  187. * descriptor
  188. */
  189. unsigned int alignment_mask; /* Alignment mask for this block */
  190. unsigned int size_in_bytes; /* Size required by memory block */
  191. struct mem_array *mem_array;
  192. };
  193. struct sgl_handle {
  194. unsigned int sgl_index;
  195. unsigned int type;
  196. unsigned int cid;
  197. struct iscsi_task *task;
  198. struct iscsi_sge *pfrag;
  199. };
  200. struct hba_parameters {
  201. unsigned int ios_per_ctrl;
  202. unsigned int cxns_per_ctrl;
  203. unsigned int asyncpdus_per_ctrl;
  204. unsigned int icds_per_ctrl;
  205. unsigned int num_sge_per_io;
  206. unsigned int defpdu_hdr_sz;
  207. unsigned int defpdu_data_sz;
  208. unsigned int num_cq_entries;
  209. unsigned int num_eq_entries;
  210. unsigned int wrbs_per_cxn;
  211. unsigned int crashmode;
  212. unsigned int hba_num;
  213. unsigned int mgmt_ws_sz;
  214. unsigned int hwi_ws_sz;
  215. unsigned int eto;
  216. unsigned int ldto;
  217. unsigned int dbg_flags;
  218. unsigned int num_cxn;
  219. unsigned int eq_timer;
  220. /**
  221. * These are calculated from other params. They're here
  222. * for debug purposes
  223. */
  224. unsigned int num_mcc_pages;
  225. unsigned int num_mcc_cq_pages;
  226. unsigned int num_cq_pages;
  227. unsigned int num_eq_pages;
  228. unsigned int num_async_pdu_buf_pages;
  229. unsigned int num_async_pdu_buf_sgl_pages;
  230. unsigned int num_async_pdu_buf_cq_pages;
  231. unsigned int num_async_pdu_hdr_pages;
  232. unsigned int num_async_pdu_hdr_sgl_pages;
  233. unsigned int num_async_pdu_hdr_cq_pages;
  234. unsigned int num_sge;
  235. };
  236. struct invalidate_command_table {
  237. unsigned short icd;
  238. unsigned short cid;
  239. } __packed;
  240. #define chip_be2(phba) (phba->generation == BE_GEN2)
  241. #define chip_be3_r(phba) (phba->generation == BE_GEN3)
  242. #define is_chip_be2_be3r(phba) (chip_be3_r(phba) || (chip_be2(phba)))
  243. #define BEISCSI_ULP0 0
  244. #define BEISCSI_ULP1 1
  245. #define BEISCSI_ULP_COUNT 2
  246. #define BEISCSI_ULP0_LOADED 0x01
  247. #define BEISCSI_ULP1_LOADED 0x02
  248. struct beiscsi_hba {
  249. struct hba_parameters params;
  250. struct hwi_controller *phwi_ctrlr;
  251. unsigned int mem_req[SE_MEM_MAX];
  252. /* PCI BAR mapped addresses */
  253. u8 __iomem *csr_va; /* CSR */
  254. u8 __iomem *db_va; /* Door Bell */
  255. u8 __iomem *pci_va; /* PCI Config */
  256. struct be_bus_address csr_pa; /* CSR */
  257. struct be_bus_address db_pa; /* CSR */
  258. struct be_bus_address pci_pa; /* CSR */
  259. /* PCI representation of our HBA */
  260. struct pci_dev *pcidev;
  261. unsigned short asic_revision;
  262. unsigned int num_cpus;
  263. unsigned int nxt_cqid;
  264. struct msix_entry msix_entries[MAX_CPUS];
  265. char *msi_name[MAX_CPUS];
  266. bool msix_enabled;
  267. struct be_mem_descriptor *init_mem;
  268. unsigned short io_sgl_alloc_index;
  269. unsigned short io_sgl_free_index;
  270. unsigned short io_sgl_hndl_avbl;
  271. struct sgl_handle **io_sgl_hndl_base;
  272. struct sgl_handle **sgl_hndl_array;
  273. unsigned short eh_sgl_alloc_index;
  274. unsigned short eh_sgl_free_index;
  275. unsigned short eh_sgl_hndl_avbl;
  276. struct sgl_handle **eh_sgl_hndl_base;
  277. spinlock_t io_sgl_lock;
  278. spinlock_t mgmt_sgl_lock;
  279. spinlock_t isr_lock;
  280. spinlock_t async_pdu_lock;
  281. unsigned int age;
  282. unsigned short avlbl_cids;
  283. unsigned short cid_alloc;
  284. unsigned short cid_free;
  285. struct list_head hba_queue;
  286. #define BE_MAX_SESSION 2048
  287. #define BE_SET_CID_TO_CRI(cri_index, cid) \
  288. (phba->cid_to_cri_map[cid] = cri_index)
  289. #define BE_GET_CRI_FROM_CID(cid) (phba->cid_to_cri_map[cid])
  290. unsigned short cid_to_cri_map[BE_MAX_SESSION];
  291. unsigned short *cid_array;
  292. struct iscsi_endpoint **ep_array;
  293. struct beiscsi_conn **conn_table;
  294. struct iscsi_boot_kset *boot_kset;
  295. struct Scsi_Host *shost;
  296. struct iscsi_iface *ipv4_iface;
  297. struct iscsi_iface *ipv6_iface;
  298. struct {
  299. /**
  300. * group together since they are used most frequently
  301. * for cid to cri conversion
  302. */
  303. unsigned int phys_port;
  304. unsigned int iscsi_cid_start[BEISCSI_ULP_COUNT];
  305. #define BEISCSI_GET_CID_COUNT(phba, ulp_num) \
  306. (phba->fw_config.iscsi_cid_count[ulp_num])
  307. unsigned int iscsi_cid_count[BEISCSI_ULP_COUNT];
  308. unsigned int iscsi_icd_count[BEISCSI_ULP_COUNT];
  309. unsigned int iscsi_icd_start[BEISCSI_ULP_COUNT];
  310. unsigned int iscsi_chain_start[BEISCSI_ULP_COUNT];
  311. unsigned int iscsi_chain_count[BEISCSI_ULP_COUNT];
  312. unsigned short iscsi_features;
  313. uint16_t dual_ulp_aware;
  314. unsigned long ulp_supported;
  315. } fw_config;
  316. unsigned int state;
  317. bool fw_timeout;
  318. bool ue_detected;
  319. struct delayed_work beiscsi_hw_check_task;
  320. bool mac_addr_set;
  321. u8 mac_address[ETH_ALEN];
  322. char fw_ver_str[BEISCSI_VER_STRLEN];
  323. char wq_name[20];
  324. struct workqueue_struct *wq; /* The actuak work queue */
  325. struct be_ctrl_info ctrl;
  326. unsigned int generation;
  327. unsigned int interface_handle;
  328. struct mgmt_session_info boot_sess;
  329. struct invalidate_command_table inv_tbl[128];
  330. unsigned int attr_log_enable;
  331. int (*iotask_fn)(struct iscsi_task *,
  332. struct scatterlist *sg,
  333. uint32_t num_sg, uint32_t xferlen,
  334. uint32_t writedir);
  335. };
  336. struct beiscsi_session {
  337. struct pci_pool *bhs_pool;
  338. };
  339. /**
  340. * struct beiscsi_conn - iscsi connection structure
  341. */
  342. struct beiscsi_conn {
  343. struct iscsi_conn *conn;
  344. struct beiscsi_hba *phba;
  345. u32 exp_statsn;
  346. u32 beiscsi_conn_cid;
  347. struct beiscsi_endpoint *ep;
  348. unsigned short login_in_progress;
  349. struct wrb_handle *plogin_wrb_handle;
  350. struct sgl_handle *plogin_sgl_handle;
  351. struct beiscsi_session *beiscsi_sess;
  352. struct iscsi_task *task;
  353. };
  354. /* This structure is used by the chip */
  355. struct pdu_data_out {
  356. u32 dw[12];
  357. };
  358. /**
  359. * Pseudo amap definition in which each bit of the actual structure is defined
  360. * as a byte: used to calculate offset/shift/mask of each field
  361. */
  362. struct amap_pdu_data_out {
  363. u8 opcode[6]; /* opcode */
  364. u8 rsvd0[2]; /* should be 0 */
  365. u8 rsvd1[7];
  366. u8 final_bit; /* F bit */
  367. u8 rsvd2[16];
  368. u8 ahs_length[8]; /* no AHS */
  369. u8 data_len_hi[8];
  370. u8 data_len_lo[16]; /* DataSegmentLength */
  371. u8 lun[64];
  372. u8 itt[32]; /* ITT; initiator task tag */
  373. u8 ttt[32]; /* TTT; valid for R2T or 0xffffffff */
  374. u8 rsvd3[32];
  375. u8 exp_stat_sn[32];
  376. u8 rsvd4[32];
  377. u8 data_sn[32];
  378. u8 buffer_offset[32];
  379. u8 rsvd5[32];
  380. };
  381. struct be_cmd_bhs {
  382. struct iscsi_scsi_req iscsi_hdr;
  383. unsigned char pad1[16];
  384. struct pdu_data_out iscsi_data_pdu;
  385. unsigned char pad2[BE_SENSE_INFO_SIZE -
  386. sizeof(struct pdu_data_out)];
  387. };
  388. struct beiscsi_io_task {
  389. struct wrb_handle *pwrb_handle;
  390. struct sgl_handle *psgl_handle;
  391. struct beiscsi_conn *conn;
  392. struct scsi_cmnd *scsi_cmnd;
  393. unsigned int cmd_sn;
  394. unsigned int flags;
  395. unsigned short cid;
  396. unsigned short header_len;
  397. itt_t libiscsi_itt;
  398. struct be_cmd_bhs *cmd_bhs;
  399. struct be_bus_address bhs_pa;
  400. unsigned short bhs_len;
  401. dma_addr_t mtask_addr;
  402. uint32_t mtask_data_count;
  403. uint8_t wrb_type;
  404. };
  405. struct be_nonio_bhs {
  406. struct iscsi_hdr iscsi_hdr;
  407. unsigned char pad1[16];
  408. struct pdu_data_out iscsi_data_pdu;
  409. unsigned char pad2[BE_SENSE_INFO_SIZE -
  410. sizeof(struct pdu_data_out)];
  411. };
  412. struct be_status_bhs {
  413. struct iscsi_scsi_req iscsi_hdr;
  414. unsigned char pad1[16];
  415. /**
  416. * The plus 2 below is to hold the sense info length that gets
  417. * DMA'ed by RxULP
  418. */
  419. unsigned char sense_info[BE_SENSE_INFO_SIZE];
  420. };
  421. struct iscsi_sge {
  422. u32 dw[4];
  423. };
  424. /**
  425. * Pseudo amap definition in which each bit of the actual structure is defined
  426. * as a byte: used to calculate offset/shift/mask of each field
  427. */
  428. struct amap_iscsi_sge {
  429. u8 addr_hi[32];
  430. u8 addr_lo[32];
  431. u8 sge_offset[22]; /* DWORD 2 */
  432. u8 rsvd0[9]; /* DWORD 2 */
  433. u8 last_sge; /* DWORD 2 */
  434. u8 len[17]; /* DWORD 3 */
  435. u8 rsvd1[15]; /* DWORD 3 */
  436. };
  437. struct beiscsi_offload_params {
  438. u32 dw[6];
  439. };
  440. #define OFFLD_PARAMS_ERL 0x00000003
  441. #define OFFLD_PARAMS_DDE 0x00000004
  442. #define OFFLD_PARAMS_HDE 0x00000008
  443. #define OFFLD_PARAMS_IR2T 0x00000010
  444. #define OFFLD_PARAMS_IMD 0x00000020
  445. #define OFFLD_PARAMS_DATA_SEQ_INORDER 0x00000040
  446. #define OFFLD_PARAMS_PDU_SEQ_INORDER 0x00000080
  447. #define OFFLD_PARAMS_MAX_R2T 0x00FFFF00
  448. /**
  449. * Pseudo amap definition in which each bit of the actual structure is defined
  450. * as a byte: used to calculate offset/shift/mask of each field
  451. */
  452. struct amap_beiscsi_offload_params {
  453. u8 max_burst_length[32];
  454. u8 max_send_data_segment_length[32];
  455. u8 first_burst_length[32];
  456. u8 erl[2];
  457. u8 dde[1];
  458. u8 hde[1];
  459. u8 ir2t[1];
  460. u8 imd[1];
  461. u8 data_seq_inorder[1];
  462. u8 pdu_seq_inorder[1];
  463. u8 max_r2t[16];
  464. u8 pad[8];
  465. u8 exp_statsn[32];
  466. u8 max_recv_data_segment_length[32];
  467. };
  468. /* void hwi_complete_drvr_msgs(struct beiscsi_conn *beiscsi_conn,
  469. struct beiscsi_hba *phba, struct sol_cqe *psol);*/
  470. struct async_pdu_handle {
  471. struct list_head link;
  472. struct be_bus_address pa;
  473. void *pbuffer;
  474. unsigned int consumed;
  475. unsigned char index;
  476. unsigned char is_header;
  477. unsigned short cri;
  478. unsigned long buffer_len;
  479. };
  480. struct hwi_async_entry {
  481. struct {
  482. unsigned char hdr_received;
  483. unsigned char hdr_len;
  484. unsigned short bytes_received;
  485. unsigned int bytes_needed;
  486. struct list_head list;
  487. } wait_queue;
  488. struct list_head header_busy_list;
  489. struct list_head data_busy_list;
  490. };
  491. struct hwi_async_pdu_context {
  492. struct {
  493. struct be_bus_address pa_base;
  494. void *va_base;
  495. void *ring_base;
  496. struct async_pdu_handle *handle_base;
  497. unsigned int host_write_ptr;
  498. unsigned int ep_read_ptr;
  499. unsigned int writables;
  500. unsigned int free_entries;
  501. unsigned int busy_entries;
  502. struct list_head free_list;
  503. } async_header;
  504. struct {
  505. struct be_bus_address pa_base;
  506. void *va_base;
  507. void *ring_base;
  508. struct async_pdu_handle *handle_base;
  509. unsigned int host_write_ptr;
  510. unsigned int ep_read_ptr;
  511. unsigned int writables;
  512. unsigned int free_entries;
  513. unsigned int busy_entries;
  514. struct list_head free_list;
  515. } async_data;
  516. unsigned int buffer_size;
  517. unsigned int num_entries;
  518. #define BE_GET_ASYNC_CRI_FROM_CID(cid) (pasync_ctx->cid_to_async_cri_map[cid])
  519. unsigned short cid_to_async_cri_map[BE_MAX_SESSION];
  520. /**
  521. * This is a varying size list! Do not add anything
  522. * after this entry!!
  523. */
  524. struct hwi_async_entry *async_entry;
  525. };
  526. #define PDUCQE_CODE_MASK 0x0000003F
  527. #define PDUCQE_DPL_MASK 0xFFFF0000
  528. #define PDUCQE_INDEX_MASK 0x0000FFFF
  529. struct i_t_dpdu_cqe {
  530. u32 dw[4];
  531. } __packed;
  532. /**
  533. * Pseudo amap definition in which each bit of the actual structure is defined
  534. * as a byte: used to calculate offset/shift/mask of each field
  535. */
  536. struct amap_i_t_dpdu_cqe {
  537. u8 db_addr_hi[32];
  538. u8 db_addr_lo[32];
  539. u8 code[6];
  540. u8 cid[10];
  541. u8 dpl[16];
  542. u8 index[16];
  543. u8 num_cons[10];
  544. u8 rsvd0[4];
  545. u8 final;
  546. u8 valid;
  547. } __packed;
  548. struct amap_i_t_dpdu_cqe_v2 {
  549. u8 db_addr_hi[32]; /* DWORD 0 */
  550. u8 db_addr_lo[32]; /* DWORD 1 */
  551. u8 code[6]; /* DWORD 2 */
  552. u8 num_cons; /* DWORD 2*/
  553. u8 rsvd0[8]; /* DWORD 2 */
  554. u8 dpl[17]; /* DWORD 2 */
  555. u8 index[16]; /* DWORD 3 */
  556. u8 cid[13]; /* DWORD 3 */
  557. u8 rsvd1; /* DWORD 3 */
  558. u8 final; /* DWORD 3 */
  559. u8 valid; /* DWORD 3 */
  560. } __packed;
  561. #define CQE_VALID_MASK 0x80000000
  562. #define CQE_CODE_MASK 0x0000003F
  563. #define CQE_CID_MASK 0x0000FFC0
  564. #define EQE_VALID_MASK 0x00000001
  565. #define EQE_MAJORCODE_MASK 0x0000000E
  566. #define EQE_RESID_MASK 0xFFFF0000
  567. struct be_eq_entry {
  568. u32 dw[1];
  569. } __packed;
  570. /**
  571. * Pseudo amap definition in which each bit of the actual structure is defined
  572. * as a byte: used to calculate offset/shift/mask of each field
  573. */
  574. struct amap_eq_entry {
  575. u8 valid; /* DWORD 0 */
  576. u8 major_code[3]; /* DWORD 0 */
  577. u8 minor_code[12]; /* DWORD 0 */
  578. u8 resource_id[16]; /* DWORD 0 */
  579. } __packed;
  580. struct cq_db {
  581. u32 dw[1];
  582. } __packed;
  583. /**
  584. * Pseudo amap definition in which each bit of the actual structure is defined
  585. * as a byte: used to calculate offset/shift/mask of each field
  586. */
  587. struct amap_cq_db {
  588. u8 qid[10];
  589. u8 event[1];
  590. u8 rsvd0[5];
  591. u8 num_popped[13];
  592. u8 rearm[1];
  593. u8 rsvd1[2];
  594. } __packed;
  595. void beiscsi_process_eq(struct beiscsi_hba *phba);
  596. struct iscsi_wrb {
  597. u32 dw[16];
  598. } __packed;
  599. #define WRB_TYPE_MASK 0xF0000000
  600. #define SKH_WRB_TYPE_OFFSET 27
  601. #define BE_WRB_TYPE_OFFSET 28
  602. #define ADAPTER_SET_WRB_TYPE(pwrb, wrb_type, type_offset) \
  603. (pwrb->dw[0] |= (wrb_type << type_offset))
  604. /**
  605. * Pseudo amap definition in which each bit of the actual structure is defined
  606. * as a byte: used to calculate offset/shift/mask of each field
  607. */
  608. struct amap_iscsi_wrb {
  609. u8 lun[14]; /* DWORD 0 */
  610. u8 lt; /* DWORD 0 */
  611. u8 invld; /* DWORD 0 */
  612. u8 wrb_idx[8]; /* DWORD 0 */
  613. u8 dsp; /* DWORD 0 */
  614. u8 dmsg; /* DWORD 0 */
  615. u8 undr_run; /* DWORD 0 */
  616. u8 over_run; /* DWORD 0 */
  617. u8 type[4]; /* DWORD 0 */
  618. u8 ptr2nextwrb[8]; /* DWORD 1 */
  619. u8 r2t_exp_dtl[24]; /* DWORD 1 */
  620. u8 sgl_icd_idx[12]; /* DWORD 2 */
  621. u8 rsvd0[20]; /* DWORD 2 */
  622. u8 exp_data_sn[32]; /* DWORD 3 */
  623. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  624. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  625. u8 cmdsn_itt[32]; /* DWORD 6 */
  626. u8 dif_ref_tag[32]; /* DWORD 7 */
  627. u8 sge0_addr_hi[32]; /* DWORD 8 */
  628. u8 sge0_addr_lo[32]; /* DWORD 9 */
  629. u8 sge0_offset[22]; /* DWORD 10 */
  630. u8 pbs; /* DWORD 10 */
  631. u8 dif_mode[2]; /* DWORD 10 */
  632. u8 rsvd1[6]; /* DWORD 10 */
  633. u8 sge0_last; /* DWORD 10 */
  634. u8 sge0_len[17]; /* DWORD 11 */
  635. u8 dif_meta_tag[14]; /* DWORD 11 */
  636. u8 sge0_in_ddr; /* DWORD 11 */
  637. u8 sge1_addr_hi[32]; /* DWORD 12 */
  638. u8 sge1_addr_lo[32]; /* DWORD 13 */
  639. u8 sge1_r2t_offset[22]; /* DWORD 14 */
  640. u8 rsvd2[9]; /* DWORD 14 */
  641. u8 sge1_last; /* DWORD 14 */
  642. u8 sge1_len[17]; /* DWORD 15 */
  643. u8 ref_sgl_icd_idx[12]; /* DWORD 15 */
  644. u8 rsvd3[2]; /* DWORD 15 */
  645. u8 sge1_in_ddr; /* DWORD 15 */
  646. } __packed;
  647. struct amap_iscsi_wrb_v2 {
  648. u8 r2t_exp_dtl[25]; /* DWORD 0 */
  649. u8 rsvd0[2]; /* DWORD 0*/
  650. u8 type[5]; /* DWORD 0 */
  651. u8 ptr2nextwrb[8]; /* DWORD 1 */
  652. u8 wrb_idx[8]; /* DWORD 1 */
  653. u8 lun[16]; /* DWORD 1 */
  654. u8 sgl_idx[16]; /* DWORD 2 */
  655. u8 ref_sgl_icd_idx[16]; /* DWORD 2 */
  656. u8 exp_data_sn[32]; /* DWORD 3 */
  657. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  658. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  659. u8 cq_id[16]; /* DWORD 6 */
  660. u8 rsvd1[16]; /* DWORD 6 */
  661. u8 cmdsn_itt[32]; /* DWORD 7 */
  662. u8 sge0_addr_hi[32]; /* DWORD 8 */
  663. u8 sge0_addr_lo[32]; /* DWORD 9 */
  664. u8 sge0_offset[24]; /* DWORD 10 */
  665. u8 rsvd2[7]; /* DWORD 10 */
  666. u8 sge0_last; /* DWORD 10 */
  667. u8 sge0_len[17]; /* DWORD 11 */
  668. u8 rsvd3[7]; /* DWORD 11 */
  669. u8 diff_enbl; /* DWORD 11 */
  670. u8 u_run; /* DWORD 11 */
  671. u8 o_run; /* DWORD 11 */
  672. u8 invalid; /* DWORD 11 */
  673. u8 dsp; /* DWORD 11 */
  674. u8 dmsg; /* DWORD 11 */
  675. u8 rsvd4; /* DWORD 11 */
  676. u8 lt; /* DWORD 11 */
  677. u8 sge1_addr_hi[32]; /* DWORD 12 */
  678. u8 sge1_addr_lo[32]; /* DWORD 13 */
  679. u8 sge1_r2t_offset[24]; /* DWORD 14 */
  680. u8 rsvd5[7]; /* DWORD 14 */
  681. u8 sge1_last; /* DWORD 14 */
  682. u8 sge1_len[17]; /* DWORD 15 */
  683. u8 rsvd6[15]; /* DWORD 15 */
  684. } __packed;
  685. struct wrb_handle *alloc_wrb_handle(struct beiscsi_hba *phba, unsigned int cid);
  686. void
  687. free_mgmt_sgl_handle(struct beiscsi_hba *phba, struct sgl_handle *psgl_handle);
  688. void beiscsi_process_all_cqs(struct work_struct *work);
  689. void beiscsi_free_mgmt_task_handles(struct beiscsi_conn *beiscsi_conn,
  690. struct iscsi_task *task);
  691. static inline bool beiscsi_error(struct beiscsi_hba *phba)
  692. {
  693. return phba->ue_detected || phba->fw_timeout;
  694. }
  695. struct pdu_nop_out {
  696. u32 dw[12];
  697. };
  698. /**
  699. * Pseudo amap definition in which each bit of the actual structure is defined
  700. * as a byte: used to calculate offset/shift/mask of each field
  701. */
  702. struct amap_pdu_nop_out {
  703. u8 opcode[6]; /* opcode 0x00 */
  704. u8 i_bit; /* I Bit */
  705. u8 x_bit; /* reserved; should be 0 */
  706. u8 fp_bit_filler1[7];
  707. u8 f_bit; /* always 1 */
  708. u8 reserved1[16];
  709. u8 ahs_length[8]; /* no AHS */
  710. u8 data_len_hi[8];
  711. u8 data_len_lo[16]; /* DataSegmentLength */
  712. u8 lun[64];
  713. u8 itt[32]; /* initiator id for ping or 0xffffffff */
  714. u8 ttt[32]; /* target id for ping or 0xffffffff */
  715. u8 cmd_sn[32];
  716. u8 exp_stat_sn[32];
  717. u8 reserved5[128];
  718. };
  719. #define PDUBASE_OPCODE_MASK 0x0000003F
  720. #define PDUBASE_DATALENHI_MASK 0x0000FF00
  721. #define PDUBASE_DATALENLO_MASK 0xFFFF0000
  722. struct pdu_base {
  723. u32 dw[16];
  724. } __packed;
  725. /**
  726. * Pseudo amap definition in which each bit of the actual structure is defined
  727. * as a byte: used to calculate offset/shift/mask of each field
  728. */
  729. struct amap_pdu_base {
  730. u8 opcode[6];
  731. u8 i_bit; /* immediate bit */
  732. u8 x_bit; /* reserved, always 0 */
  733. u8 reserved1[24]; /* opcode-specific fields */
  734. u8 ahs_length[8]; /* length units is 4 byte words */
  735. u8 data_len_hi[8];
  736. u8 data_len_lo[16]; /* DatasegmentLength */
  737. u8 lun[64]; /* lun or opcode-specific fields */
  738. u8 itt[32]; /* initiator task tag */
  739. u8 reserved4[224];
  740. };
  741. struct iscsi_target_context_update_wrb {
  742. u32 dw[16];
  743. } __packed;
  744. /**
  745. * Pseudo amap definition in which each bit of the actual structure is defined
  746. * as a byte: used to calculate offset/shift/mask of each field
  747. */
  748. #define BE_TGT_CTX_UPDT_CMD 0x07
  749. struct amap_iscsi_target_context_update_wrb {
  750. u8 lun[14]; /* DWORD 0 */
  751. u8 lt; /* DWORD 0 */
  752. u8 invld; /* DWORD 0 */
  753. u8 wrb_idx[8]; /* DWORD 0 */
  754. u8 dsp; /* DWORD 0 */
  755. u8 dmsg; /* DWORD 0 */
  756. u8 undr_run; /* DWORD 0 */
  757. u8 over_run; /* DWORD 0 */
  758. u8 type[4]; /* DWORD 0 */
  759. u8 ptr2nextwrb[8]; /* DWORD 1 */
  760. u8 max_burst_length[19]; /* DWORD 1 */
  761. u8 rsvd0[5]; /* DWORD 1 */
  762. u8 rsvd1[15]; /* DWORD 2 */
  763. u8 max_send_data_segment_length[17]; /* DWORD 2 */
  764. u8 first_burst_length[14]; /* DWORD 3 */
  765. u8 rsvd2[2]; /* DWORD 3 */
  766. u8 tx_wrbindex_drv_msg[8]; /* DWORD 3 */
  767. u8 rsvd3[5]; /* DWORD 3 */
  768. u8 session_state[3]; /* DWORD 3 */
  769. u8 rsvd4[16]; /* DWORD 4 */
  770. u8 tx_jumbo; /* DWORD 4 */
  771. u8 hde; /* DWORD 4 */
  772. u8 dde; /* DWORD 4 */
  773. u8 erl[2]; /* DWORD 4 */
  774. u8 domain_id[5]; /* DWORD 4 */
  775. u8 mode; /* DWORD 4 */
  776. u8 imd; /* DWORD 4 */
  777. u8 ir2t; /* DWORD 4 */
  778. u8 notpredblq[2]; /* DWORD 4 */
  779. u8 compltonack; /* DWORD 4 */
  780. u8 stat_sn[32]; /* DWORD 5 */
  781. u8 pad_buffer_addr_hi[32]; /* DWORD 6 */
  782. u8 pad_buffer_addr_lo[32]; /* DWORD 7 */
  783. u8 pad_addr_hi[32]; /* DWORD 8 */
  784. u8 pad_addr_lo[32]; /* DWORD 9 */
  785. u8 rsvd5[32]; /* DWORD 10 */
  786. u8 rsvd6[32]; /* DWORD 11 */
  787. u8 rsvd7[32]; /* DWORD 12 */
  788. u8 rsvd8[32]; /* DWORD 13 */
  789. u8 rsvd9[32]; /* DWORD 14 */
  790. u8 rsvd10[32]; /* DWORD 15 */
  791. } __packed;
  792. #define BEISCSI_MAX_RECV_DATASEG_LEN (64 * 1024)
  793. #define BEISCSI_MAX_CXNS 1
  794. struct amap_iscsi_target_context_update_wrb_v2 {
  795. u8 max_burst_length[24]; /* DWORD 0 */
  796. u8 rsvd0[3]; /* DWORD 0 */
  797. u8 type[5]; /* DWORD 0 */
  798. u8 ptr2nextwrb[8]; /* DWORD 1 */
  799. u8 wrb_idx[8]; /* DWORD 1 */
  800. u8 rsvd1[16]; /* DWORD 1 */
  801. u8 max_send_data_segment_length[24]; /* DWORD 2 */
  802. u8 rsvd2[8]; /* DWORD 2 */
  803. u8 first_burst_length[24]; /* DWORD 3 */
  804. u8 rsvd3[8]; /* DOWRD 3 */
  805. u8 max_r2t[16]; /* DWORD 4 */
  806. u8 rsvd4; /* DWORD 4 */
  807. u8 hde; /* DWORD 4 */
  808. u8 dde; /* DWORD 4 */
  809. u8 erl[2]; /* DWORD 4 */
  810. u8 rsvd5[6]; /* DWORD 4 */
  811. u8 imd; /* DWORD 4 */
  812. u8 ir2t; /* DWORD 4 */
  813. u8 rsvd6[3]; /* DWORD 4 */
  814. u8 stat_sn[32]; /* DWORD 5 */
  815. u8 rsvd7[32]; /* DWORD 6 */
  816. u8 rsvd8[32]; /* DWORD 7 */
  817. u8 max_recv_dataseg_len[24]; /* DWORD 8 */
  818. u8 rsvd9[8]; /* DWORD 8 */
  819. u8 rsvd10[32]; /* DWORD 9 */
  820. u8 rsvd11[32]; /* DWORD 10 */
  821. u8 max_cxns[16]; /* DWORD 11 */
  822. u8 rsvd12[11]; /* DWORD 11*/
  823. u8 invld; /* DWORD 11 */
  824. u8 rsvd13;/* DWORD 11*/
  825. u8 dmsg; /* DWORD 11 */
  826. u8 data_seq_inorder; /* DWORD 11 */
  827. u8 pdu_seq_inorder; /* DWORD 11 */
  828. u8 rsvd14[32]; /*DWORD 12 */
  829. u8 rsvd15[32]; /* DWORD 13 */
  830. u8 rsvd16[32]; /* DWORD 14 */
  831. u8 rsvd17[32]; /* DWORD 15 */
  832. } __packed;
  833. struct be_ring {
  834. u32 pages; /* queue size in pages */
  835. u32 id; /* queue id assigned by beklib */
  836. u32 num; /* number of elements in queue */
  837. u32 cidx; /* consumer index */
  838. u32 pidx; /* producer index -- not used by most rings */
  839. u32 item_size; /* size in bytes of one object */
  840. u8 ulp_num; /* ULP to which CID binded */
  841. u16 register_set;
  842. u16 doorbell_format;
  843. u32 doorbell_offset;
  844. void *va; /* The virtual address of the ring. This
  845. * should be last to allow 32 & 64 bit debugger
  846. * extensions to work.
  847. */
  848. };
  849. #define BEISCSI_GET_ULP_FROM_CRI(phwi_ctrlr, cri) \
  850. (phwi_ctrlr->wrb_context[cri].ulp_num)
  851. struct hwi_wrb_context {
  852. struct list_head wrb_handle_list;
  853. struct list_head wrb_handle_drvr_list;
  854. struct wrb_handle **pwrb_handle_base;
  855. struct wrb_handle **pwrb_handle_basestd;
  856. struct iscsi_wrb *plast_wrb;
  857. unsigned short alloc_index;
  858. unsigned short free_index;
  859. unsigned short wrb_handles_available;
  860. unsigned short cid;
  861. uint8_t ulp_num; /* ULP to which CID binded */
  862. };
  863. struct hwi_controller {
  864. struct list_head io_sgl_list;
  865. struct list_head eh_sgl_list;
  866. struct sgl_handle *psgl_handle_base;
  867. unsigned int wrb_mem_index;
  868. struct hwi_wrb_context *wrb_context;
  869. struct mcc_wrb *pmcc_wrb_base;
  870. struct be_ring default_pdu_hdr[BEISCSI_ULP_COUNT];
  871. struct be_ring default_pdu_data[BEISCSI_ULP_COUNT];
  872. struct hwi_context_memory *phwi_ctxt;
  873. };
  874. enum hwh_type_enum {
  875. HWH_TYPE_IO = 1,
  876. HWH_TYPE_LOGOUT = 2,
  877. HWH_TYPE_TMF = 3,
  878. HWH_TYPE_NOP = 4,
  879. HWH_TYPE_IO_RD = 5,
  880. HWH_TYPE_LOGIN = 11,
  881. HWH_TYPE_INVALID = 0xFFFFFFFF
  882. };
  883. struct wrb_handle {
  884. enum hwh_type_enum type;
  885. unsigned short wrb_index;
  886. unsigned short nxt_wrb_index;
  887. struct iscsi_task *pio_handle;
  888. struct iscsi_wrb *pwrb;
  889. };
  890. struct hwi_context_memory {
  891. /* Adaptive interrupt coalescing (AIC) info */
  892. u16 min_eqd; /* in usecs */
  893. u16 max_eqd; /* in usecs */
  894. u16 cur_eqd; /* in usecs */
  895. struct be_eq_obj be_eq[MAX_CPUS];
  896. struct be_queue_info be_cq[MAX_CPUS - 1];
  897. struct be_queue_info *be_wrbq;
  898. struct be_queue_info be_def_hdrq[BEISCSI_ULP_COUNT];
  899. struct be_queue_info be_def_dataq[BEISCSI_ULP_COUNT];
  900. struct hwi_async_pdu_context *pasync_ctx[BEISCSI_ULP_COUNT];
  901. };
  902. /* Logging related definitions */
  903. #define BEISCSI_LOG_INIT 0x0001 /* Initialization events */
  904. #define BEISCSI_LOG_MBOX 0x0002 /* Mailbox Events */
  905. #define BEISCSI_LOG_MISC 0x0004 /* Miscllaneous Events */
  906. #define BEISCSI_LOG_EH 0x0008 /* Error Handler */
  907. #define BEISCSI_LOG_IO 0x0010 /* IO Code Path */
  908. #define BEISCSI_LOG_CONFIG 0x0020 /* CONFIG Code Path */
  909. #define beiscsi_log(phba, level, mask, fmt, arg...) \
  910. do { \
  911. uint32_t log_value = phba->attr_log_enable; \
  912. if (((mask) & log_value) || (level[1] <= '3')) \
  913. shost_printk(level, phba->shost, \
  914. fmt, __LINE__, ##arg); \
  915. } while (0)
  916. #endif