emulate.c 103 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstMask (7<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<4) /* No source operand. */
  49. #define SrcReg (1<<4) /* Register operand. */
  50. #define SrcMem (2<<4) /* Memory operand. */
  51. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  52. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  53. #define SrcImm (5<<4) /* Immediate operand. */
  54. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  55. #define SrcOne (7<<4) /* Implied '1' */
  56. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  57. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  58. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  59. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  60. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  61. #define SrcAcc (0xd<<4) /* Source Accumulator */
  62. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  63. #define SrcMask (0xf<<4)
  64. /* Generic ModRM decode. */
  65. #define ModRM (1<<8)
  66. /* Destination is only written; never read. */
  67. #define Mov (1<<9)
  68. #define BitOp (1<<10)
  69. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  70. #define String (1<<12) /* String instruction (rep capable) */
  71. #define Stack (1<<13) /* Stack instruction (push/pop) */
  72. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  73. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  74. #define Prefix (1<<16) /* Instruction varies with 66/f2/f3 prefix */
  75. #define Sse (1<<17) /* SSE Vector instruction */
  76. /* Misc flags */
  77. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  78. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  79. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  80. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  81. #define Undefined (1<<25) /* No Such Instruction */
  82. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  83. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  84. #define No64 (1<<28)
  85. /* Source 2 operand type */
  86. #define Src2None (0<<29)
  87. #define Src2CL (1<<29)
  88. #define Src2ImmByte (2<<29)
  89. #define Src2One (3<<29)
  90. #define Src2Imm (4<<29)
  91. #define Src2Mask (7<<29)
  92. #define X2(x...) x, x
  93. #define X3(x...) X2(x), x
  94. #define X4(x...) X2(x), X2(x)
  95. #define X5(x...) X4(x), x
  96. #define X6(x...) X4(x), X2(x)
  97. #define X7(x...) X4(x), X3(x)
  98. #define X8(x...) X4(x), X4(x)
  99. #define X16(x...) X8(x), X8(x)
  100. struct opcode {
  101. u32 flags;
  102. u8 intercept;
  103. union {
  104. int (*execute)(struct x86_emulate_ctxt *ctxt);
  105. struct opcode *group;
  106. struct group_dual *gdual;
  107. struct gprefix *gprefix;
  108. } u;
  109. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  110. };
  111. struct group_dual {
  112. struct opcode mod012[8];
  113. struct opcode mod3[8];
  114. };
  115. struct gprefix {
  116. struct opcode pfx_no;
  117. struct opcode pfx_66;
  118. struct opcode pfx_f2;
  119. struct opcode pfx_f3;
  120. };
  121. /* EFLAGS bit definitions. */
  122. #define EFLG_ID (1<<21)
  123. #define EFLG_VIP (1<<20)
  124. #define EFLG_VIF (1<<19)
  125. #define EFLG_AC (1<<18)
  126. #define EFLG_VM (1<<17)
  127. #define EFLG_RF (1<<16)
  128. #define EFLG_IOPL (3<<12)
  129. #define EFLG_NT (1<<14)
  130. #define EFLG_OF (1<<11)
  131. #define EFLG_DF (1<<10)
  132. #define EFLG_IF (1<<9)
  133. #define EFLG_TF (1<<8)
  134. #define EFLG_SF (1<<7)
  135. #define EFLG_ZF (1<<6)
  136. #define EFLG_AF (1<<4)
  137. #define EFLG_PF (1<<2)
  138. #define EFLG_CF (1<<0)
  139. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  140. #define EFLG_RESERVED_ONE_MASK 2
  141. /*
  142. * Instruction emulation:
  143. * Most instructions are emulated directly via a fragment of inline assembly
  144. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  145. * any modified flags.
  146. */
  147. #if defined(CONFIG_X86_64)
  148. #define _LO32 "k" /* force 32-bit operand */
  149. #define _STK "%%rsp" /* stack pointer */
  150. #elif defined(__i386__)
  151. #define _LO32 "" /* force 32-bit operand */
  152. #define _STK "%%esp" /* stack pointer */
  153. #endif
  154. /*
  155. * These EFLAGS bits are restored from saved value during emulation, and
  156. * any changes are written back to the saved value after emulation.
  157. */
  158. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  159. /* Before executing instruction: restore necessary bits in EFLAGS. */
  160. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  161. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  162. "movl %"_sav",%"_LO32 _tmp"; " \
  163. "push %"_tmp"; " \
  164. "push %"_tmp"; " \
  165. "movl %"_msk",%"_LO32 _tmp"; " \
  166. "andl %"_LO32 _tmp",("_STK"); " \
  167. "pushf; " \
  168. "notl %"_LO32 _tmp"; " \
  169. "andl %"_LO32 _tmp",("_STK"); " \
  170. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  171. "pop %"_tmp"; " \
  172. "orl %"_LO32 _tmp",("_STK"); " \
  173. "popf; " \
  174. "pop %"_sav"; "
  175. /* After executing instruction: write-back necessary bits in EFLAGS. */
  176. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  177. /* _sav |= EFLAGS & _msk; */ \
  178. "pushf; " \
  179. "pop %"_tmp"; " \
  180. "andl %"_msk",%"_LO32 _tmp"; " \
  181. "orl %"_LO32 _tmp",%"_sav"; "
  182. #ifdef CONFIG_X86_64
  183. #define ON64(x) x
  184. #else
  185. #define ON64(x)
  186. #endif
  187. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  188. do { \
  189. __asm__ __volatile__ ( \
  190. _PRE_EFLAGS("0", "4", "2") \
  191. _op _suffix " %"_x"3,%1; " \
  192. _POST_EFLAGS("0", "4", "2") \
  193. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  194. "=&r" (_tmp) \
  195. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  196. } while (0)
  197. /* Raw emulation: instruction has two explicit operands. */
  198. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  199. do { \
  200. unsigned long _tmp; \
  201. \
  202. switch ((_dst).bytes) { \
  203. case 2: \
  204. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  205. break; \
  206. case 4: \
  207. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  208. break; \
  209. case 8: \
  210. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  211. break; \
  212. } \
  213. } while (0)
  214. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  215. do { \
  216. unsigned long _tmp; \
  217. switch ((_dst).bytes) { \
  218. case 1: \
  219. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  220. break; \
  221. default: \
  222. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  223. _wx, _wy, _lx, _ly, _qx, _qy); \
  224. break; \
  225. } \
  226. } while (0)
  227. /* Source operand is byte-sized and may be restricted to just %cl. */
  228. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  229. __emulate_2op(_op, _src, _dst, _eflags, \
  230. "b", "c", "b", "c", "b", "c", "b", "c")
  231. /* Source operand is byte, word, long or quad sized. */
  232. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  233. __emulate_2op(_op, _src, _dst, _eflags, \
  234. "b", "q", "w", "r", _LO32, "r", "", "r")
  235. /* Source operand is word, long or quad sized. */
  236. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  237. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  238. "w", "r", _LO32, "r", "", "r")
  239. /* Instruction has three operands and one operand is stored in ECX register */
  240. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  241. do { \
  242. unsigned long _tmp; \
  243. _type _clv = (_cl).val; \
  244. _type _srcv = (_src).val; \
  245. _type _dstv = (_dst).val; \
  246. \
  247. __asm__ __volatile__ ( \
  248. _PRE_EFLAGS("0", "5", "2") \
  249. _op _suffix " %4,%1 \n" \
  250. _POST_EFLAGS("0", "5", "2") \
  251. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  252. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  253. ); \
  254. \
  255. (_cl).val = (unsigned long) _clv; \
  256. (_src).val = (unsigned long) _srcv; \
  257. (_dst).val = (unsigned long) _dstv; \
  258. } while (0)
  259. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  260. do { \
  261. switch ((_dst).bytes) { \
  262. case 2: \
  263. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  264. "w", unsigned short); \
  265. break; \
  266. case 4: \
  267. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  268. "l", unsigned int); \
  269. break; \
  270. case 8: \
  271. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  272. "q", unsigned long)); \
  273. break; \
  274. } \
  275. } while (0)
  276. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  277. do { \
  278. unsigned long _tmp; \
  279. \
  280. __asm__ __volatile__ ( \
  281. _PRE_EFLAGS("0", "3", "2") \
  282. _op _suffix " %1; " \
  283. _POST_EFLAGS("0", "3", "2") \
  284. : "=m" (_eflags), "+m" ((_dst).val), \
  285. "=&r" (_tmp) \
  286. : "i" (EFLAGS_MASK)); \
  287. } while (0)
  288. /* Instruction has only one explicit operand (no source operand). */
  289. #define emulate_1op(_op, _dst, _eflags) \
  290. do { \
  291. switch ((_dst).bytes) { \
  292. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  293. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  294. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  295. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  296. } \
  297. } while (0)
  298. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  299. do { \
  300. unsigned long _tmp; \
  301. \
  302. __asm__ __volatile__ ( \
  303. _PRE_EFLAGS("0", "4", "1") \
  304. _op _suffix " %5; " \
  305. _POST_EFLAGS("0", "4", "1") \
  306. : "=m" (_eflags), "=&r" (_tmp), \
  307. "+a" (_rax), "+d" (_rdx) \
  308. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  309. "a" (_rax), "d" (_rdx)); \
  310. } while (0)
  311. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  312. do { \
  313. unsigned long _tmp; \
  314. \
  315. __asm__ __volatile__ ( \
  316. _PRE_EFLAGS("0", "5", "1") \
  317. "1: \n\t" \
  318. _op _suffix " %6; " \
  319. "2: \n\t" \
  320. _POST_EFLAGS("0", "5", "1") \
  321. ".pushsection .fixup,\"ax\" \n\t" \
  322. "3: movb $1, %4 \n\t" \
  323. "jmp 2b \n\t" \
  324. ".popsection \n\t" \
  325. _ASM_EXTABLE(1b, 3b) \
  326. : "=m" (_eflags), "=&r" (_tmp), \
  327. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  328. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  329. "a" (_rax), "d" (_rdx)); \
  330. } while (0)
  331. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  332. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  333. do { \
  334. switch((_src).bytes) { \
  335. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  336. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  337. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  338. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  339. } \
  340. } while (0)
  341. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  342. do { \
  343. switch((_src).bytes) { \
  344. case 1: \
  345. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  346. _eflags, "b", _ex); \
  347. break; \
  348. case 2: \
  349. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  350. _eflags, "w", _ex); \
  351. break; \
  352. case 4: \
  353. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  354. _eflags, "l", _ex); \
  355. break; \
  356. case 8: ON64( \
  357. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  358. _eflags, "q", _ex)); \
  359. break; \
  360. } \
  361. } while (0)
  362. /* Fetch next part of the instruction being emulated. */
  363. #define insn_fetch(_type, _size, _eip) \
  364. ({ unsigned long _x; \
  365. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  366. if (rc != X86EMUL_CONTINUE) \
  367. goto done; \
  368. (_eip) += (_size); \
  369. (_type)_x; \
  370. })
  371. #define insn_fetch_arr(_arr, _size, _eip) \
  372. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  373. if (rc != X86EMUL_CONTINUE) \
  374. goto done; \
  375. (_eip) += (_size); \
  376. })
  377. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  378. enum x86_intercept intercept,
  379. enum x86_intercept_stage stage)
  380. {
  381. struct x86_instruction_info info = {
  382. .intercept = intercept,
  383. .rep_prefix = ctxt->decode.rep_prefix,
  384. .modrm_mod = ctxt->decode.modrm_mod,
  385. .modrm_reg = ctxt->decode.modrm_reg,
  386. .modrm_rm = ctxt->decode.modrm_rm,
  387. .src_val = ctxt->decode.src.val64,
  388. .src_bytes = ctxt->decode.src.bytes,
  389. .dst_bytes = ctxt->decode.dst.bytes,
  390. .ad_bytes = ctxt->decode.ad_bytes,
  391. .next_rip = ctxt->eip,
  392. };
  393. return ctxt->ops->intercept(ctxt->vcpu, &info, stage);
  394. }
  395. static inline unsigned long ad_mask(struct decode_cache *c)
  396. {
  397. return (1UL << (c->ad_bytes << 3)) - 1;
  398. }
  399. /* Access/update address held in a register, based on addressing mode. */
  400. static inline unsigned long
  401. address_mask(struct decode_cache *c, unsigned long reg)
  402. {
  403. if (c->ad_bytes == sizeof(unsigned long))
  404. return reg;
  405. else
  406. return reg & ad_mask(c);
  407. }
  408. static inline unsigned long
  409. register_address(struct decode_cache *c, unsigned long reg)
  410. {
  411. return address_mask(c, reg);
  412. }
  413. static inline void
  414. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  415. {
  416. if (c->ad_bytes == sizeof(unsigned long))
  417. *reg += inc;
  418. else
  419. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  420. }
  421. static inline void jmp_rel(struct decode_cache *c, int rel)
  422. {
  423. register_address_increment(c, &c->eip, rel);
  424. }
  425. static void set_seg_override(struct decode_cache *c, int seg)
  426. {
  427. c->has_seg_override = true;
  428. c->seg_override = seg;
  429. }
  430. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  431. struct x86_emulate_ops *ops, int seg)
  432. {
  433. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  434. return 0;
  435. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  436. }
  437. static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
  438. struct x86_emulate_ops *ops,
  439. struct decode_cache *c)
  440. {
  441. if (!c->has_seg_override)
  442. return 0;
  443. return c->seg_override;
  444. }
  445. static ulong linear(struct x86_emulate_ctxt *ctxt,
  446. struct segmented_address addr)
  447. {
  448. struct decode_cache *c = &ctxt->decode;
  449. ulong la;
  450. la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
  451. if (c->ad_bytes != 8)
  452. la &= (u32)-1;
  453. return la;
  454. }
  455. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  456. u32 error, bool valid)
  457. {
  458. ctxt->exception.vector = vec;
  459. ctxt->exception.error_code = error;
  460. ctxt->exception.error_code_valid = valid;
  461. return X86EMUL_PROPAGATE_FAULT;
  462. }
  463. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  464. {
  465. return emulate_exception(ctxt, GP_VECTOR, err, true);
  466. }
  467. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  468. {
  469. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  470. }
  471. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  472. {
  473. return emulate_exception(ctxt, TS_VECTOR, err, true);
  474. }
  475. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  476. {
  477. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  478. }
  479. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  480. {
  481. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  482. }
  483. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  484. struct x86_emulate_ops *ops,
  485. unsigned long eip, u8 *dest)
  486. {
  487. struct fetch_cache *fc = &ctxt->decode.fetch;
  488. int rc;
  489. int size, cur_size;
  490. if (eip == fc->end) {
  491. cur_size = fc->end - fc->start;
  492. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  493. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  494. size, ctxt->vcpu, &ctxt->exception);
  495. if (rc != X86EMUL_CONTINUE)
  496. return rc;
  497. fc->end += size;
  498. }
  499. *dest = fc->data[eip - fc->start];
  500. return X86EMUL_CONTINUE;
  501. }
  502. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  503. struct x86_emulate_ops *ops,
  504. unsigned long eip, void *dest, unsigned size)
  505. {
  506. int rc;
  507. /* x86 instructions are limited to 15 bytes. */
  508. if (eip + size - ctxt->eip > 15)
  509. return X86EMUL_UNHANDLEABLE;
  510. while (size--) {
  511. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  512. if (rc != X86EMUL_CONTINUE)
  513. return rc;
  514. }
  515. return X86EMUL_CONTINUE;
  516. }
  517. /*
  518. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  519. * pointer into the block that addresses the relevant register.
  520. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  521. */
  522. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  523. int highbyte_regs)
  524. {
  525. void *p;
  526. p = &regs[modrm_reg];
  527. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  528. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  529. return p;
  530. }
  531. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  532. struct x86_emulate_ops *ops,
  533. struct segmented_address addr,
  534. u16 *size, unsigned long *address, int op_bytes)
  535. {
  536. int rc;
  537. if (op_bytes == 2)
  538. op_bytes = 3;
  539. *address = 0;
  540. rc = ops->read_std(linear(ctxt, addr), (unsigned long *)size, 2,
  541. ctxt->vcpu, &ctxt->exception);
  542. if (rc != X86EMUL_CONTINUE)
  543. return rc;
  544. addr.ea += 2;
  545. rc = ops->read_std(linear(ctxt, addr), address, op_bytes,
  546. ctxt->vcpu, &ctxt->exception);
  547. return rc;
  548. }
  549. static int test_cc(unsigned int condition, unsigned int flags)
  550. {
  551. int rc = 0;
  552. switch ((condition & 15) >> 1) {
  553. case 0: /* o */
  554. rc |= (flags & EFLG_OF);
  555. break;
  556. case 1: /* b/c/nae */
  557. rc |= (flags & EFLG_CF);
  558. break;
  559. case 2: /* z/e */
  560. rc |= (flags & EFLG_ZF);
  561. break;
  562. case 3: /* be/na */
  563. rc |= (flags & (EFLG_CF|EFLG_ZF));
  564. break;
  565. case 4: /* s */
  566. rc |= (flags & EFLG_SF);
  567. break;
  568. case 5: /* p/pe */
  569. rc |= (flags & EFLG_PF);
  570. break;
  571. case 7: /* le/ng */
  572. rc |= (flags & EFLG_ZF);
  573. /* fall through */
  574. case 6: /* l/nge */
  575. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  576. break;
  577. }
  578. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  579. return (!!rc ^ (condition & 1));
  580. }
  581. static void fetch_register_operand(struct operand *op)
  582. {
  583. switch (op->bytes) {
  584. case 1:
  585. op->val = *(u8 *)op->addr.reg;
  586. break;
  587. case 2:
  588. op->val = *(u16 *)op->addr.reg;
  589. break;
  590. case 4:
  591. op->val = *(u32 *)op->addr.reg;
  592. break;
  593. case 8:
  594. op->val = *(u64 *)op->addr.reg;
  595. break;
  596. }
  597. }
  598. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  599. {
  600. ctxt->ops->get_fpu(ctxt);
  601. switch (reg) {
  602. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  603. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  604. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  605. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  606. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  607. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  608. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  609. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  610. #ifdef CONFIG_X86_64
  611. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  612. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  613. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  614. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  615. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  616. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  617. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  618. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  619. #endif
  620. default: BUG();
  621. }
  622. ctxt->ops->put_fpu(ctxt);
  623. }
  624. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  625. int reg)
  626. {
  627. ctxt->ops->get_fpu(ctxt);
  628. switch (reg) {
  629. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  630. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  631. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  632. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  633. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  634. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  635. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  636. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  637. #ifdef CONFIG_X86_64
  638. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  639. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  640. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  641. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  642. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  643. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  644. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  645. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  646. #endif
  647. default: BUG();
  648. }
  649. ctxt->ops->put_fpu(ctxt);
  650. }
  651. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  652. struct operand *op,
  653. struct decode_cache *c,
  654. int inhibit_bytereg)
  655. {
  656. unsigned reg = c->modrm_reg;
  657. int highbyte_regs = c->rex_prefix == 0;
  658. if (!(c->d & ModRM))
  659. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  660. if (c->d & Sse) {
  661. op->type = OP_XMM;
  662. op->bytes = 16;
  663. op->addr.xmm = reg;
  664. read_sse_reg(ctxt, &op->vec_val, reg);
  665. return;
  666. }
  667. op->type = OP_REG;
  668. if ((c->d & ByteOp) && !inhibit_bytereg) {
  669. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  670. op->bytes = 1;
  671. } else {
  672. op->addr.reg = decode_register(reg, c->regs, 0);
  673. op->bytes = c->op_bytes;
  674. }
  675. fetch_register_operand(op);
  676. op->orig_val = op->val;
  677. }
  678. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  679. struct x86_emulate_ops *ops,
  680. struct operand *op)
  681. {
  682. struct decode_cache *c = &ctxt->decode;
  683. u8 sib;
  684. int index_reg = 0, base_reg = 0, scale;
  685. int rc = X86EMUL_CONTINUE;
  686. ulong modrm_ea = 0;
  687. if (c->rex_prefix) {
  688. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  689. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  690. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  691. }
  692. c->modrm = insn_fetch(u8, 1, c->eip);
  693. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  694. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  695. c->modrm_rm |= (c->modrm & 0x07);
  696. c->modrm_seg = VCPU_SREG_DS;
  697. if (c->modrm_mod == 3) {
  698. op->type = OP_REG;
  699. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  700. op->addr.reg = decode_register(c->modrm_rm,
  701. c->regs, c->d & ByteOp);
  702. if (c->d & Sse) {
  703. op->type = OP_XMM;
  704. op->bytes = 16;
  705. op->addr.xmm = c->modrm_rm;
  706. read_sse_reg(ctxt, &op->vec_val, c->modrm_rm);
  707. return rc;
  708. }
  709. fetch_register_operand(op);
  710. return rc;
  711. }
  712. op->type = OP_MEM;
  713. if (c->ad_bytes == 2) {
  714. unsigned bx = c->regs[VCPU_REGS_RBX];
  715. unsigned bp = c->regs[VCPU_REGS_RBP];
  716. unsigned si = c->regs[VCPU_REGS_RSI];
  717. unsigned di = c->regs[VCPU_REGS_RDI];
  718. /* 16-bit ModR/M decode. */
  719. switch (c->modrm_mod) {
  720. case 0:
  721. if (c->modrm_rm == 6)
  722. modrm_ea += insn_fetch(u16, 2, c->eip);
  723. break;
  724. case 1:
  725. modrm_ea += insn_fetch(s8, 1, c->eip);
  726. break;
  727. case 2:
  728. modrm_ea += insn_fetch(u16, 2, c->eip);
  729. break;
  730. }
  731. switch (c->modrm_rm) {
  732. case 0:
  733. modrm_ea += bx + si;
  734. break;
  735. case 1:
  736. modrm_ea += bx + di;
  737. break;
  738. case 2:
  739. modrm_ea += bp + si;
  740. break;
  741. case 3:
  742. modrm_ea += bp + di;
  743. break;
  744. case 4:
  745. modrm_ea += si;
  746. break;
  747. case 5:
  748. modrm_ea += di;
  749. break;
  750. case 6:
  751. if (c->modrm_mod != 0)
  752. modrm_ea += bp;
  753. break;
  754. case 7:
  755. modrm_ea += bx;
  756. break;
  757. }
  758. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  759. (c->modrm_rm == 6 && c->modrm_mod != 0))
  760. c->modrm_seg = VCPU_SREG_SS;
  761. modrm_ea = (u16)modrm_ea;
  762. } else {
  763. /* 32/64-bit ModR/M decode. */
  764. if ((c->modrm_rm & 7) == 4) {
  765. sib = insn_fetch(u8, 1, c->eip);
  766. index_reg |= (sib >> 3) & 7;
  767. base_reg |= sib & 7;
  768. scale = sib >> 6;
  769. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  770. modrm_ea += insn_fetch(s32, 4, c->eip);
  771. else
  772. modrm_ea += c->regs[base_reg];
  773. if (index_reg != 4)
  774. modrm_ea += c->regs[index_reg] << scale;
  775. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  776. if (ctxt->mode == X86EMUL_MODE_PROT64)
  777. c->rip_relative = 1;
  778. } else
  779. modrm_ea += c->regs[c->modrm_rm];
  780. switch (c->modrm_mod) {
  781. case 0:
  782. if (c->modrm_rm == 5)
  783. modrm_ea += insn_fetch(s32, 4, c->eip);
  784. break;
  785. case 1:
  786. modrm_ea += insn_fetch(s8, 1, c->eip);
  787. break;
  788. case 2:
  789. modrm_ea += insn_fetch(s32, 4, c->eip);
  790. break;
  791. }
  792. }
  793. op->addr.mem.ea = modrm_ea;
  794. done:
  795. return rc;
  796. }
  797. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  798. struct x86_emulate_ops *ops,
  799. struct operand *op)
  800. {
  801. struct decode_cache *c = &ctxt->decode;
  802. int rc = X86EMUL_CONTINUE;
  803. op->type = OP_MEM;
  804. switch (c->ad_bytes) {
  805. case 2:
  806. op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
  807. break;
  808. case 4:
  809. op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
  810. break;
  811. case 8:
  812. op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
  813. break;
  814. }
  815. done:
  816. return rc;
  817. }
  818. static void fetch_bit_operand(struct decode_cache *c)
  819. {
  820. long sv = 0, mask;
  821. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  822. mask = ~(c->dst.bytes * 8 - 1);
  823. if (c->src.bytes == 2)
  824. sv = (s16)c->src.val & (s16)mask;
  825. else if (c->src.bytes == 4)
  826. sv = (s32)c->src.val & (s32)mask;
  827. c->dst.addr.mem.ea += (sv >> 3);
  828. }
  829. /* only subword offset */
  830. c->src.val &= (c->dst.bytes << 3) - 1;
  831. }
  832. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  833. struct x86_emulate_ops *ops,
  834. unsigned long addr, void *dest, unsigned size)
  835. {
  836. int rc;
  837. struct read_cache *mc = &ctxt->decode.mem_read;
  838. while (size) {
  839. int n = min(size, 8u);
  840. size -= n;
  841. if (mc->pos < mc->end)
  842. goto read_cached;
  843. rc = ops->read_emulated(addr, mc->data + mc->end, n,
  844. &ctxt->exception, ctxt->vcpu);
  845. if (rc != X86EMUL_CONTINUE)
  846. return rc;
  847. mc->end += n;
  848. read_cached:
  849. memcpy(dest, mc->data + mc->pos, n);
  850. mc->pos += n;
  851. dest += n;
  852. addr += n;
  853. }
  854. return X86EMUL_CONTINUE;
  855. }
  856. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  857. struct x86_emulate_ops *ops,
  858. unsigned int size, unsigned short port,
  859. void *dest)
  860. {
  861. struct read_cache *rc = &ctxt->decode.io_read;
  862. if (rc->pos == rc->end) { /* refill pio read ahead */
  863. struct decode_cache *c = &ctxt->decode;
  864. unsigned int in_page, n;
  865. unsigned int count = c->rep_prefix ?
  866. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  867. in_page = (ctxt->eflags & EFLG_DF) ?
  868. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  869. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  870. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  871. count);
  872. if (n == 0)
  873. n = 1;
  874. rc->pos = rc->end = 0;
  875. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  876. return 0;
  877. rc->end = n * size;
  878. }
  879. memcpy(dest, rc->data + rc->pos, size);
  880. rc->pos += size;
  881. return 1;
  882. }
  883. static u32 desc_limit_scaled(struct desc_struct *desc)
  884. {
  885. u32 limit = get_desc_limit(desc);
  886. return desc->g ? (limit << 12) | 0xfff : limit;
  887. }
  888. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  889. struct x86_emulate_ops *ops,
  890. u16 selector, struct desc_ptr *dt)
  891. {
  892. if (selector & 1 << 2) {
  893. struct desc_struct desc;
  894. memset (dt, 0, sizeof *dt);
  895. if (!ops->get_cached_descriptor(&desc, NULL, VCPU_SREG_LDTR,
  896. ctxt->vcpu))
  897. return;
  898. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  899. dt->address = get_desc_base(&desc);
  900. } else
  901. ops->get_gdt(dt, ctxt->vcpu);
  902. }
  903. /* allowed just for 8 bytes segments */
  904. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  905. struct x86_emulate_ops *ops,
  906. u16 selector, struct desc_struct *desc)
  907. {
  908. struct desc_ptr dt;
  909. u16 index = selector >> 3;
  910. int ret;
  911. ulong addr;
  912. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  913. if (dt.size < index * 8 + 7)
  914. return emulate_gp(ctxt, selector & 0xfffc);
  915. addr = dt.address + index * 8;
  916. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu,
  917. &ctxt->exception);
  918. return ret;
  919. }
  920. /* allowed just for 8 bytes segments */
  921. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  922. struct x86_emulate_ops *ops,
  923. u16 selector, struct desc_struct *desc)
  924. {
  925. struct desc_ptr dt;
  926. u16 index = selector >> 3;
  927. ulong addr;
  928. int ret;
  929. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  930. if (dt.size < index * 8 + 7)
  931. return emulate_gp(ctxt, selector & 0xfffc);
  932. addr = dt.address + index * 8;
  933. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu,
  934. &ctxt->exception);
  935. return ret;
  936. }
  937. /* Does not support long mode */
  938. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  939. struct x86_emulate_ops *ops,
  940. u16 selector, int seg)
  941. {
  942. struct desc_struct seg_desc;
  943. u8 dpl, rpl, cpl;
  944. unsigned err_vec = GP_VECTOR;
  945. u32 err_code = 0;
  946. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  947. int ret;
  948. memset(&seg_desc, 0, sizeof seg_desc);
  949. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  950. || ctxt->mode == X86EMUL_MODE_REAL) {
  951. /* set real mode segment descriptor */
  952. set_desc_base(&seg_desc, selector << 4);
  953. set_desc_limit(&seg_desc, 0xffff);
  954. seg_desc.type = 3;
  955. seg_desc.p = 1;
  956. seg_desc.s = 1;
  957. goto load;
  958. }
  959. /* NULL selector is not valid for TR, CS and SS */
  960. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  961. && null_selector)
  962. goto exception;
  963. /* TR should be in GDT only */
  964. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  965. goto exception;
  966. if (null_selector) /* for NULL selector skip all following checks */
  967. goto load;
  968. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  969. if (ret != X86EMUL_CONTINUE)
  970. return ret;
  971. err_code = selector & 0xfffc;
  972. err_vec = GP_VECTOR;
  973. /* can't load system descriptor into segment selecor */
  974. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  975. goto exception;
  976. if (!seg_desc.p) {
  977. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  978. goto exception;
  979. }
  980. rpl = selector & 3;
  981. dpl = seg_desc.dpl;
  982. cpl = ops->cpl(ctxt->vcpu);
  983. switch (seg) {
  984. case VCPU_SREG_SS:
  985. /*
  986. * segment is not a writable data segment or segment
  987. * selector's RPL != CPL or segment selector's RPL != CPL
  988. */
  989. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  990. goto exception;
  991. break;
  992. case VCPU_SREG_CS:
  993. if (!(seg_desc.type & 8))
  994. goto exception;
  995. if (seg_desc.type & 4) {
  996. /* conforming */
  997. if (dpl > cpl)
  998. goto exception;
  999. } else {
  1000. /* nonconforming */
  1001. if (rpl > cpl || dpl != cpl)
  1002. goto exception;
  1003. }
  1004. /* CS(RPL) <- CPL */
  1005. selector = (selector & 0xfffc) | cpl;
  1006. break;
  1007. case VCPU_SREG_TR:
  1008. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1009. goto exception;
  1010. break;
  1011. case VCPU_SREG_LDTR:
  1012. if (seg_desc.s || seg_desc.type != 2)
  1013. goto exception;
  1014. break;
  1015. default: /* DS, ES, FS, or GS */
  1016. /*
  1017. * segment is not a data or readable code segment or
  1018. * ((segment is a data or nonconforming code segment)
  1019. * and (both RPL and CPL > DPL))
  1020. */
  1021. if ((seg_desc.type & 0xa) == 0x8 ||
  1022. (((seg_desc.type & 0xc) != 0xc) &&
  1023. (rpl > dpl && cpl > dpl)))
  1024. goto exception;
  1025. break;
  1026. }
  1027. if (seg_desc.s) {
  1028. /* mark segment as accessed */
  1029. seg_desc.type |= 1;
  1030. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1031. if (ret != X86EMUL_CONTINUE)
  1032. return ret;
  1033. }
  1034. load:
  1035. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  1036. ops->set_cached_descriptor(&seg_desc, 0, seg, ctxt->vcpu);
  1037. return X86EMUL_CONTINUE;
  1038. exception:
  1039. emulate_exception(ctxt, err_vec, err_code, true);
  1040. return X86EMUL_PROPAGATE_FAULT;
  1041. }
  1042. static void write_register_operand(struct operand *op)
  1043. {
  1044. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1045. switch (op->bytes) {
  1046. case 1:
  1047. *(u8 *)op->addr.reg = (u8)op->val;
  1048. break;
  1049. case 2:
  1050. *(u16 *)op->addr.reg = (u16)op->val;
  1051. break;
  1052. case 4:
  1053. *op->addr.reg = (u32)op->val;
  1054. break; /* 64b: zero-extend */
  1055. case 8:
  1056. *op->addr.reg = op->val;
  1057. break;
  1058. }
  1059. }
  1060. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1061. struct x86_emulate_ops *ops)
  1062. {
  1063. int rc;
  1064. struct decode_cache *c = &ctxt->decode;
  1065. switch (c->dst.type) {
  1066. case OP_REG:
  1067. write_register_operand(&c->dst);
  1068. break;
  1069. case OP_MEM:
  1070. if (c->lock_prefix)
  1071. rc = ops->cmpxchg_emulated(
  1072. linear(ctxt, c->dst.addr.mem),
  1073. &c->dst.orig_val,
  1074. &c->dst.val,
  1075. c->dst.bytes,
  1076. &ctxt->exception,
  1077. ctxt->vcpu);
  1078. else
  1079. rc = ops->write_emulated(
  1080. linear(ctxt, c->dst.addr.mem),
  1081. &c->dst.val,
  1082. c->dst.bytes,
  1083. &ctxt->exception,
  1084. ctxt->vcpu);
  1085. if (rc != X86EMUL_CONTINUE)
  1086. return rc;
  1087. break;
  1088. case OP_XMM:
  1089. write_sse_reg(ctxt, &c->dst.vec_val, c->dst.addr.xmm);
  1090. break;
  1091. case OP_NONE:
  1092. /* no writeback */
  1093. break;
  1094. default:
  1095. break;
  1096. }
  1097. return X86EMUL_CONTINUE;
  1098. }
  1099. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1100. struct x86_emulate_ops *ops)
  1101. {
  1102. struct decode_cache *c = &ctxt->decode;
  1103. c->dst.type = OP_MEM;
  1104. c->dst.bytes = c->op_bytes;
  1105. c->dst.val = c->src.val;
  1106. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1107. c->dst.addr.mem.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1108. c->dst.addr.mem.seg = VCPU_SREG_SS;
  1109. }
  1110. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1111. struct x86_emulate_ops *ops,
  1112. void *dest, int len)
  1113. {
  1114. struct decode_cache *c = &ctxt->decode;
  1115. int rc;
  1116. struct segmented_address addr;
  1117. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1118. addr.seg = VCPU_SREG_SS;
  1119. rc = read_emulated(ctxt, ops, linear(ctxt, addr), dest, len);
  1120. if (rc != X86EMUL_CONTINUE)
  1121. return rc;
  1122. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1123. return rc;
  1124. }
  1125. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1126. struct x86_emulate_ops *ops,
  1127. void *dest, int len)
  1128. {
  1129. int rc;
  1130. unsigned long val, change_mask;
  1131. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1132. int cpl = ops->cpl(ctxt->vcpu);
  1133. rc = emulate_pop(ctxt, ops, &val, len);
  1134. if (rc != X86EMUL_CONTINUE)
  1135. return rc;
  1136. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1137. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1138. switch(ctxt->mode) {
  1139. case X86EMUL_MODE_PROT64:
  1140. case X86EMUL_MODE_PROT32:
  1141. case X86EMUL_MODE_PROT16:
  1142. if (cpl == 0)
  1143. change_mask |= EFLG_IOPL;
  1144. if (cpl <= iopl)
  1145. change_mask |= EFLG_IF;
  1146. break;
  1147. case X86EMUL_MODE_VM86:
  1148. if (iopl < 3)
  1149. return emulate_gp(ctxt, 0);
  1150. change_mask |= EFLG_IF;
  1151. break;
  1152. default: /* real mode */
  1153. change_mask |= (EFLG_IOPL | EFLG_IF);
  1154. break;
  1155. }
  1156. *(unsigned long *)dest =
  1157. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1158. return rc;
  1159. }
  1160. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1161. struct x86_emulate_ops *ops, int seg)
  1162. {
  1163. struct decode_cache *c = &ctxt->decode;
  1164. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1165. emulate_push(ctxt, ops);
  1166. }
  1167. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1168. struct x86_emulate_ops *ops, int seg)
  1169. {
  1170. struct decode_cache *c = &ctxt->decode;
  1171. unsigned long selector;
  1172. int rc;
  1173. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1174. if (rc != X86EMUL_CONTINUE)
  1175. return rc;
  1176. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1177. return rc;
  1178. }
  1179. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1180. struct x86_emulate_ops *ops)
  1181. {
  1182. struct decode_cache *c = &ctxt->decode;
  1183. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1184. int rc = X86EMUL_CONTINUE;
  1185. int reg = VCPU_REGS_RAX;
  1186. while (reg <= VCPU_REGS_RDI) {
  1187. (reg == VCPU_REGS_RSP) ?
  1188. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1189. emulate_push(ctxt, ops);
  1190. rc = writeback(ctxt, ops);
  1191. if (rc != X86EMUL_CONTINUE)
  1192. return rc;
  1193. ++reg;
  1194. }
  1195. /* Disable writeback. */
  1196. c->dst.type = OP_NONE;
  1197. return rc;
  1198. }
  1199. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1200. struct x86_emulate_ops *ops)
  1201. {
  1202. struct decode_cache *c = &ctxt->decode;
  1203. int rc = X86EMUL_CONTINUE;
  1204. int reg = VCPU_REGS_RDI;
  1205. while (reg >= VCPU_REGS_RAX) {
  1206. if (reg == VCPU_REGS_RSP) {
  1207. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1208. c->op_bytes);
  1209. --reg;
  1210. }
  1211. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1212. if (rc != X86EMUL_CONTINUE)
  1213. break;
  1214. --reg;
  1215. }
  1216. return rc;
  1217. }
  1218. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1219. struct x86_emulate_ops *ops, int irq)
  1220. {
  1221. struct decode_cache *c = &ctxt->decode;
  1222. int rc;
  1223. struct desc_ptr dt;
  1224. gva_t cs_addr;
  1225. gva_t eip_addr;
  1226. u16 cs, eip;
  1227. /* TODO: Add limit checks */
  1228. c->src.val = ctxt->eflags;
  1229. emulate_push(ctxt, ops);
  1230. rc = writeback(ctxt, ops);
  1231. if (rc != X86EMUL_CONTINUE)
  1232. return rc;
  1233. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1234. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1235. emulate_push(ctxt, ops);
  1236. rc = writeback(ctxt, ops);
  1237. if (rc != X86EMUL_CONTINUE)
  1238. return rc;
  1239. c->src.val = c->eip;
  1240. emulate_push(ctxt, ops);
  1241. rc = writeback(ctxt, ops);
  1242. if (rc != X86EMUL_CONTINUE)
  1243. return rc;
  1244. c->dst.type = OP_NONE;
  1245. ops->get_idt(&dt, ctxt->vcpu);
  1246. eip_addr = dt.address + (irq << 2);
  1247. cs_addr = dt.address + (irq << 2) + 2;
  1248. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &ctxt->exception);
  1249. if (rc != X86EMUL_CONTINUE)
  1250. return rc;
  1251. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &ctxt->exception);
  1252. if (rc != X86EMUL_CONTINUE)
  1253. return rc;
  1254. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1255. if (rc != X86EMUL_CONTINUE)
  1256. return rc;
  1257. c->eip = eip;
  1258. return rc;
  1259. }
  1260. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1261. struct x86_emulate_ops *ops, int irq)
  1262. {
  1263. switch(ctxt->mode) {
  1264. case X86EMUL_MODE_REAL:
  1265. return emulate_int_real(ctxt, ops, irq);
  1266. case X86EMUL_MODE_VM86:
  1267. case X86EMUL_MODE_PROT16:
  1268. case X86EMUL_MODE_PROT32:
  1269. case X86EMUL_MODE_PROT64:
  1270. default:
  1271. /* Protected mode interrupts unimplemented yet */
  1272. return X86EMUL_UNHANDLEABLE;
  1273. }
  1274. }
  1275. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1276. struct x86_emulate_ops *ops)
  1277. {
  1278. struct decode_cache *c = &ctxt->decode;
  1279. int rc = X86EMUL_CONTINUE;
  1280. unsigned long temp_eip = 0;
  1281. unsigned long temp_eflags = 0;
  1282. unsigned long cs = 0;
  1283. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1284. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1285. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1286. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1287. /* TODO: Add stack limit check */
  1288. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1289. if (rc != X86EMUL_CONTINUE)
  1290. return rc;
  1291. if (temp_eip & ~0xffff)
  1292. return emulate_gp(ctxt, 0);
  1293. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1294. if (rc != X86EMUL_CONTINUE)
  1295. return rc;
  1296. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1297. if (rc != X86EMUL_CONTINUE)
  1298. return rc;
  1299. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1300. if (rc != X86EMUL_CONTINUE)
  1301. return rc;
  1302. c->eip = temp_eip;
  1303. if (c->op_bytes == 4)
  1304. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1305. else if (c->op_bytes == 2) {
  1306. ctxt->eflags &= ~0xffff;
  1307. ctxt->eflags |= temp_eflags;
  1308. }
  1309. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1310. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1311. return rc;
  1312. }
  1313. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1314. struct x86_emulate_ops* ops)
  1315. {
  1316. switch(ctxt->mode) {
  1317. case X86EMUL_MODE_REAL:
  1318. return emulate_iret_real(ctxt, ops);
  1319. case X86EMUL_MODE_VM86:
  1320. case X86EMUL_MODE_PROT16:
  1321. case X86EMUL_MODE_PROT32:
  1322. case X86EMUL_MODE_PROT64:
  1323. default:
  1324. /* iret from protected mode unimplemented yet */
  1325. return X86EMUL_UNHANDLEABLE;
  1326. }
  1327. }
  1328. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1329. struct x86_emulate_ops *ops)
  1330. {
  1331. struct decode_cache *c = &ctxt->decode;
  1332. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1333. }
  1334. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1335. {
  1336. struct decode_cache *c = &ctxt->decode;
  1337. switch (c->modrm_reg) {
  1338. case 0: /* rol */
  1339. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1340. break;
  1341. case 1: /* ror */
  1342. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1343. break;
  1344. case 2: /* rcl */
  1345. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1346. break;
  1347. case 3: /* rcr */
  1348. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1349. break;
  1350. case 4: /* sal/shl */
  1351. case 6: /* sal/shl */
  1352. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1353. break;
  1354. case 5: /* shr */
  1355. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1356. break;
  1357. case 7: /* sar */
  1358. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1359. break;
  1360. }
  1361. }
  1362. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1363. struct x86_emulate_ops *ops)
  1364. {
  1365. struct decode_cache *c = &ctxt->decode;
  1366. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1367. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1368. u8 de = 0;
  1369. switch (c->modrm_reg) {
  1370. case 0 ... 1: /* test */
  1371. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1372. break;
  1373. case 2: /* not */
  1374. c->dst.val = ~c->dst.val;
  1375. break;
  1376. case 3: /* neg */
  1377. emulate_1op("neg", c->dst, ctxt->eflags);
  1378. break;
  1379. case 4: /* mul */
  1380. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1381. break;
  1382. case 5: /* imul */
  1383. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1384. break;
  1385. case 6: /* div */
  1386. emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
  1387. ctxt->eflags, de);
  1388. break;
  1389. case 7: /* idiv */
  1390. emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
  1391. ctxt->eflags, de);
  1392. break;
  1393. default:
  1394. return X86EMUL_UNHANDLEABLE;
  1395. }
  1396. if (de)
  1397. return emulate_de(ctxt);
  1398. return X86EMUL_CONTINUE;
  1399. }
  1400. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1401. struct x86_emulate_ops *ops)
  1402. {
  1403. struct decode_cache *c = &ctxt->decode;
  1404. switch (c->modrm_reg) {
  1405. case 0: /* inc */
  1406. emulate_1op("inc", c->dst, ctxt->eflags);
  1407. break;
  1408. case 1: /* dec */
  1409. emulate_1op("dec", c->dst, ctxt->eflags);
  1410. break;
  1411. case 2: /* call near abs */ {
  1412. long int old_eip;
  1413. old_eip = c->eip;
  1414. c->eip = c->src.val;
  1415. c->src.val = old_eip;
  1416. emulate_push(ctxt, ops);
  1417. break;
  1418. }
  1419. case 4: /* jmp abs */
  1420. c->eip = c->src.val;
  1421. break;
  1422. case 6: /* push */
  1423. emulate_push(ctxt, ops);
  1424. break;
  1425. }
  1426. return X86EMUL_CONTINUE;
  1427. }
  1428. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1429. struct x86_emulate_ops *ops)
  1430. {
  1431. struct decode_cache *c = &ctxt->decode;
  1432. u64 old = c->dst.orig_val64;
  1433. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1434. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1435. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1436. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1437. ctxt->eflags &= ~EFLG_ZF;
  1438. } else {
  1439. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1440. (u32) c->regs[VCPU_REGS_RBX];
  1441. ctxt->eflags |= EFLG_ZF;
  1442. }
  1443. return X86EMUL_CONTINUE;
  1444. }
  1445. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1446. struct x86_emulate_ops *ops)
  1447. {
  1448. struct decode_cache *c = &ctxt->decode;
  1449. int rc;
  1450. unsigned long cs;
  1451. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1452. if (rc != X86EMUL_CONTINUE)
  1453. return rc;
  1454. if (c->op_bytes == 4)
  1455. c->eip = (u32)c->eip;
  1456. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1457. if (rc != X86EMUL_CONTINUE)
  1458. return rc;
  1459. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1460. return rc;
  1461. }
  1462. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1463. struct x86_emulate_ops *ops, int seg)
  1464. {
  1465. struct decode_cache *c = &ctxt->decode;
  1466. unsigned short sel;
  1467. int rc;
  1468. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1469. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1470. if (rc != X86EMUL_CONTINUE)
  1471. return rc;
  1472. c->dst.val = c->src.val;
  1473. return rc;
  1474. }
  1475. static inline void
  1476. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1477. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1478. struct desc_struct *ss)
  1479. {
  1480. memset(cs, 0, sizeof(struct desc_struct));
  1481. ops->get_cached_descriptor(cs, NULL, VCPU_SREG_CS, ctxt->vcpu);
  1482. memset(ss, 0, sizeof(struct desc_struct));
  1483. cs->l = 0; /* will be adjusted later */
  1484. set_desc_base(cs, 0); /* flat segment */
  1485. cs->g = 1; /* 4kb granularity */
  1486. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1487. cs->type = 0x0b; /* Read, Execute, Accessed */
  1488. cs->s = 1;
  1489. cs->dpl = 0; /* will be adjusted later */
  1490. cs->p = 1;
  1491. cs->d = 1;
  1492. set_desc_base(ss, 0); /* flat segment */
  1493. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1494. ss->g = 1; /* 4kb granularity */
  1495. ss->s = 1;
  1496. ss->type = 0x03; /* Read/Write, Accessed */
  1497. ss->d = 1; /* 32bit stack segment */
  1498. ss->dpl = 0;
  1499. ss->p = 1;
  1500. }
  1501. static int
  1502. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1503. {
  1504. struct decode_cache *c = &ctxt->decode;
  1505. struct desc_struct cs, ss;
  1506. u64 msr_data;
  1507. u16 cs_sel, ss_sel;
  1508. /* syscall is not available in real mode */
  1509. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1510. ctxt->mode == X86EMUL_MODE_VM86)
  1511. return emulate_ud(ctxt);
  1512. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1513. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1514. msr_data >>= 32;
  1515. cs_sel = (u16)(msr_data & 0xfffc);
  1516. ss_sel = (u16)(msr_data + 8);
  1517. if (is_long_mode(ctxt->vcpu)) {
  1518. cs.d = 0;
  1519. cs.l = 1;
  1520. }
  1521. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1522. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1523. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1524. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1525. c->regs[VCPU_REGS_RCX] = c->eip;
  1526. if (is_long_mode(ctxt->vcpu)) {
  1527. #ifdef CONFIG_X86_64
  1528. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1529. ops->get_msr(ctxt->vcpu,
  1530. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1531. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1532. c->eip = msr_data;
  1533. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1534. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1535. #endif
  1536. } else {
  1537. /* legacy mode */
  1538. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1539. c->eip = (u32)msr_data;
  1540. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1541. }
  1542. return X86EMUL_CONTINUE;
  1543. }
  1544. static int
  1545. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1546. {
  1547. struct decode_cache *c = &ctxt->decode;
  1548. struct desc_struct cs, ss;
  1549. u64 msr_data;
  1550. u16 cs_sel, ss_sel;
  1551. /* inject #GP if in real mode */
  1552. if (ctxt->mode == X86EMUL_MODE_REAL)
  1553. return emulate_gp(ctxt, 0);
  1554. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1555. * Therefore, we inject an #UD.
  1556. */
  1557. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1558. return emulate_ud(ctxt);
  1559. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1560. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1561. switch (ctxt->mode) {
  1562. case X86EMUL_MODE_PROT32:
  1563. if ((msr_data & 0xfffc) == 0x0)
  1564. return emulate_gp(ctxt, 0);
  1565. break;
  1566. case X86EMUL_MODE_PROT64:
  1567. if (msr_data == 0x0)
  1568. return emulate_gp(ctxt, 0);
  1569. break;
  1570. }
  1571. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1572. cs_sel = (u16)msr_data;
  1573. cs_sel &= ~SELECTOR_RPL_MASK;
  1574. ss_sel = cs_sel + 8;
  1575. ss_sel &= ~SELECTOR_RPL_MASK;
  1576. if (ctxt->mode == X86EMUL_MODE_PROT64
  1577. || is_long_mode(ctxt->vcpu)) {
  1578. cs.d = 0;
  1579. cs.l = 1;
  1580. }
  1581. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1582. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1583. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1584. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1585. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1586. c->eip = msr_data;
  1587. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1588. c->regs[VCPU_REGS_RSP] = msr_data;
  1589. return X86EMUL_CONTINUE;
  1590. }
  1591. static int
  1592. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1593. {
  1594. struct decode_cache *c = &ctxt->decode;
  1595. struct desc_struct cs, ss;
  1596. u64 msr_data;
  1597. int usermode;
  1598. u16 cs_sel, ss_sel;
  1599. /* inject #GP if in real mode or Virtual 8086 mode */
  1600. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1601. ctxt->mode == X86EMUL_MODE_VM86)
  1602. return emulate_gp(ctxt, 0);
  1603. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1604. if ((c->rex_prefix & 0x8) != 0x0)
  1605. usermode = X86EMUL_MODE_PROT64;
  1606. else
  1607. usermode = X86EMUL_MODE_PROT32;
  1608. cs.dpl = 3;
  1609. ss.dpl = 3;
  1610. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1611. switch (usermode) {
  1612. case X86EMUL_MODE_PROT32:
  1613. cs_sel = (u16)(msr_data + 16);
  1614. if ((msr_data & 0xfffc) == 0x0)
  1615. return emulate_gp(ctxt, 0);
  1616. ss_sel = (u16)(msr_data + 24);
  1617. break;
  1618. case X86EMUL_MODE_PROT64:
  1619. cs_sel = (u16)(msr_data + 32);
  1620. if (msr_data == 0x0)
  1621. return emulate_gp(ctxt, 0);
  1622. ss_sel = cs_sel + 8;
  1623. cs.d = 0;
  1624. cs.l = 1;
  1625. break;
  1626. }
  1627. cs_sel |= SELECTOR_RPL_MASK;
  1628. ss_sel |= SELECTOR_RPL_MASK;
  1629. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1630. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1631. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1632. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1633. c->eip = c->regs[VCPU_REGS_RDX];
  1634. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1635. return X86EMUL_CONTINUE;
  1636. }
  1637. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1638. struct x86_emulate_ops *ops)
  1639. {
  1640. int iopl;
  1641. if (ctxt->mode == X86EMUL_MODE_REAL)
  1642. return false;
  1643. if (ctxt->mode == X86EMUL_MODE_VM86)
  1644. return true;
  1645. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1646. return ops->cpl(ctxt->vcpu) > iopl;
  1647. }
  1648. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1649. struct x86_emulate_ops *ops,
  1650. u16 port, u16 len)
  1651. {
  1652. struct desc_struct tr_seg;
  1653. u32 base3;
  1654. int r;
  1655. u16 io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1656. unsigned mask = (1 << len) - 1;
  1657. unsigned long base;
  1658. ops->get_cached_descriptor(&tr_seg, &base3, VCPU_SREG_TR, ctxt->vcpu);
  1659. if (!tr_seg.p)
  1660. return false;
  1661. if (desc_limit_scaled(&tr_seg) < 103)
  1662. return false;
  1663. base = get_desc_base(&tr_seg);
  1664. #ifdef CONFIG_X86_64
  1665. base |= ((u64)base3) << 32;
  1666. #endif
  1667. r = ops->read_std(base + 102, &io_bitmap_ptr, 2, ctxt->vcpu, NULL);
  1668. if (r != X86EMUL_CONTINUE)
  1669. return false;
  1670. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1671. return false;
  1672. r = ops->read_std(base + io_bitmap_ptr + port/8, &perm, 2, ctxt->vcpu,
  1673. NULL);
  1674. if (r != X86EMUL_CONTINUE)
  1675. return false;
  1676. if ((perm >> bit_idx) & mask)
  1677. return false;
  1678. return true;
  1679. }
  1680. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1681. struct x86_emulate_ops *ops,
  1682. u16 port, u16 len)
  1683. {
  1684. if (ctxt->perm_ok)
  1685. return true;
  1686. if (emulator_bad_iopl(ctxt, ops))
  1687. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1688. return false;
  1689. ctxt->perm_ok = true;
  1690. return true;
  1691. }
  1692. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1693. struct x86_emulate_ops *ops,
  1694. struct tss_segment_16 *tss)
  1695. {
  1696. struct decode_cache *c = &ctxt->decode;
  1697. tss->ip = c->eip;
  1698. tss->flag = ctxt->eflags;
  1699. tss->ax = c->regs[VCPU_REGS_RAX];
  1700. tss->cx = c->regs[VCPU_REGS_RCX];
  1701. tss->dx = c->regs[VCPU_REGS_RDX];
  1702. tss->bx = c->regs[VCPU_REGS_RBX];
  1703. tss->sp = c->regs[VCPU_REGS_RSP];
  1704. tss->bp = c->regs[VCPU_REGS_RBP];
  1705. tss->si = c->regs[VCPU_REGS_RSI];
  1706. tss->di = c->regs[VCPU_REGS_RDI];
  1707. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1708. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1709. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1710. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1711. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1712. }
  1713. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1714. struct x86_emulate_ops *ops,
  1715. struct tss_segment_16 *tss)
  1716. {
  1717. struct decode_cache *c = &ctxt->decode;
  1718. int ret;
  1719. c->eip = tss->ip;
  1720. ctxt->eflags = tss->flag | 2;
  1721. c->regs[VCPU_REGS_RAX] = tss->ax;
  1722. c->regs[VCPU_REGS_RCX] = tss->cx;
  1723. c->regs[VCPU_REGS_RDX] = tss->dx;
  1724. c->regs[VCPU_REGS_RBX] = tss->bx;
  1725. c->regs[VCPU_REGS_RSP] = tss->sp;
  1726. c->regs[VCPU_REGS_RBP] = tss->bp;
  1727. c->regs[VCPU_REGS_RSI] = tss->si;
  1728. c->regs[VCPU_REGS_RDI] = tss->di;
  1729. /*
  1730. * SDM says that segment selectors are loaded before segment
  1731. * descriptors
  1732. */
  1733. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1734. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1735. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1736. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1737. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1738. /*
  1739. * Now load segment descriptors. If fault happenes at this stage
  1740. * it is handled in a context of new task
  1741. */
  1742. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1743. if (ret != X86EMUL_CONTINUE)
  1744. return ret;
  1745. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1746. if (ret != X86EMUL_CONTINUE)
  1747. return ret;
  1748. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1749. if (ret != X86EMUL_CONTINUE)
  1750. return ret;
  1751. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1752. if (ret != X86EMUL_CONTINUE)
  1753. return ret;
  1754. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1755. if (ret != X86EMUL_CONTINUE)
  1756. return ret;
  1757. return X86EMUL_CONTINUE;
  1758. }
  1759. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1760. struct x86_emulate_ops *ops,
  1761. u16 tss_selector, u16 old_tss_sel,
  1762. ulong old_tss_base, struct desc_struct *new_desc)
  1763. {
  1764. struct tss_segment_16 tss_seg;
  1765. int ret;
  1766. u32 new_tss_base = get_desc_base(new_desc);
  1767. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1768. &ctxt->exception);
  1769. if (ret != X86EMUL_CONTINUE)
  1770. /* FIXME: need to provide precise fault address */
  1771. return ret;
  1772. save_state_to_tss16(ctxt, ops, &tss_seg);
  1773. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1774. &ctxt->exception);
  1775. if (ret != X86EMUL_CONTINUE)
  1776. /* FIXME: need to provide precise fault address */
  1777. return ret;
  1778. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1779. &ctxt->exception);
  1780. if (ret != X86EMUL_CONTINUE)
  1781. /* FIXME: need to provide precise fault address */
  1782. return ret;
  1783. if (old_tss_sel != 0xffff) {
  1784. tss_seg.prev_task_link = old_tss_sel;
  1785. ret = ops->write_std(new_tss_base,
  1786. &tss_seg.prev_task_link,
  1787. sizeof tss_seg.prev_task_link,
  1788. ctxt->vcpu, &ctxt->exception);
  1789. if (ret != X86EMUL_CONTINUE)
  1790. /* FIXME: need to provide precise fault address */
  1791. return ret;
  1792. }
  1793. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1794. }
  1795. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1796. struct x86_emulate_ops *ops,
  1797. struct tss_segment_32 *tss)
  1798. {
  1799. struct decode_cache *c = &ctxt->decode;
  1800. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1801. tss->eip = c->eip;
  1802. tss->eflags = ctxt->eflags;
  1803. tss->eax = c->regs[VCPU_REGS_RAX];
  1804. tss->ecx = c->regs[VCPU_REGS_RCX];
  1805. tss->edx = c->regs[VCPU_REGS_RDX];
  1806. tss->ebx = c->regs[VCPU_REGS_RBX];
  1807. tss->esp = c->regs[VCPU_REGS_RSP];
  1808. tss->ebp = c->regs[VCPU_REGS_RBP];
  1809. tss->esi = c->regs[VCPU_REGS_RSI];
  1810. tss->edi = c->regs[VCPU_REGS_RDI];
  1811. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1812. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1813. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1814. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1815. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1816. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1817. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1818. }
  1819. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1820. struct x86_emulate_ops *ops,
  1821. struct tss_segment_32 *tss)
  1822. {
  1823. struct decode_cache *c = &ctxt->decode;
  1824. int ret;
  1825. if (ops->set_cr(3, tss->cr3, ctxt->vcpu))
  1826. return emulate_gp(ctxt, 0);
  1827. c->eip = tss->eip;
  1828. ctxt->eflags = tss->eflags | 2;
  1829. c->regs[VCPU_REGS_RAX] = tss->eax;
  1830. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1831. c->regs[VCPU_REGS_RDX] = tss->edx;
  1832. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1833. c->regs[VCPU_REGS_RSP] = tss->esp;
  1834. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1835. c->regs[VCPU_REGS_RSI] = tss->esi;
  1836. c->regs[VCPU_REGS_RDI] = tss->edi;
  1837. /*
  1838. * SDM says that segment selectors are loaded before segment
  1839. * descriptors
  1840. */
  1841. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1842. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1843. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1844. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1845. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1846. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1847. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1848. /*
  1849. * Now load segment descriptors. If fault happenes at this stage
  1850. * it is handled in a context of new task
  1851. */
  1852. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1853. if (ret != X86EMUL_CONTINUE)
  1854. return ret;
  1855. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1856. if (ret != X86EMUL_CONTINUE)
  1857. return ret;
  1858. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1859. if (ret != X86EMUL_CONTINUE)
  1860. return ret;
  1861. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1862. if (ret != X86EMUL_CONTINUE)
  1863. return ret;
  1864. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1865. if (ret != X86EMUL_CONTINUE)
  1866. return ret;
  1867. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1868. if (ret != X86EMUL_CONTINUE)
  1869. return ret;
  1870. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1871. if (ret != X86EMUL_CONTINUE)
  1872. return ret;
  1873. return X86EMUL_CONTINUE;
  1874. }
  1875. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1876. struct x86_emulate_ops *ops,
  1877. u16 tss_selector, u16 old_tss_sel,
  1878. ulong old_tss_base, struct desc_struct *new_desc)
  1879. {
  1880. struct tss_segment_32 tss_seg;
  1881. int ret;
  1882. u32 new_tss_base = get_desc_base(new_desc);
  1883. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1884. &ctxt->exception);
  1885. if (ret != X86EMUL_CONTINUE)
  1886. /* FIXME: need to provide precise fault address */
  1887. return ret;
  1888. save_state_to_tss32(ctxt, ops, &tss_seg);
  1889. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1890. &ctxt->exception);
  1891. if (ret != X86EMUL_CONTINUE)
  1892. /* FIXME: need to provide precise fault address */
  1893. return ret;
  1894. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1895. &ctxt->exception);
  1896. if (ret != X86EMUL_CONTINUE)
  1897. /* FIXME: need to provide precise fault address */
  1898. return ret;
  1899. if (old_tss_sel != 0xffff) {
  1900. tss_seg.prev_task_link = old_tss_sel;
  1901. ret = ops->write_std(new_tss_base,
  1902. &tss_seg.prev_task_link,
  1903. sizeof tss_seg.prev_task_link,
  1904. ctxt->vcpu, &ctxt->exception);
  1905. if (ret != X86EMUL_CONTINUE)
  1906. /* FIXME: need to provide precise fault address */
  1907. return ret;
  1908. }
  1909. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1910. }
  1911. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1912. struct x86_emulate_ops *ops,
  1913. u16 tss_selector, int reason,
  1914. bool has_error_code, u32 error_code)
  1915. {
  1916. struct desc_struct curr_tss_desc, next_tss_desc;
  1917. int ret;
  1918. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1919. ulong old_tss_base =
  1920. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1921. u32 desc_limit;
  1922. /* FIXME: old_tss_base == ~0 ? */
  1923. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1924. if (ret != X86EMUL_CONTINUE)
  1925. return ret;
  1926. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1927. if (ret != X86EMUL_CONTINUE)
  1928. return ret;
  1929. /* FIXME: check that next_tss_desc is tss */
  1930. if (reason != TASK_SWITCH_IRET) {
  1931. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1932. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl)
  1933. return emulate_gp(ctxt, 0);
  1934. }
  1935. desc_limit = desc_limit_scaled(&next_tss_desc);
  1936. if (!next_tss_desc.p ||
  1937. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1938. desc_limit < 0x2b)) {
  1939. emulate_ts(ctxt, tss_selector & 0xfffc);
  1940. return X86EMUL_PROPAGATE_FAULT;
  1941. }
  1942. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1943. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1944. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1945. &curr_tss_desc);
  1946. }
  1947. if (reason == TASK_SWITCH_IRET)
  1948. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1949. /* set back link to prev task only if NT bit is set in eflags
  1950. note that old_tss_sel is not used afetr this point */
  1951. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1952. old_tss_sel = 0xffff;
  1953. if (next_tss_desc.type & 8)
  1954. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1955. old_tss_base, &next_tss_desc);
  1956. else
  1957. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1958. old_tss_base, &next_tss_desc);
  1959. if (ret != X86EMUL_CONTINUE)
  1960. return ret;
  1961. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1962. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1963. if (reason != TASK_SWITCH_IRET) {
  1964. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1965. write_segment_descriptor(ctxt, ops, tss_selector,
  1966. &next_tss_desc);
  1967. }
  1968. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1969. ops->set_cached_descriptor(&next_tss_desc, 0, VCPU_SREG_TR, ctxt->vcpu);
  1970. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1971. if (has_error_code) {
  1972. struct decode_cache *c = &ctxt->decode;
  1973. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1974. c->lock_prefix = 0;
  1975. c->src.val = (unsigned long) error_code;
  1976. emulate_push(ctxt, ops);
  1977. }
  1978. return ret;
  1979. }
  1980. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1981. u16 tss_selector, int reason,
  1982. bool has_error_code, u32 error_code)
  1983. {
  1984. struct x86_emulate_ops *ops = ctxt->ops;
  1985. struct decode_cache *c = &ctxt->decode;
  1986. int rc;
  1987. c->eip = ctxt->eip;
  1988. c->dst.type = OP_NONE;
  1989. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1990. has_error_code, error_code);
  1991. if (rc == X86EMUL_CONTINUE) {
  1992. rc = writeback(ctxt, ops);
  1993. if (rc == X86EMUL_CONTINUE)
  1994. ctxt->eip = c->eip;
  1995. }
  1996. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1997. }
  1998. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  1999. int reg, struct operand *op)
  2000. {
  2001. struct decode_cache *c = &ctxt->decode;
  2002. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2003. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2004. op->addr.mem.ea = register_address(c, c->regs[reg]);
  2005. op->addr.mem.seg = seg;
  2006. }
  2007. static int em_push(struct x86_emulate_ctxt *ctxt)
  2008. {
  2009. emulate_push(ctxt, ctxt->ops);
  2010. return X86EMUL_CONTINUE;
  2011. }
  2012. static int em_das(struct x86_emulate_ctxt *ctxt)
  2013. {
  2014. struct decode_cache *c = &ctxt->decode;
  2015. u8 al, old_al;
  2016. bool af, cf, old_cf;
  2017. cf = ctxt->eflags & X86_EFLAGS_CF;
  2018. al = c->dst.val;
  2019. old_al = al;
  2020. old_cf = cf;
  2021. cf = false;
  2022. af = ctxt->eflags & X86_EFLAGS_AF;
  2023. if ((al & 0x0f) > 9 || af) {
  2024. al -= 6;
  2025. cf = old_cf | (al >= 250);
  2026. af = true;
  2027. } else {
  2028. af = false;
  2029. }
  2030. if (old_al > 0x99 || old_cf) {
  2031. al -= 0x60;
  2032. cf = true;
  2033. }
  2034. c->dst.val = al;
  2035. /* Set PF, ZF, SF */
  2036. c->src.type = OP_IMM;
  2037. c->src.val = 0;
  2038. c->src.bytes = 1;
  2039. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2040. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2041. if (cf)
  2042. ctxt->eflags |= X86_EFLAGS_CF;
  2043. if (af)
  2044. ctxt->eflags |= X86_EFLAGS_AF;
  2045. return X86EMUL_CONTINUE;
  2046. }
  2047. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2048. {
  2049. struct decode_cache *c = &ctxt->decode;
  2050. u16 sel, old_cs;
  2051. ulong old_eip;
  2052. int rc;
  2053. old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2054. old_eip = c->eip;
  2055. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2056. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  2057. return X86EMUL_CONTINUE;
  2058. c->eip = 0;
  2059. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2060. c->src.val = old_cs;
  2061. emulate_push(ctxt, ctxt->ops);
  2062. rc = writeback(ctxt, ctxt->ops);
  2063. if (rc != X86EMUL_CONTINUE)
  2064. return rc;
  2065. c->src.val = old_eip;
  2066. emulate_push(ctxt, ctxt->ops);
  2067. rc = writeback(ctxt, ctxt->ops);
  2068. if (rc != X86EMUL_CONTINUE)
  2069. return rc;
  2070. c->dst.type = OP_NONE;
  2071. return X86EMUL_CONTINUE;
  2072. }
  2073. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2074. {
  2075. struct decode_cache *c = &ctxt->decode;
  2076. int rc;
  2077. c->dst.type = OP_REG;
  2078. c->dst.addr.reg = &c->eip;
  2079. c->dst.bytes = c->op_bytes;
  2080. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  2081. if (rc != X86EMUL_CONTINUE)
  2082. return rc;
  2083. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  2084. return X86EMUL_CONTINUE;
  2085. }
  2086. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2087. {
  2088. struct decode_cache *c = &ctxt->decode;
  2089. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  2090. return X86EMUL_CONTINUE;
  2091. }
  2092. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2093. {
  2094. struct decode_cache *c = &ctxt->decode;
  2095. c->dst.val = c->src2.val;
  2096. return em_imul(ctxt);
  2097. }
  2098. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2099. {
  2100. struct decode_cache *c = &ctxt->decode;
  2101. c->dst.type = OP_REG;
  2102. c->dst.bytes = c->src.bytes;
  2103. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2104. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2105. return X86EMUL_CONTINUE;
  2106. }
  2107. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2108. {
  2109. unsigned cpl = ctxt->ops->cpl(ctxt->vcpu);
  2110. struct decode_cache *c = &ctxt->decode;
  2111. u64 tsc = 0;
  2112. if (cpl > 0 && (ctxt->ops->get_cr(4, ctxt->vcpu) & X86_CR4_TSD))
  2113. return emulate_gp(ctxt, 0);
  2114. ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
  2115. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2116. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2117. return X86EMUL_CONTINUE;
  2118. }
  2119. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2120. {
  2121. struct decode_cache *c = &ctxt->decode;
  2122. c->dst.val = c->src.val;
  2123. return X86EMUL_CONTINUE;
  2124. }
  2125. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2126. {
  2127. struct decode_cache *c = &ctxt->decode;
  2128. memcpy(&c->dst.vec_val, &c->src.vec_val, c->op_bytes);
  2129. return X86EMUL_CONTINUE;
  2130. }
  2131. #define D(_y) { .flags = (_y) }
  2132. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2133. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2134. .check_perm = (_p) }
  2135. #define N D(0)
  2136. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2137. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2138. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2139. #define II(_f, _e, _i) \
  2140. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2141. #define IIP(_f, _e, _i, _p) \
  2142. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2143. .check_perm = (_p) }
  2144. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2145. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2146. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2147. #define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM), \
  2148. D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock), \
  2149. D2bv(((_f) & ~Lock) | DstAcc | SrcImm)
  2150. static struct opcode group1[] = {
  2151. X7(D(Lock)), N
  2152. };
  2153. static struct opcode group1A[] = {
  2154. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2155. };
  2156. static struct opcode group3[] = {
  2157. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2158. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2159. X4(D(SrcMem | ModRM)),
  2160. };
  2161. static struct opcode group4[] = {
  2162. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2163. N, N, N, N, N, N,
  2164. };
  2165. static struct opcode group5[] = {
  2166. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2167. D(SrcMem | ModRM | Stack),
  2168. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2169. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2170. D(SrcMem | ModRM | Stack), N,
  2171. };
  2172. static struct group_dual group7 = { {
  2173. N, N, DI(ModRM | SrcMem | Priv, lgdt), DI(ModRM | SrcMem | Priv, lidt),
  2174. DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
  2175. DI(SrcMem16 | ModRM | Mov | Priv, lmsw),
  2176. DI(SrcMem | ModRM | ByteOp | Priv | NoAccess, invlpg),
  2177. }, {
  2178. D(SrcNone | ModRM | Priv | VendorSpecific), N,
  2179. N, D(SrcNone | ModRM | Priv | VendorSpecific),
  2180. DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
  2181. DI(SrcMem16 | ModRM | Mov | Priv, lmsw), N,
  2182. } };
  2183. static struct opcode group8[] = {
  2184. N, N, N, N,
  2185. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2186. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2187. };
  2188. static struct group_dual group9 = { {
  2189. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2190. }, {
  2191. N, N, N, N, N, N, N, N,
  2192. } };
  2193. static struct opcode group11[] = {
  2194. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2195. };
  2196. static struct gprefix pfx_0f_6f_0f_7f = {
  2197. N, N, N, I(Sse, em_movdqu),
  2198. };
  2199. static struct opcode opcode_table[256] = {
  2200. /* 0x00 - 0x07 */
  2201. D6ALU(Lock),
  2202. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2203. /* 0x08 - 0x0F */
  2204. D6ALU(Lock),
  2205. D(ImplicitOps | Stack | No64), N,
  2206. /* 0x10 - 0x17 */
  2207. D6ALU(Lock),
  2208. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2209. /* 0x18 - 0x1F */
  2210. D6ALU(Lock),
  2211. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2212. /* 0x20 - 0x27 */
  2213. D6ALU(Lock), N, N,
  2214. /* 0x28 - 0x2F */
  2215. D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
  2216. /* 0x30 - 0x37 */
  2217. D6ALU(Lock), N, N,
  2218. /* 0x38 - 0x3F */
  2219. D6ALU(0), N, N,
  2220. /* 0x40 - 0x4F */
  2221. X16(D(DstReg)),
  2222. /* 0x50 - 0x57 */
  2223. X8(I(SrcReg | Stack, em_push)),
  2224. /* 0x58 - 0x5F */
  2225. X8(D(DstReg | Stack)),
  2226. /* 0x60 - 0x67 */
  2227. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2228. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2229. N, N, N, N,
  2230. /* 0x68 - 0x6F */
  2231. I(SrcImm | Mov | Stack, em_push),
  2232. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2233. I(SrcImmByte | Mov | Stack, em_push),
  2234. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2235. D2bv(DstDI | Mov | String), /* insb, insw/insd */
  2236. D2bv(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  2237. /* 0x70 - 0x7F */
  2238. X16(D(SrcImmByte)),
  2239. /* 0x80 - 0x87 */
  2240. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2241. G(DstMem | SrcImm | ModRM | Group, group1),
  2242. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2243. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2244. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2245. /* 0x88 - 0x8F */
  2246. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2247. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2248. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2249. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2250. /* 0x90 - 0x97 */
  2251. X8(D(SrcAcc | DstReg)),
  2252. /* 0x98 - 0x9F */
  2253. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2254. I(SrcImmFAddr | No64, em_call_far), N,
  2255. DI(ImplicitOps | Stack, pushf), DI(ImplicitOps | Stack, popf), N, N,
  2256. /* 0xA0 - 0xA7 */
  2257. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2258. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2259. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2260. D2bv(SrcSI | DstDI | String),
  2261. /* 0xA8 - 0xAF */
  2262. D2bv(DstAcc | SrcImm),
  2263. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2264. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2265. D2bv(SrcAcc | DstDI | String),
  2266. /* 0xB0 - 0xB7 */
  2267. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2268. /* 0xB8 - 0xBF */
  2269. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2270. /* 0xC0 - 0xC7 */
  2271. D2bv(DstMem | SrcImmByte | ModRM),
  2272. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2273. D(ImplicitOps | Stack),
  2274. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2275. G(ByteOp, group11), G(0, group11),
  2276. /* 0xC8 - 0xCF */
  2277. N, N, N, D(ImplicitOps | Stack),
  2278. D(ImplicitOps), DI(SrcImmByte, intn),
  2279. D(ImplicitOps | No64), DI(ImplicitOps, iret),
  2280. /* 0xD0 - 0xD7 */
  2281. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2282. N, N, N, N,
  2283. /* 0xD8 - 0xDF */
  2284. N, N, N, N, N, N, N, N,
  2285. /* 0xE0 - 0xE7 */
  2286. X4(D(SrcImmByte)),
  2287. D2bv(SrcImmUByte | DstAcc), D2bv(SrcAcc | DstImmUByte),
  2288. /* 0xE8 - 0xEF */
  2289. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2290. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2291. D2bv(SrcNone | DstAcc), D2bv(SrcAcc | ImplicitOps),
  2292. /* 0xF0 - 0xF7 */
  2293. N, N, N, N,
  2294. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  2295. G(ByteOp, group3), G(0, group3),
  2296. /* 0xF8 - 0xFF */
  2297. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2298. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2299. };
  2300. static struct opcode twobyte_table[256] = {
  2301. /* 0x00 - 0x0F */
  2302. N, GD(0, &group7), N, N,
  2303. N, D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv), N,
  2304. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  2305. N, D(ImplicitOps | ModRM), N, N,
  2306. /* 0x10 - 0x1F */
  2307. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2308. /* 0x20 - 0x2F */
  2309. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  2310. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  2311. N, N, N, N,
  2312. N, N, N, N, N, N, N, N,
  2313. /* 0x30 - 0x3F */
  2314. D(ImplicitOps | Priv), II(ImplicitOps, em_rdtsc, rdtsc),
  2315. D(ImplicitOps | Priv), N,
  2316. D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv | VendorSpecific),
  2317. N, N,
  2318. N, N, N, N, N, N, N, N,
  2319. /* 0x40 - 0x4F */
  2320. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2321. /* 0x50 - 0x5F */
  2322. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2323. /* 0x60 - 0x6F */
  2324. N, N, N, N,
  2325. N, N, N, N,
  2326. N, N, N, N,
  2327. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2328. /* 0x70 - 0x7F */
  2329. N, N, N, N,
  2330. N, N, N, N,
  2331. N, N, N, N,
  2332. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2333. /* 0x80 - 0x8F */
  2334. X16(D(SrcImm)),
  2335. /* 0x90 - 0x9F */
  2336. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2337. /* 0xA0 - 0xA7 */
  2338. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2339. N, D(DstMem | SrcReg | ModRM | BitOp),
  2340. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2341. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2342. /* 0xA8 - 0xAF */
  2343. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2344. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2345. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2346. D(DstMem | SrcReg | Src2CL | ModRM),
  2347. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2348. /* 0xB0 - 0xB7 */
  2349. D2bv(DstMem | SrcReg | ModRM | Lock),
  2350. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2351. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2352. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2353. /* 0xB8 - 0xBF */
  2354. N, N,
  2355. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2356. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2357. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2358. /* 0xC0 - 0xCF */
  2359. D2bv(DstMem | SrcReg | ModRM | Lock),
  2360. N, D(DstMem | SrcReg | ModRM | Mov),
  2361. N, N, N, GD(0, &group9),
  2362. N, N, N, N, N, N, N, N,
  2363. /* 0xD0 - 0xDF */
  2364. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2365. /* 0xE0 - 0xEF */
  2366. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2367. /* 0xF0 - 0xFF */
  2368. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2369. };
  2370. #undef D
  2371. #undef N
  2372. #undef G
  2373. #undef GD
  2374. #undef I
  2375. #undef GP
  2376. #undef D2bv
  2377. #undef I2bv
  2378. #undef D6ALU
  2379. static unsigned imm_size(struct decode_cache *c)
  2380. {
  2381. unsigned size;
  2382. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2383. if (size == 8)
  2384. size = 4;
  2385. return size;
  2386. }
  2387. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2388. unsigned size, bool sign_extension)
  2389. {
  2390. struct decode_cache *c = &ctxt->decode;
  2391. struct x86_emulate_ops *ops = ctxt->ops;
  2392. int rc = X86EMUL_CONTINUE;
  2393. op->type = OP_IMM;
  2394. op->bytes = size;
  2395. op->addr.mem.ea = c->eip;
  2396. /* NB. Immediates are sign-extended as necessary. */
  2397. switch (op->bytes) {
  2398. case 1:
  2399. op->val = insn_fetch(s8, 1, c->eip);
  2400. break;
  2401. case 2:
  2402. op->val = insn_fetch(s16, 2, c->eip);
  2403. break;
  2404. case 4:
  2405. op->val = insn_fetch(s32, 4, c->eip);
  2406. break;
  2407. }
  2408. if (!sign_extension) {
  2409. switch (op->bytes) {
  2410. case 1:
  2411. op->val &= 0xff;
  2412. break;
  2413. case 2:
  2414. op->val &= 0xffff;
  2415. break;
  2416. case 4:
  2417. op->val &= 0xffffffff;
  2418. break;
  2419. }
  2420. }
  2421. done:
  2422. return rc;
  2423. }
  2424. int
  2425. x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  2426. {
  2427. struct x86_emulate_ops *ops = ctxt->ops;
  2428. struct decode_cache *c = &ctxt->decode;
  2429. int rc = X86EMUL_CONTINUE;
  2430. int mode = ctxt->mode;
  2431. int def_op_bytes, def_ad_bytes, dual, goffset, simd_prefix;
  2432. bool op_prefix = false;
  2433. struct opcode opcode, *g_mod012, *g_mod3;
  2434. struct operand memop = { .type = OP_NONE };
  2435. c->eip = ctxt->eip;
  2436. c->fetch.start = c->eip;
  2437. c->fetch.end = c->fetch.start + insn_len;
  2438. if (insn_len > 0)
  2439. memcpy(c->fetch.data, insn, insn_len);
  2440. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2441. switch (mode) {
  2442. case X86EMUL_MODE_REAL:
  2443. case X86EMUL_MODE_VM86:
  2444. case X86EMUL_MODE_PROT16:
  2445. def_op_bytes = def_ad_bytes = 2;
  2446. break;
  2447. case X86EMUL_MODE_PROT32:
  2448. def_op_bytes = def_ad_bytes = 4;
  2449. break;
  2450. #ifdef CONFIG_X86_64
  2451. case X86EMUL_MODE_PROT64:
  2452. def_op_bytes = 4;
  2453. def_ad_bytes = 8;
  2454. break;
  2455. #endif
  2456. default:
  2457. return -1;
  2458. }
  2459. c->op_bytes = def_op_bytes;
  2460. c->ad_bytes = def_ad_bytes;
  2461. /* Legacy prefixes. */
  2462. for (;;) {
  2463. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2464. case 0x66: /* operand-size override */
  2465. op_prefix = true;
  2466. /* switch between 2/4 bytes */
  2467. c->op_bytes = def_op_bytes ^ 6;
  2468. break;
  2469. case 0x67: /* address-size override */
  2470. if (mode == X86EMUL_MODE_PROT64)
  2471. /* switch between 4/8 bytes */
  2472. c->ad_bytes = def_ad_bytes ^ 12;
  2473. else
  2474. /* switch between 2/4 bytes */
  2475. c->ad_bytes = def_ad_bytes ^ 6;
  2476. break;
  2477. case 0x26: /* ES override */
  2478. case 0x2e: /* CS override */
  2479. case 0x36: /* SS override */
  2480. case 0x3e: /* DS override */
  2481. set_seg_override(c, (c->b >> 3) & 3);
  2482. break;
  2483. case 0x64: /* FS override */
  2484. case 0x65: /* GS override */
  2485. set_seg_override(c, c->b & 7);
  2486. break;
  2487. case 0x40 ... 0x4f: /* REX */
  2488. if (mode != X86EMUL_MODE_PROT64)
  2489. goto done_prefixes;
  2490. c->rex_prefix = c->b;
  2491. continue;
  2492. case 0xf0: /* LOCK */
  2493. c->lock_prefix = 1;
  2494. break;
  2495. case 0xf2: /* REPNE/REPNZ */
  2496. case 0xf3: /* REP/REPE/REPZ */
  2497. c->rep_prefix = c->b;
  2498. break;
  2499. default:
  2500. goto done_prefixes;
  2501. }
  2502. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2503. c->rex_prefix = 0;
  2504. }
  2505. done_prefixes:
  2506. /* REX prefix. */
  2507. if (c->rex_prefix & 8)
  2508. c->op_bytes = 8; /* REX.W */
  2509. /* Opcode byte(s). */
  2510. opcode = opcode_table[c->b];
  2511. /* Two-byte opcode? */
  2512. if (c->b == 0x0f) {
  2513. c->twobyte = 1;
  2514. c->b = insn_fetch(u8, 1, c->eip);
  2515. opcode = twobyte_table[c->b];
  2516. }
  2517. c->d = opcode.flags;
  2518. if (c->d & Group) {
  2519. dual = c->d & GroupDual;
  2520. c->modrm = insn_fetch(u8, 1, c->eip);
  2521. --c->eip;
  2522. if (c->d & GroupDual) {
  2523. g_mod012 = opcode.u.gdual->mod012;
  2524. g_mod3 = opcode.u.gdual->mod3;
  2525. } else
  2526. g_mod012 = g_mod3 = opcode.u.group;
  2527. c->d &= ~(Group | GroupDual);
  2528. goffset = (c->modrm >> 3) & 7;
  2529. if ((c->modrm >> 6) == 3)
  2530. opcode = g_mod3[goffset];
  2531. else
  2532. opcode = g_mod012[goffset];
  2533. c->d |= opcode.flags;
  2534. }
  2535. if (c->d & Prefix) {
  2536. if (c->rep_prefix && op_prefix)
  2537. return X86EMUL_UNHANDLEABLE;
  2538. simd_prefix = op_prefix ? 0x66 : c->rep_prefix;
  2539. switch (simd_prefix) {
  2540. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  2541. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  2542. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  2543. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  2544. }
  2545. c->d |= opcode.flags;
  2546. }
  2547. c->execute = opcode.u.execute;
  2548. c->check_perm = opcode.check_perm;
  2549. c->intercept = opcode.intercept;
  2550. /* Unrecognised? */
  2551. if (c->d == 0 || (c->d & Undefined))
  2552. return -1;
  2553. if (!(c->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  2554. return -1;
  2555. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2556. c->op_bytes = 8;
  2557. if (c->d & Op3264) {
  2558. if (mode == X86EMUL_MODE_PROT64)
  2559. c->op_bytes = 8;
  2560. else
  2561. c->op_bytes = 4;
  2562. }
  2563. if (c->d & Sse)
  2564. c->op_bytes = 16;
  2565. /* ModRM and SIB bytes. */
  2566. if (c->d & ModRM) {
  2567. rc = decode_modrm(ctxt, ops, &memop);
  2568. if (!c->has_seg_override)
  2569. set_seg_override(c, c->modrm_seg);
  2570. } else if (c->d & MemAbs)
  2571. rc = decode_abs(ctxt, ops, &memop);
  2572. if (rc != X86EMUL_CONTINUE)
  2573. goto done;
  2574. if (!c->has_seg_override)
  2575. set_seg_override(c, VCPU_SREG_DS);
  2576. memop.addr.mem.seg = seg_override(ctxt, ops, c);
  2577. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2578. memop.addr.mem.ea = (u32)memop.addr.mem.ea;
  2579. if (memop.type == OP_MEM && c->rip_relative)
  2580. memop.addr.mem.ea += c->eip;
  2581. /*
  2582. * Decode and fetch the source operand: register, memory
  2583. * or immediate.
  2584. */
  2585. switch (c->d & SrcMask) {
  2586. case SrcNone:
  2587. break;
  2588. case SrcReg:
  2589. decode_register_operand(ctxt, &c->src, c, 0);
  2590. break;
  2591. case SrcMem16:
  2592. memop.bytes = 2;
  2593. goto srcmem_common;
  2594. case SrcMem32:
  2595. memop.bytes = 4;
  2596. goto srcmem_common;
  2597. case SrcMem:
  2598. memop.bytes = (c->d & ByteOp) ? 1 :
  2599. c->op_bytes;
  2600. srcmem_common:
  2601. c->src = memop;
  2602. break;
  2603. case SrcImmU16:
  2604. rc = decode_imm(ctxt, &c->src, 2, false);
  2605. break;
  2606. case SrcImm:
  2607. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  2608. break;
  2609. case SrcImmU:
  2610. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  2611. break;
  2612. case SrcImmByte:
  2613. rc = decode_imm(ctxt, &c->src, 1, true);
  2614. break;
  2615. case SrcImmUByte:
  2616. rc = decode_imm(ctxt, &c->src, 1, false);
  2617. break;
  2618. case SrcAcc:
  2619. c->src.type = OP_REG;
  2620. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2621. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2622. fetch_register_operand(&c->src);
  2623. break;
  2624. case SrcOne:
  2625. c->src.bytes = 1;
  2626. c->src.val = 1;
  2627. break;
  2628. case SrcSI:
  2629. c->src.type = OP_MEM;
  2630. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2631. c->src.addr.mem.ea =
  2632. register_address(c, c->regs[VCPU_REGS_RSI]);
  2633. c->src.addr.mem.seg = seg_override(ctxt, ops, c),
  2634. c->src.val = 0;
  2635. break;
  2636. case SrcImmFAddr:
  2637. c->src.type = OP_IMM;
  2638. c->src.addr.mem.ea = c->eip;
  2639. c->src.bytes = c->op_bytes + 2;
  2640. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2641. break;
  2642. case SrcMemFAddr:
  2643. memop.bytes = c->op_bytes + 2;
  2644. goto srcmem_common;
  2645. break;
  2646. }
  2647. if (rc != X86EMUL_CONTINUE)
  2648. goto done;
  2649. /*
  2650. * Decode and fetch the second source operand: register, memory
  2651. * or immediate.
  2652. */
  2653. switch (c->d & Src2Mask) {
  2654. case Src2None:
  2655. break;
  2656. case Src2CL:
  2657. c->src2.bytes = 1;
  2658. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2659. break;
  2660. case Src2ImmByte:
  2661. rc = decode_imm(ctxt, &c->src2, 1, true);
  2662. break;
  2663. case Src2One:
  2664. c->src2.bytes = 1;
  2665. c->src2.val = 1;
  2666. break;
  2667. case Src2Imm:
  2668. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  2669. break;
  2670. }
  2671. if (rc != X86EMUL_CONTINUE)
  2672. goto done;
  2673. /* Decode and fetch the destination operand: register or memory. */
  2674. switch (c->d & DstMask) {
  2675. case DstReg:
  2676. decode_register_operand(ctxt, &c->dst, c,
  2677. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2678. break;
  2679. case DstImmUByte:
  2680. c->dst.type = OP_IMM;
  2681. c->dst.addr.mem.ea = c->eip;
  2682. c->dst.bytes = 1;
  2683. c->dst.val = insn_fetch(u8, 1, c->eip);
  2684. break;
  2685. case DstMem:
  2686. case DstMem64:
  2687. c->dst = memop;
  2688. if ((c->d & DstMask) == DstMem64)
  2689. c->dst.bytes = 8;
  2690. else
  2691. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2692. if (c->d & BitOp)
  2693. fetch_bit_operand(c);
  2694. c->dst.orig_val = c->dst.val;
  2695. break;
  2696. case DstAcc:
  2697. c->dst.type = OP_REG;
  2698. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2699. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2700. fetch_register_operand(&c->dst);
  2701. c->dst.orig_val = c->dst.val;
  2702. break;
  2703. case DstDI:
  2704. c->dst.type = OP_MEM;
  2705. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2706. c->dst.addr.mem.ea =
  2707. register_address(c, c->regs[VCPU_REGS_RDI]);
  2708. c->dst.addr.mem.seg = VCPU_SREG_ES;
  2709. c->dst.val = 0;
  2710. break;
  2711. case ImplicitOps:
  2712. /* Special instructions do their own operand decoding. */
  2713. default:
  2714. c->dst.type = OP_NONE; /* Disable writeback. */
  2715. return 0;
  2716. }
  2717. done:
  2718. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2719. }
  2720. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  2721. {
  2722. struct decode_cache *c = &ctxt->decode;
  2723. /* The second termination condition only applies for REPE
  2724. * and REPNE. Test if the repeat string operation prefix is
  2725. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2726. * corresponding termination condition according to:
  2727. * - if REPE/REPZ and ZF = 0 then done
  2728. * - if REPNE/REPNZ and ZF = 1 then done
  2729. */
  2730. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  2731. (c->b == 0xae) || (c->b == 0xaf))
  2732. && (((c->rep_prefix == REPE_PREFIX) &&
  2733. ((ctxt->eflags & EFLG_ZF) == 0))
  2734. || ((c->rep_prefix == REPNE_PREFIX) &&
  2735. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  2736. return true;
  2737. return false;
  2738. }
  2739. int
  2740. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2741. {
  2742. struct x86_emulate_ops *ops = ctxt->ops;
  2743. u64 msr_data;
  2744. struct decode_cache *c = &ctxt->decode;
  2745. int rc = X86EMUL_CONTINUE;
  2746. int saved_dst_type = c->dst.type;
  2747. int irq; /* Used for int 3, int, and into */
  2748. ctxt->decode.mem_read.pos = 0;
  2749. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2750. rc = emulate_ud(ctxt);
  2751. goto done;
  2752. }
  2753. /* LOCK prefix is allowed only with some instructions */
  2754. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2755. rc = emulate_ud(ctxt);
  2756. goto done;
  2757. }
  2758. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  2759. rc = emulate_ud(ctxt);
  2760. goto done;
  2761. }
  2762. if ((c->d & Sse)
  2763. && ((ops->get_cr(0, ctxt->vcpu) & X86_CR0_EM)
  2764. || !(ops->get_cr(4, ctxt->vcpu) & X86_CR4_OSFXSR))) {
  2765. rc = emulate_ud(ctxt);
  2766. goto done;
  2767. }
  2768. if ((c->d & Sse) && (ops->get_cr(0, ctxt->vcpu) & X86_CR0_TS)) {
  2769. rc = emulate_nm(ctxt);
  2770. goto done;
  2771. }
  2772. if (unlikely(ctxt->guest_mode) && c->intercept) {
  2773. rc = emulator_check_intercept(ctxt, c->intercept,
  2774. X86_ICPT_PRE_EXCEPT);
  2775. if (rc != X86EMUL_CONTINUE)
  2776. goto done;
  2777. }
  2778. /* Privileged instruction can be executed only in CPL=0 */
  2779. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2780. rc = emulate_gp(ctxt, 0);
  2781. goto done;
  2782. }
  2783. /* Instruction can only be executed in protected mode */
  2784. if ((c->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  2785. rc = emulate_ud(ctxt);
  2786. goto done;
  2787. }
  2788. /* Do instruction specific permission checks */
  2789. if (c->check_perm) {
  2790. rc = c->check_perm(ctxt);
  2791. if (rc != X86EMUL_CONTINUE)
  2792. goto done;
  2793. }
  2794. if (unlikely(ctxt->guest_mode) && c->intercept) {
  2795. rc = emulator_check_intercept(ctxt, c->intercept,
  2796. X86_ICPT_POST_EXCEPT);
  2797. if (rc != X86EMUL_CONTINUE)
  2798. goto done;
  2799. }
  2800. if (c->rep_prefix && (c->d & String)) {
  2801. /* All REP prefixes have the same first termination condition */
  2802. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2803. ctxt->eip = c->eip;
  2804. goto done;
  2805. }
  2806. }
  2807. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  2808. rc = read_emulated(ctxt, ops, linear(ctxt, c->src.addr.mem),
  2809. c->src.valptr, c->src.bytes);
  2810. if (rc != X86EMUL_CONTINUE)
  2811. goto done;
  2812. c->src.orig_val64 = c->src.val64;
  2813. }
  2814. if (c->src2.type == OP_MEM) {
  2815. rc = read_emulated(ctxt, ops, linear(ctxt, c->src2.addr.mem),
  2816. &c->src2.val, c->src2.bytes);
  2817. if (rc != X86EMUL_CONTINUE)
  2818. goto done;
  2819. }
  2820. if ((c->d & DstMask) == ImplicitOps)
  2821. goto special_insn;
  2822. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2823. /* optimisation - avoid slow emulated read if Mov */
  2824. rc = read_emulated(ctxt, ops, linear(ctxt, c->dst.addr.mem),
  2825. &c->dst.val, c->dst.bytes);
  2826. if (rc != X86EMUL_CONTINUE)
  2827. goto done;
  2828. }
  2829. c->dst.orig_val = c->dst.val;
  2830. special_insn:
  2831. if (unlikely(ctxt->guest_mode) && c->intercept) {
  2832. rc = emulator_check_intercept(ctxt, c->intercept,
  2833. X86_ICPT_POST_MEMACCESS);
  2834. if (rc != X86EMUL_CONTINUE)
  2835. goto done;
  2836. }
  2837. if (c->execute) {
  2838. rc = c->execute(ctxt);
  2839. if (rc != X86EMUL_CONTINUE)
  2840. goto done;
  2841. goto writeback;
  2842. }
  2843. if (c->twobyte)
  2844. goto twobyte_insn;
  2845. switch (c->b) {
  2846. case 0x00 ... 0x05:
  2847. add: /* add */
  2848. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2849. break;
  2850. case 0x06: /* push es */
  2851. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2852. break;
  2853. case 0x07: /* pop es */
  2854. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2855. break;
  2856. case 0x08 ... 0x0d:
  2857. or: /* or */
  2858. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2859. break;
  2860. case 0x0e: /* push cs */
  2861. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2862. break;
  2863. case 0x10 ... 0x15:
  2864. adc: /* adc */
  2865. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2866. break;
  2867. case 0x16: /* push ss */
  2868. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2869. break;
  2870. case 0x17: /* pop ss */
  2871. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2872. break;
  2873. case 0x18 ... 0x1d:
  2874. sbb: /* sbb */
  2875. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2876. break;
  2877. case 0x1e: /* push ds */
  2878. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2879. break;
  2880. case 0x1f: /* pop ds */
  2881. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2882. break;
  2883. case 0x20 ... 0x25:
  2884. and: /* and */
  2885. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2886. break;
  2887. case 0x28 ... 0x2d:
  2888. sub: /* sub */
  2889. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2890. break;
  2891. case 0x30 ... 0x35:
  2892. xor: /* xor */
  2893. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2894. break;
  2895. case 0x38 ... 0x3d:
  2896. cmp: /* cmp */
  2897. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2898. break;
  2899. case 0x40 ... 0x47: /* inc r16/r32 */
  2900. emulate_1op("inc", c->dst, ctxt->eflags);
  2901. break;
  2902. case 0x48 ... 0x4f: /* dec r16/r32 */
  2903. emulate_1op("dec", c->dst, ctxt->eflags);
  2904. break;
  2905. case 0x58 ... 0x5f: /* pop reg */
  2906. pop_instruction:
  2907. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2908. break;
  2909. case 0x60: /* pusha */
  2910. rc = emulate_pusha(ctxt, ops);
  2911. break;
  2912. case 0x61: /* popa */
  2913. rc = emulate_popa(ctxt, ops);
  2914. break;
  2915. case 0x63: /* movsxd */
  2916. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2917. goto cannot_emulate;
  2918. c->dst.val = (s32) c->src.val;
  2919. break;
  2920. case 0x6c: /* insb */
  2921. case 0x6d: /* insw/insd */
  2922. c->src.val = c->regs[VCPU_REGS_RDX];
  2923. goto do_io_in;
  2924. case 0x6e: /* outsb */
  2925. case 0x6f: /* outsw/outsd */
  2926. c->dst.val = c->regs[VCPU_REGS_RDX];
  2927. goto do_io_out;
  2928. break;
  2929. case 0x70 ... 0x7f: /* jcc (short) */
  2930. if (test_cc(c->b, ctxt->eflags))
  2931. jmp_rel(c, c->src.val);
  2932. break;
  2933. case 0x80 ... 0x83: /* Grp1 */
  2934. switch (c->modrm_reg) {
  2935. case 0:
  2936. goto add;
  2937. case 1:
  2938. goto or;
  2939. case 2:
  2940. goto adc;
  2941. case 3:
  2942. goto sbb;
  2943. case 4:
  2944. goto and;
  2945. case 5:
  2946. goto sub;
  2947. case 6:
  2948. goto xor;
  2949. case 7:
  2950. goto cmp;
  2951. }
  2952. break;
  2953. case 0x84 ... 0x85:
  2954. test:
  2955. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2956. break;
  2957. case 0x86 ... 0x87: /* xchg */
  2958. xchg:
  2959. /* Write back the register source. */
  2960. c->src.val = c->dst.val;
  2961. write_register_operand(&c->src);
  2962. /*
  2963. * Write back the memory destination with implicit LOCK
  2964. * prefix.
  2965. */
  2966. c->dst.val = c->src.orig_val;
  2967. c->lock_prefix = 1;
  2968. break;
  2969. case 0x8c: /* mov r/m, sreg */
  2970. if (c->modrm_reg > VCPU_SREG_GS) {
  2971. rc = emulate_ud(ctxt);
  2972. goto done;
  2973. }
  2974. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2975. break;
  2976. case 0x8d: /* lea r16/r32, m */
  2977. c->dst.val = c->src.addr.mem.ea;
  2978. break;
  2979. case 0x8e: { /* mov seg, r/m16 */
  2980. uint16_t sel;
  2981. sel = c->src.val;
  2982. if (c->modrm_reg == VCPU_SREG_CS ||
  2983. c->modrm_reg > VCPU_SREG_GS) {
  2984. rc = emulate_ud(ctxt);
  2985. goto done;
  2986. }
  2987. if (c->modrm_reg == VCPU_SREG_SS)
  2988. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2989. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2990. c->dst.type = OP_NONE; /* Disable writeback. */
  2991. break;
  2992. }
  2993. case 0x8f: /* pop (sole member of Grp1a) */
  2994. rc = emulate_grp1a(ctxt, ops);
  2995. break;
  2996. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2997. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2998. break;
  2999. goto xchg;
  3000. case 0x98: /* cbw/cwde/cdqe */
  3001. switch (c->op_bytes) {
  3002. case 2: c->dst.val = (s8)c->dst.val; break;
  3003. case 4: c->dst.val = (s16)c->dst.val; break;
  3004. case 8: c->dst.val = (s32)c->dst.val; break;
  3005. }
  3006. break;
  3007. case 0x9c: /* pushf */
  3008. c->src.val = (unsigned long) ctxt->eflags;
  3009. emulate_push(ctxt, ops);
  3010. break;
  3011. case 0x9d: /* popf */
  3012. c->dst.type = OP_REG;
  3013. c->dst.addr.reg = &ctxt->eflags;
  3014. c->dst.bytes = c->op_bytes;
  3015. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  3016. break;
  3017. case 0xa6 ... 0xa7: /* cmps */
  3018. c->dst.type = OP_NONE; /* Disable writeback. */
  3019. goto cmp;
  3020. case 0xa8 ... 0xa9: /* test ax, imm */
  3021. goto test;
  3022. case 0xae ... 0xaf: /* scas */
  3023. goto cmp;
  3024. case 0xc0 ... 0xc1:
  3025. emulate_grp2(ctxt);
  3026. break;
  3027. case 0xc3: /* ret */
  3028. c->dst.type = OP_REG;
  3029. c->dst.addr.reg = &c->eip;
  3030. c->dst.bytes = c->op_bytes;
  3031. goto pop_instruction;
  3032. case 0xc4: /* les */
  3033. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  3034. break;
  3035. case 0xc5: /* lds */
  3036. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  3037. break;
  3038. case 0xcb: /* ret far */
  3039. rc = emulate_ret_far(ctxt, ops);
  3040. break;
  3041. case 0xcc: /* int3 */
  3042. irq = 3;
  3043. goto do_interrupt;
  3044. case 0xcd: /* int n */
  3045. irq = c->src.val;
  3046. do_interrupt:
  3047. rc = emulate_int(ctxt, ops, irq);
  3048. break;
  3049. case 0xce: /* into */
  3050. if (ctxt->eflags & EFLG_OF) {
  3051. irq = 4;
  3052. goto do_interrupt;
  3053. }
  3054. break;
  3055. case 0xcf: /* iret */
  3056. rc = emulate_iret(ctxt, ops);
  3057. break;
  3058. case 0xd0 ... 0xd1: /* Grp2 */
  3059. emulate_grp2(ctxt);
  3060. break;
  3061. case 0xd2 ... 0xd3: /* Grp2 */
  3062. c->src.val = c->regs[VCPU_REGS_RCX];
  3063. emulate_grp2(ctxt);
  3064. break;
  3065. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  3066. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3067. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  3068. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  3069. jmp_rel(c, c->src.val);
  3070. break;
  3071. case 0xe3: /* jcxz/jecxz/jrcxz */
  3072. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  3073. jmp_rel(c, c->src.val);
  3074. break;
  3075. case 0xe4: /* inb */
  3076. case 0xe5: /* in */
  3077. goto do_io_in;
  3078. case 0xe6: /* outb */
  3079. case 0xe7: /* out */
  3080. goto do_io_out;
  3081. case 0xe8: /* call (near) */ {
  3082. long int rel = c->src.val;
  3083. c->src.val = (unsigned long) c->eip;
  3084. jmp_rel(c, rel);
  3085. emulate_push(ctxt, ops);
  3086. break;
  3087. }
  3088. case 0xe9: /* jmp rel */
  3089. goto jmp;
  3090. case 0xea: { /* jmp far */
  3091. unsigned short sel;
  3092. jump_far:
  3093. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  3094. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  3095. goto done;
  3096. c->eip = 0;
  3097. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  3098. break;
  3099. }
  3100. case 0xeb:
  3101. jmp: /* jmp rel short */
  3102. jmp_rel(c, c->src.val);
  3103. c->dst.type = OP_NONE; /* Disable writeback. */
  3104. break;
  3105. case 0xec: /* in al,dx */
  3106. case 0xed: /* in (e/r)ax,dx */
  3107. c->src.val = c->regs[VCPU_REGS_RDX];
  3108. do_io_in:
  3109. c->dst.bytes = min(c->dst.bytes, 4u);
  3110. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  3111. rc = emulate_gp(ctxt, 0);
  3112. goto done;
  3113. }
  3114. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  3115. &c->dst.val))
  3116. goto done; /* IO is needed */
  3117. break;
  3118. case 0xee: /* out dx,al */
  3119. case 0xef: /* out dx,(e/r)ax */
  3120. c->dst.val = c->regs[VCPU_REGS_RDX];
  3121. do_io_out:
  3122. c->src.bytes = min(c->src.bytes, 4u);
  3123. if (!emulator_io_permited(ctxt, ops, c->dst.val,
  3124. c->src.bytes)) {
  3125. rc = emulate_gp(ctxt, 0);
  3126. goto done;
  3127. }
  3128. ops->pio_out_emulated(c->src.bytes, c->dst.val,
  3129. &c->src.val, 1, ctxt->vcpu);
  3130. c->dst.type = OP_NONE; /* Disable writeback. */
  3131. break;
  3132. case 0xf4: /* hlt */
  3133. ctxt->vcpu->arch.halt_request = 1;
  3134. break;
  3135. case 0xf5: /* cmc */
  3136. /* complement carry flag from eflags reg */
  3137. ctxt->eflags ^= EFLG_CF;
  3138. break;
  3139. case 0xf6 ... 0xf7: /* Grp3 */
  3140. rc = emulate_grp3(ctxt, ops);
  3141. break;
  3142. case 0xf8: /* clc */
  3143. ctxt->eflags &= ~EFLG_CF;
  3144. break;
  3145. case 0xf9: /* stc */
  3146. ctxt->eflags |= EFLG_CF;
  3147. break;
  3148. case 0xfa: /* cli */
  3149. if (emulator_bad_iopl(ctxt, ops)) {
  3150. rc = emulate_gp(ctxt, 0);
  3151. goto done;
  3152. } else
  3153. ctxt->eflags &= ~X86_EFLAGS_IF;
  3154. break;
  3155. case 0xfb: /* sti */
  3156. if (emulator_bad_iopl(ctxt, ops)) {
  3157. rc = emulate_gp(ctxt, 0);
  3158. goto done;
  3159. } else {
  3160. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3161. ctxt->eflags |= X86_EFLAGS_IF;
  3162. }
  3163. break;
  3164. case 0xfc: /* cld */
  3165. ctxt->eflags &= ~EFLG_DF;
  3166. break;
  3167. case 0xfd: /* std */
  3168. ctxt->eflags |= EFLG_DF;
  3169. break;
  3170. case 0xfe: /* Grp4 */
  3171. grp45:
  3172. rc = emulate_grp45(ctxt, ops);
  3173. break;
  3174. case 0xff: /* Grp5 */
  3175. if (c->modrm_reg == 5)
  3176. goto jump_far;
  3177. goto grp45;
  3178. default:
  3179. goto cannot_emulate;
  3180. }
  3181. if (rc != X86EMUL_CONTINUE)
  3182. goto done;
  3183. writeback:
  3184. rc = writeback(ctxt, ops);
  3185. if (rc != X86EMUL_CONTINUE)
  3186. goto done;
  3187. /*
  3188. * restore dst type in case the decoding will be reused
  3189. * (happens for string instruction )
  3190. */
  3191. c->dst.type = saved_dst_type;
  3192. if ((c->d & SrcMask) == SrcSI)
  3193. string_addr_inc(ctxt, seg_override(ctxt, ops, c),
  3194. VCPU_REGS_RSI, &c->src);
  3195. if ((c->d & DstMask) == DstDI)
  3196. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3197. &c->dst);
  3198. if (c->rep_prefix && (c->d & String)) {
  3199. struct read_cache *r = &ctxt->decode.io_read;
  3200. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3201. if (!string_insn_completed(ctxt)) {
  3202. /*
  3203. * Re-enter guest when pio read ahead buffer is empty
  3204. * or, if it is not used, after each 1024 iteration.
  3205. */
  3206. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3207. (r->end == 0 || r->end != r->pos)) {
  3208. /*
  3209. * Reset read cache. Usually happens before
  3210. * decode, but since instruction is restarted
  3211. * we have to do it here.
  3212. */
  3213. ctxt->decode.mem_read.end = 0;
  3214. return EMULATION_RESTART;
  3215. }
  3216. goto done; /* skip rip writeback */
  3217. }
  3218. }
  3219. ctxt->eip = c->eip;
  3220. done:
  3221. if (rc == X86EMUL_PROPAGATE_FAULT)
  3222. ctxt->have_exception = true;
  3223. if (rc == X86EMUL_INTERCEPTED)
  3224. return EMULATION_INTERCEPTED;
  3225. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3226. twobyte_insn:
  3227. switch (c->b) {
  3228. case 0x01: /* lgdt, lidt, lmsw */
  3229. switch (c->modrm_reg) {
  3230. u16 size;
  3231. unsigned long address;
  3232. case 0: /* vmcall */
  3233. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3234. goto cannot_emulate;
  3235. rc = kvm_fix_hypercall(ctxt->vcpu);
  3236. if (rc != X86EMUL_CONTINUE)
  3237. goto done;
  3238. /* Let the processor re-execute the fixed hypercall */
  3239. c->eip = ctxt->eip;
  3240. /* Disable writeback. */
  3241. c->dst.type = OP_NONE;
  3242. break;
  3243. case 2: /* lgdt */
  3244. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3245. &size, &address, c->op_bytes);
  3246. if (rc != X86EMUL_CONTINUE)
  3247. goto done;
  3248. realmode_lgdt(ctxt->vcpu, size, address);
  3249. /* Disable writeback. */
  3250. c->dst.type = OP_NONE;
  3251. break;
  3252. case 3: /* lidt/vmmcall */
  3253. if (c->modrm_mod == 3) {
  3254. switch (c->modrm_rm) {
  3255. case 1:
  3256. rc = kvm_fix_hypercall(ctxt->vcpu);
  3257. break;
  3258. default:
  3259. goto cannot_emulate;
  3260. }
  3261. } else {
  3262. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3263. &size, &address,
  3264. c->op_bytes);
  3265. if (rc != X86EMUL_CONTINUE)
  3266. goto done;
  3267. realmode_lidt(ctxt->vcpu, size, address);
  3268. }
  3269. /* Disable writeback. */
  3270. c->dst.type = OP_NONE;
  3271. break;
  3272. case 4: /* smsw */
  3273. c->dst.bytes = 2;
  3274. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  3275. break;
  3276. case 6: /* lmsw */
  3277. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  3278. (c->src.val & 0x0f), ctxt->vcpu);
  3279. c->dst.type = OP_NONE;
  3280. break;
  3281. case 5: /* not defined */
  3282. emulate_ud(ctxt);
  3283. rc = X86EMUL_PROPAGATE_FAULT;
  3284. goto done;
  3285. case 7: /* invlpg*/
  3286. emulate_invlpg(ctxt->vcpu,
  3287. linear(ctxt, c->src.addr.mem));
  3288. /* Disable writeback. */
  3289. c->dst.type = OP_NONE;
  3290. break;
  3291. default:
  3292. goto cannot_emulate;
  3293. }
  3294. break;
  3295. case 0x05: /* syscall */
  3296. rc = emulate_syscall(ctxt, ops);
  3297. break;
  3298. case 0x06:
  3299. emulate_clts(ctxt->vcpu);
  3300. break;
  3301. case 0x09: /* wbinvd */
  3302. kvm_emulate_wbinvd(ctxt->vcpu);
  3303. break;
  3304. case 0x08: /* invd */
  3305. case 0x0d: /* GrpP (prefetch) */
  3306. case 0x18: /* Grp16 (prefetch/nop) */
  3307. break;
  3308. case 0x20: /* mov cr, reg */
  3309. switch (c->modrm_reg) {
  3310. case 1:
  3311. case 5 ... 7:
  3312. case 9 ... 15:
  3313. emulate_ud(ctxt);
  3314. rc = X86EMUL_PROPAGATE_FAULT;
  3315. goto done;
  3316. }
  3317. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  3318. break;
  3319. case 0x21: /* mov from dr to reg */
  3320. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3321. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3322. emulate_ud(ctxt);
  3323. rc = X86EMUL_PROPAGATE_FAULT;
  3324. goto done;
  3325. }
  3326. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3327. break;
  3328. case 0x22: /* mov reg, cr */
  3329. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3330. emulate_gp(ctxt, 0);
  3331. rc = X86EMUL_PROPAGATE_FAULT;
  3332. goto done;
  3333. }
  3334. c->dst.type = OP_NONE;
  3335. break;
  3336. case 0x23: /* mov from reg to dr */
  3337. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3338. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3339. emulate_ud(ctxt);
  3340. rc = X86EMUL_PROPAGATE_FAULT;
  3341. goto done;
  3342. }
  3343. if (ops->set_dr(c->modrm_reg, c->src.val &
  3344. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3345. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3346. /* #UD condition is already handled by the code above */
  3347. emulate_gp(ctxt, 0);
  3348. rc = X86EMUL_PROPAGATE_FAULT;
  3349. goto done;
  3350. }
  3351. c->dst.type = OP_NONE; /* no writeback */
  3352. break;
  3353. case 0x30:
  3354. /* wrmsr */
  3355. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3356. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3357. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3358. emulate_gp(ctxt, 0);
  3359. rc = X86EMUL_PROPAGATE_FAULT;
  3360. goto done;
  3361. }
  3362. rc = X86EMUL_CONTINUE;
  3363. break;
  3364. case 0x32:
  3365. /* rdmsr */
  3366. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3367. emulate_gp(ctxt, 0);
  3368. rc = X86EMUL_PROPAGATE_FAULT;
  3369. goto done;
  3370. } else {
  3371. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3372. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3373. }
  3374. rc = X86EMUL_CONTINUE;
  3375. break;
  3376. case 0x34: /* sysenter */
  3377. rc = emulate_sysenter(ctxt, ops);
  3378. break;
  3379. case 0x35: /* sysexit */
  3380. rc = emulate_sysexit(ctxt, ops);
  3381. break;
  3382. case 0x40 ... 0x4f: /* cmov */
  3383. c->dst.val = c->dst.orig_val = c->src.val;
  3384. if (!test_cc(c->b, ctxt->eflags))
  3385. c->dst.type = OP_NONE; /* no writeback */
  3386. break;
  3387. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3388. if (test_cc(c->b, ctxt->eflags))
  3389. jmp_rel(c, c->src.val);
  3390. break;
  3391. case 0x90 ... 0x9f: /* setcc r/m8 */
  3392. c->dst.val = test_cc(c->b, ctxt->eflags);
  3393. break;
  3394. case 0xa0: /* push fs */
  3395. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3396. break;
  3397. case 0xa1: /* pop fs */
  3398. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3399. break;
  3400. case 0xa3:
  3401. bt: /* bt */
  3402. c->dst.type = OP_NONE;
  3403. /* only subword offset */
  3404. c->src.val &= (c->dst.bytes << 3) - 1;
  3405. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3406. break;
  3407. case 0xa4: /* shld imm8, r, r/m */
  3408. case 0xa5: /* shld cl, r, r/m */
  3409. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3410. break;
  3411. case 0xa8: /* push gs */
  3412. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3413. break;
  3414. case 0xa9: /* pop gs */
  3415. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3416. break;
  3417. case 0xab:
  3418. bts: /* bts */
  3419. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3420. break;
  3421. case 0xac: /* shrd imm8, r, r/m */
  3422. case 0xad: /* shrd cl, r, r/m */
  3423. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3424. break;
  3425. case 0xae: /* clflush */
  3426. break;
  3427. case 0xb0 ... 0xb1: /* cmpxchg */
  3428. /*
  3429. * Save real source value, then compare EAX against
  3430. * destination.
  3431. */
  3432. c->src.orig_val = c->src.val;
  3433. c->src.val = c->regs[VCPU_REGS_RAX];
  3434. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3435. if (ctxt->eflags & EFLG_ZF) {
  3436. /* Success: write back to memory. */
  3437. c->dst.val = c->src.orig_val;
  3438. } else {
  3439. /* Failure: write the value we saw to EAX. */
  3440. c->dst.type = OP_REG;
  3441. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3442. }
  3443. break;
  3444. case 0xb2: /* lss */
  3445. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3446. break;
  3447. case 0xb3:
  3448. btr: /* btr */
  3449. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3450. break;
  3451. case 0xb4: /* lfs */
  3452. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3453. break;
  3454. case 0xb5: /* lgs */
  3455. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3456. break;
  3457. case 0xb6 ... 0xb7: /* movzx */
  3458. c->dst.bytes = c->op_bytes;
  3459. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3460. : (u16) c->src.val;
  3461. break;
  3462. case 0xba: /* Grp8 */
  3463. switch (c->modrm_reg & 3) {
  3464. case 0:
  3465. goto bt;
  3466. case 1:
  3467. goto bts;
  3468. case 2:
  3469. goto btr;
  3470. case 3:
  3471. goto btc;
  3472. }
  3473. break;
  3474. case 0xbb:
  3475. btc: /* btc */
  3476. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3477. break;
  3478. case 0xbc: { /* bsf */
  3479. u8 zf;
  3480. __asm__ ("bsf %2, %0; setz %1"
  3481. : "=r"(c->dst.val), "=q"(zf)
  3482. : "r"(c->src.val));
  3483. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3484. if (zf) {
  3485. ctxt->eflags |= X86_EFLAGS_ZF;
  3486. c->dst.type = OP_NONE; /* Disable writeback. */
  3487. }
  3488. break;
  3489. }
  3490. case 0xbd: { /* bsr */
  3491. u8 zf;
  3492. __asm__ ("bsr %2, %0; setz %1"
  3493. : "=r"(c->dst.val), "=q"(zf)
  3494. : "r"(c->src.val));
  3495. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3496. if (zf) {
  3497. ctxt->eflags |= X86_EFLAGS_ZF;
  3498. c->dst.type = OP_NONE; /* Disable writeback. */
  3499. }
  3500. break;
  3501. }
  3502. case 0xbe ... 0xbf: /* movsx */
  3503. c->dst.bytes = c->op_bytes;
  3504. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3505. (s16) c->src.val;
  3506. break;
  3507. case 0xc0 ... 0xc1: /* xadd */
  3508. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3509. /* Write back the register source. */
  3510. c->src.val = c->dst.orig_val;
  3511. write_register_operand(&c->src);
  3512. break;
  3513. case 0xc3: /* movnti */
  3514. c->dst.bytes = c->op_bytes;
  3515. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3516. (u64) c->src.val;
  3517. break;
  3518. case 0xc7: /* Grp9 (cmpxchg8b) */
  3519. rc = emulate_grp9(ctxt, ops);
  3520. break;
  3521. default:
  3522. goto cannot_emulate;
  3523. }
  3524. if (rc != X86EMUL_CONTINUE)
  3525. goto done;
  3526. goto writeback;
  3527. cannot_emulate:
  3528. return -1;
  3529. }