at91sam9263.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374
  1. /*
  2. * arch/arm/mach-at91/at91sam9263.c
  3. *
  4. * Copyright (C) 2007 Atmel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <asm/proc-fns.h>
  14. #include <asm/irq.h>
  15. #include <asm/mach/arch.h>
  16. #include <asm/mach/map.h>
  17. #include <asm/system_misc.h>
  18. #include <mach/at91sam9263.h>
  19. #include <mach/at91_pmc.h>
  20. #include "at91_aic.h"
  21. #include "at91_rstc.h"
  22. #include "soc.h"
  23. #include "generic.h"
  24. #include "clock.h"
  25. #include "sam9_smc.h"
  26. /* --------------------------------------------------------------------
  27. * Clocks
  28. * -------------------------------------------------------------------- */
  29. /*
  30. * The peripheral clocks.
  31. */
  32. static struct clk pioA_clk = {
  33. .name = "pioA_clk",
  34. .pmc_mask = 1 << AT91SAM9263_ID_PIOA,
  35. .type = CLK_TYPE_PERIPHERAL,
  36. };
  37. static struct clk pioB_clk = {
  38. .name = "pioB_clk",
  39. .pmc_mask = 1 << AT91SAM9263_ID_PIOB,
  40. .type = CLK_TYPE_PERIPHERAL,
  41. };
  42. static struct clk pioCDE_clk = {
  43. .name = "pioCDE_clk",
  44. .pmc_mask = 1 << AT91SAM9263_ID_PIOCDE,
  45. .type = CLK_TYPE_PERIPHERAL,
  46. };
  47. static struct clk usart0_clk = {
  48. .name = "usart0_clk",
  49. .pmc_mask = 1 << AT91SAM9263_ID_US0,
  50. .type = CLK_TYPE_PERIPHERAL,
  51. };
  52. static struct clk usart1_clk = {
  53. .name = "usart1_clk",
  54. .pmc_mask = 1 << AT91SAM9263_ID_US1,
  55. .type = CLK_TYPE_PERIPHERAL,
  56. };
  57. static struct clk usart2_clk = {
  58. .name = "usart2_clk",
  59. .pmc_mask = 1 << AT91SAM9263_ID_US2,
  60. .type = CLK_TYPE_PERIPHERAL,
  61. };
  62. static struct clk mmc0_clk = {
  63. .name = "mci0_clk",
  64. .pmc_mask = 1 << AT91SAM9263_ID_MCI0,
  65. .type = CLK_TYPE_PERIPHERAL,
  66. };
  67. static struct clk mmc1_clk = {
  68. .name = "mci1_clk",
  69. .pmc_mask = 1 << AT91SAM9263_ID_MCI1,
  70. .type = CLK_TYPE_PERIPHERAL,
  71. };
  72. static struct clk can_clk = {
  73. .name = "can_clk",
  74. .pmc_mask = 1 << AT91SAM9263_ID_CAN,
  75. .type = CLK_TYPE_PERIPHERAL,
  76. };
  77. static struct clk twi_clk = {
  78. .name = "twi_clk",
  79. .pmc_mask = 1 << AT91SAM9263_ID_TWI,
  80. .type = CLK_TYPE_PERIPHERAL,
  81. };
  82. static struct clk spi0_clk = {
  83. .name = "spi0_clk",
  84. .pmc_mask = 1 << AT91SAM9263_ID_SPI0,
  85. .type = CLK_TYPE_PERIPHERAL,
  86. };
  87. static struct clk spi1_clk = {
  88. .name = "spi1_clk",
  89. .pmc_mask = 1 << AT91SAM9263_ID_SPI1,
  90. .type = CLK_TYPE_PERIPHERAL,
  91. };
  92. static struct clk ssc0_clk = {
  93. .name = "ssc0_clk",
  94. .pmc_mask = 1 << AT91SAM9263_ID_SSC0,
  95. .type = CLK_TYPE_PERIPHERAL,
  96. };
  97. static struct clk ssc1_clk = {
  98. .name = "ssc1_clk",
  99. .pmc_mask = 1 << AT91SAM9263_ID_SSC1,
  100. .type = CLK_TYPE_PERIPHERAL,
  101. };
  102. static struct clk ac97_clk = {
  103. .name = "ac97_clk",
  104. .pmc_mask = 1 << AT91SAM9263_ID_AC97C,
  105. .type = CLK_TYPE_PERIPHERAL,
  106. };
  107. static struct clk tcb_clk = {
  108. .name = "tcb_clk",
  109. .pmc_mask = 1 << AT91SAM9263_ID_TCB,
  110. .type = CLK_TYPE_PERIPHERAL,
  111. };
  112. static struct clk pwm_clk = {
  113. .name = "pwm_clk",
  114. .pmc_mask = 1 << AT91SAM9263_ID_PWMC,
  115. .type = CLK_TYPE_PERIPHERAL,
  116. };
  117. static struct clk macb_clk = {
  118. .name = "pclk",
  119. .pmc_mask = 1 << AT91SAM9263_ID_EMAC,
  120. .type = CLK_TYPE_PERIPHERAL,
  121. };
  122. static struct clk dma_clk = {
  123. .name = "dma_clk",
  124. .pmc_mask = 1 << AT91SAM9263_ID_DMA,
  125. .type = CLK_TYPE_PERIPHERAL,
  126. };
  127. static struct clk twodge_clk = {
  128. .name = "2dge_clk",
  129. .pmc_mask = 1 << AT91SAM9263_ID_2DGE,
  130. .type = CLK_TYPE_PERIPHERAL,
  131. };
  132. static struct clk udc_clk = {
  133. .name = "udc_clk",
  134. .pmc_mask = 1 << AT91SAM9263_ID_UDP,
  135. .type = CLK_TYPE_PERIPHERAL,
  136. };
  137. static struct clk isi_clk = {
  138. .name = "isi_clk",
  139. .pmc_mask = 1 << AT91SAM9263_ID_ISI,
  140. .type = CLK_TYPE_PERIPHERAL,
  141. };
  142. static struct clk lcdc_clk = {
  143. .name = "lcdc_clk",
  144. .pmc_mask = 1 << AT91SAM9263_ID_LCDC,
  145. .type = CLK_TYPE_PERIPHERAL,
  146. };
  147. static struct clk ohci_clk = {
  148. .name = "ohci_clk",
  149. .pmc_mask = 1 << AT91SAM9263_ID_UHP,
  150. .type = CLK_TYPE_PERIPHERAL,
  151. };
  152. static struct clk *periph_clocks[] __initdata = {
  153. &pioA_clk,
  154. &pioB_clk,
  155. &pioCDE_clk,
  156. &usart0_clk,
  157. &usart1_clk,
  158. &usart2_clk,
  159. &mmc0_clk,
  160. &mmc1_clk,
  161. &can_clk,
  162. &twi_clk,
  163. &spi0_clk,
  164. &spi1_clk,
  165. &ssc0_clk,
  166. &ssc1_clk,
  167. &ac97_clk,
  168. &tcb_clk,
  169. &pwm_clk,
  170. &macb_clk,
  171. &twodge_clk,
  172. &udc_clk,
  173. &isi_clk,
  174. &lcdc_clk,
  175. &dma_clk,
  176. &ohci_clk,
  177. // irq0 .. irq1
  178. };
  179. static struct clk_lookup periph_clocks_lookups[] = {
  180. /* One additional fake clock for macb_hclk */
  181. CLKDEV_CON_ID("hclk", &macb_clk),
  182. CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
  183. CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
  184. CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.0", &mmc0_clk),
  185. CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.1", &mmc1_clk),
  186. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
  187. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
  188. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tcb_clk),
  189. CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9260.0", &twi_clk),
  190. /* fake hclk clock */
  191. CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
  192. CLKDEV_CON_ID("pioA", &pioA_clk),
  193. CLKDEV_CON_ID("pioB", &pioB_clk),
  194. CLKDEV_CON_ID("pioC", &pioCDE_clk),
  195. CLKDEV_CON_ID("pioD", &pioCDE_clk),
  196. CLKDEV_CON_ID("pioE", &pioCDE_clk),
  197. /* more usart lookup table for DT entries */
  198. CLKDEV_CON_DEV_ID("usart", "ffffee00.serial", &mck),
  199. CLKDEV_CON_DEV_ID("usart", "fff8c000.serial", &usart0_clk),
  200. CLKDEV_CON_DEV_ID("usart", "fff90000.serial", &usart1_clk),
  201. CLKDEV_CON_DEV_ID("usart", "fff94000.serial", &usart2_clk),
  202. /* more tc lookup table for DT entries */
  203. CLKDEV_CON_DEV_ID("t0_clk", "fff7c000.timer", &tcb_clk),
  204. CLKDEV_CON_DEV_ID("hclk", "a00000.ohci", &ohci_clk),
  205. CLKDEV_CON_DEV_ID("spi_clk", "fffa4000.spi", &spi0_clk),
  206. CLKDEV_CON_DEV_ID("spi_clk", "fffa8000.spi", &spi1_clk),
  207. CLKDEV_CON_DEV_ID(NULL, "fff88000.i2c", &twi_clk),
  208. };
  209. static struct clk_lookup usart_clocks_lookups[] = {
  210. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  211. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  212. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  213. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  214. };
  215. /*
  216. * The four programmable clocks.
  217. * You must configure pin multiplexing to bring these signals out.
  218. */
  219. static struct clk pck0 = {
  220. .name = "pck0",
  221. .pmc_mask = AT91_PMC_PCK0,
  222. .type = CLK_TYPE_PROGRAMMABLE,
  223. .id = 0,
  224. };
  225. static struct clk pck1 = {
  226. .name = "pck1",
  227. .pmc_mask = AT91_PMC_PCK1,
  228. .type = CLK_TYPE_PROGRAMMABLE,
  229. .id = 1,
  230. };
  231. static struct clk pck2 = {
  232. .name = "pck2",
  233. .pmc_mask = AT91_PMC_PCK2,
  234. .type = CLK_TYPE_PROGRAMMABLE,
  235. .id = 2,
  236. };
  237. static struct clk pck3 = {
  238. .name = "pck3",
  239. .pmc_mask = AT91_PMC_PCK3,
  240. .type = CLK_TYPE_PROGRAMMABLE,
  241. .id = 3,
  242. };
  243. static void __init at91sam9263_register_clocks(void)
  244. {
  245. int i;
  246. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  247. clk_register(periph_clocks[i]);
  248. clkdev_add_table(periph_clocks_lookups,
  249. ARRAY_SIZE(periph_clocks_lookups));
  250. clkdev_add_table(usart_clocks_lookups,
  251. ARRAY_SIZE(usart_clocks_lookups));
  252. clk_register(&pck0);
  253. clk_register(&pck1);
  254. clk_register(&pck2);
  255. clk_register(&pck3);
  256. }
  257. /* --------------------------------------------------------------------
  258. * GPIO
  259. * -------------------------------------------------------------------- */
  260. static struct at91_gpio_bank at91sam9263_gpio[] __initdata = {
  261. {
  262. .id = AT91SAM9263_ID_PIOA,
  263. .regbase = AT91SAM9263_BASE_PIOA,
  264. }, {
  265. .id = AT91SAM9263_ID_PIOB,
  266. .regbase = AT91SAM9263_BASE_PIOB,
  267. }, {
  268. .id = AT91SAM9263_ID_PIOCDE,
  269. .regbase = AT91SAM9263_BASE_PIOC,
  270. }, {
  271. .id = AT91SAM9263_ID_PIOCDE,
  272. .regbase = AT91SAM9263_BASE_PIOD,
  273. }, {
  274. .id = AT91SAM9263_ID_PIOCDE,
  275. .regbase = AT91SAM9263_BASE_PIOE,
  276. }
  277. };
  278. /* --------------------------------------------------------------------
  279. * AT91SAM9263 processor initialization
  280. * -------------------------------------------------------------------- */
  281. static void __init at91sam9263_map_io(void)
  282. {
  283. at91_init_sram(0, AT91SAM9263_SRAM0_BASE, AT91SAM9263_SRAM0_SIZE);
  284. at91_init_sram(1, AT91SAM9263_SRAM1_BASE, AT91SAM9263_SRAM1_SIZE);
  285. }
  286. static void __init at91sam9263_ioremap_registers(void)
  287. {
  288. at91_ioremap_shdwc(AT91SAM9263_BASE_SHDWC);
  289. at91_ioremap_rstc(AT91SAM9263_BASE_RSTC);
  290. at91_ioremap_ramc(0, AT91SAM9263_BASE_SDRAMC0, 512);
  291. at91_ioremap_ramc(1, AT91SAM9263_BASE_SDRAMC1, 512);
  292. at91sam926x_ioremap_pit(AT91SAM9263_BASE_PIT);
  293. at91sam9_ioremap_smc(0, AT91SAM9263_BASE_SMC0);
  294. at91sam9_ioremap_smc(1, AT91SAM9263_BASE_SMC1);
  295. at91_ioremap_matrix(AT91SAM9263_BASE_MATRIX);
  296. }
  297. static void __init at91sam9263_initialize(void)
  298. {
  299. arm_pm_idle = at91sam9_idle;
  300. arm_pm_restart = at91sam9_alt_restart;
  301. at91_extern_irq = (1 << AT91SAM9263_ID_IRQ0) | (1 << AT91SAM9263_ID_IRQ1);
  302. /* Register GPIO subsystem */
  303. at91_gpio_init(at91sam9263_gpio, 5);
  304. }
  305. /* --------------------------------------------------------------------
  306. * Interrupt initialization
  307. * -------------------------------------------------------------------- */
  308. /*
  309. * The default interrupt priority levels (0 = lowest, 7 = highest).
  310. */
  311. static unsigned int at91sam9263_default_irq_priority[NR_AIC_IRQS] __initdata = {
  312. 7, /* Advanced Interrupt Controller (FIQ) */
  313. 7, /* System Peripherals */
  314. 1, /* Parallel IO Controller A */
  315. 1, /* Parallel IO Controller B */
  316. 1, /* Parallel IO Controller C, D and E */
  317. 0,
  318. 0,
  319. 5, /* USART 0 */
  320. 5, /* USART 1 */
  321. 5, /* USART 2 */
  322. 0, /* Multimedia Card Interface 0 */
  323. 0, /* Multimedia Card Interface 1 */
  324. 3, /* CAN */
  325. 6, /* Two-Wire Interface */
  326. 5, /* Serial Peripheral Interface 0 */
  327. 5, /* Serial Peripheral Interface 1 */
  328. 4, /* Serial Synchronous Controller 0 */
  329. 4, /* Serial Synchronous Controller 1 */
  330. 5, /* AC97 Controller */
  331. 0, /* Timer Counter 0, 1 and 2 */
  332. 0, /* Pulse Width Modulation Controller */
  333. 3, /* Ethernet */
  334. 0,
  335. 0, /* 2D Graphic Engine */
  336. 2, /* USB Device Port */
  337. 0, /* Image Sensor Interface */
  338. 3, /* LDC Controller */
  339. 0, /* DMA Controller */
  340. 0,
  341. 2, /* USB Host port */
  342. 0, /* Advanced Interrupt Controller (IRQ0) */
  343. 0, /* Advanced Interrupt Controller (IRQ1) */
  344. };
  345. struct at91_init_soc __initdata at91sam9263_soc = {
  346. .map_io = at91sam9263_map_io,
  347. .default_irq_priority = at91sam9263_default_irq_priority,
  348. .ioremap_registers = at91sam9263_ioremap_registers,
  349. .register_clocks = at91sam9263_register_clocks,
  350. .init = at91sam9263_initialize,
  351. };