sky2.c 120 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <net/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/in.h>
  37. #include <linux/delay.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/debugfs.h>
  42. #include <linux/mii.h>
  43. #include <asm/irq.h>
  44. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  45. #define SKY2_VLAN_TAG_USED 1
  46. #endif
  47. #include "sky2.h"
  48. #define DRV_NAME "sky2"
  49. #define DRV_VERSION "1.22"
  50. #define PFX DRV_NAME " "
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3.
  55. */
  56. #define RX_LE_SIZE 1024
  57. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  58. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  59. #define RX_DEF_PENDING RX_MAX_PENDING
  60. #define TX_RING_SIZE 512
  61. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  62. #define TX_MIN_PENDING 64
  63. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  64. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  65. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  66. #define TX_WATCHDOG (5 * HZ)
  67. #define NAPI_WEIGHT 64
  68. #define PHY_RETRIES 1000
  69. #define SKY2_EEPROM_MAGIC 0x9955aabb
  70. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  71. static const u32 default_msg =
  72. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  73. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  74. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  75. static int debug = -1; /* defaults above */
  76. module_param(debug, int, 0);
  77. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  78. static int copybreak __read_mostly = 128;
  79. module_param(copybreak, int, 0);
  80. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  81. static int disable_msi = 0;
  82. module_param(disable_msi, int, 0);
  83. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  84. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  85. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  87. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  123. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  124. { 0 }
  125. };
  126. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  127. /* Avoid conditionals by using array */
  128. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  129. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  130. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  131. static void sky2_set_multicast(struct net_device *dev);
  132. /* Access to PHY via serial interconnect */
  133. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  134. {
  135. int i;
  136. gma_write16(hw, port, GM_SMI_DATA, val);
  137. gma_write16(hw, port, GM_SMI_CTRL,
  138. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  139. for (i = 0; i < PHY_RETRIES; i++) {
  140. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  141. if (ctrl == 0xffff)
  142. goto io_error;
  143. if (!(ctrl & GM_SMI_CT_BUSY))
  144. return 0;
  145. udelay(10);
  146. }
  147. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  148. return -ETIMEDOUT;
  149. io_error:
  150. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  151. return -EIO;
  152. }
  153. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  154. {
  155. int i;
  156. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  157. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  158. for (i = 0; i < PHY_RETRIES; i++) {
  159. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  160. if (ctrl == 0xffff)
  161. goto io_error;
  162. if (ctrl & GM_SMI_CT_RD_VAL) {
  163. *val = gma_read16(hw, port, GM_SMI_DATA);
  164. return 0;
  165. }
  166. udelay(10);
  167. }
  168. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  169. return -ETIMEDOUT;
  170. io_error:
  171. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  172. return -EIO;
  173. }
  174. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  175. {
  176. u16 v;
  177. __gm_phy_read(hw, port, reg, &v);
  178. return v;
  179. }
  180. static void sky2_power_on(struct sky2_hw *hw)
  181. {
  182. /* switch power to VCC (WA for VAUX problem) */
  183. sky2_write8(hw, B0_POWER_CTRL,
  184. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  185. /* disable Core Clock Division, */
  186. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  187. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  188. /* enable bits are inverted */
  189. sky2_write8(hw, B2_Y2_CLK_GATE,
  190. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  191. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  192. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  193. else
  194. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  195. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  196. u32 reg;
  197. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  198. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  199. /* set all bits to 0 except bits 15..12 and 8 */
  200. reg &= P_ASPM_CONTROL_MSK;
  201. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  202. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  203. /* set all bits to 0 except bits 28 & 27 */
  204. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  205. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  206. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  207. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  208. reg = sky2_read32(hw, B2_GP_IO);
  209. reg |= GLB_GPIO_STAT_RACE_DIS;
  210. sky2_write32(hw, B2_GP_IO, reg);
  211. sky2_read32(hw, B2_GP_IO);
  212. }
  213. }
  214. static void sky2_power_aux(struct sky2_hw *hw)
  215. {
  216. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  217. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  218. else
  219. /* enable bits are inverted */
  220. sky2_write8(hw, B2_Y2_CLK_GATE,
  221. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  222. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  223. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  224. /* switch power to VAUX */
  225. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  226. sky2_write8(hw, B0_POWER_CTRL,
  227. (PC_VAUX_ENA | PC_VCC_ENA |
  228. PC_VAUX_ON | PC_VCC_OFF));
  229. }
  230. static void sky2_power_state(struct sky2_hw *hw, pci_power_t state)
  231. {
  232. u16 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
  233. int pex = pci_find_capability(hw->pdev, PCI_CAP_ID_EXP);
  234. u32 reg;
  235. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  236. switch (state) {
  237. case PCI_D0:
  238. break;
  239. case PCI_D1:
  240. power_control |= 1;
  241. break;
  242. case PCI_D2:
  243. power_control |= 2;
  244. break;
  245. case PCI_D3hot:
  246. case PCI_D3cold:
  247. power_control |= 3;
  248. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  249. /* additional power saving measurements */
  250. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  251. /* set gating core clock for LTSSM in L1 state */
  252. reg |= P_PEX_LTSSM_STAT(P_PEX_LTSSM_L1_STAT) |
  253. /* auto clock gated scheme controlled by CLKREQ */
  254. P_ASPM_A1_MODE_SELECT |
  255. /* enable Gate Root Core Clock */
  256. P_CLK_GATE_ROOT_COR_ENA;
  257. if (pex && (hw->flags & SKY2_HW_CLK_POWER)) {
  258. /* enable Clock Power Management (CLKREQ) */
  259. u16 ctrl = sky2_pci_read16(hw, pex + PCI_EXP_DEVCTL);
  260. ctrl |= PCI_EXP_DEVCTL_AUX_PME;
  261. sky2_pci_write16(hw, pex + PCI_EXP_DEVCTL, ctrl);
  262. } else
  263. /* force CLKREQ Enable in Our4 (A1b only) */
  264. reg |= P_ASPM_FORCE_CLKREQ_ENA;
  265. /* set Mask Register for Release/Gate Clock */
  266. sky2_pci_write32(hw, PCI_DEV_REG5,
  267. P_REL_PCIE_EXIT_L1_ST | P_GAT_PCIE_ENTER_L1_ST |
  268. P_REL_PCIE_RX_EX_IDLE | P_GAT_PCIE_RX_EL_IDLE |
  269. P_REL_GPHY_LINK_UP | P_GAT_GPHY_LINK_DOWN);
  270. } else
  271. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_CLK_HALT);
  272. /* put CPU into reset state */
  273. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, HCU_CCSR_ASF_RESET);
  274. if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev == CHIP_REV_YU_SU_A0)
  275. /* put CPU into halt state */
  276. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, HCU_CCSR_ASF_HALTED);
  277. if (pex && !(hw->flags & SKY2_HW_RAM_BUFFER)) {
  278. reg = sky2_pci_read32(hw, PCI_DEV_REG1);
  279. /* force to PCIe L1 */
  280. reg |= PCI_FORCE_PEX_L1;
  281. sky2_pci_write32(hw, PCI_DEV_REG1, reg);
  282. }
  283. break;
  284. default:
  285. dev_warn(&hw->pdev->dev, PFX "Invalid power state (%d) ",
  286. state);
  287. return;
  288. }
  289. power_control |= PCI_PM_CTRL_PME_ENABLE;
  290. /* Finally, set the new power state. */
  291. sky2_pci_write32(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
  292. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  293. sky2_pci_read32(hw, B0_CTST);
  294. }
  295. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  296. {
  297. u16 reg;
  298. /* disable all GMAC IRQ's */
  299. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  300. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  301. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  302. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  303. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  304. reg = gma_read16(hw, port, GM_RX_CTRL);
  305. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  306. gma_write16(hw, port, GM_RX_CTRL, reg);
  307. }
  308. /* flow control to advertise bits */
  309. static const u16 copper_fc_adv[] = {
  310. [FC_NONE] = 0,
  311. [FC_TX] = PHY_M_AN_ASP,
  312. [FC_RX] = PHY_M_AN_PC,
  313. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  314. };
  315. /* flow control to advertise bits when using 1000BaseX */
  316. static const u16 fiber_fc_adv[] = {
  317. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  318. [FC_TX] = PHY_M_P_ASYM_MD_X,
  319. [FC_RX] = PHY_M_P_SYM_MD_X,
  320. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  321. };
  322. /* flow control to GMA disable bits */
  323. static const u16 gm_fc_disable[] = {
  324. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  325. [FC_TX] = GM_GPCR_FC_RX_DIS,
  326. [FC_RX] = GM_GPCR_FC_TX_DIS,
  327. [FC_BOTH] = 0,
  328. };
  329. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  330. {
  331. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  332. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  333. if (sky2->autoneg == AUTONEG_ENABLE &&
  334. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  335. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  336. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  337. PHY_M_EC_MAC_S_MSK);
  338. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  339. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  340. if (hw->chip_id == CHIP_ID_YUKON_EC)
  341. /* set downshift counter to 3x and enable downshift */
  342. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  343. else
  344. /* set master & slave downshift counter to 1x */
  345. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  346. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  347. }
  348. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  349. if (sky2_is_copper(hw)) {
  350. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  351. /* enable automatic crossover */
  352. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  353. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  354. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  355. u16 spec;
  356. /* Enable Class A driver for FE+ A0 */
  357. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  358. spec |= PHY_M_FESC_SEL_CL_A;
  359. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  360. }
  361. } else {
  362. /* disable energy detect */
  363. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  364. /* enable automatic crossover */
  365. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  366. /* downshift on PHY 88E1112 and 88E1149 is changed */
  367. if (sky2->autoneg == AUTONEG_ENABLE
  368. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  369. /* set downshift counter to 3x and enable downshift */
  370. ctrl &= ~PHY_M_PC_DSC_MSK;
  371. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  372. }
  373. }
  374. } else {
  375. /* workaround for deviation #4.88 (CRC errors) */
  376. /* disable Automatic Crossover */
  377. ctrl &= ~PHY_M_PC_MDIX_MSK;
  378. }
  379. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  380. /* special setup for PHY 88E1112 Fiber */
  381. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  382. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  383. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  384. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  385. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  386. ctrl &= ~PHY_M_MAC_MD_MSK;
  387. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  388. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  389. if (hw->pmd_type == 'P') {
  390. /* select page 1 to access Fiber registers */
  391. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  392. /* for SFP-module set SIGDET polarity to low */
  393. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  394. ctrl |= PHY_M_FIB_SIGD_POL;
  395. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  396. }
  397. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  398. }
  399. ctrl = PHY_CT_RESET;
  400. ct1000 = 0;
  401. adv = PHY_AN_CSMA;
  402. reg = 0;
  403. if (sky2->autoneg == AUTONEG_ENABLE) {
  404. if (sky2_is_copper(hw)) {
  405. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  406. ct1000 |= PHY_M_1000C_AFD;
  407. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  408. ct1000 |= PHY_M_1000C_AHD;
  409. if (sky2->advertising & ADVERTISED_100baseT_Full)
  410. adv |= PHY_M_AN_100_FD;
  411. if (sky2->advertising & ADVERTISED_100baseT_Half)
  412. adv |= PHY_M_AN_100_HD;
  413. if (sky2->advertising & ADVERTISED_10baseT_Full)
  414. adv |= PHY_M_AN_10_FD;
  415. if (sky2->advertising & ADVERTISED_10baseT_Half)
  416. adv |= PHY_M_AN_10_HD;
  417. adv |= copper_fc_adv[sky2->flow_mode];
  418. } else { /* special defines for FIBER (88E1040S only) */
  419. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  420. adv |= PHY_M_AN_1000X_AFD;
  421. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  422. adv |= PHY_M_AN_1000X_AHD;
  423. adv |= fiber_fc_adv[sky2->flow_mode];
  424. }
  425. /* Restart Auto-negotiation */
  426. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  427. } else {
  428. /* forced speed/duplex settings */
  429. ct1000 = PHY_M_1000C_MSE;
  430. /* Disable auto update for duplex flow control and speed */
  431. reg |= GM_GPCR_AU_ALL_DIS;
  432. switch (sky2->speed) {
  433. case SPEED_1000:
  434. ctrl |= PHY_CT_SP1000;
  435. reg |= GM_GPCR_SPEED_1000;
  436. break;
  437. case SPEED_100:
  438. ctrl |= PHY_CT_SP100;
  439. reg |= GM_GPCR_SPEED_100;
  440. break;
  441. }
  442. if (sky2->duplex == DUPLEX_FULL) {
  443. reg |= GM_GPCR_DUP_FULL;
  444. ctrl |= PHY_CT_DUP_MD;
  445. } else if (sky2->speed < SPEED_1000)
  446. sky2->flow_mode = FC_NONE;
  447. reg |= gm_fc_disable[sky2->flow_mode];
  448. /* Forward pause packets to GMAC? */
  449. if (sky2->flow_mode & FC_RX)
  450. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  451. else
  452. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  453. }
  454. gma_write16(hw, port, GM_GP_CTRL, reg);
  455. if (hw->flags & SKY2_HW_GIGABIT)
  456. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  457. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  458. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  459. /* Setup Phy LED's */
  460. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  461. ledover = 0;
  462. switch (hw->chip_id) {
  463. case CHIP_ID_YUKON_FE:
  464. /* on 88E3082 these bits are at 11..9 (shifted left) */
  465. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  466. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  467. /* delete ACT LED control bits */
  468. ctrl &= ~PHY_M_FELP_LED1_MSK;
  469. /* change ACT LED control to blink mode */
  470. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  471. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  472. break;
  473. case CHIP_ID_YUKON_FE_P:
  474. /* Enable Link Partner Next Page */
  475. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  476. ctrl |= PHY_M_PC_ENA_LIP_NP;
  477. /* disable Energy Detect and enable scrambler */
  478. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  479. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  480. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  481. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  482. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  483. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  484. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  485. break;
  486. case CHIP_ID_YUKON_XL:
  487. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  488. /* select page 3 to access LED control register */
  489. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  490. /* set LED Function Control register */
  491. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  492. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  493. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  494. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  495. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  496. /* set Polarity Control register */
  497. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  498. (PHY_M_POLC_LS1_P_MIX(4) |
  499. PHY_M_POLC_IS0_P_MIX(4) |
  500. PHY_M_POLC_LOS_CTRL(2) |
  501. PHY_M_POLC_INIT_CTRL(2) |
  502. PHY_M_POLC_STA1_CTRL(2) |
  503. PHY_M_POLC_STA0_CTRL(2)));
  504. /* restore page register */
  505. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  506. break;
  507. case CHIP_ID_YUKON_EC_U:
  508. case CHIP_ID_YUKON_EX:
  509. case CHIP_ID_YUKON_SUPR:
  510. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  511. /* select page 3 to access LED control register */
  512. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  513. /* set LED Function Control register */
  514. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  515. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  516. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  517. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  518. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  519. /* set Blink Rate in LED Timer Control Register */
  520. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  521. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  522. /* restore page register */
  523. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  524. break;
  525. default:
  526. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  527. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  528. /* turn off the Rx LED (LED_RX) */
  529. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  530. }
  531. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  532. /* apply fixes in PHY AFE */
  533. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  534. /* increase differential signal amplitude in 10BASE-T */
  535. gm_phy_write(hw, port, 0x18, 0xaa99);
  536. gm_phy_write(hw, port, 0x17, 0x2011);
  537. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  538. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  539. gm_phy_write(hw, port, 0x18, 0xa204);
  540. gm_phy_write(hw, port, 0x17, 0x2002);
  541. }
  542. /* set page register to 0 */
  543. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  544. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  545. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  546. /* apply workaround for integrated resistors calibration */
  547. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  548. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  549. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  550. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  551. /* no effect on Yukon-XL */
  552. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  553. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  554. /* turn on 100 Mbps LED (LED_LINK100) */
  555. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  556. }
  557. if (ledover)
  558. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  559. }
  560. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  561. if (sky2->autoneg == AUTONEG_ENABLE)
  562. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  563. else
  564. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  565. }
  566. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  567. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  568. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  569. {
  570. u32 reg1;
  571. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  572. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  573. reg1 &= ~phy_power[port];
  574. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  575. reg1 |= coma_mode[port];
  576. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  577. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  578. sky2_pci_read32(hw, PCI_DEV_REG1);
  579. }
  580. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  581. {
  582. u32 reg1;
  583. u16 ctrl;
  584. /* release GPHY Control reset */
  585. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  586. /* release GMAC reset */
  587. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  588. if (hw->flags & SKY2_HW_NEWER_PHY) {
  589. /* select page 2 to access MAC control register */
  590. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  591. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  592. /* allow GMII Power Down */
  593. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  594. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  595. /* set page register back to 0 */
  596. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  597. }
  598. /* setup General Purpose Control Register */
  599. gma_write16(hw, port, GM_GP_CTRL,
  600. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 | GM_GPCR_AU_ALL_DIS);
  601. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  602. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  603. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  604. /* enable Power Down */
  605. ctrl |= PHY_M_PC_POW_D_ENA;
  606. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  607. }
  608. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  609. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  610. }
  611. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  612. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  613. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  614. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  615. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  616. }
  617. /* Force a renegotiation */
  618. static void sky2_phy_reinit(struct sky2_port *sky2)
  619. {
  620. spin_lock_bh(&sky2->phy_lock);
  621. sky2_phy_init(sky2->hw, sky2->port);
  622. spin_unlock_bh(&sky2->phy_lock);
  623. }
  624. /* Put device in state to listen for Wake On Lan */
  625. static void sky2_wol_init(struct sky2_port *sky2)
  626. {
  627. struct sky2_hw *hw = sky2->hw;
  628. unsigned port = sky2->port;
  629. enum flow_control save_mode;
  630. u16 ctrl;
  631. u32 reg1;
  632. /* Bring hardware out of reset */
  633. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  634. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  635. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  636. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  637. /* Force to 10/100
  638. * sky2_reset will re-enable on resume
  639. */
  640. save_mode = sky2->flow_mode;
  641. ctrl = sky2->advertising;
  642. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  643. sky2->flow_mode = FC_NONE;
  644. spin_lock_bh(&sky2->phy_lock);
  645. sky2_phy_power_up(hw, port);
  646. sky2_phy_init(hw, port);
  647. spin_unlock_bh(&sky2->phy_lock);
  648. sky2->flow_mode = save_mode;
  649. sky2->advertising = ctrl;
  650. /* Set GMAC to no flow control and auto update for speed/duplex */
  651. gma_write16(hw, port, GM_GP_CTRL,
  652. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  653. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  654. /* Set WOL address */
  655. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  656. sky2->netdev->dev_addr, ETH_ALEN);
  657. /* Turn on appropriate WOL control bits */
  658. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  659. ctrl = 0;
  660. if (sky2->wol & WAKE_PHY)
  661. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  662. else
  663. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  664. if (sky2->wol & WAKE_MAGIC)
  665. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  666. else
  667. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  668. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  669. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  670. /* Turn on legacy PCI-Express PME mode */
  671. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  672. reg1 |= PCI_Y2_PME_LEGACY;
  673. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  674. /* block receiver */
  675. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  676. }
  677. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  678. {
  679. struct net_device *dev = hw->dev[port];
  680. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  681. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  682. hw->chip_id == CHIP_ID_YUKON_FE_P ||
  683. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  684. /* Yukon-Extreme B0 and further Extreme devices */
  685. /* enable Store & Forward mode for TX */
  686. if (dev->mtu <= ETH_DATA_LEN)
  687. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  688. TX_JUMBO_DIS | TX_STFW_ENA);
  689. else
  690. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  691. TX_JUMBO_ENA| TX_STFW_ENA);
  692. } else {
  693. if (dev->mtu <= ETH_DATA_LEN)
  694. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  695. else {
  696. /* set Tx GMAC FIFO Almost Empty Threshold */
  697. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  698. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  699. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  700. /* Can't do offload because of lack of store/forward */
  701. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  702. }
  703. }
  704. }
  705. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  706. {
  707. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  708. u16 reg;
  709. u32 rx_reg;
  710. int i;
  711. const u8 *addr = hw->dev[port]->dev_addr;
  712. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  713. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  714. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  715. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  716. /* WA DEV_472 -- looks like crossed wires on port 2 */
  717. /* clear GMAC 1 Control reset */
  718. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  719. do {
  720. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  721. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  722. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  723. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  724. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  725. }
  726. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  727. /* Enable Transmit FIFO Underrun */
  728. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  729. spin_lock_bh(&sky2->phy_lock);
  730. sky2_phy_power_up(hw, port);
  731. sky2_phy_init(hw, port);
  732. spin_unlock_bh(&sky2->phy_lock);
  733. /* MIB clear */
  734. reg = gma_read16(hw, port, GM_PHY_ADDR);
  735. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  736. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  737. gma_read16(hw, port, i);
  738. gma_write16(hw, port, GM_PHY_ADDR, reg);
  739. /* transmit control */
  740. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  741. /* receive control reg: unicast + multicast + no FCS */
  742. gma_write16(hw, port, GM_RX_CTRL,
  743. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  744. /* transmit flow control */
  745. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  746. /* transmit parameter */
  747. gma_write16(hw, port, GM_TX_PARAM,
  748. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  749. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  750. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  751. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  752. /* serial mode register */
  753. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  754. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  755. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  756. reg |= GM_SMOD_JUMBO_ENA;
  757. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  758. /* virtual address for data */
  759. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  760. /* physical address: used for pause frames */
  761. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  762. /* ignore counter overflows */
  763. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  764. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  765. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  766. /* Configure Rx MAC FIFO */
  767. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  768. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  769. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  770. hw->chip_id == CHIP_ID_YUKON_FE_P)
  771. rx_reg |= GMF_RX_OVER_ON;
  772. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  773. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  774. /* Hardware errata - clear flush mask */
  775. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  776. } else {
  777. /* Flush Rx MAC FIFO on any flow control or error */
  778. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  779. }
  780. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  781. reg = RX_GMF_FL_THR_DEF + 1;
  782. /* Another magic mystery workaround from sk98lin */
  783. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  784. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  785. reg = 0x178;
  786. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  787. /* Configure Tx MAC FIFO */
  788. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  789. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  790. /* On chips without ram buffer, pause is controled by MAC level */
  791. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  792. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  793. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  794. sky2_set_tx_stfwd(hw, port);
  795. }
  796. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  797. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  798. /* disable dynamic watermark */
  799. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  800. reg &= ~TX_DYN_WM_ENA;
  801. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  802. }
  803. }
  804. /* Assign Ram Buffer allocation to queue */
  805. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  806. {
  807. u32 end;
  808. /* convert from K bytes to qwords used for hw register */
  809. start *= 1024/8;
  810. space *= 1024/8;
  811. end = start + space - 1;
  812. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  813. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  814. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  815. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  816. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  817. if (q == Q_R1 || q == Q_R2) {
  818. u32 tp = space - space/4;
  819. /* On receive queue's set the thresholds
  820. * give receiver priority when > 3/4 full
  821. * send pause when down to 2K
  822. */
  823. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  824. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  825. tp = space - 2048/8;
  826. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  827. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  828. } else {
  829. /* Enable store & forward on Tx queue's because
  830. * Tx FIFO is only 1K on Yukon
  831. */
  832. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  833. }
  834. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  835. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  836. }
  837. /* Setup Bus Memory Interface */
  838. static void sky2_qset(struct sky2_hw *hw, u16 q)
  839. {
  840. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  841. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  842. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  843. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  844. }
  845. /* Setup prefetch unit registers. This is the interface between
  846. * hardware and driver list elements
  847. */
  848. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  849. u64 addr, u32 last)
  850. {
  851. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  852. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  853. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  854. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  855. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  856. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  857. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  858. }
  859. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  860. {
  861. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  862. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  863. le->ctrl = 0;
  864. return le;
  865. }
  866. static void tx_init(struct sky2_port *sky2)
  867. {
  868. struct sky2_tx_le *le;
  869. sky2->tx_prod = sky2->tx_cons = 0;
  870. sky2->tx_tcpsum = 0;
  871. sky2->tx_last_mss = 0;
  872. le = get_tx_le(sky2);
  873. le->addr = 0;
  874. le->opcode = OP_ADDR64 | HW_OWNER;
  875. }
  876. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  877. struct sky2_tx_le *le)
  878. {
  879. return sky2->tx_ring + (le - sky2->tx_le);
  880. }
  881. /* Update chip's next pointer */
  882. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  883. {
  884. /* Make sure write' to descriptors are complete before we tell hardware */
  885. wmb();
  886. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  887. /* Synchronize I/O on since next processor may write to tail */
  888. mmiowb();
  889. }
  890. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  891. {
  892. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  893. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  894. le->ctrl = 0;
  895. return le;
  896. }
  897. /* Build description to hardware for one receive segment */
  898. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  899. dma_addr_t map, unsigned len)
  900. {
  901. struct sky2_rx_le *le;
  902. if (sizeof(dma_addr_t) > sizeof(u32)) {
  903. le = sky2_next_rx(sky2);
  904. le->addr = cpu_to_le32(upper_32_bits(map));
  905. le->opcode = OP_ADDR64 | HW_OWNER;
  906. }
  907. le = sky2_next_rx(sky2);
  908. le->addr = cpu_to_le32((u32) map);
  909. le->length = cpu_to_le16(len);
  910. le->opcode = op | HW_OWNER;
  911. }
  912. /* Build description to hardware for one possibly fragmented skb */
  913. static void sky2_rx_submit(struct sky2_port *sky2,
  914. const struct rx_ring_info *re)
  915. {
  916. int i;
  917. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  918. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  919. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  920. }
  921. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  922. unsigned size)
  923. {
  924. struct sk_buff *skb = re->skb;
  925. int i;
  926. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  927. pci_unmap_len_set(re, data_size, size);
  928. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  929. re->frag_addr[i] = pci_map_page(pdev,
  930. skb_shinfo(skb)->frags[i].page,
  931. skb_shinfo(skb)->frags[i].page_offset,
  932. skb_shinfo(skb)->frags[i].size,
  933. PCI_DMA_FROMDEVICE);
  934. }
  935. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  936. {
  937. struct sk_buff *skb = re->skb;
  938. int i;
  939. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  940. PCI_DMA_FROMDEVICE);
  941. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  942. pci_unmap_page(pdev, re->frag_addr[i],
  943. skb_shinfo(skb)->frags[i].size,
  944. PCI_DMA_FROMDEVICE);
  945. }
  946. /* Tell chip where to start receive checksum.
  947. * Actually has two checksums, but set both same to avoid possible byte
  948. * order problems.
  949. */
  950. static void rx_set_checksum(struct sky2_port *sky2)
  951. {
  952. struct sky2_rx_le *le = sky2_next_rx(sky2);
  953. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  954. le->ctrl = 0;
  955. le->opcode = OP_TCPSTART | HW_OWNER;
  956. sky2_write32(sky2->hw,
  957. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  958. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  959. }
  960. /*
  961. * The RX Stop command will not work for Yukon-2 if the BMU does not
  962. * reach the end of packet and since we can't make sure that we have
  963. * incoming data, we must reset the BMU while it is not doing a DMA
  964. * transfer. Since it is possible that the RX path is still active,
  965. * the RX RAM buffer will be stopped first, so any possible incoming
  966. * data will not trigger a DMA. After the RAM buffer is stopped, the
  967. * BMU is polled until any DMA in progress is ended and only then it
  968. * will be reset.
  969. */
  970. static void sky2_rx_stop(struct sky2_port *sky2)
  971. {
  972. struct sky2_hw *hw = sky2->hw;
  973. unsigned rxq = rxqaddr[sky2->port];
  974. int i;
  975. /* disable the RAM Buffer receive queue */
  976. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  977. for (i = 0; i < 0xffff; i++)
  978. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  979. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  980. goto stopped;
  981. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  982. sky2->netdev->name);
  983. stopped:
  984. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  985. /* reset the Rx prefetch unit */
  986. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  987. mmiowb();
  988. }
  989. /* Clean out receive buffer area, assumes receiver hardware stopped */
  990. static void sky2_rx_clean(struct sky2_port *sky2)
  991. {
  992. unsigned i;
  993. memset(sky2->rx_le, 0, RX_LE_BYTES);
  994. for (i = 0; i < sky2->rx_pending; i++) {
  995. struct rx_ring_info *re = sky2->rx_ring + i;
  996. if (re->skb) {
  997. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  998. kfree_skb(re->skb);
  999. re->skb = NULL;
  1000. }
  1001. }
  1002. }
  1003. /* Basic MII support */
  1004. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1005. {
  1006. struct mii_ioctl_data *data = if_mii(ifr);
  1007. struct sky2_port *sky2 = netdev_priv(dev);
  1008. struct sky2_hw *hw = sky2->hw;
  1009. int err = -EOPNOTSUPP;
  1010. if (!netif_running(dev))
  1011. return -ENODEV; /* Phy still in reset */
  1012. switch (cmd) {
  1013. case SIOCGMIIPHY:
  1014. data->phy_id = PHY_ADDR_MARV;
  1015. /* fallthru */
  1016. case SIOCGMIIREG: {
  1017. u16 val = 0;
  1018. spin_lock_bh(&sky2->phy_lock);
  1019. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  1020. spin_unlock_bh(&sky2->phy_lock);
  1021. data->val_out = val;
  1022. break;
  1023. }
  1024. case SIOCSMIIREG:
  1025. if (!capable(CAP_NET_ADMIN))
  1026. return -EPERM;
  1027. spin_lock_bh(&sky2->phy_lock);
  1028. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  1029. data->val_in);
  1030. spin_unlock_bh(&sky2->phy_lock);
  1031. break;
  1032. }
  1033. return err;
  1034. }
  1035. #ifdef SKY2_VLAN_TAG_USED
  1036. static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
  1037. {
  1038. if (onoff) {
  1039. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1040. RX_VLAN_STRIP_ON);
  1041. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1042. TX_VLAN_TAG_ON);
  1043. } else {
  1044. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1045. RX_VLAN_STRIP_OFF);
  1046. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1047. TX_VLAN_TAG_OFF);
  1048. }
  1049. }
  1050. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  1051. {
  1052. struct sky2_port *sky2 = netdev_priv(dev);
  1053. struct sky2_hw *hw = sky2->hw;
  1054. u16 port = sky2->port;
  1055. netif_tx_lock_bh(dev);
  1056. napi_disable(&hw->napi);
  1057. sky2->vlgrp = grp;
  1058. sky2_set_vlan_mode(hw, port, grp != NULL);
  1059. sky2_read32(hw, B0_Y2_SP_LISR);
  1060. napi_enable(&hw->napi);
  1061. netif_tx_unlock_bh(dev);
  1062. }
  1063. #endif
  1064. /*
  1065. * Allocate an skb for receiving. If the MTU is large enough
  1066. * make the skb non-linear with a fragment list of pages.
  1067. */
  1068. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  1069. {
  1070. struct sk_buff *skb;
  1071. int i;
  1072. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1073. unsigned char *start;
  1074. /*
  1075. * Workaround for a bug in FIFO that cause hang
  1076. * if the FIFO if the receive buffer is not 64 byte aligned.
  1077. * The buffer returned from netdev_alloc_skb is
  1078. * aligned except if slab debugging is enabled.
  1079. */
  1080. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + 8);
  1081. if (!skb)
  1082. goto nomem;
  1083. start = PTR_ALIGN(skb->data, 8);
  1084. skb_reserve(skb, start - skb->data);
  1085. } else {
  1086. skb = netdev_alloc_skb(sky2->netdev,
  1087. sky2->rx_data_size + NET_IP_ALIGN);
  1088. if (!skb)
  1089. goto nomem;
  1090. skb_reserve(skb, NET_IP_ALIGN);
  1091. }
  1092. for (i = 0; i < sky2->rx_nfrags; i++) {
  1093. struct page *page = alloc_page(GFP_ATOMIC);
  1094. if (!page)
  1095. goto free_partial;
  1096. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1097. }
  1098. return skb;
  1099. free_partial:
  1100. kfree_skb(skb);
  1101. nomem:
  1102. return NULL;
  1103. }
  1104. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1105. {
  1106. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1107. }
  1108. /*
  1109. * Allocate and setup receiver buffer pool.
  1110. * Normal case this ends up creating one list element for skb
  1111. * in the receive ring. Worst case if using large MTU and each
  1112. * allocation falls on a different 64 bit region, that results
  1113. * in 6 list elements per ring entry.
  1114. * One element is used for checksum enable/disable, and one
  1115. * extra to avoid wrap.
  1116. */
  1117. static int sky2_rx_start(struct sky2_port *sky2)
  1118. {
  1119. struct sky2_hw *hw = sky2->hw;
  1120. struct rx_ring_info *re;
  1121. unsigned rxq = rxqaddr[sky2->port];
  1122. unsigned i, size, thresh;
  1123. sky2->rx_put = sky2->rx_next = 0;
  1124. sky2_qset(hw, rxq);
  1125. /* On PCI express lowering the watermark gives better performance */
  1126. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1127. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1128. /* These chips have no ram buffer?
  1129. * MAC Rx RAM Read is controlled by hardware */
  1130. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1131. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  1132. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1133. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1134. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1135. if (!(hw->flags & SKY2_HW_NEW_LE))
  1136. rx_set_checksum(sky2);
  1137. /* Space needed for frame data + headers rounded up */
  1138. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1139. /* Stopping point for hardware truncation */
  1140. thresh = (size - 8) / sizeof(u32);
  1141. sky2->rx_nfrags = size >> PAGE_SHIFT;
  1142. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1143. /* Compute residue after pages */
  1144. size -= sky2->rx_nfrags << PAGE_SHIFT;
  1145. /* Optimize to handle small packets and headers */
  1146. if (size < copybreak)
  1147. size = copybreak;
  1148. if (size < ETH_HLEN)
  1149. size = ETH_HLEN;
  1150. sky2->rx_data_size = size;
  1151. /* Fill Rx ring */
  1152. for (i = 0; i < sky2->rx_pending; i++) {
  1153. re = sky2->rx_ring + i;
  1154. re->skb = sky2_rx_alloc(sky2);
  1155. if (!re->skb)
  1156. goto nomem;
  1157. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  1158. sky2_rx_submit(sky2, re);
  1159. }
  1160. /*
  1161. * The receiver hangs if it receives frames larger than the
  1162. * packet buffer. As a workaround, truncate oversize frames, but
  1163. * the register is limited to 9 bits, so if you do frames > 2052
  1164. * you better get the MTU right!
  1165. */
  1166. if (thresh > 0x1ff)
  1167. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1168. else {
  1169. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1170. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1171. }
  1172. /* Tell chip about available buffers */
  1173. sky2_rx_update(sky2, rxq);
  1174. return 0;
  1175. nomem:
  1176. sky2_rx_clean(sky2);
  1177. return -ENOMEM;
  1178. }
  1179. /* Bring up network interface. */
  1180. static int sky2_up(struct net_device *dev)
  1181. {
  1182. struct sky2_port *sky2 = netdev_priv(dev);
  1183. struct sky2_hw *hw = sky2->hw;
  1184. unsigned port = sky2->port;
  1185. u32 imask, ramsize;
  1186. int cap, err = -ENOMEM;
  1187. struct net_device *otherdev = hw->dev[sky2->port^1];
  1188. /*
  1189. * On dual port PCI-X card, there is an problem where status
  1190. * can be received out of order due to split transactions
  1191. */
  1192. if (otherdev && netif_running(otherdev) &&
  1193. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1194. u16 cmd;
  1195. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1196. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1197. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1198. }
  1199. if (netif_msg_ifup(sky2))
  1200. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1201. netif_carrier_off(dev);
  1202. /* must be power of 2 */
  1203. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1204. TX_RING_SIZE *
  1205. sizeof(struct sky2_tx_le),
  1206. &sky2->tx_le_map);
  1207. if (!sky2->tx_le)
  1208. goto err_out;
  1209. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1210. GFP_KERNEL);
  1211. if (!sky2->tx_ring)
  1212. goto err_out;
  1213. tx_init(sky2);
  1214. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1215. &sky2->rx_le_map);
  1216. if (!sky2->rx_le)
  1217. goto err_out;
  1218. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1219. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1220. GFP_KERNEL);
  1221. if (!sky2->rx_ring)
  1222. goto err_out;
  1223. sky2_mac_init(hw, port);
  1224. /* Register is number of 4K blocks on internal RAM buffer. */
  1225. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1226. if (ramsize > 0) {
  1227. u32 rxspace;
  1228. hw->flags |= SKY2_HW_RAM_BUFFER;
  1229. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1230. if (ramsize < 16)
  1231. rxspace = ramsize / 2;
  1232. else
  1233. rxspace = 8 + (2*(ramsize - 16))/3;
  1234. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1235. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1236. /* Make sure SyncQ is disabled */
  1237. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1238. RB_RST_SET);
  1239. }
  1240. sky2_qset(hw, txqaddr[port]);
  1241. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1242. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1243. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1244. /* Set almost empty threshold */
  1245. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1246. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1247. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1248. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1249. TX_RING_SIZE - 1);
  1250. #ifdef SKY2_VLAN_TAG_USED
  1251. sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
  1252. #endif
  1253. err = sky2_rx_start(sky2);
  1254. if (err)
  1255. goto err_out;
  1256. /* Enable interrupts from phy/mac for port */
  1257. imask = sky2_read32(hw, B0_IMSK);
  1258. imask |= portirq_msk[port];
  1259. sky2_write32(hw, B0_IMSK, imask);
  1260. sky2_set_multicast(dev);
  1261. return 0;
  1262. err_out:
  1263. if (sky2->rx_le) {
  1264. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1265. sky2->rx_le, sky2->rx_le_map);
  1266. sky2->rx_le = NULL;
  1267. }
  1268. if (sky2->tx_le) {
  1269. pci_free_consistent(hw->pdev,
  1270. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1271. sky2->tx_le, sky2->tx_le_map);
  1272. sky2->tx_le = NULL;
  1273. }
  1274. kfree(sky2->tx_ring);
  1275. kfree(sky2->rx_ring);
  1276. sky2->tx_ring = NULL;
  1277. sky2->rx_ring = NULL;
  1278. return err;
  1279. }
  1280. /* Modular subtraction in ring */
  1281. static inline int tx_dist(unsigned tail, unsigned head)
  1282. {
  1283. return (head - tail) & (TX_RING_SIZE - 1);
  1284. }
  1285. /* Number of list elements available for next tx */
  1286. static inline int tx_avail(const struct sky2_port *sky2)
  1287. {
  1288. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1289. }
  1290. /* Estimate of number of transmit list elements required */
  1291. static unsigned tx_le_req(const struct sk_buff *skb)
  1292. {
  1293. unsigned count;
  1294. count = sizeof(dma_addr_t) / sizeof(u32);
  1295. count += skb_shinfo(skb)->nr_frags * count;
  1296. if (skb_is_gso(skb))
  1297. ++count;
  1298. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1299. ++count;
  1300. return count;
  1301. }
  1302. /*
  1303. * Put one packet in ring for transmit.
  1304. * A single packet can generate multiple list elements, and
  1305. * the number of ring elements will probably be less than the number
  1306. * of list elements used.
  1307. */
  1308. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1309. {
  1310. struct sky2_port *sky2 = netdev_priv(dev);
  1311. struct sky2_hw *hw = sky2->hw;
  1312. struct sky2_tx_le *le = NULL;
  1313. struct tx_ring_info *re;
  1314. unsigned i, len;
  1315. dma_addr_t mapping;
  1316. u16 mss;
  1317. u8 ctrl;
  1318. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1319. return NETDEV_TX_BUSY;
  1320. if (unlikely(netif_msg_tx_queued(sky2)))
  1321. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1322. dev->name, sky2->tx_prod, skb->len);
  1323. len = skb_headlen(skb);
  1324. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1325. /* Send high bits if needed */
  1326. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1327. le = get_tx_le(sky2);
  1328. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1329. le->opcode = OP_ADDR64 | HW_OWNER;
  1330. }
  1331. /* Check for TCP Segmentation Offload */
  1332. mss = skb_shinfo(skb)->gso_size;
  1333. if (mss != 0) {
  1334. if (!(hw->flags & SKY2_HW_NEW_LE))
  1335. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1336. if (mss != sky2->tx_last_mss) {
  1337. le = get_tx_le(sky2);
  1338. le->addr = cpu_to_le32(mss);
  1339. if (hw->flags & SKY2_HW_NEW_LE)
  1340. le->opcode = OP_MSS | HW_OWNER;
  1341. else
  1342. le->opcode = OP_LRGLEN | HW_OWNER;
  1343. sky2->tx_last_mss = mss;
  1344. }
  1345. }
  1346. ctrl = 0;
  1347. #ifdef SKY2_VLAN_TAG_USED
  1348. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1349. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1350. if (!le) {
  1351. le = get_tx_le(sky2);
  1352. le->addr = 0;
  1353. le->opcode = OP_VLAN|HW_OWNER;
  1354. } else
  1355. le->opcode |= OP_VLAN;
  1356. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1357. ctrl |= INS_VLAN;
  1358. }
  1359. #endif
  1360. /* Handle TCP checksum offload */
  1361. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1362. /* On Yukon EX (some versions) encoding change. */
  1363. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1364. ctrl |= CALSUM; /* auto checksum */
  1365. else {
  1366. const unsigned offset = skb_transport_offset(skb);
  1367. u32 tcpsum;
  1368. tcpsum = offset << 16; /* sum start */
  1369. tcpsum |= offset + skb->csum_offset; /* sum write */
  1370. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1371. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1372. ctrl |= UDPTCP;
  1373. if (tcpsum != sky2->tx_tcpsum) {
  1374. sky2->tx_tcpsum = tcpsum;
  1375. le = get_tx_le(sky2);
  1376. le->addr = cpu_to_le32(tcpsum);
  1377. le->length = 0; /* initial checksum value */
  1378. le->ctrl = 1; /* one packet */
  1379. le->opcode = OP_TCPLISW | HW_OWNER;
  1380. }
  1381. }
  1382. }
  1383. le = get_tx_le(sky2);
  1384. le->addr = cpu_to_le32((u32) mapping);
  1385. le->length = cpu_to_le16(len);
  1386. le->ctrl = ctrl;
  1387. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1388. re = tx_le_re(sky2, le);
  1389. re->skb = skb;
  1390. pci_unmap_addr_set(re, mapaddr, mapping);
  1391. pci_unmap_len_set(re, maplen, len);
  1392. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1393. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1394. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1395. frag->size, PCI_DMA_TODEVICE);
  1396. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1397. le = get_tx_le(sky2);
  1398. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1399. le->ctrl = 0;
  1400. le->opcode = OP_ADDR64 | HW_OWNER;
  1401. }
  1402. le = get_tx_le(sky2);
  1403. le->addr = cpu_to_le32((u32) mapping);
  1404. le->length = cpu_to_le16(frag->size);
  1405. le->ctrl = ctrl;
  1406. le->opcode = OP_BUFFER | HW_OWNER;
  1407. re = tx_le_re(sky2, le);
  1408. re->skb = skb;
  1409. pci_unmap_addr_set(re, mapaddr, mapping);
  1410. pci_unmap_len_set(re, maplen, frag->size);
  1411. }
  1412. le->ctrl |= EOP;
  1413. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1414. netif_stop_queue(dev);
  1415. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1416. dev->trans_start = jiffies;
  1417. return NETDEV_TX_OK;
  1418. }
  1419. /*
  1420. * Free ring elements from starting at tx_cons until "done"
  1421. *
  1422. * NB: the hardware will tell us about partial completion of multi-part
  1423. * buffers so make sure not to free skb to early.
  1424. */
  1425. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1426. {
  1427. struct net_device *dev = sky2->netdev;
  1428. struct pci_dev *pdev = sky2->hw->pdev;
  1429. unsigned idx;
  1430. BUG_ON(done >= TX_RING_SIZE);
  1431. for (idx = sky2->tx_cons; idx != done;
  1432. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1433. struct sky2_tx_le *le = sky2->tx_le + idx;
  1434. struct tx_ring_info *re = sky2->tx_ring + idx;
  1435. switch(le->opcode & ~HW_OWNER) {
  1436. case OP_LARGESEND:
  1437. case OP_PACKET:
  1438. pci_unmap_single(pdev,
  1439. pci_unmap_addr(re, mapaddr),
  1440. pci_unmap_len(re, maplen),
  1441. PCI_DMA_TODEVICE);
  1442. break;
  1443. case OP_BUFFER:
  1444. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1445. pci_unmap_len(re, maplen),
  1446. PCI_DMA_TODEVICE);
  1447. break;
  1448. }
  1449. if (le->ctrl & EOP) {
  1450. if (unlikely(netif_msg_tx_done(sky2)))
  1451. printk(KERN_DEBUG "%s: tx done %u\n",
  1452. dev->name, idx);
  1453. dev->stats.tx_packets++;
  1454. dev->stats.tx_bytes += re->skb->len;
  1455. dev_kfree_skb_any(re->skb);
  1456. sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
  1457. }
  1458. }
  1459. sky2->tx_cons = idx;
  1460. smp_mb();
  1461. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1462. netif_wake_queue(dev);
  1463. }
  1464. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1465. static void sky2_tx_clean(struct net_device *dev)
  1466. {
  1467. struct sky2_port *sky2 = netdev_priv(dev);
  1468. netif_tx_lock_bh(dev);
  1469. sky2_tx_complete(sky2, sky2->tx_prod);
  1470. netif_tx_unlock_bh(dev);
  1471. }
  1472. /* Network shutdown */
  1473. static int sky2_down(struct net_device *dev)
  1474. {
  1475. struct sky2_port *sky2 = netdev_priv(dev);
  1476. struct sky2_hw *hw = sky2->hw;
  1477. unsigned port = sky2->port;
  1478. u16 ctrl;
  1479. u32 imask;
  1480. /* Never really got started! */
  1481. if (!sky2->tx_le)
  1482. return 0;
  1483. if (netif_msg_ifdown(sky2))
  1484. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1485. /* Disable port IRQ */
  1486. imask = sky2_read32(hw, B0_IMSK);
  1487. imask &= ~portirq_msk[port];
  1488. sky2_write32(hw, B0_IMSK, imask);
  1489. synchronize_irq(hw->pdev->irq);
  1490. sky2_gmac_reset(hw, port);
  1491. /* Stop transmitter */
  1492. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1493. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1494. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1495. RB_RST_SET | RB_DIS_OP_MD);
  1496. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1497. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1498. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1499. /* Make sure no packets are pending */
  1500. napi_synchronize(&hw->napi);
  1501. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1502. /* Workaround shared GMAC reset */
  1503. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1504. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1505. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1506. /* Disable Force Sync bit and Enable Alloc bit */
  1507. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1508. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1509. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1510. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1511. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1512. /* Reset the PCI FIFO of the async Tx queue */
  1513. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1514. BMU_RST_SET | BMU_FIFO_RST);
  1515. /* Reset the Tx prefetch units */
  1516. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1517. PREF_UNIT_RST_SET);
  1518. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1519. sky2_rx_stop(sky2);
  1520. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1521. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1522. sky2_phy_power_down(hw, port);
  1523. /* turn off LED's */
  1524. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1525. sky2_tx_clean(dev);
  1526. sky2_rx_clean(sky2);
  1527. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1528. sky2->rx_le, sky2->rx_le_map);
  1529. kfree(sky2->rx_ring);
  1530. pci_free_consistent(hw->pdev,
  1531. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1532. sky2->tx_le, sky2->tx_le_map);
  1533. kfree(sky2->tx_ring);
  1534. sky2->tx_le = NULL;
  1535. sky2->rx_le = NULL;
  1536. sky2->rx_ring = NULL;
  1537. sky2->tx_ring = NULL;
  1538. return 0;
  1539. }
  1540. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1541. {
  1542. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1543. return SPEED_1000;
  1544. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1545. if (aux & PHY_M_PS_SPEED_100)
  1546. return SPEED_100;
  1547. else
  1548. return SPEED_10;
  1549. }
  1550. switch (aux & PHY_M_PS_SPEED_MSK) {
  1551. case PHY_M_PS_SPEED_1000:
  1552. return SPEED_1000;
  1553. case PHY_M_PS_SPEED_100:
  1554. return SPEED_100;
  1555. default:
  1556. return SPEED_10;
  1557. }
  1558. }
  1559. static void sky2_link_up(struct sky2_port *sky2)
  1560. {
  1561. struct sky2_hw *hw = sky2->hw;
  1562. unsigned port = sky2->port;
  1563. u16 reg;
  1564. static const char *fc_name[] = {
  1565. [FC_NONE] = "none",
  1566. [FC_TX] = "tx",
  1567. [FC_RX] = "rx",
  1568. [FC_BOTH] = "both",
  1569. };
  1570. /* enable Rx/Tx */
  1571. reg = gma_read16(hw, port, GM_GP_CTRL);
  1572. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1573. gma_write16(hw, port, GM_GP_CTRL, reg);
  1574. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1575. netif_carrier_on(sky2->netdev);
  1576. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1577. /* Turn on link LED */
  1578. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1579. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1580. if (netif_msg_link(sky2))
  1581. printk(KERN_INFO PFX
  1582. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1583. sky2->netdev->name, sky2->speed,
  1584. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1585. fc_name[sky2->flow_status]);
  1586. }
  1587. static void sky2_link_down(struct sky2_port *sky2)
  1588. {
  1589. struct sky2_hw *hw = sky2->hw;
  1590. unsigned port = sky2->port;
  1591. u16 reg;
  1592. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1593. reg = gma_read16(hw, port, GM_GP_CTRL);
  1594. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1595. gma_write16(hw, port, GM_GP_CTRL, reg);
  1596. netif_carrier_off(sky2->netdev);
  1597. /* Turn on link LED */
  1598. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1599. if (netif_msg_link(sky2))
  1600. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1601. sky2_phy_init(hw, port);
  1602. }
  1603. static enum flow_control sky2_flow(int rx, int tx)
  1604. {
  1605. if (rx)
  1606. return tx ? FC_BOTH : FC_RX;
  1607. else
  1608. return tx ? FC_TX : FC_NONE;
  1609. }
  1610. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1611. {
  1612. struct sky2_hw *hw = sky2->hw;
  1613. unsigned port = sky2->port;
  1614. u16 advert, lpa;
  1615. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1616. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1617. if (lpa & PHY_M_AN_RF) {
  1618. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1619. return -1;
  1620. }
  1621. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1622. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1623. sky2->netdev->name);
  1624. return -1;
  1625. }
  1626. sky2->speed = sky2_phy_speed(hw, aux);
  1627. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1628. /* Since the pause result bits seem to in different positions on
  1629. * different chips. look at registers.
  1630. */
  1631. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1632. /* Shift for bits in fiber PHY */
  1633. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1634. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1635. if (advert & ADVERTISE_1000XPAUSE)
  1636. advert |= ADVERTISE_PAUSE_CAP;
  1637. if (advert & ADVERTISE_1000XPSE_ASYM)
  1638. advert |= ADVERTISE_PAUSE_ASYM;
  1639. if (lpa & LPA_1000XPAUSE)
  1640. lpa |= LPA_PAUSE_CAP;
  1641. if (lpa & LPA_1000XPAUSE_ASYM)
  1642. lpa |= LPA_PAUSE_ASYM;
  1643. }
  1644. sky2->flow_status = FC_NONE;
  1645. if (advert & ADVERTISE_PAUSE_CAP) {
  1646. if (lpa & LPA_PAUSE_CAP)
  1647. sky2->flow_status = FC_BOTH;
  1648. else if (advert & ADVERTISE_PAUSE_ASYM)
  1649. sky2->flow_status = FC_RX;
  1650. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1651. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1652. sky2->flow_status = FC_TX;
  1653. }
  1654. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1655. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1656. sky2->flow_status = FC_NONE;
  1657. if (sky2->flow_status & FC_TX)
  1658. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1659. else
  1660. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1661. return 0;
  1662. }
  1663. /* Interrupt from PHY */
  1664. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1665. {
  1666. struct net_device *dev = hw->dev[port];
  1667. struct sky2_port *sky2 = netdev_priv(dev);
  1668. u16 istatus, phystat;
  1669. if (!netif_running(dev))
  1670. return;
  1671. spin_lock(&sky2->phy_lock);
  1672. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1673. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1674. if (netif_msg_intr(sky2))
  1675. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1676. sky2->netdev->name, istatus, phystat);
  1677. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1678. if (sky2_autoneg_done(sky2, phystat) == 0)
  1679. sky2_link_up(sky2);
  1680. goto out;
  1681. }
  1682. if (istatus & PHY_M_IS_LSP_CHANGE)
  1683. sky2->speed = sky2_phy_speed(hw, phystat);
  1684. if (istatus & PHY_M_IS_DUP_CHANGE)
  1685. sky2->duplex =
  1686. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1687. if (istatus & PHY_M_IS_LST_CHANGE) {
  1688. if (phystat & PHY_M_PS_LINK_UP)
  1689. sky2_link_up(sky2);
  1690. else
  1691. sky2_link_down(sky2);
  1692. }
  1693. out:
  1694. spin_unlock(&sky2->phy_lock);
  1695. }
  1696. /* Transmit timeout is only called if we are running, carrier is up
  1697. * and tx queue is full (stopped).
  1698. */
  1699. static void sky2_tx_timeout(struct net_device *dev)
  1700. {
  1701. struct sky2_port *sky2 = netdev_priv(dev);
  1702. struct sky2_hw *hw = sky2->hw;
  1703. if (netif_msg_timer(sky2))
  1704. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1705. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1706. dev->name, sky2->tx_cons, sky2->tx_prod,
  1707. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1708. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1709. /* can't restart safely under softirq */
  1710. schedule_work(&hw->restart_work);
  1711. }
  1712. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1713. {
  1714. struct sky2_port *sky2 = netdev_priv(dev);
  1715. struct sky2_hw *hw = sky2->hw;
  1716. unsigned port = sky2->port;
  1717. int err;
  1718. u16 ctl, mode;
  1719. u32 imask;
  1720. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1721. return -EINVAL;
  1722. if (new_mtu > ETH_DATA_LEN &&
  1723. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1724. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1725. return -EINVAL;
  1726. if (!netif_running(dev)) {
  1727. dev->mtu = new_mtu;
  1728. return 0;
  1729. }
  1730. imask = sky2_read32(hw, B0_IMSK);
  1731. sky2_write32(hw, B0_IMSK, 0);
  1732. dev->trans_start = jiffies; /* prevent tx timeout */
  1733. netif_stop_queue(dev);
  1734. napi_disable(&hw->napi);
  1735. synchronize_irq(hw->pdev->irq);
  1736. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1737. sky2_set_tx_stfwd(hw, port);
  1738. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1739. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1740. sky2_rx_stop(sky2);
  1741. sky2_rx_clean(sky2);
  1742. dev->mtu = new_mtu;
  1743. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1744. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1745. if (dev->mtu > ETH_DATA_LEN)
  1746. mode |= GM_SMOD_JUMBO_ENA;
  1747. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1748. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1749. err = sky2_rx_start(sky2);
  1750. sky2_write32(hw, B0_IMSK, imask);
  1751. sky2_read32(hw, B0_Y2_SP_LISR);
  1752. napi_enable(&hw->napi);
  1753. if (err)
  1754. dev_close(dev);
  1755. else {
  1756. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1757. netif_wake_queue(dev);
  1758. }
  1759. return err;
  1760. }
  1761. /* For small just reuse existing skb for next receive */
  1762. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1763. const struct rx_ring_info *re,
  1764. unsigned length)
  1765. {
  1766. struct sk_buff *skb;
  1767. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1768. if (likely(skb)) {
  1769. skb_reserve(skb, 2);
  1770. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1771. length, PCI_DMA_FROMDEVICE);
  1772. skb_copy_from_linear_data(re->skb, skb->data, length);
  1773. skb->ip_summed = re->skb->ip_summed;
  1774. skb->csum = re->skb->csum;
  1775. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1776. length, PCI_DMA_FROMDEVICE);
  1777. re->skb->ip_summed = CHECKSUM_NONE;
  1778. skb_put(skb, length);
  1779. }
  1780. return skb;
  1781. }
  1782. /* Adjust length of skb with fragments to match received data */
  1783. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1784. unsigned int length)
  1785. {
  1786. int i, num_frags;
  1787. unsigned int size;
  1788. /* put header into skb */
  1789. size = min(length, hdr_space);
  1790. skb->tail += size;
  1791. skb->len += size;
  1792. length -= size;
  1793. num_frags = skb_shinfo(skb)->nr_frags;
  1794. for (i = 0; i < num_frags; i++) {
  1795. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1796. if (length == 0) {
  1797. /* don't need this page */
  1798. __free_page(frag->page);
  1799. --skb_shinfo(skb)->nr_frags;
  1800. } else {
  1801. size = min(length, (unsigned) PAGE_SIZE);
  1802. frag->size = size;
  1803. skb->data_len += size;
  1804. skb->truesize += size;
  1805. skb->len += size;
  1806. length -= size;
  1807. }
  1808. }
  1809. }
  1810. /* Normal packet - take skb from ring element and put in a new one */
  1811. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1812. struct rx_ring_info *re,
  1813. unsigned int length)
  1814. {
  1815. struct sk_buff *skb, *nskb;
  1816. unsigned hdr_space = sky2->rx_data_size;
  1817. /* Don't be tricky about reusing pages (yet) */
  1818. nskb = sky2_rx_alloc(sky2);
  1819. if (unlikely(!nskb))
  1820. return NULL;
  1821. skb = re->skb;
  1822. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1823. prefetch(skb->data);
  1824. re->skb = nskb;
  1825. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1826. if (skb_shinfo(skb)->nr_frags)
  1827. skb_put_frags(skb, hdr_space, length);
  1828. else
  1829. skb_put(skb, length);
  1830. return skb;
  1831. }
  1832. /*
  1833. * Receive one packet.
  1834. * For larger packets, get new buffer.
  1835. */
  1836. static struct sk_buff *sky2_receive(struct net_device *dev,
  1837. u16 length, u32 status)
  1838. {
  1839. struct sky2_port *sky2 = netdev_priv(dev);
  1840. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1841. struct sk_buff *skb = NULL;
  1842. u16 count = (status & GMR_FS_LEN) >> 16;
  1843. #ifdef SKY2_VLAN_TAG_USED
  1844. /* Account for vlan tag */
  1845. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1846. count -= VLAN_HLEN;
  1847. #endif
  1848. if (unlikely(netif_msg_rx_status(sky2)))
  1849. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1850. dev->name, sky2->rx_next, status, length);
  1851. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1852. prefetch(sky2->rx_ring + sky2->rx_next);
  1853. /* This chip has hardware problems that generates bogus status.
  1854. * So do only marginal checking and expect higher level protocols
  1855. * to handle crap frames.
  1856. */
  1857. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1858. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1859. length != count)
  1860. goto okay;
  1861. if (status & GMR_FS_ANY_ERR)
  1862. goto error;
  1863. if (!(status & GMR_FS_RX_OK))
  1864. goto resubmit;
  1865. /* if length reported by DMA does not match PHY, packet was truncated */
  1866. if (length != count)
  1867. goto len_error;
  1868. okay:
  1869. if (length < copybreak)
  1870. skb = receive_copy(sky2, re, length);
  1871. else
  1872. skb = receive_new(sky2, re, length);
  1873. resubmit:
  1874. sky2_rx_submit(sky2, re);
  1875. return skb;
  1876. len_error:
  1877. /* Truncation of overlength packets
  1878. causes PHY length to not match MAC length */
  1879. ++dev->stats.rx_length_errors;
  1880. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1881. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1882. dev->name, status, length);
  1883. goto resubmit;
  1884. error:
  1885. ++dev->stats.rx_errors;
  1886. if (status & GMR_FS_RX_FF_OV) {
  1887. dev->stats.rx_over_errors++;
  1888. goto resubmit;
  1889. }
  1890. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1891. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1892. dev->name, status, length);
  1893. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1894. dev->stats.rx_length_errors++;
  1895. if (status & GMR_FS_FRAGMENT)
  1896. dev->stats.rx_frame_errors++;
  1897. if (status & GMR_FS_CRC_ERR)
  1898. dev->stats.rx_crc_errors++;
  1899. goto resubmit;
  1900. }
  1901. /* Transmit complete */
  1902. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1903. {
  1904. struct sky2_port *sky2 = netdev_priv(dev);
  1905. if (netif_running(dev)) {
  1906. netif_tx_lock(dev);
  1907. sky2_tx_complete(sky2, last);
  1908. netif_tx_unlock(dev);
  1909. }
  1910. }
  1911. /* Process status response ring */
  1912. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  1913. {
  1914. int work_done = 0;
  1915. unsigned rx[2] = { 0, 0 };
  1916. rmb();
  1917. do {
  1918. struct sky2_port *sky2;
  1919. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1920. unsigned port;
  1921. struct net_device *dev;
  1922. struct sk_buff *skb;
  1923. u32 status;
  1924. u16 length;
  1925. u8 opcode = le->opcode;
  1926. if (!(opcode & HW_OWNER))
  1927. break;
  1928. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1929. port = le->css & CSS_LINK_BIT;
  1930. dev = hw->dev[port];
  1931. sky2 = netdev_priv(dev);
  1932. length = le16_to_cpu(le->length);
  1933. status = le32_to_cpu(le->status);
  1934. le->opcode = 0;
  1935. switch (opcode & ~HW_OWNER) {
  1936. case OP_RXSTAT:
  1937. ++rx[port];
  1938. skb = sky2_receive(dev, length, status);
  1939. if (unlikely(!skb)) {
  1940. dev->stats.rx_dropped++;
  1941. break;
  1942. }
  1943. /* This chip reports checksum status differently */
  1944. if (hw->flags & SKY2_HW_NEW_LE) {
  1945. if (sky2->rx_csum &&
  1946. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1947. (le->css & CSS_TCPUDPCSOK))
  1948. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1949. else
  1950. skb->ip_summed = CHECKSUM_NONE;
  1951. }
  1952. skb->protocol = eth_type_trans(skb, dev);
  1953. dev->stats.rx_packets++;
  1954. dev->stats.rx_bytes += skb->len;
  1955. dev->last_rx = jiffies;
  1956. #ifdef SKY2_VLAN_TAG_USED
  1957. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1958. vlan_hwaccel_receive_skb(skb,
  1959. sky2->vlgrp,
  1960. be16_to_cpu(sky2->rx_tag));
  1961. } else
  1962. #endif
  1963. netif_receive_skb(skb);
  1964. /* Stop after net poll weight */
  1965. if (++work_done >= to_do)
  1966. goto exit_loop;
  1967. break;
  1968. #ifdef SKY2_VLAN_TAG_USED
  1969. case OP_RXVLAN:
  1970. sky2->rx_tag = length;
  1971. break;
  1972. case OP_RXCHKSVLAN:
  1973. sky2->rx_tag = length;
  1974. /* fall through */
  1975. #endif
  1976. case OP_RXCHKS:
  1977. if (!sky2->rx_csum)
  1978. break;
  1979. /* If this happens then driver assuming wrong format */
  1980. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  1981. if (net_ratelimit())
  1982. printk(KERN_NOTICE "%s: unexpected"
  1983. " checksum status\n",
  1984. dev->name);
  1985. break;
  1986. }
  1987. /* Both checksum counters are programmed to start at
  1988. * the same offset, so unless there is a problem they
  1989. * should match. This failure is an early indication that
  1990. * hardware receive checksumming won't work.
  1991. */
  1992. if (likely(status >> 16 == (status & 0xffff))) {
  1993. skb = sky2->rx_ring[sky2->rx_next].skb;
  1994. skb->ip_summed = CHECKSUM_COMPLETE;
  1995. skb->csum = status & 0xffff;
  1996. } else {
  1997. printk(KERN_NOTICE PFX "%s: hardware receive "
  1998. "checksum problem (status = %#x)\n",
  1999. dev->name, status);
  2000. sky2->rx_csum = 0;
  2001. sky2_write32(sky2->hw,
  2002. Q_ADDR(rxqaddr[port], Q_CSR),
  2003. BMU_DIS_RX_CHKSUM);
  2004. }
  2005. break;
  2006. case OP_TXINDEXLE:
  2007. /* TX index reports status for both ports */
  2008. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  2009. sky2_tx_done(hw->dev[0], status & 0xfff);
  2010. if (hw->dev[1])
  2011. sky2_tx_done(hw->dev[1],
  2012. ((status >> 24) & 0xff)
  2013. | (u16)(length & 0xf) << 8);
  2014. break;
  2015. default:
  2016. if (net_ratelimit())
  2017. printk(KERN_WARNING PFX
  2018. "unknown status opcode 0x%x\n", opcode);
  2019. }
  2020. } while (hw->st_idx != idx);
  2021. /* Fully processed status ring so clear irq */
  2022. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2023. exit_loop:
  2024. if (rx[0])
  2025. sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
  2026. if (rx[1])
  2027. sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
  2028. return work_done;
  2029. }
  2030. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2031. {
  2032. struct net_device *dev = hw->dev[port];
  2033. if (net_ratelimit())
  2034. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  2035. dev->name, status);
  2036. if (status & Y2_IS_PAR_RD1) {
  2037. if (net_ratelimit())
  2038. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  2039. dev->name);
  2040. /* Clear IRQ */
  2041. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2042. }
  2043. if (status & Y2_IS_PAR_WR1) {
  2044. if (net_ratelimit())
  2045. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  2046. dev->name);
  2047. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2048. }
  2049. if (status & Y2_IS_PAR_MAC1) {
  2050. if (net_ratelimit())
  2051. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  2052. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2053. }
  2054. if (status & Y2_IS_PAR_RX1) {
  2055. if (net_ratelimit())
  2056. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  2057. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2058. }
  2059. if (status & Y2_IS_TCP_TXA1) {
  2060. if (net_ratelimit())
  2061. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  2062. dev->name);
  2063. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2064. }
  2065. }
  2066. static void sky2_hw_intr(struct sky2_hw *hw)
  2067. {
  2068. struct pci_dev *pdev = hw->pdev;
  2069. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2070. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2071. status &= hwmsk;
  2072. if (status & Y2_IS_TIST_OV)
  2073. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2074. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2075. u16 pci_err;
  2076. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2077. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2078. if (net_ratelimit())
  2079. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2080. pci_err);
  2081. sky2_pci_write16(hw, PCI_STATUS,
  2082. pci_err | PCI_STATUS_ERROR_BITS);
  2083. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2084. }
  2085. if (status & Y2_IS_PCI_EXP) {
  2086. /* PCI-Express uncorrectable Error occurred */
  2087. u32 err;
  2088. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2089. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2090. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2091. 0xfffffffful);
  2092. if (net_ratelimit())
  2093. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2094. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2095. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2096. }
  2097. if (status & Y2_HWE_L1_MASK)
  2098. sky2_hw_error(hw, 0, status);
  2099. status >>= 8;
  2100. if (status & Y2_HWE_L1_MASK)
  2101. sky2_hw_error(hw, 1, status);
  2102. }
  2103. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2104. {
  2105. struct net_device *dev = hw->dev[port];
  2106. struct sky2_port *sky2 = netdev_priv(dev);
  2107. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2108. if (netif_msg_intr(sky2))
  2109. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  2110. dev->name, status);
  2111. if (status & GM_IS_RX_CO_OV)
  2112. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2113. if (status & GM_IS_TX_CO_OV)
  2114. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2115. if (status & GM_IS_RX_FF_OR) {
  2116. ++dev->stats.rx_fifo_errors;
  2117. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2118. }
  2119. if (status & GM_IS_TX_FF_UR) {
  2120. ++dev->stats.tx_fifo_errors;
  2121. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2122. }
  2123. }
  2124. /* This should never happen it is a bug. */
  2125. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  2126. u16 q, unsigned ring_size)
  2127. {
  2128. struct net_device *dev = hw->dev[port];
  2129. struct sky2_port *sky2 = netdev_priv(dev);
  2130. unsigned idx;
  2131. const u64 *le = (q == Q_R1 || q == Q_R2)
  2132. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  2133. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2134. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  2135. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  2136. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2137. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2138. }
  2139. static int sky2_rx_hung(struct net_device *dev)
  2140. {
  2141. struct sky2_port *sky2 = netdev_priv(dev);
  2142. struct sky2_hw *hw = sky2->hw;
  2143. unsigned port = sky2->port;
  2144. unsigned rxq = rxqaddr[port];
  2145. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2146. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2147. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2148. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2149. /* If idle and MAC or PCI is stuck */
  2150. if (sky2->check.last == dev->last_rx &&
  2151. ((mac_rp == sky2->check.mac_rp &&
  2152. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2153. /* Check if the PCI RX hang */
  2154. (fifo_rp == sky2->check.fifo_rp &&
  2155. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2156. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2157. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2158. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2159. return 1;
  2160. } else {
  2161. sky2->check.last = dev->last_rx;
  2162. sky2->check.mac_rp = mac_rp;
  2163. sky2->check.mac_lev = mac_lev;
  2164. sky2->check.fifo_rp = fifo_rp;
  2165. sky2->check.fifo_lev = fifo_lev;
  2166. return 0;
  2167. }
  2168. }
  2169. static void sky2_watchdog(unsigned long arg)
  2170. {
  2171. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2172. /* Check for lost IRQ once a second */
  2173. if (sky2_read32(hw, B0_ISRC)) {
  2174. napi_schedule(&hw->napi);
  2175. } else {
  2176. int i, active = 0;
  2177. for (i = 0; i < hw->ports; i++) {
  2178. struct net_device *dev = hw->dev[i];
  2179. if (!netif_running(dev))
  2180. continue;
  2181. ++active;
  2182. /* For chips with Rx FIFO, check if stuck */
  2183. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2184. sky2_rx_hung(dev)) {
  2185. pr_info(PFX "%s: receiver hang detected\n",
  2186. dev->name);
  2187. schedule_work(&hw->restart_work);
  2188. return;
  2189. }
  2190. }
  2191. if (active == 0)
  2192. return;
  2193. }
  2194. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2195. }
  2196. /* Hardware/software error handling */
  2197. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2198. {
  2199. if (net_ratelimit())
  2200. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2201. if (status & Y2_IS_HW_ERR)
  2202. sky2_hw_intr(hw);
  2203. if (status & Y2_IS_IRQ_MAC1)
  2204. sky2_mac_intr(hw, 0);
  2205. if (status & Y2_IS_IRQ_MAC2)
  2206. sky2_mac_intr(hw, 1);
  2207. if (status & Y2_IS_CHK_RX1)
  2208. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  2209. if (status & Y2_IS_CHK_RX2)
  2210. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  2211. if (status & Y2_IS_CHK_TXA1)
  2212. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  2213. if (status & Y2_IS_CHK_TXA2)
  2214. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  2215. }
  2216. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2217. {
  2218. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2219. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2220. int work_done = 0;
  2221. u16 idx;
  2222. if (unlikely(status & Y2_IS_ERROR))
  2223. sky2_err_intr(hw, status);
  2224. if (status & Y2_IS_IRQ_PHY1)
  2225. sky2_phy_intr(hw, 0);
  2226. if (status & Y2_IS_IRQ_PHY2)
  2227. sky2_phy_intr(hw, 1);
  2228. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2229. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2230. if (work_done >= work_limit)
  2231. goto done;
  2232. }
  2233. /* Bug/Errata workaround?
  2234. * Need to kick the TX irq moderation timer.
  2235. */
  2236. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
  2237. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2238. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2239. }
  2240. napi_complete(napi);
  2241. sky2_read32(hw, B0_Y2_SP_LISR);
  2242. done:
  2243. return work_done;
  2244. }
  2245. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2246. {
  2247. struct sky2_hw *hw = dev_id;
  2248. u32 status;
  2249. /* Reading this mask interrupts as side effect */
  2250. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2251. if (status == 0 || status == ~0)
  2252. return IRQ_NONE;
  2253. prefetch(&hw->st_le[hw->st_idx]);
  2254. napi_schedule(&hw->napi);
  2255. return IRQ_HANDLED;
  2256. }
  2257. #ifdef CONFIG_NET_POLL_CONTROLLER
  2258. static void sky2_netpoll(struct net_device *dev)
  2259. {
  2260. struct sky2_port *sky2 = netdev_priv(dev);
  2261. napi_schedule(&sky2->hw->napi);
  2262. }
  2263. #endif
  2264. /* Chip internal frequency for clock calculations */
  2265. static u32 sky2_mhz(const struct sky2_hw *hw)
  2266. {
  2267. switch (hw->chip_id) {
  2268. case CHIP_ID_YUKON_EC:
  2269. case CHIP_ID_YUKON_EC_U:
  2270. case CHIP_ID_YUKON_EX:
  2271. case CHIP_ID_YUKON_SUPR:
  2272. case CHIP_ID_YUKON_UL_2:
  2273. return 125;
  2274. case CHIP_ID_YUKON_FE:
  2275. return 100;
  2276. case CHIP_ID_YUKON_FE_P:
  2277. return 50;
  2278. case CHIP_ID_YUKON_XL:
  2279. return 156;
  2280. default:
  2281. BUG();
  2282. }
  2283. }
  2284. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2285. {
  2286. return sky2_mhz(hw) * us;
  2287. }
  2288. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2289. {
  2290. return clk / sky2_mhz(hw);
  2291. }
  2292. static int __devinit sky2_init(struct sky2_hw *hw)
  2293. {
  2294. u8 t8;
  2295. /* Enable all clocks and check for bad PCI access */
  2296. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2297. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2298. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2299. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2300. switch(hw->chip_id) {
  2301. case CHIP_ID_YUKON_XL:
  2302. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2303. break;
  2304. case CHIP_ID_YUKON_EC_U:
  2305. hw->flags = SKY2_HW_GIGABIT
  2306. | SKY2_HW_NEWER_PHY
  2307. | SKY2_HW_ADV_POWER_CTL;
  2308. /* check for Rev. A1 dev 4200 */
  2309. if (sky2_read16(hw, Q_ADDR(Q_XA1, Q_WM)) == 0)
  2310. hw->flags |= SKY2_HW_CLK_POWER;
  2311. break;
  2312. case CHIP_ID_YUKON_EX:
  2313. hw->flags = SKY2_HW_GIGABIT
  2314. | SKY2_HW_NEWER_PHY
  2315. | SKY2_HW_NEW_LE
  2316. | SKY2_HW_ADV_POWER_CTL;
  2317. /* New transmit checksum */
  2318. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2319. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2320. break;
  2321. case CHIP_ID_YUKON_EC:
  2322. /* This rev is really old, and requires untested workarounds */
  2323. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2324. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2325. return -EOPNOTSUPP;
  2326. }
  2327. hw->flags = SKY2_HW_GIGABIT;
  2328. break;
  2329. case CHIP_ID_YUKON_FE:
  2330. break;
  2331. case CHIP_ID_YUKON_FE_P:
  2332. hw->flags = SKY2_HW_NEWER_PHY
  2333. | SKY2_HW_NEW_LE
  2334. | SKY2_HW_AUTO_TX_SUM
  2335. | SKY2_HW_ADV_POWER_CTL;
  2336. break;
  2337. case CHIP_ID_YUKON_SUPR:
  2338. hw->flags = SKY2_HW_GIGABIT
  2339. | SKY2_HW_NEWER_PHY
  2340. | SKY2_HW_NEW_LE
  2341. | SKY2_HW_AUTO_TX_SUM
  2342. | SKY2_HW_ADV_POWER_CTL;
  2343. break;
  2344. case CHIP_ID_YUKON_UL_2:
  2345. hw->flags = SKY2_HW_GIGABIT
  2346. | SKY2_HW_ADV_POWER_CTL;
  2347. break;
  2348. default:
  2349. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2350. hw->chip_id);
  2351. return -EOPNOTSUPP;
  2352. }
  2353. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2354. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2355. hw->flags |= SKY2_HW_FIBRE_PHY;
  2356. hw->pm_cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PM);
  2357. if (hw->pm_cap == 0) {
  2358. dev_err(&hw->pdev->dev, "cannot find PowerManagement capability\n");
  2359. return -EIO;
  2360. }
  2361. hw->ports = 1;
  2362. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2363. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2364. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2365. ++hw->ports;
  2366. }
  2367. return 0;
  2368. }
  2369. static void sky2_reset(struct sky2_hw *hw)
  2370. {
  2371. struct pci_dev *pdev = hw->pdev;
  2372. u16 status;
  2373. int i, cap;
  2374. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2375. /* disable ASF */
  2376. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2377. status = sky2_read16(hw, HCU_CCSR);
  2378. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2379. HCU_CCSR_UC_STATE_MSK);
  2380. sky2_write16(hw, HCU_CCSR, status);
  2381. } else
  2382. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2383. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2384. /* do a SW reset */
  2385. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2386. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2387. /* allow writes to PCI config */
  2388. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2389. /* clear PCI errors, if any */
  2390. status = sky2_pci_read16(hw, PCI_STATUS);
  2391. status |= PCI_STATUS_ERROR_BITS;
  2392. sky2_pci_write16(hw, PCI_STATUS, status);
  2393. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2394. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2395. if (cap) {
  2396. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2397. 0xfffffffful);
  2398. /* If error bit is stuck on ignore it */
  2399. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2400. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2401. else
  2402. hwe_mask |= Y2_IS_PCI_EXP;
  2403. }
  2404. sky2_power_on(hw);
  2405. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2406. for (i = 0; i < hw->ports; i++) {
  2407. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2408. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2409. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2410. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2411. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2412. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2413. | GMC_BYP_RETR_ON);
  2414. }
  2415. /* Clear I2C IRQ noise */
  2416. sky2_write32(hw, B2_I2C_IRQ, 1);
  2417. /* turn off hardware timer (unused) */
  2418. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2419. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2420. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2421. /* Turn off descriptor polling */
  2422. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2423. /* Turn off receive timestamp */
  2424. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2425. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2426. /* enable the Tx Arbiters */
  2427. for (i = 0; i < hw->ports; i++)
  2428. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2429. /* Initialize ram interface */
  2430. for (i = 0; i < hw->ports; i++) {
  2431. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2432. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2433. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2434. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2435. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2436. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2437. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2438. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2439. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2440. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2441. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2442. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2443. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2444. }
  2445. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2446. for (i = 0; i < hw->ports; i++)
  2447. sky2_gmac_reset(hw, i);
  2448. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2449. hw->st_idx = 0;
  2450. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2451. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2452. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2453. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2454. /* Set the list last index */
  2455. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2456. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2457. sky2_write8(hw, STAT_FIFO_WM, 16);
  2458. /* set Status-FIFO ISR watermark */
  2459. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2460. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2461. else
  2462. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2463. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2464. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2465. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2466. /* enable status unit */
  2467. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2468. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2469. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2470. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2471. }
  2472. static void sky2_restart(struct work_struct *work)
  2473. {
  2474. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2475. struct net_device *dev;
  2476. int i, err;
  2477. rtnl_lock();
  2478. for (i = 0; i < hw->ports; i++) {
  2479. dev = hw->dev[i];
  2480. if (netif_running(dev))
  2481. sky2_down(dev);
  2482. }
  2483. napi_disable(&hw->napi);
  2484. sky2_write32(hw, B0_IMSK, 0);
  2485. sky2_reset(hw);
  2486. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2487. napi_enable(&hw->napi);
  2488. for (i = 0; i < hw->ports; i++) {
  2489. dev = hw->dev[i];
  2490. if (netif_running(dev)) {
  2491. err = sky2_up(dev);
  2492. if (err) {
  2493. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2494. dev->name, err);
  2495. dev_close(dev);
  2496. }
  2497. }
  2498. }
  2499. rtnl_unlock();
  2500. }
  2501. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2502. {
  2503. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2504. }
  2505. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2506. {
  2507. const struct sky2_port *sky2 = netdev_priv(dev);
  2508. wol->supported = sky2_wol_supported(sky2->hw);
  2509. wol->wolopts = sky2->wol;
  2510. }
  2511. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2512. {
  2513. struct sky2_port *sky2 = netdev_priv(dev);
  2514. struct sky2_hw *hw = sky2->hw;
  2515. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2516. return -EOPNOTSUPP;
  2517. sky2->wol = wol->wolopts;
  2518. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2519. hw->chip_id == CHIP_ID_YUKON_EX ||
  2520. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2521. sky2_write32(hw, B0_CTST, sky2->wol
  2522. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2523. if (!netif_running(dev))
  2524. sky2_wol_init(sky2);
  2525. return 0;
  2526. }
  2527. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2528. {
  2529. if (sky2_is_copper(hw)) {
  2530. u32 modes = SUPPORTED_10baseT_Half
  2531. | SUPPORTED_10baseT_Full
  2532. | SUPPORTED_100baseT_Half
  2533. | SUPPORTED_100baseT_Full
  2534. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2535. if (hw->flags & SKY2_HW_GIGABIT)
  2536. modes |= SUPPORTED_1000baseT_Half
  2537. | SUPPORTED_1000baseT_Full;
  2538. return modes;
  2539. } else
  2540. return SUPPORTED_1000baseT_Half
  2541. | SUPPORTED_1000baseT_Full
  2542. | SUPPORTED_Autoneg
  2543. | SUPPORTED_FIBRE;
  2544. }
  2545. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2546. {
  2547. struct sky2_port *sky2 = netdev_priv(dev);
  2548. struct sky2_hw *hw = sky2->hw;
  2549. ecmd->transceiver = XCVR_INTERNAL;
  2550. ecmd->supported = sky2_supported_modes(hw);
  2551. ecmd->phy_address = PHY_ADDR_MARV;
  2552. if (sky2_is_copper(hw)) {
  2553. ecmd->port = PORT_TP;
  2554. ecmd->speed = sky2->speed;
  2555. } else {
  2556. ecmd->speed = SPEED_1000;
  2557. ecmd->port = PORT_FIBRE;
  2558. }
  2559. ecmd->advertising = sky2->advertising;
  2560. ecmd->autoneg = sky2->autoneg;
  2561. ecmd->duplex = sky2->duplex;
  2562. return 0;
  2563. }
  2564. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2565. {
  2566. struct sky2_port *sky2 = netdev_priv(dev);
  2567. const struct sky2_hw *hw = sky2->hw;
  2568. u32 supported = sky2_supported_modes(hw);
  2569. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2570. ecmd->advertising = supported;
  2571. sky2->duplex = -1;
  2572. sky2->speed = -1;
  2573. } else {
  2574. u32 setting;
  2575. switch (ecmd->speed) {
  2576. case SPEED_1000:
  2577. if (ecmd->duplex == DUPLEX_FULL)
  2578. setting = SUPPORTED_1000baseT_Full;
  2579. else if (ecmd->duplex == DUPLEX_HALF)
  2580. setting = SUPPORTED_1000baseT_Half;
  2581. else
  2582. return -EINVAL;
  2583. break;
  2584. case SPEED_100:
  2585. if (ecmd->duplex == DUPLEX_FULL)
  2586. setting = SUPPORTED_100baseT_Full;
  2587. else if (ecmd->duplex == DUPLEX_HALF)
  2588. setting = SUPPORTED_100baseT_Half;
  2589. else
  2590. return -EINVAL;
  2591. break;
  2592. case SPEED_10:
  2593. if (ecmd->duplex == DUPLEX_FULL)
  2594. setting = SUPPORTED_10baseT_Full;
  2595. else if (ecmd->duplex == DUPLEX_HALF)
  2596. setting = SUPPORTED_10baseT_Half;
  2597. else
  2598. return -EINVAL;
  2599. break;
  2600. default:
  2601. return -EINVAL;
  2602. }
  2603. if ((setting & supported) == 0)
  2604. return -EINVAL;
  2605. sky2->speed = ecmd->speed;
  2606. sky2->duplex = ecmd->duplex;
  2607. }
  2608. sky2->autoneg = ecmd->autoneg;
  2609. sky2->advertising = ecmd->advertising;
  2610. if (netif_running(dev)) {
  2611. sky2_phy_reinit(sky2);
  2612. sky2_set_multicast(dev);
  2613. }
  2614. return 0;
  2615. }
  2616. static void sky2_get_drvinfo(struct net_device *dev,
  2617. struct ethtool_drvinfo *info)
  2618. {
  2619. struct sky2_port *sky2 = netdev_priv(dev);
  2620. strcpy(info->driver, DRV_NAME);
  2621. strcpy(info->version, DRV_VERSION);
  2622. strcpy(info->fw_version, "N/A");
  2623. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2624. }
  2625. static const struct sky2_stat {
  2626. char name[ETH_GSTRING_LEN];
  2627. u16 offset;
  2628. } sky2_stats[] = {
  2629. { "tx_bytes", GM_TXO_OK_HI },
  2630. { "rx_bytes", GM_RXO_OK_HI },
  2631. { "tx_broadcast", GM_TXF_BC_OK },
  2632. { "rx_broadcast", GM_RXF_BC_OK },
  2633. { "tx_multicast", GM_TXF_MC_OK },
  2634. { "rx_multicast", GM_RXF_MC_OK },
  2635. { "tx_unicast", GM_TXF_UC_OK },
  2636. { "rx_unicast", GM_RXF_UC_OK },
  2637. { "tx_mac_pause", GM_TXF_MPAUSE },
  2638. { "rx_mac_pause", GM_RXF_MPAUSE },
  2639. { "collisions", GM_TXF_COL },
  2640. { "late_collision",GM_TXF_LAT_COL },
  2641. { "aborted", GM_TXF_ABO_COL },
  2642. { "single_collisions", GM_TXF_SNG_COL },
  2643. { "multi_collisions", GM_TXF_MUL_COL },
  2644. { "rx_short", GM_RXF_SHT },
  2645. { "rx_runt", GM_RXE_FRAG },
  2646. { "rx_64_byte_packets", GM_RXF_64B },
  2647. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2648. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2649. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2650. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2651. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2652. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2653. { "rx_too_long", GM_RXF_LNG_ERR },
  2654. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2655. { "rx_jabber", GM_RXF_JAB_PKT },
  2656. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2657. { "tx_64_byte_packets", GM_TXF_64B },
  2658. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2659. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2660. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2661. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2662. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2663. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2664. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2665. };
  2666. static u32 sky2_get_rx_csum(struct net_device *dev)
  2667. {
  2668. struct sky2_port *sky2 = netdev_priv(dev);
  2669. return sky2->rx_csum;
  2670. }
  2671. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2672. {
  2673. struct sky2_port *sky2 = netdev_priv(dev);
  2674. sky2->rx_csum = data;
  2675. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2676. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2677. return 0;
  2678. }
  2679. static u32 sky2_get_msglevel(struct net_device *netdev)
  2680. {
  2681. struct sky2_port *sky2 = netdev_priv(netdev);
  2682. return sky2->msg_enable;
  2683. }
  2684. static int sky2_nway_reset(struct net_device *dev)
  2685. {
  2686. struct sky2_port *sky2 = netdev_priv(dev);
  2687. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2688. return -EINVAL;
  2689. sky2_phy_reinit(sky2);
  2690. sky2_set_multicast(dev);
  2691. return 0;
  2692. }
  2693. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2694. {
  2695. struct sky2_hw *hw = sky2->hw;
  2696. unsigned port = sky2->port;
  2697. int i;
  2698. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2699. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2700. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2701. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2702. for (i = 2; i < count; i++)
  2703. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2704. }
  2705. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2706. {
  2707. struct sky2_port *sky2 = netdev_priv(netdev);
  2708. sky2->msg_enable = value;
  2709. }
  2710. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2711. {
  2712. switch (sset) {
  2713. case ETH_SS_STATS:
  2714. return ARRAY_SIZE(sky2_stats);
  2715. default:
  2716. return -EOPNOTSUPP;
  2717. }
  2718. }
  2719. static void sky2_get_ethtool_stats(struct net_device *dev,
  2720. struct ethtool_stats *stats, u64 * data)
  2721. {
  2722. struct sky2_port *sky2 = netdev_priv(dev);
  2723. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2724. }
  2725. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2726. {
  2727. int i;
  2728. switch (stringset) {
  2729. case ETH_SS_STATS:
  2730. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2731. memcpy(data + i * ETH_GSTRING_LEN,
  2732. sky2_stats[i].name, ETH_GSTRING_LEN);
  2733. break;
  2734. }
  2735. }
  2736. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2737. {
  2738. struct sky2_port *sky2 = netdev_priv(dev);
  2739. struct sky2_hw *hw = sky2->hw;
  2740. unsigned port = sky2->port;
  2741. const struct sockaddr *addr = p;
  2742. if (!is_valid_ether_addr(addr->sa_data))
  2743. return -EADDRNOTAVAIL;
  2744. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2745. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2746. dev->dev_addr, ETH_ALEN);
  2747. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2748. dev->dev_addr, ETH_ALEN);
  2749. /* virtual address for data */
  2750. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2751. /* physical address: used for pause frames */
  2752. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2753. return 0;
  2754. }
  2755. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2756. {
  2757. u32 bit;
  2758. bit = ether_crc(ETH_ALEN, addr) & 63;
  2759. filter[bit >> 3] |= 1 << (bit & 7);
  2760. }
  2761. static void sky2_set_multicast(struct net_device *dev)
  2762. {
  2763. struct sky2_port *sky2 = netdev_priv(dev);
  2764. struct sky2_hw *hw = sky2->hw;
  2765. unsigned port = sky2->port;
  2766. struct dev_mc_list *list = dev->mc_list;
  2767. u16 reg;
  2768. u8 filter[8];
  2769. int rx_pause;
  2770. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2771. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2772. memset(filter, 0, sizeof(filter));
  2773. reg = gma_read16(hw, port, GM_RX_CTRL);
  2774. reg |= GM_RXCR_UCF_ENA;
  2775. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2776. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2777. else if (dev->flags & IFF_ALLMULTI)
  2778. memset(filter, 0xff, sizeof(filter));
  2779. else if (dev->mc_count == 0 && !rx_pause)
  2780. reg &= ~GM_RXCR_MCF_ENA;
  2781. else {
  2782. int i;
  2783. reg |= GM_RXCR_MCF_ENA;
  2784. if (rx_pause)
  2785. sky2_add_filter(filter, pause_mc_addr);
  2786. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2787. sky2_add_filter(filter, list->dmi_addr);
  2788. }
  2789. gma_write16(hw, port, GM_MC_ADDR_H1,
  2790. (u16) filter[0] | ((u16) filter[1] << 8));
  2791. gma_write16(hw, port, GM_MC_ADDR_H2,
  2792. (u16) filter[2] | ((u16) filter[3] << 8));
  2793. gma_write16(hw, port, GM_MC_ADDR_H3,
  2794. (u16) filter[4] | ((u16) filter[5] << 8));
  2795. gma_write16(hw, port, GM_MC_ADDR_H4,
  2796. (u16) filter[6] | ((u16) filter[7] << 8));
  2797. gma_write16(hw, port, GM_RX_CTRL, reg);
  2798. }
  2799. /* Can have one global because blinking is controlled by
  2800. * ethtool and that is always under RTNL mutex
  2801. */
  2802. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  2803. {
  2804. struct sky2_hw *hw = sky2->hw;
  2805. unsigned port = sky2->port;
  2806. spin_lock_bh(&sky2->phy_lock);
  2807. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2808. hw->chip_id == CHIP_ID_YUKON_EX ||
  2809. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2810. u16 pg;
  2811. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2812. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2813. switch (mode) {
  2814. case MO_LED_OFF:
  2815. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2816. PHY_M_LEDC_LOS_CTRL(8) |
  2817. PHY_M_LEDC_INIT_CTRL(8) |
  2818. PHY_M_LEDC_STA1_CTRL(8) |
  2819. PHY_M_LEDC_STA0_CTRL(8));
  2820. break;
  2821. case MO_LED_ON:
  2822. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2823. PHY_M_LEDC_LOS_CTRL(9) |
  2824. PHY_M_LEDC_INIT_CTRL(9) |
  2825. PHY_M_LEDC_STA1_CTRL(9) |
  2826. PHY_M_LEDC_STA0_CTRL(9));
  2827. break;
  2828. case MO_LED_BLINK:
  2829. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2830. PHY_M_LEDC_LOS_CTRL(0xa) |
  2831. PHY_M_LEDC_INIT_CTRL(0xa) |
  2832. PHY_M_LEDC_STA1_CTRL(0xa) |
  2833. PHY_M_LEDC_STA0_CTRL(0xa));
  2834. break;
  2835. case MO_LED_NORM:
  2836. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2837. PHY_M_LEDC_LOS_CTRL(1) |
  2838. PHY_M_LEDC_INIT_CTRL(8) |
  2839. PHY_M_LEDC_STA1_CTRL(7) |
  2840. PHY_M_LEDC_STA0_CTRL(7));
  2841. }
  2842. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2843. } else
  2844. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2845. PHY_M_LED_MO_DUP(mode) |
  2846. PHY_M_LED_MO_10(mode) |
  2847. PHY_M_LED_MO_100(mode) |
  2848. PHY_M_LED_MO_1000(mode) |
  2849. PHY_M_LED_MO_RX(mode) |
  2850. PHY_M_LED_MO_TX(mode));
  2851. spin_unlock_bh(&sky2->phy_lock);
  2852. }
  2853. /* blink LED's for finding board */
  2854. static int sky2_phys_id(struct net_device *dev, u32 data)
  2855. {
  2856. struct sky2_port *sky2 = netdev_priv(dev);
  2857. unsigned int i;
  2858. if (data == 0)
  2859. data = UINT_MAX;
  2860. for (i = 0; i < data; i++) {
  2861. sky2_led(sky2, MO_LED_ON);
  2862. if (msleep_interruptible(500))
  2863. break;
  2864. sky2_led(sky2, MO_LED_OFF);
  2865. if (msleep_interruptible(500))
  2866. break;
  2867. }
  2868. sky2_led(sky2, MO_LED_NORM);
  2869. return 0;
  2870. }
  2871. static void sky2_get_pauseparam(struct net_device *dev,
  2872. struct ethtool_pauseparam *ecmd)
  2873. {
  2874. struct sky2_port *sky2 = netdev_priv(dev);
  2875. switch (sky2->flow_mode) {
  2876. case FC_NONE:
  2877. ecmd->tx_pause = ecmd->rx_pause = 0;
  2878. break;
  2879. case FC_TX:
  2880. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2881. break;
  2882. case FC_RX:
  2883. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2884. break;
  2885. case FC_BOTH:
  2886. ecmd->tx_pause = ecmd->rx_pause = 1;
  2887. }
  2888. ecmd->autoneg = sky2->autoneg;
  2889. }
  2890. static int sky2_set_pauseparam(struct net_device *dev,
  2891. struct ethtool_pauseparam *ecmd)
  2892. {
  2893. struct sky2_port *sky2 = netdev_priv(dev);
  2894. sky2->autoneg = ecmd->autoneg;
  2895. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2896. if (netif_running(dev))
  2897. sky2_phy_reinit(sky2);
  2898. return 0;
  2899. }
  2900. static int sky2_get_coalesce(struct net_device *dev,
  2901. struct ethtool_coalesce *ecmd)
  2902. {
  2903. struct sky2_port *sky2 = netdev_priv(dev);
  2904. struct sky2_hw *hw = sky2->hw;
  2905. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2906. ecmd->tx_coalesce_usecs = 0;
  2907. else {
  2908. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2909. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2910. }
  2911. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2912. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2913. ecmd->rx_coalesce_usecs = 0;
  2914. else {
  2915. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2916. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2917. }
  2918. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2919. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2920. ecmd->rx_coalesce_usecs_irq = 0;
  2921. else {
  2922. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2923. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2924. }
  2925. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2926. return 0;
  2927. }
  2928. /* Note: this affect both ports */
  2929. static int sky2_set_coalesce(struct net_device *dev,
  2930. struct ethtool_coalesce *ecmd)
  2931. {
  2932. struct sky2_port *sky2 = netdev_priv(dev);
  2933. struct sky2_hw *hw = sky2->hw;
  2934. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2935. if (ecmd->tx_coalesce_usecs > tmax ||
  2936. ecmd->rx_coalesce_usecs > tmax ||
  2937. ecmd->rx_coalesce_usecs_irq > tmax)
  2938. return -EINVAL;
  2939. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2940. return -EINVAL;
  2941. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2942. return -EINVAL;
  2943. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2944. return -EINVAL;
  2945. if (ecmd->tx_coalesce_usecs == 0)
  2946. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2947. else {
  2948. sky2_write32(hw, STAT_TX_TIMER_INI,
  2949. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2950. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2951. }
  2952. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2953. if (ecmd->rx_coalesce_usecs == 0)
  2954. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2955. else {
  2956. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2957. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2958. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2959. }
  2960. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2961. if (ecmd->rx_coalesce_usecs_irq == 0)
  2962. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2963. else {
  2964. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2965. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2966. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2967. }
  2968. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2969. return 0;
  2970. }
  2971. static void sky2_get_ringparam(struct net_device *dev,
  2972. struct ethtool_ringparam *ering)
  2973. {
  2974. struct sky2_port *sky2 = netdev_priv(dev);
  2975. ering->rx_max_pending = RX_MAX_PENDING;
  2976. ering->rx_mini_max_pending = 0;
  2977. ering->rx_jumbo_max_pending = 0;
  2978. ering->tx_max_pending = TX_RING_SIZE - 1;
  2979. ering->rx_pending = sky2->rx_pending;
  2980. ering->rx_mini_pending = 0;
  2981. ering->rx_jumbo_pending = 0;
  2982. ering->tx_pending = sky2->tx_pending;
  2983. }
  2984. static int sky2_set_ringparam(struct net_device *dev,
  2985. struct ethtool_ringparam *ering)
  2986. {
  2987. struct sky2_port *sky2 = netdev_priv(dev);
  2988. int err = 0;
  2989. if (ering->rx_pending > RX_MAX_PENDING ||
  2990. ering->rx_pending < 8 ||
  2991. ering->tx_pending < MAX_SKB_TX_LE ||
  2992. ering->tx_pending > TX_RING_SIZE - 1)
  2993. return -EINVAL;
  2994. if (netif_running(dev))
  2995. sky2_down(dev);
  2996. sky2->rx_pending = ering->rx_pending;
  2997. sky2->tx_pending = ering->tx_pending;
  2998. if (netif_running(dev)) {
  2999. err = sky2_up(dev);
  3000. if (err)
  3001. dev_close(dev);
  3002. }
  3003. return err;
  3004. }
  3005. static int sky2_get_regs_len(struct net_device *dev)
  3006. {
  3007. return 0x4000;
  3008. }
  3009. /*
  3010. * Returns copy of control register region
  3011. * Note: ethtool_get_regs always provides full size (16k) buffer
  3012. */
  3013. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  3014. void *p)
  3015. {
  3016. const struct sky2_port *sky2 = netdev_priv(dev);
  3017. const void __iomem *io = sky2->hw->regs;
  3018. unsigned int b;
  3019. regs->version = 1;
  3020. for (b = 0; b < 128; b++) {
  3021. /* This complicated switch statement is to make sure and
  3022. * only access regions that are unreserved.
  3023. * Some blocks are only valid on dual port cards.
  3024. * and block 3 has some special diagnostic registers that
  3025. * are poison.
  3026. */
  3027. switch (b) {
  3028. case 3:
  3029. /* skip diagnostic ram region */
  3030. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3031. break;
  3032. /* dual port cards only */
  3033. case 5: /* Tx Arbiter 2 */
  3034. case 9: /* RX2 */
  3035. case 14 ... 15: /* TX2 */
  3036. case 17: case 19: /* Ram Buffer 2 */
  3037. case 22 ... 23: /* Tx Ram Buffer 2 */
  3038. case 25: /* Rx MAC Fifo 1 */
  3039. case 27: /* Tx MAC Fifo 2 */
  3040. case 31: /* GPHY 2 */
  3041. case 40 ... 47: /* Pattern Ram 2 */
  3042. case 52: case 54: /* TCP Segmentation 2 */
  3043. case 112 ... 116: /* GMAC 2 */
  3044. if (sky2->hw->ports == 1)
  3045. goto reserved;
  3046. /* fall through */
  3047. case 0: /* Control */
  3048. case 2: /* Mac address */
  3049. case 4: /* Tx Arbiter 1 */
  3050. case 7: /* PCI express reg */
  3051. case 8: /* RX1 */
  3052. case 12 ... 13: /* TX1 */
  3053. case 16: case 18:/* Rx Ram Buffer 1 */
  3054. case 20 ... 21: /* Tx Ram Buffer 1 */
  3055. case 24: /* Rx MAC Fifo 1 */
  3056. case 26: /* Tx MAC Fifo 1 */
  3057. case 28 ... 29: /* Descriptor and status unit */
  3058. case 30: /* GPHY 1*/
  3059. case 32 ... 39: /* Pattern Ram 1 */
  3060. case 48: case 50: /* TCP Segmentation 1 */
  3061. case 56 ... 60: /* PCI space */
  3062. case 80 ... 84: /* GMAC 1 */
  3063. memcpy_fromio(p, io, 128);
  3064. break;
  3065. default:
  3066. reserved:
  3067. memset(p, 0, 128);
  3068. }
  3069. p += 128;
  3070. io += 128;
  3071. }
  3072. }
  3073. /* In order to do Jumbo packets on these chips, need to turn off the
  3074. * transmit store/forward. Therefore checksum offload won't work.
  3075. */
  3076. static int no_tx_offload(struct net_device *dev)
  3077. {
  3078. const struct sky2_port *sky2 = netdev_priv(dev);
  3079. const struct sky2_hw *hw = sky2->hw;
  3080. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  3081. }
  3082. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  3083. {
  3084. if (data && no_tx_offload(dev))
  3085. return -EINVAL;
  3086. return ethtool_op_set_tx_csum(dev, data);
  3087. }
  3088. static int sky2_set_tso(struct net_device *dev, u32 data)
  3089. {
  3090. if (data && no_tx_offload(dev))
  3091. return -EINVAL;
  3092. return ethtool_op_set_tso(dev, data);
  3093. }
  3094. static int sky2_get_eeprom_len(struct net_device *dev)
  3095. {
  3096. struct sky2_port *sky2 = netdev_priv(dev);
  3097. struct sky2_hw *hw = sky2->hw;
  3098. u16 reg2;
  3099. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3100. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3101. }
  3102. static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
  3103. {
  3104. u32 val;
  3105. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3106. do {
  3107. offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
  3108. } while (!(offset & PCI_VPD_ADDR_F));
  3109. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3110. return val;
  3111. }
  3112. static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
  3113. {
  3114. sky2_pci_write16(hw, cap + PCI_VPD_DATA, val);
  3115. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3116. do {
  3117. offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
  3118. } while (offset & PCI_VPD_ADDR_F);
  3119. }
  3120. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3121. u8 *data)
  3122. {
  3123. struct sky2_port *sky2 = netdev_priv(dev);
  3124. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3125. int length = eeprom->len;
  3126. u16 offset = eeprom->offset;
  3127. if (!cap)
  3128. return -EINVAL;
  3129. eeprom->magic = SKY2_EEPROM_MAGIC;
  3130. while (length > 0) {
  3131. u32 val = sky2_vpd_read(sky2->hw, cap, offset);
  3132. int n = min_t(int, length, sizeof(val));
  3133. memcpy(data, &val, n);
  3134. length -= n;
  3135. data += n;
  3136. offset += n;
  3137. }
  3138. return 0;
  3139. }
  3140. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3141. u8 *data)
  3142. {
  3143. struct sky2_port *sky2 = netdev_priv(dev);
  3144. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3145. int length = eeprom->len;
  3146. u16 offset = eeprom->offset;
  3147. if (!cap)
  3148. return -EINVAL;
  3149. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3150. return -EINVAL;
  3151. while (length > 0) {
  3152. u32 val;
  3153. int n = min_t(int, length, sizeof(val));
  3154. if (n < sizeof(val))
  3155. val = sky2_vpd_read(sky2->hw, cap, offset);
  3156. memcpy(&val, data, n);
  3157. sky2_vpd_write(sky2->hw, cap, offset, val);
  3158. length -= n;
  3159. data += n;
  3160. offset += n;
  3161. }
  3162. return 0;
  3163. }
  3164. static const struct ethtool_ops sky2_ethtool_ops = {
  3165. .get_settings = sky2_get_settings,
  3166. .set_settings = sky2_set_settings,
  3167. .get_drvinfo = sky2_get_drvinfo,
  3168. .get_wol = sky2_get_wol,
  3169. .set_wol = sky2_set_wol,
  3170. .get_msglevel = sky2_get_msglevel,
  3171. .set_msglevel = sky2_set_msglevel,
  3172. .nway_reset = sky2_nway_reset,
  3173. .get_regs_len = sky2_get_regs_len,
  3174. .get_regs = sky2_get_regs,
  3175. .get_link = ethtool_op_get_link,
  3176. .get_eeprom_len = sky2_get_eeprom_len,
  3177. .get_eeprom = sky2_get_eeprom,
  3178. .set_eeprom = sky2_set_eeprom,
  3179. .set_sg = ethtool_op_set_sg,
  3180. .set_tx_csum = sky2_set_tx_csum,
  3181. .set_tso = sky2_set_tso,
  3182. .get_rx_csum = sky2_get_rx_csum,
  3183. .set_rx_csum = sky2_set_rx_csum,
  3184. .get_strings = sky2_get_strings,
  3185. .get_coalesce = sky2_get_coalesce,
  3186. .set_coalesce = sky2_set_coalesce,
  3187. .get_ringparam = sky2_get_ringparam,
  3188. .set_ringparam = sky2_set_ringparam,
  3189. .get_pauseparam = sky2_get_pauseparam,
  3190. .set_pauseparam = sky2_set_pauseparam,
  3191. .phys_id = sky2_phys_id,
  3192. .get_sset_count = sky2_get_sset_count,
  3193. .get_ethtool_stats = sky2_get_ethtool_stats,
  3194. };
  3195. #ifdef CONFIG_SKY2_DEBUG
  3196. static struct dentry *sky2_debug;
  3197. static int sky2_debug_show(struct seq_file *seq, void *v)
  3198. {
  3199. struct net_device *dev = seq->private;
  3200. const struct sky2_port *sky2 = netdev_priv(dev);
  3201. struct sky2_hw *hw = sky2->hw;
  3202. unsigned port = sky2->port;
  3203. unsigned idx, last;
  3204. int sop;
  3205. if (!netif_running(dev))
  3206. return -ENETDOWN;
  3207. seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
  3208. sky2_read32(hw, B0_ISRC),
  3209. sky2_read32(hw, B0_IMSK),
  3210. sky2_read32(hw, B0_Y2_SP_ICR));
  3211. napi_disable(&hw->napi);
  3212. last = sky2_read16(hw, STAT_PUT_IDX);
  3213. if (hw->st_idx == last)
  3214. seq_puts(seq, "Status ring (empty)\n");
  3215. else {
  3216. seq_puts(seq, "Status ring\n");
  3217. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3218. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3219. const struct sky2_status_le *le = hw->st_le + idx;
  3220. seq_printf(seq, "[%d] %#x %d %#x\n",
  3221. idx, le->opcode, le->length, le->status);
  3222. }
  3223. seq_puts(seq, "\n");
  3224. }
  3225. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3226. sky2->tx_cons, sky2->tx_prod,
  3227. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3228. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3229. /* Dump contents of tx ring */
  3230. sop = 1;
  3231. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
  3232. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  3233. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3234. u32 a = le32_to_cpu(le->addr);
  3235. if (sop)
  3236. seq_printf(seq, "%u:", idx);
  3237. sop = 0;
  3238. switch(le->opcode & ~HW_OWNER) {
  3239. case OP_ADDR64:
  3240. seq_printf(seq, " %#x:", a);
  3241. break;
  3242. case OP_LRGLEN:
  3243. seq_printf(seq, " mtu=%d", a);
  3244. break;
  3245. case OP_VLAN:
  3246. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3247. break;
  3248. case OP_TCPLISW:
  3249. seq_printf(seq, " csum=%#x", a);
  3250. break;
  3251. case OP_LARGESEND:
  3252. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3253. break;
  3254. case OP_PACKET:
  3255. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3256. break;
  3257. case OP_BUFFER:
  3258. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3259. break;
  3260. default:
  3261. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3262. a, le16_to_cpu(le->length));
  3263. }
  3264. if (le->ctrl & EOP) {
  3265. seq_putc(seq, '\n');
  3266. sop = 1;
  3267. }
  3268. }
  3269. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3270. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3271. last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3272. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3273. sky2_read32(hw, B0_Y2_SP_LISR);
  3274. napi_enable(&hw->napi);
  3275. return 0;
  3276. }
  3277. static int sky2_debug_open(struct inode *inode, struct file *file)
  3278. {
  3279. return single_open(file, sky2_debug_show, inode->i_private);
  3280. }
  3281. static const struct file_operations sky2_debug_fops = {
  3282. .owner = THIS_MODULE,
  3283. .open = sky2_debug_open,
  3284. .read = seq_read,
  3285. .llseek = seq_lseek,
  3286. .release = single_release,
  3287. };
  3288. /*
  3289. * Use network device events to create/remove/rename
  3290. * debugfs file entries
  3291. */
  3292. static int sky2_device_event(struct notifier_block *unused,
  3293. unsigned long event, void *ptr)
  3294. {
  3295. struct net_device *dev = ptr;
  3296. struct sky2_port *sky2 = netdev_priv(dev);
  3297. if (dev->open != sky2_up || !sky2_debug)
  3298. return NOTIFY_DONE;
  3299. switch(event) {
  3300. case NETDEV_CHANGENAME:
  3301. if (sky2->debugfs) {
  3302. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3303. sky2_debug, dev->name);
  3304. }
  3305. break;
  3306. case NETDEV_GOING_DOWN:
  3307. if (sky2->debugfs) {
  3308. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3309. dev->name);
  3310. debugfs_remove(sky2->debugfs);
  3311. sky2->debugfs = NULL;
  3312. }
  3313. break;
  3314. case NETDEV_UP:
  3315. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3316. sky2_debug, dev,
  3317. &sky2_debug_fops);
  3318. if (IS_ERR(sky2->debugfs))
  3319. sky2->debugfs = NULL;
  3320. }
  3321. return NOTIFY_DONE;
  3322. }
  3323. static struct notifier_block sky2_notifier = {
  3324. .notifier_call = sky2_device_event,
  3325. };
  3326. static __init void sky2_debug_init(void)
  3327. {
  3328. struct dentry *ent;
  3329. ent = debugfs_create_dir("sky2", NULL);
  3330. if (!ent || IS_ERR(ent))
  3331. return;
  3332. sky2_debug = ent;
  3333. register_netdevice_notifier(&sky2_notifier);
  3334. }
  3335. static __exit void sky2_debug_cleanup(void)
  3336. {
  3337. if (sky2_debug) {
  3338. unregister_netdevice_notifier(&sky2_notifier);
  3339. debugfs_remove(sky2_debug);
  3340. sky2_debug = NULL;
  3341. }
  3342. }
  3343. #else
  3344. #define sky2_debug_init()
  3345. #define sky2_debug_cleanup()
  3346. #endif
  3347. /* Initialize network device */
  3348. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3349. unsigned port,
  3350. int highmem, int wol)
  3351. {
  3352. struct sky2_port *sky2;
  3353. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3354. if (!dev) {
  3355. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3356. return NULL;
  3357. }
  3358. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3359. dev->irq = hw->pdev->irq;
  3360. dev->open = sky2_up;
  3361. dev->stop = sky2_down;
  3362. dev->do_ioctl = sky2_ioctl;
  3363. dev->hard_start_xmit = sky2_xmit_frame;
  3364. dev->set_multicast_list = sky2_set_multicast;
  3365. dev->set_mac_address = sky2_set_mac_address;
  3366. dev->change_mtu = sky2_change_mtu;
  3367. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3368. dev->tx_timeout = sky2_tx_timeout;
  3369. dev->watchdog_timeo = TX_WATCHDOG;
  3370. #ifdef CONFIG_NET_POLL_CONTROLLER
  3371. if (port == 0)
  3372. dev->poll_controller = sky2_netpoll;
  3373. #endif
  3374. sky2 = netdev_priv(dev);
  3375. sky2->netdev = dev;
  3376. sky2->hw = hw;
  3377. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3378. /* Auto speed and flow control */
  3379. sky2->autoneg = AUTONEG_ENABLE;
  3380. sky2->flow_mode = FC_BOTH;
  3381. sky2->duplex = -1;
  3382. sky2->speed = -1;
  3383. sky2->advertising = sky2_supported_modes(hw);
  3384. sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
  3385. sky2->wol = wol;
  3386. spin_lock_init(&sky2->phy_lock);
  3387. sky2->tx_pending = TX_DEF_PENDING;
  3388. sky2->rx_pending = RX_DEF_PENDING;
  3389. hw->dev[port] = dev;
  3390. sky2->port = port;
  3391. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3392. if (highmem)
  3393. dev->features |= NETIF_F_HIGHDMA;
  3394. #ifdef SKY2_VLAN_TAG_USED
  3395. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3396. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3397. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3398. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3399. dev->vlan_rx_register = sky2_vlan_rx_register;
  3400. }
  3401. #endif
  3402. /* read the mac address */
  3403. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3404. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3405. return dev;
  3406. }
  3407. static void __devinit sky2_show_addr(struct net_device *dev)
  3408. {
  3409. const struct sky2_port *sky2 = netdev_priv(dev);
  3410. DECLARE_MAC_BUF(mac);
  3411. if (netif_msg_probe(sky2))
  3412. printk(KERN_INFO PFX "%s: addr %s\n",
  3413. dev->name, print_mac(mac, dev->dev_addr));
  3414. }
  3415. /* Handle software interrupt used during MSI test */
  3416. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3417. {
  3418. struct sky2_hw *hw = dev_id;
  3419. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3420. if (status == 0)
  3421. return IRQ_NONE;
  3422. if (status & Y2_IS_IRQ_SW) {
  3423. hw->flags |= SKY2_HW_USE_MSI;
  3424. wake_up(&hw->msi_wait);
  3425. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3426. }
  3427. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3428. return IRQ_HANDLED;
  3429. }
  3430. /* Test interrupt path by forcing a a software IRQ */
  3431. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3432. {
  3433. struct pci_dev *pdev = hw->pdev;
  3434. int err;
  3435. init_waitqueue_head (&hw->msi_wait);
  3436. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3437. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3438. if (err) {
  3439. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3440. return err;
  3441. }
  3442. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3443. sky2_read8(hw, B0_CTST);
  3444. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3445. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3446. /* MSI test failed, go back to INTx mode */
  3447. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3448. "switching to INTx mode.\n");
  3449. err = -EOPNOTSUPP;
  3450. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3451. }
  3452. sky2_write32(hw, B0_IMSK, 0);
  3453. sky2_read32(hw, B0_IMSK);
  3454. free_irq(pdev->irq, hw);
  3455. return err;
  3456. }
  3457. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  3458. {
  3459. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  3460. u16 value;
  3461. if (!pm)
  3462. return 0;
  3463. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  3464. return 0;
  3465. return value & PCI_PM_CTRL_PME_ENABLE;
  3466. }
  3467. /* This driver supports yukon2 chipset only */
  3468. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3469. {
  3470. const char *name[] = {
  3471. "XL", /* 0xb3 */
  3472. "EC Ultra", /* 0xb4 */
  3473. "Extreme", /* 0xb5 */
  3474. "EC", /* 0xb6 */
  3475. "FE", /* 0xb7 */
  3476. "FE+", /* 0xb8 */
  3477. "Supreme", /* 0xb9 */
  3478. "UL 2", /* 0xba */
  3479. };
  3480. if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
  3481. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3482. else
  3483. snprintf(buf, sz, "(chip %#x)", chipid);
  3484. return buf;
  3485. }
  3486. static int __devinit sky2_probe(struct pci_dev *pdev,
  3487. const struct pci_device_id *ent)
  3488. {
  3489. struct net_device *dev;
  3490. struct sky2_hw *hw;
  3491. int err, using_dac = 0, wol_default;
  3492. char buf1[16];
  3493. err = pci_enable_device(pdev);
  3494. if (err) {
  3495. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3496. goto err_out;
  3497. }
  3498. err = pci_request_regions(pdev, DRV_NAME);
  3499. if (err) {
  3500. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3501. goto err_out_disable;
  3502. }
  3503. pci_set_master(pdev);
  3504. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3505. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  3506. using_dac = 1;
  3507. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  3508. if (err < 0) {
  3509. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3510. "for consistent allocations\n");
  3511. goto err_out_free_regions;
  3512. }
  3513. } else {
  3514. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3515. if (err) {
  3516. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3517. goto err_out_free_regions;
  3518. }
  3519. }
  3520. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  3521. err = -ENOMEM;
  3522. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3523. if (!hw) {
  3524. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3525. goto err_out_free_regions;
  3526. }
  3527. hw->pdev = pdev;
  3528. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3529. if (!hw->regs) {
  3530. dev_err(&pdev->dev, "cannot map device registers\n");
  3531. goto err_out_free_hw;
  3532. }
  3533. #ifdef __BIG_ENDIAN
  3534. /* The sk98lin vendor driver uses hardware byte swapping but
  3535. * this driver uses software swapping.
  3536. */
  3537. {
  3538. u32 reg;
  3539. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  3540. reg &= ~PCI_REV_DESC;
  3541. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  3542. }
  3543. #endif
  3544. /* ring for status responses */
  3545. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3546. if (!hw->st_le)
  3547. goto err_out_iounmap;
  3548. err = sky2_init(hw);
  3549. if (err)
  3550. goto err_out_iounmap;
  3551. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-2 %s rev %d\n",
  3552. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  3553. pdev->irq, sky2_name(hw->chip_id, buf1, sizeof(buf1)),
  3554. hw->chip_rev);
  3555. sky2_reset(hw);
  3556. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3557. if (!dev) {
  3558. err = -ENOMEM;
  3559. goto err_out_free_pci;
  3560. }
  3561. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3562. err = sky2_test_msi(hw);
  3563. if (err == -EOPNOTSUPP)
  3564. pci_disable_msi(pdev);
  3565. else if (err)
  3566. goto err_out_free_netdev;
  3567. }
  3568. err = register_netdev(dev);
  3569. if (err) {
  3570. dev_err(&pdev->dev, "cannot register net device\n");
  3571. goto err_out_free_netdev;
  3572. }
  3573. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3574. err = request_irq(pdev->irq, sky2_intr,
  3575. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3576. dev->name, hw);
  3577. if (err) {
  3578. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3579. goto err_out_unregister;
  3580. }
  3581. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3582. napi_enable(&hw->napi);
  3583. sky2_show_addr(dev);
  3584. if (hw->ports > 1) {
  3585. struct net_device *dev1;
  3586. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3587. if (!dev1)
  3588. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3589. else if ((err = register_netdev(dev1))) {
  3590. dev_warn(&pdev->dev,
  3591. "register of second port failed (%d)\n", err);
  3592. hw->dev[1] = NULL;
  3593. free_netdev(dev1);
  3594. } else
  3595. sky2_show_addr(dev1);
  3596. }
  3597. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3598. INIT_WORK(&hw->restart_work, sky2_restart);
  3599. pci_set_drvdata(pdev, hw);
  3600. return 0;
  3601. err_out_unregister:
  3602. if (hw->flags & SKY2_HW_USE_MSI)
  3603. pci_disable_msi(pdev);
  3604. unregister_netdev(dev);
  3605. err_out_free_netdev:
  3606. free_netdev(dev);
  3607. err_out_free_pci:
  3608. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3609. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3610. err_out_iounmap:
  3611. iounmap(hw->regs);
  3612. err_out_free_hw:
  3613. kfree(hw);
  3614. err_out_free_regions:
  3615. pci_release_regions(pdev);
  3616. err_out_disable:
  3617. pci_disable_device(pdev);
  3618. err_out:
  3619. pci_set_drvdata(pdev, NULL);
  3620. return err;
  3621. }
  3622. static void __devexit sky2_remove(struct pci_dev *pdev)
  3623. {
  3624. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3625. int i;
  3626. if (!hw)
  3627. return;
  3628. del_timer_sync(&hw->watchdog_timer);
  3629. cancel_work_sync(&hw->restart_work);
  3630. for (i = hw->ports-1; i >= 0; --i)
  3631. unregister_netdev(hw->dev[i]);
  3632. sky2_write32(hw, B0_IMSK, 0);
  3633. sky2_power_aux(hw);
  3634. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3635. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3636. sky2_read8(hw, B0_CTST);
  3637. free_irq(pdev->irq, hw);
  3638. if (hw->flags & SKY2_HW_USE_MSI)
  3639. pci_disable_msi(pdev);
  3640. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3641. pci_release_regions(pdev);
  3642. pci_disable_device(pdev);
  3643. for (i = hw->ports-1; i >= 0; --i)
  3644. free_netdev(hw->dev[i]);
  3645. iounmap(hw->regs);
  3646. kfree(hw);
  3647. pci_set_drvdata(pdev, NULL);
  3648. }
  3649. #ifdef CONFIG_PM
  3650. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3651. {
  3652. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3653. int i, wol = 0;
  3654. if (!hw)
  3655. return 0;
  3656. del_timer_sync(&hw->watchdog_timer);
  3657. cancel_work_sync(&hw->restart_work);
  3658. for (i = 0; i < hw->ports; i++) {
  3659. struct net_device *dev = hw->dev[i];
  3660. struct sky2_port *sky2 = netdev_priv(dev);
  3661. netif_device_detach(dev);
  3662. if (netif_running(dev))
  3663. sky2_down(dev);
  3664. if (sky2->wol)
  3665. sky2_wol_init(sky2);
  3666. wol |= sky2->wol;
  3667. }
  3668. sky2_write32(hw, B0_IMSK, 0);
  3669. napi_disable(&hw->napi);
  3670. sky2_power_aux(hw);
  3671. pci_save_state(pdev);
  3672. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3673. sky2_power_state(hw, pci_choose_state(pdev, state));
  3674. return 0;
  3675. }
  3676. static int sky2_resume(struct pci_dev *pdev)
  3677. {
  3678. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3679. int i, err;
  3680. if (!hw)
  3681. return 0;
  3682. sky2_power_state(hw, PCI_D0);
  3683. err = pci_restore_state(pdev);
  3684. if (err)
  3685. goto out;
  3686. pci_enable_wake(pdev, PCI_D0, 0);
  3687. /* Re-enable all clocks */
  3688. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3689. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3690. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3691. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3692. sky2_reset(hw);
  3693. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3694. napi_enable(&hw->napi);
  3695. for (i = 0; i < hw->ports; i++) {
  3696. struct net_device *dev = hw->dev[i];
  3697. netif_device_attach(dev);
  3698. if (netif_running(dev)) {
  3699. err = sky2_up(dev);
  3700. if (err) {
  3701. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3702. dev->name, err);
  3703. rtnl_lock();
  3704. dev_close(dev);
  3705. rtnl_unlock();
  3706. goto out;
  3707. }
  3708. }
  3709. }
  3710. return 0;
  3711. out:
  3712. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3713. pci_disable_device(pdev);
  3714. return err;
  3715. }
  3716. #endif
  3717. static void sky2_shutdown(struct pci_dev *pdev)
  3718. {
  3719. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3720. int i, wol = 0;
  3721. if (!hw)
  3722. return;
  3723. del_timer_sync(&hw->watchdog_timer);
  3724. for (i = 0; i < hw->ports; i++) {
  3725. struct net_device *dev = hw->dev[i];
  3726. struct sky2_port *sky2 = netdev_priv(dev);
  3727. if (sky2->wol) {
  3728. wol = 1;
  3729. sky2_wol_init(sky2);
  3730. }
  3731. }
  3732. if (wol)
  3733. sky2_power_aux(hw);
  3734. pci_enable_wake(pdev, PCI_D3hot, wol);
  3735. pci_enable_wake(pdev, PCI_D3cold, wol);
  3736. pci_disable_device(pdev);
  3737. sky2_power_state(hw, PCI_D3hot);
  3738. }
  3739. static struct pci_driver sky2_driver = {
  3740. .name = DRV_NAME,
  3741. .id_table = sky2_id_table,
  3742. .probe = sky2_probe,
  3743. .remove = __devexit_p(sky2_remove),
  3744. #ifdef CONFIG_PM
  3745. .suspend = sky2_suspend,
  3746. .resume = sky2_resume,
  3747. #endif
  3748. .shutdown = sky2_shutdown,
  3749. };
  3750. static int __init sky2_init_module(void)
  3751. {
  3752. sky2_debug_init();
  3753. return pci_register_driver(&sky2_driver);
  3754. }
  3755. static void __exit sky2_cleanup_module(void)
  3756. {
  3757. pci_unregister_driver(&sky2_driver);
  3758. sky2_debug_cleanup();
  3759. }
  3760. module_init(sky2_init_module);
  3761. module_exit(sky2_cleanup_module);
  3762. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3763. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3764. MODULE_LICENSE("GPL");
  3765. MODULE_VERSION(DRV_VERSION);