pinctrl-prima2.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002
  1. /*
  2. * pinctrl pads, groups, functions for CSR SiRFprimaII
  3. *
  4. * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. #include <linux/pinctrl/pinctrl.h>
  9. #include <linux/bitops.h>
  10. #include "pinctrl-sirf.h"
  11. /*
  12. * pad list for the pinmux subsystem
  13. * refer to CS-131858-DC-6A.xls
  14. */
  15. static const struct pinctrl_pin_desc sirfsoc_pads[] = {
  16. PINCTRL_PIN(0, "gpio0-0"),
  17. PINCTRL_PIN(1, "gpio0-1"),
  18. PINCTRL_PIN(2, "gpio0-2"),
  19. PINCTRL_PIN(3, "gpio0-3"),
  20. PINCTRL_PIN(4, "pwm0"),
  21. PINCTRL_PIN(5, "pwm1"),
  22. PINCTRL_PIN(6, "pwm2"),
  23. PINCTRL_PIN(7, "pwm3"),
  24. PINCTRL_PIN(8, "warm_rst_b"),
  25. PINCTRL_PIN(9, "odo_0"),
  26. PINCTRL_PIN(10, "odo_1"),
  27. PINCTRL_PIN(11, "dr_dir"),
  28. PINCTRL_PIN(12, "viprom_fa"),
  29. PINCTRL_PIN(13, "scl_1"),
  30. PINCTRL_PIN(14, "ntrst"),
  31. PINCTRL_PIN(15, "sda_1"),
  32. PINCTRL_PIN(16, "x_ldd[16]"),
  33. PINCTRL_PIN(17, "x_ldd[17]"),
  34. PINCTRL_PIN(18, "x_ldd[18]"),
  35. PINCTRL_PIN(19, "x_ldd[19]"),
  36. PINCTRL_PIN(20, "x_ldd[20]"),
  37. PINCTRL_PIN(21, "x_ldd[21]"),
  38. PINCTRL_PIN(22, "x_ldd[22]"),
  39. PINCTRL_PIN(23, "x_ldd[23], lcdrom_frdy"),
  40. PINCTRL_PIN(24, "gps_sgn"),
  41. PINCTRL_PIN(25, "gps_mag"),
  42. PINCTRL_PIN(26, "gps_clk"),
  43. PINCTRL_PIN(27, "sd_cd_b_1"),
  44. PINCTRL_PIN(28, "sd_vcc_on_1"),
  45. PINCTRL_PIN(29, "sd_wp_b_1"),
  46. PINCTRL_PIN(30, "sd_clk_3"),
  47. PINCTRL_PIN(31, "sd_cmd_3"),
  48. PINCTRL_PIN(32, "x_sd_dat_3[0]"),
  49. PINCTRL_PIN(33, "x_sd_dat_3[1]"),
  50. PINCTRL_PIN(34, "x_sd_dat_3[2]"),
  51. PINCTRL_PIN(35, "x_sd_dat_3[3]"),
  52. PINCTRL_PIN(36, "x_sd_clk_4"),
  53. PINCTRL_PIN(37, "x_sd_cmd_4"),
  54. PINCTRL_PIN(38, "x_sd_dat_4[0]"),
  55. PINCTRL_PIN(39, "x_sd_dat_4[1]"),
  56. PINCTRL_PIN(40, "x_sd_dat_4[2]"),
  57. PINCTRL_PIN(41, "x_sd_dat_4[3]"),
  58. PINCTRL_PIN(42, "x_cko_1"),
  59. PINCTRL_PIN(43, "x_ac97_bit_clk"),
  60. PINCTRL_PIN(44, "x_ac97_dout"),
  61. PINCTRL_PIN(45, "x_ac97_din"),
  62. PINCTRL_PIN(46, "x_ac97_sync"),
  63. PINCTRL_PIN(47, "x_txd_1"),
  64. PINCTRL_PIN(48, "x_txd_2"),
  65. PINCTRL_PIN(49, "x_rxd_1"),
  66. PINCTRL_PIN(50, "x_rxd_2"),
  67. PINCTRL_PIN(51, "x_usclk_0"),
  68. PINCTRL_PIN(52, "x_utxd_0"),
  69. PINCTRL_PIN(53, "x_urxd_0"),
  70. PINCTRL_PIN(54, "x_utfs_0"),
  71. PINCTRL_PIN(55, "x_urfs_0"),
  72. PINCTRL_PIN(56, "x_usclk_1"),
  73. PINCTRL_PIN(57, "x_utxd_1"),
  74. PINCTRL_PIN(58, "x_urxd_1"),
  75. PINCTRL_PIN(59, "x_utfs_1"),
  76. PINCTRL_PIN(60, "x_urfs_1"),
  77. PINCTRL_PIN(61, "x_usclk_2"),
  78. PINCTRL_PIN(62, "x_utxd_2"),
  79. PINCTRL_PIN(63, "x_urxd_2"),
  80. PINCTRL_PIN(64, "x_utfs_2"),
  81. PINCTRL_PIN(65, "x_urfs_2"),
  82. PINCTRL_PIN(66, "x_df_we_b"),
  83. PINCTRL_PIN(67, "x_df_re_b"),
  84. PINCTRL_PIN(68, "x_txd_0"),
  85. PINCTRL_PIN(69, "x_rxd_0"),
  86. PINCTRL_PIN(78, "x_cko_0"),
  87. PINCTRL_PIN(79, "x_vip_pxd[7]"),
  88. PINCTRL_PIN(80, "x_vip_pxd[6]"),
  89. PINCTRL_PIN(81, "x_vip_pxd[5]"),
  90. PINCTRL_PIN(82, "x_vip_pxd[4]"),
  91. PINCTRL_PIN(83, "x_vip_pxd[3]"),
  92. PINCTRL_PIN(84, "x_vip_pxd[2]"),
  93. PINCTRL_PIN(85, "x_vip_pxd[1]"),
  94. PINCTRL_PIN(86, "x_vip_pxd[0]"),
  95. PINCTRL_PIN(87, "x_vip_vsync"),
  96. PINCTRL_PIN(88, "x_vip_hsync"),
  97. PINCTRL_PIN(89, "x_vip_pxclk"),
  98. PINCTRL_PIN(90, "x_sda_0"),
  99. PINCTRL_PIN(91, "x_scl_0"),
  100. PINCTRL_PIN(92, "x_df_ry_by"),
  101. PINCTRL_PIN(93, "x_df_cs_b[1]"),
  102. PINCTRL_PIN(94, "x_df_cs_b[0]"),
  103. PINCTRL_PIN(95, "x_l_pclk"),
  104. PINCTRL_PIN(96, "x_l_lck"),
  105. PINCTRL_PIN(97, "x_l_fck"),
  106. PINCTRL_PIN(98, "x_l_de"),
  107. PINCTRL_PIN(99, "x_ldd[0]"),
  108. PINCTRL_PIN(100, "x_ldd[1]"),
  109. PINCTRL_PIN(101, "x_ldd[2]"),
  110. PINCTRL_PIN(102, "x_ldd[3]"),
  111. PINCTRL_PIN(103, "x_ldd[4]"),
  112. PINCTRL_PIN(104, "x_ldd[5]"),
  113. PINCTRL_PIN(105, "x_ldd[6]"),
  114. PINCTRL_PIN(106, "x_ldd[7]"),
  115. PINCTRL_PIN(107, "x_ldd[8]"),
  116. PINCTRL_PIN(108, "x_ldd[9]"),
  117. PINCTRL_PIN(109, "x_ldd[10]"),
  118. PINCTRL_PIN(110, "x_ldd[11]"),
  119. PINCTRL_PIN(111, "x_ldd[12]"),
  120. PINCTRL_PIN(112, "x_ldd[13]"),
  121. PINCTRL_PIN(113, "x_ldd[14]"),
  122. PINCTRL_PIN(114, "x_ldd[15]"),
  123. PINCTRL_PIN(115, "x_usb1_dp"),
  124. PINCTRL_PIN(116, "x_usb1_dn"),
  125. };
  126. static const struct sirfsoc_muxmask lcd_16bits_sirfsoc_muxmask[] = {
  127. {
  128. .group = 3,
  129. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  130. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  131. BIT(17) | BIT(18),
  132. }, {
  133. .group = 2,
  134. .mask = BIT(31),
  135. },
  136. };
  137. static const struct sirfsoc_padmux lcd_16bits_padmux = {
  138. .muxmask_counts = ARRAY_SIZE(lcd_16bits_sirfsoc_muxmask),
  139. .muxmask = lcd_16bits_sirfsoc_muxmask,
  140. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  141. .funcmask = BIT(4),
  142. .funcval = 0,
  143. };
  144. static const unsigned lcd_16bits_pins[] = { 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  145. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114 };
  146. static const struct sirfsoc_muxmask lcd_18bits_muxmask[] = {
  147. {
  148. .group = 3,
  149. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  150. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  151. BIT(17) | BIT(18),
  152. }, {
  153. .group = 2,
  154. .mask = BIT(31),
  155. }, {
  156. .group = 0,
  157. .mask = BIT(16) | BIT(17),
  158. },
  159. };
  160. static const struct sirfsoc_padmux lcd_18bits_padmux = {
  161. .muxmask_counts = ARRAY_SIZE(lcd_18bits_muxmask),
  162. .muxmask = lcd_18bits_muxmask,
  163. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  164. .funcmask = BIT(4),
  165. .funcval = 0,
  166. };
  167. static const unsigned lcd_18bits_pins[] = { 16, 17, 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  168. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114};
  169. static const struct sirfsoc_muxmask lcd_24bits_muxmask[] = {
  170. {
  171. .group = 3,
  172. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  173. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  174. BIT(17) | BIT(18),
  175. }, {
  176. .group = 2,
  177. .mask = BIT(31),
  178. }, {
  179. .group = 0,
  180. .mask = BIT(16) | BIT(17) | BIT(18) | BIT(19) | BIT(20) | BIT(21) | BIT(22) | BIT(23),
  181. },
  182. };
  183. static const struct sirfsoc_padmux lcd_24bits_padmux = {
  184. .muxmask_counts = ARRAY_SIZE(lcd_24bits_muxmask),
  185. .muxmask = lcd_24bits_muxmask,
  186. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  187. .funcmask = BIT(4),
  188. .funcval = 0,
  189. };
  190. static const unsigned lcd_24bits_pins[] = { 16, 17, 18, 19, 20, 21, 22, 23, 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  191. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114 };
  192. static const struct sirfsoc_muxmask lcdrom_muxmask[] = {
  193. {
  194. .group = 3,
  195. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  196. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  197. BIT(17) | BIT(18),
  198. }, {
  199. .group = 2,
  200. .mask = BIT(31),
  201. }, {
  202. .group = 0,
  203. .mask = BIT(23),
  204. },
  205. };
  206. static const struct sirfsoc_padmux lcdrom_padmux = {
  207. .muxmask_counts = ARRAY_SIZE(lcdrom_muxmask),
  208. .muxmask = lcdrom_muxmask,
  209. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  210. .funcmask = BIT(4),
  211. .funcval = BIT(4),
  212. };
  213. static const unsigned lcdrom_pins[] = { 23, 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  214. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114 };
  215. static const struct sirfsoc_muxmask uart0_muxmask[] = {
  216. {
  217. .group = 2,
  218. .mask = BIT(4) | BIT(5),
  219. }, {
  220. .group = 1,
  221. .mask = BIT(23) | BIT(28),
  222. },
  223. };
  224. static const struct sirfsoc_padmux uart0_padmux = {
  225. .muxmask_counts = ARRAY_SIZE(uart0_muxmask),
  226. .muxmask = uart0_muxmask,
  227. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  228. .funcmask = BIT(9),
  229. .funcval = BIT(9),
  230. };
  231. static const unsigned uart0_pins[] = { 55, 60, 68, 69 };
  232. static const struct sirfsoc_muxmask uart0_nostreamctrl_muxmask[] = {
  233. {
  234. .group = 2,
  235. .mask = BIT(4) | BIT(5),
  236. },
  237. };
  238. static const struct sirfsoc_padmux uart0_nostreamctrl_padmux = {
  239. .muxmask_counts = ARRAY_SIZE(uart0_nostreamctrl_muxmask),
  240. .muxmask = uart0_nostreamctrl_muxmask,
  241. };
  242. static const unsigned uart0_nostreamctrl_pins[] = { 68, 69 };
  243. static const struct sirfsoc_muxmask uart1_muxmask[] = {
  244. {
  245. .group = 1,
  246. .mask = BIT(15) | BIT(17),
  247. },
  248. };
  249. static const struct sirfsoc_padmux uart1_padmux = {
  250. .muxmask_counts = ARRAY_SIZE(uart1_muxmask),
  251. .muxmask = uart1_muxmask,
  252. };
  253. static const unsigned uart1_pins[] = { 47, 49 };
  254. static const struct sirfsoc_muxmask uart2_muxmask[] = {
  255. {
  256. .group = 1,
  257. .mask = BIT(16) | BIT(18) | BIT(24) | BIT(27),
  258. },
  259. };
  260. static const struct sirfsoc_padmux uart2_padmux = {
  261. .muxmask_counts = ARRAY_SIZE(uart2_muxmask),
  262. .muxmask = uart2_muxmask,
  263. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  264. .funcmask = BIT(10),
  265. .funcval = BIT(10),
  266. };
  267. static const unsigned uart2_pins[] = { 48, 50, 56, 59 };
  268. static const struct sirfsoc_muxmask uart2_nostreamctrl_muxmask[] = {
  269. {
  270. .group = 1,
  271. .mask = BIT(16) | BIT(18),
  272. },
  273. };
  274. static const struct sirfsoc_padmux uart2_nostreamctrl_padmux = {
  275. .muxmask_counts = ARRAY_SIZE(uart2_nostreamctrl_muxmask),
  276. .muxmask = uart2_nostreamctrl_muxmask,
  277. };
  278. static const unsigned uart2_nostreamctrl_pins[] = { 48, 50 };
  279. static const struct sirfsoc_muxmask sdmmc3_muxmask[] = {
  280. {
  281. .group = 0,
  282. .mask = BIT(30) | BIT(31),
  283. }, {
  284. .group = 1,
  285. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3),
  286. },
  287. };
  288. static const struct sirfsoc_padmux sdmmc3_padmux = {
  289. .muxmask_counts = ARRAY_SIZE(sdmmc3_muxmask),
  290. .muxmask = sdmmc3_muxmask,
  291. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  292. .funcmask = BIT(7),
  293. .funcval = 0,
  294. };
  295. static const unsigned sdmmc3_pins[] = { 30, 31, 32, 33, 34, 35 };
  296. static const struct sirfsoc_muxmask spi0_muxmask[] = {
  297. {
  298. .group = 1,
  299. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3),
  300. },
  301. };
  302. static const struct sirfsoc_padmux spi0_padmux = {
  303. .muxmask_counts = ARRAY_SIZE(spi0_muxmask),
  304. .muxmask = spi0_muxmask,
  305. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  306. .funcmask = BIT(7),
  307. .funcval = BIT(7),
  308. };
  309. static const unsigned spi0_pins[] = { 32, 33, 34, 35 };
  310. static const struct sirfsoc_muxmask sdmmc4_muxmask[] = {
  311. {
  312. .group = 1,
  313. .mask = BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) | BIT(9),
  314. },
  315. };
  316. static const struct sirfsoc_padmux sdmmc4_padmux = {
  317. .muxmask_counts = ARRAY_SIZE(sdmmc4_muxmask),
  318. .muxmask = sdmmc4_muxmask,
  319. };
  320. static const unsigned sdmmc4_pins[] = { 36, 37, 38, 39, 40, 41 };
  321. static const struct sirfsoc_muxmask cko1_muxmask[] = {
  322. {
  323. .group = 1,
  324. .mask = BIT(10),
  325. },
  326. };
  327. static const struct sirfsoc_padmux cko1_padmux = {
  328. .muxmask_counts = ARRAY_SIZE(cko1_muxmask),
  329. .muxmask = cko1_muxmask,
  330. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  331. .funcmask = BIT(3),
  332. .funcval = 0,
  333. };
  334. static const unsigned cko1_pins[] = { 42 };
  335. static const struct sirfsoc_muxmask i2s_muxmask[] = {
  336. {
  337. .group = 1,
  338. .mask =
  339. BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(19)
  340. | BIT(23) | BIT(28),
  341. },
  342. };
  343. static const struct sirfsoc_padmux i2s_padmux = {
  344. .muxmask_counts = ARRAY_SIZE(i2s_muxmask),
  345. .muxmask = i2s_muxmask,
  346. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  347. .funcmask = BIT(3) | BIT(9),
  348. .funcval = BIT(3),
  349. };
  350. static const unsigned i2s_pins[] = { 42, 43, 44, 45, 46, 51, 55, 60 };
  351. static const struct sirfsoc_muxmask ac97_muxmask[] = {
  352. {
  353. .group = 1,
  354. .mask = BIT(11) | BIT(12) | BIT(13) | BIT(14),
  355. },
  356. };
  357. static const struct sirfsoc_padmux ac97_padmux = {
  358. .muxmask_counts = ARRAY_SIZE(ac97_muxmask),
  359. .muxmask = ac97_muxmask,
  360. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  361. .funcmask = BIT(8),
  362. .funcval = 0,
  363. };
  364. static const unsigned ac97_pins[] = { 33, 34, 35, 36 };
  365. static const struct sirfsoc_muxmask spi1_muxmask[] = {
  366. {
  367. .group = 1,
  368. .mask = BIT(11) | BIT(12) | BIT(13) | BIT(14),
  369. },
  370. };
  371. static const struct sirfsoc_padmux spi1_padmux = {
  372. .muxmask_counts = ARRAY_SIZE(spi1_muxmask),
  373. .muxmask = spi1_muxmask,
  374. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  375. .funcmask = BIT(8),
  376. .funcval = BIT(8),
  377. };
  378. static const unsigned spi1_pins[] = { 43, 44, 45, 46 };
  379. static const struct sirfsoc_muxmask sdmmc1_muxmask[] = {
  380. {
  381. .group = 0,
  382. .mask = BIT(27) | BIT(28) | BIT(29),
  383. },
  384. };
  385. static const struct sirfsoc_padmux sdmmc1_padmux = {
  386. .muxmask_counts = ARRAY_SIZE(sdmmc1_muxmask),
  387. .muxmask = sdmmc1_muxmask,
  388. };
  389. static const unsigned sdmmc1_pins[] = { 27, 28, 29 };
  390. static const struct sirfsoc_muxmask gps_muxmask[] = {
  391. {
  392. .group = 0,
  393. .mask = BIT(24) | BIT(25) | BIT(26),
  394. },
  395. };
  396. static const struct sirfsoc_padmux gps_padmux = {
  397. .muxmask_counts = ARRAY_SIZE(gps_muxmask),
  398. .muxmask = gps_muxmask,
  399. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  400. .funcmask = BIT(12) | BIT(13) | BIT(14),
  401. .funcval = BIT(12),
  402. };
  403. static const unsigned gps_pins[] = { 24, 25, 26 };
  404. static const struct sirfsoc_muxmask sdmmc5_muxmask[] = {
  405. {
  406. .group = 0,
  407. .mask = BIT(24) | BIT(25) | BIT(26),
  408. }, {
  409. .group = 1,
  410. .mask = BIT(29),
  411. }, {
  412. .group = 2,
  413. .mask = BIT(0) | BIT(1),
  414. },
  415. };
  416. static const struct sirfsoc_padmux sdmmc5_padmux = {
  417. .muxmask_counts = ARRAY_SIZE(sdmmc5_muxmask),
  418. .muxmask = sdmmc5_muxmask,
  419. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  420. .funcmask = BIT(13) | BIT(14),
  421. .funcval = BIT(13) | BIT(14),
  422. };
  423. static const unsigned sdmmc5_pins[] = { 24, 25, 26, 61, 64, 65 };
  424. static const struct sirfsoc_muxmask usp0_muxmask[] = {
  425. {
  426. .group = 1,
  427. .mask = BIT(19) | BIT(20) | BIT(21) | BIT(22) | BIT(23),
  428. },
  429. };
  430. static const struct sirfsoc_padmux usp0_padmux = {
  431. .muxmask_counts = ARRAY_SIZE(usp0_muxmask),
  432. .muxmask = usp0_muxmask,
  433. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  434. .funcmask = BIT(1) | BIT(2) | BIT(6) | BIT(9),
  435. .funcval = 0,
  436. };
  437. static const unsigned usp0_pins[] = { 51, 52, 53, 54, 55 };
  438. static const struct sirfsoc_muxmask usp0_uart_nostreamctrl_muxmask[] = {
  439. {
  440. .group = 1,
  441. .mask = BIT(20) | BIT(21),
  442. },
  443. };
  444. static const struct sirfsoc_padmux usp0_uart_nostreamctrl_padmux = {
  445. .muxmask_counts = ARRAY_SIZE(usp0_uart_nostreamctrl_muxmask),
  446. .muxmask = usp0_uart_nostreamctrl_muxmask,
  447. };
  448. static const unsigned usp0_uart_nostreamctrl_pins[] = { 52, 53 };
  449. static const struct sirfsoc_muxmask usp1_muxmask[] = {
  450. {
  451. .group = 1,
  452. .mask = BIT(24) | BIT(25) | BIT(26) | BIT(27) | BIT(28),
  453. },
  454. };
  455. static const struct sirfsoc_padmux usp1_padmux = {
  456. .muxmask_counts = ARRAY_SIZE(usp1_muxmask),
  457. .muxmask = usp1_muxmask,
  458. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  459. .funcmask = BIT(1) | BIT(9) | BIT(10) | BIT(11),
  460. .funcval = 0,
  461. };
  462. static const unsigned usp1_pins[] = { 56, 57, 58, 59, 60 };
  463. static const struct sirfsoc_muxmask usp1_uart_nostreamctrl_muxmask[] = {
  464. {
  465. .group = 1,
  466. .mask = BIT(25) | BIT(26),
  467. },
  468. };
  469. static const struct sirfsoc_padmux usp1_uart_nostreamctrl_padmux = {
  470. .muxmask_counts = ARRAY_SIZE(usp1_uart_nostreamctrl_muxmask),
  471. .muxmask = usp1_uart_nostreamctrl_muxmask,
  472. };
  473. static const unsigned usp1_uart_nostreamctrl_pins[] = { 57, 58 };
  474. static const struct sirfsoc_muxmask usp2_muxmask[] = {
  475. {
  476. .group = 1,
  477. .mask = BIT(29) | BIT(30) | BIT(31),
  478. }, {
  479. .group = 2,
  480. .mask = BIT(0) | BIT(1),
  481. },
  482. };
  483. static const struct sirfsoc_padmux usp2_padmux = {
  484. .muxmask_counts = ARRAY_SIZE(usp2_muxmask),
  485. .muxmask = usp2_muxmask,
  486. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  487. .funcmask = BIT(13) | BIT(14),
  488. .funcval = 0,
  489. };
  490. static const unsigned usp2_pins[] = { 61, 62, 63, 64, 65 };
  491. static const struct sirfsoc_muxmask usp2_uart_nostreamctrl_muxmask[] = {
  492. {
  493. .group = 1,
  494. .mask = BIT(30) | BIT(31),
  495. },
  496. };
  497. static const struct sirfsoc_padmux usp2_uart_nostreamctrl_padmux = {
  498. .muxmask_counts = ARRAY_SIZE(usp2_uart_nostreamctrl_muxmask),
  499. .muxmask = usp2_uart_nostreamctrl_muxmask,
  500. };
  501. static const unsigned usp2_uart_nostreamctrl_pins[] = { 62, 63 };
  502. static const struct sirfsoc_muxmask nand_muxmask[] = {
  503. {
  504. .group = 2,
  505. .mask = BIT(2) | BIT(3) | BIT(28) | BIT(29) | BIT(30),
  506. },
  507. };
  508. static const struct sirfsoc_padmux nand_padmux = {
  509. .muxmask_counts = ARRAY_SIZE(nand_muxmask),
  510. .muxmask = nand_muxmask,
  511. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  512. .funcmask = BIT(5),
  513. .funcval = 0,
  514. };
  515. static const unsigned nand_pins[] = { 64, 65, 92, 93, 94 };
  516. static const struct sirfsoc_padmux sdmmc0_padmux = {
  517. .muxmask_counts = 0,
  518. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  519. .funcmask = BIT(5),
  520. .funcval = 0,
  521. };
  522. static const unsigned sdmmc0_pins[] = { };
  523. static const struct sirfsoc_muxmask sdmmc2_muxmask[] = {
  524. {
  525. .group = 2,
  526. .mask = BIT(2) | BIT(3),
  527. },
  528. };
  529. static const struct sirfsoc_padmux sdmmc2_padmux = {
  530. .muxmask_counts = ARRAY_SIZE(sdmmc2_muxmask),
  531. .muxmask = sdmmc2_muxmask,
  532. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  533. .funcmask = BIT(5),
  534. .funcval = BIT(5),
  535. };
  536. static const unsigned sdmmc2_pins[] = { 66, 67 };
  537. static const struct sirfsoc_muxmask cko0_muxmask[] = {
  538. {
  539. .group = 2,
  540. .mask = BIT(14),
  541. },
  542. };
  543. static const struct sirfsoc_padmux cko0_padmux = {
  544. .muxmask_counts = ARRAY_SIZE(cko0_muxmask),
  545. .muxmask = cko0_muxmask,
  546. };
  547. static const unsigned cko0_pins[] = { 78 };
  548. static const struct sirfsoc_muxmask vip_muxmask[] = {
  549. {
  550. .group = 2,
  551. .mask = BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19)
  552. | BIT(20) | BIT(21) | BIT(22) | BIT(23) | BIT(24) |
  553. BIT(25),
  554. },
  555. };
  556. static const struct sirfsoc_padmux vip_padmux = {
  557. .muxmask_counts = ARRAY_SIZE(vip_muxmask),
  558. .muxmask = vip_muxmask,
  559. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  560. .funcmask = BIT(0),
  561. .funcval = 0,
  562. };
  563. static const unsigned vip_pins[] = { 79, 80, 81, 82, 83, 84, 85, 86, 87, 88, 89 };
  564. static const struct sirfsoc_muxmask i2c0_muxmask[] = {
  565. {
  566. .group = 2,
  567. .mask = BIT(26) | BIT(27),
  568. },
  569. };
  570. static const struct sirfsoc_padmux i2c0_padmux = {
  571. .muxmask_counts = ARRAY_SIZE(i2c0_muxmask),
  572. .muxmask = i2c0_muxmask,
  573. };
  574. static const unsigned i2c0_pins[] = { 90, 91 };
  575. static const struct sirfsoc_muxmask i2c1_muxmask[] = {
  576. {
  577. .group = 0,
  578. .mask = BIT(13) | BIT(15),
  579. },
  580. };
  581. static const struct sirfsoc_padmux i2c1_padmux = {
  582. .muxmask_counts = ARRAY_SIZE(i2c1_muxmask),
  583. .muxmask = i2c1_muxmask,
  584. };
  585. static const unsigned i2c1_pins[] = { 13, 15 };
  586. static const struct sirfsoc_muxmask viprom_muxmask[] = {
  587. {
  588. .group = 2,
  589. .mask = BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19)
  590. | BIT(20) | BIT(21) | BIT(22) | BIT(23) | BIT(24) |
  591. BIT(25),
  592. }, {
  593. .group = 0,
  594. .mask = BIT(12),
  595. },
  596. };
  597. static const struct sirfsoc_padmux viprom_padmux = {
  598. .muxmask_counts = ARRAY_SIZE(viprom_muxmask),
  599. .muxmask = viprom_muxmask,
  600. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  601. .funcmask = BIT(0),
  602. .funcval = BIT(0),
  603. };
  604. static const unsigned viprom_pins[] = { 12, 79, 80, 81, 82, 83, 84, 85, 86, 87, 88, 89 };
  605. static const struct sirfsoc_muxmask pwm0_muxmask[] = {
  606. {
  607. .group = 0,
  608. .mask = BIT(4),
  609. },
  610. };
  611. static const struct sirfsoc_padmux pwm0_padmux = {
  612. .muxmask_counts = ARRAY_SIZE(pwm0_muxmask),
  613. .muxmask = pwm0_muxmask,
  614. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  615. .funcmask = BIT(12),
  616. .funcval = 0,
  617. };
  618. static const unsigned pwm0_pins[] = { 4 };
  619. static const struct sirfsoc_muxmask pwm1_muxmask[] = {
  620. {
  621. .group = 0,
  622. .mask = BIT(5),
  623. },
  624. };
  625. static const struct sirfsoc_padmux pwm1_padmux = {
  626. .muxmask_counts = ARRAY_SIZE(pwm1_muxmask),
  627. .muxmask = pwm1_muxmask,
  628. };
  629. static const unsigned pwm1_pins[] = { 5 };
  630. static const struct sirfsoc_muxmask pwm2_muxmask[] = {
  631. {
  632. .group = 0,
  633. .mask = BIT(6),
  634. },
  635. };
  636. static const struct sirfsoc_padmux pwm2_padmux = {
  637. .muxmask_counts = ARRAY_SIZE(pwm2_muxmask),
  638. .muxmask = pwm2_muxmask,
  639. };
  640. static const unsigned pwm2_pins[] = { 6 };
  641. static const struct sirfsoc_muxmask pwm3_muxmask[] = {
  642. {
  643. .group = 0,
  644. .mask = BIT(7),
  645. },
  646. };
  647. static const struct sirfsoc_padmux pwm3_padmux = {
  648. .muxmask_counts = ARRAY_SIZE(pwm3_muxmask),
  649. .muxmask = pwm3_muxmask,
  650. };
  651. static const unsigned pwm3_pins[] = { 7 };
  652. static const struct sirfsoc_muxmask warm_rst_muxmask[] = {
  653. {
  654. .group = 0,
  655. .mask = BIT(8),
  656. },
  657. };
  658. static const struct sirfsoc_padmux warm_rst_padmux = {
  659. .muxmask_counts = ARRAY_SIZE(warm_rst_muxmask),
  660. .muxmask = warm_rst_muxmask,
  661. };
  662. static const unsigned warm_rst_pins[] = { 8 };
  663. static const struct sirfsoc_muxmask usb0_utmi_drvbus_muxmask[] = {
  664. {
  665. .group = 1,
  666. .mask = BIT(22),
  667. },
  668. };
  669. static const struct sirfsoc_padmux usb0_utmi_drvbus_padmux = {
  670. .muxmask_counts = ARRAY_SIZE(usb0_utmi_drvbus_muxmask),
  671. .muxmask = usb0_utmi_drvbus_muxmask,
  672. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  673. .funcmask = BIT(6),
  674. .funcval = BIT(6), /* refer to PAD_UTMI_DRVVBUS0_ENABLE */
  675. };
  676. static const unsigned usb0_utmi_drvbus_pins[] = { 54 };
  677. static const struct sirfsoc_muxmask usb1_utmi_drvbus_muxmask[] = {
  678. {
  679. .group = 1,
  680. .mask = BIT(27),
  681. },
  682. };
  683. static const struct sirfsoc_padmux usb1_utmi_drvbus_padmux = {
  684. .muxmask_counts = ARRAY_SIZE(usb1_utmi_drvbus_muxmask),
  685. .muxmask = usb1_utmi_drvbus_muxmask,
  686. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  687. .funcmask = BIT(11),
  688. .funcval = BIT(11), /* refer to PAD_UTMI_DRVVBUS1_ENABLE */
  689. };
  690. static const unsigned usb1_utmi_drvbus_pins[] = { 59 };
  691. static const struct sirfsoc_padmux usb1_dp_dn_padmux = {
  692. .muxmask_counts = 0,
  693. .ctrlreg = SIRFSOC_RSC_USB_UART_SHARE,
  694. .funcmask = BIT(2),
  695. .funcval = BIT(2),
  696. };
  697. static const unsigned usb1_dp_dn_pins[] = { 115, 116 };
  698. static const struct sirfsoc_padmux uart1_route_io_usb1_padmux = {
  699. .muxmask_counts = 0,
  700. .ctrlreg = SIRFSOC_RSC_USB_UART_SHARE,
  701. .funcmask = BIT(2),
  702. .funcval = 0,
  703. };
  704. static const unsigned uart1_route_io_usb1_pins[] = { 115, 116 };
  705. static const struct sirfsoc_muxmask pulse_count_muxmask[] = {
  706. {
  707. .group = 0,
  708. .mask = BIT(9) | BIT(10) | BIT(11),
  709. },
  710. };
  711. static const struct sirfsoc_padmux pulse_count_padmux = {
  712. .muxmask_counts = ARRAY_SIZE(pulse_count_muxmask),
  713. .muxmask = pulse_count_muxmask,
  714. };
  715. static const unsigned pulse_count_pins[] = { 9, 10, 11 };
  716. static const struct sirfsoc_pin_group sirfsoc_pin_groups[] = {
  717. SIRFSOC_PIN_GROUP("lcd_16bitsgrp", lcd_16bits_pins),
  718. SIRFSOC_PIN_GROUP("lcd_18bitsgrp", lcd_18bits_pins),
  719. SIRFSOC_PIN_GROUP("lcd_24bitsgrp", lcd_24bits_pins),
  720. SIRFSOC_PIN_GROUP("lcdrom_grp", lcdrom_pins),
  721. SIRFSOC_PIN_GROUP("uart0grp", uart0_pins),
  722. SIRFSOC_PIN_GROUP("uart0_nostreamctrlgrp", uart0_nostreamctrl_pins),
  723. SIRFSOC_PIN_GROUP("uart1grp", uart1_pins),
  724. SIRFSOC_PIN_GROUP("uart2grp", uart2_pins),
  725. SIRFSOC_PIN_GROUP("uart2_nostreamctrlgrp", uart2_nostreamctrl_pins),
  726. SIRFSOC_PIN_GROUP("usp0grp", usp0_pins),
  727. SIRFSOC_PIN_GROUP("usp0_uart_nostreamctrl_grp",
  728. usp0_uart_nostreamctrl_pins),
  729. SIRFSOC_PIN_GROUP("usp1grp", usp1_pins),
  730. SIRFSOC_PIN_GROUP("usp1_uart_nostreamctrl_grp",
  731. usp1_uart_nostreamctrl_pins),
  732. SIRFSOC_PIN_GROUP("usp2grp", usp2_pins),
  733. SIRFSOC_PIN_GROUP("usp2_uart_nostreamctrl_grp",
  734. usp2_uart_nostreamctrl_pins),
  735. SIRFSOC_PIN_GROUP("i2c0grp", i2c0_pins),
  736. SIRFSOC_PIN_GROUP("i2c1grp", i2c1_pins),
  737. SIRFSOC_PIN_GROUP("pwm0grp", pwm0_pins),
  738. SIRFSOC_PIN_GROUP("pwm1grp", pwm1_pins),
  739. SIRFSOC_PIN_GROUP("pwm2grp", pwm2_pins),
  740. SIRFSOC_PIN_GROUP("pwm3grp", pwm3_pins),
  741. SIRFSOC_PIN_GROUP("vipgrp", vip_pins),
  742. SIRFSOC_PIN_GROUP("vipromgrp", viprom_pins),
  743. SIRFSOC_PIN_GROUP("warm_rstgrp", warm_rst_pins),
  744. SIRFSOC_PIN_GROUP("cko0grp", cko0_pins),
  745. SIRFSOC_PIN_GROUP("cko1grp", cko1_pins),
  746. SIRFSOC_PIN_GROUP("sdmmc0grp", sdmmc0_pins),
  747. SIRFSOC_PIN_GROUP("sdmmc1grp", sdmmc1_pins),
  748. SIRFSOC_PIN_GROUP("sdmmc2grp", sdmmc2_pins),
  749. SIRFSOC_PIN_GROUP("sdmmc3grp", sdmmc3_pins),
  750. SIRFSOC_PIN_GROUP("sdmmc4grp", sdmmc4_pins),
  751. SIRFSOC_PIN_GROUP("sdmmc5grp", sdmmc5_pins),
  752. SIRFSOC_PIN_GROUP("usb0_utmi_drvbusgrp", usb0_utmi_drvbus_pins),
  753. SIRFSOC_PIN_GROUP("usb1_utmi_drvbusgrp", usb1_utmi_drvbus_pins),
  754. SIRFSOC_PIN_GROUP("usb1_dp_dngrp", usb1_dp_dn_pins),
  755. SIRFSOC_PIN_GROUP("uart1_route_io_usb1grp", uart1_route_io_usb1_pins),
  756. SIRFSOC_PIN_GROUP("pulse_countgrp", pulse_count_pins),
  757. SIRFSOC_PIN_GROUP("i2sgrp", i2s_pins),
  758. SIRFSOC_PIN_GROUP("ac97grp", ac97_pins),
  759. SIRFSOC_PIN_GROUP("nandgrp", nand_pins),
  760. SIRFSOC_PIN_GROUP("spi0grp", spi0_pins),
  761. SIRFSOC_PIN_GROUP("spi1grp", spi1_pins),
  762. SIRFSOC_PIN_GROUP("gpsgrp", gps_pins),
  763. };
  764. static const char * const lcd_16bitsgrp[] = { "lcd_16bitsgrp" };
  765. static const char * const lcd_18bitsgrp[] = { "lcd_18bitsgrp" };
  766. static const char * const lcd_24bitsgrp[] = { "lcd_24bitsgrp" };
  767. static const char * const lcdromgrp[] = { "lcdromgrp" };
  768. static const char * const uart0grp[] = { "uart0grp" };
  769. static const char * const uart0_nostreamctrlgrp[] = { "uart0_nostreamctrlgrp" };
  770. static const char * const uart1grp[] = { "uart1grp" };
  771. static const char * const uart2grp[] = { "uart2grp" };
  772. static const char * const uart2_nostreamctrlgrp[] = { "uart2_nostreamctrlgrp" };
  773. static const char * const usp0grp[] = { "usp0grp" };
  774. static const char * const usp0_uart_nostreamctrl_grp[] =
  775. { "usp0_uart_nostreamctrl_grp" };
  776. static const char * const usp1grp[] = { "usp1grp" };
  777. static const char * const usp1_uart_nostreamctrl_grp[] =
  778. { "usp1_uart_nostreamctrl_grp" };
  779. static const char * const usp2grp[] = { "usp2grp" };
  780. static const char * const usp2_uart_nostreamctrl_grp[] =
  781. { "usp2_uart_nostreamctrl_grp" };
  782. static const char * const i2c0grp[] = { "i2c0grp" };
  783. static const char * const i2c1grp[] = { "i2c1grp" };
  784. static const char * const pwm0grp[] = { "pwm0grp" };
  785. static const char * const pwm1grp[] = { "pwm1grp" };
  786. static const char * const pwm2grp[] = { "pwm2grp" };
  787. static const char * const pwm3grp[] = { "pwm3grp" };
  788. static const char * const vipgrp[] = { "vipgrp" };
  789. static const char * const vipromgrp[] = { "vipromgrp" };
  790. static const char * const warm_rstgrp[] = { "warm_rstgrp" };
  791. static const char * const cko0grp[] = { "cko0grp" };
  792. static const char * const cko1grp[] = { "cko1grp" };
  793. static const char * const sdmmc0grp[] = { "sdmmc0grp" };
  794. static const char * const sdmmc1grp[] = { "sdmmc1grp" };
  795. static const char * const sdmmc2grp[] = { "sdmmc2grp" };
  796. static const char * const sdmmc3grp[] = { "sdmmc3grp" };
  797. static const char * const sdmmc4grp[] = { "sdmmc4grp" };
  798. static const char * const sdmmc5grp[] = { "sdmmc5grp" };
  799. static const char * const usb0_utmi_drvbusgrp[] = { "usb0_utmi_drvbusgrp" };
  800. static const char * const usb1_utmi_drvbusgrp[] = { "usb1_utmi_drvbusgrp" };
  801. static const char * const usb1_dp_dngrp[] = { "usb1_dp_dngrp" };
  802. static const char * const uart1_route_io_usb1grp[] = { "uart1_route_io_usb1grp" };
  803. static const char * const pulse_countgrp[] = { "pulse_countgrp" };
  804. static const char * const i2sgrp[] = { "i2sgrp" };
  805. static const char * const ac97grp[] = { "ac97grp" };
  806. static const char * const nandgrp[] = { "nandgrp" };
  807. static const char * const spi0grp[] = { "spi0grp" };
  808. static const char * const spi1grp[] = { "spi1grp" };
  809. static const char * const gpsgrp[] = { "gpsgrp" };
  810. static const struct sirfsoc_pmx_func sirfsoc_pmx_functions[] = {
  811. SIRFSOC_PMX_FUNCTION("lcd_16bits", lcd_16bitsgrp, lcd_16bits_padmux),
  812. SIRFSOC_PMX_FUNCTION("lcd_18bits", lcd_18bitsgrp, lcd_18bits_padmux),
  813. SIRFSOC_PMX_FUNCTION("lcd_24bits", lcd_24bitsgrp, lcd_24bits_padmux),
  814. SIRFSOC_PMX_FUNCTION("lcdrom", lcdromgrp, lcdrom_padmux),
  815. SIRFSOC_PMX_FUNCTION("uart0", uart0grp, uart0_padmux),
  816. SIRFSOC_PMX_FUNCTION("uart0_nostreamctrl", uart0_nostreamctrlgrp, uart0_nostreamctrl_padmux),
  817. SIRFSOC_PMX_FUNCTION("uart1", uart1grp, uart1_padmux),
  818. SIRFSOC_PMX_FUNCTION("uart2", uart2grp, uart2_padmux),
  819. SIRFSOC_PMX_FUNCTION("uart2_nostreamctrl", uart2_nostreamctrlgrp, uart2_nostreamctrl_padmux),
  820. SIRFSOC_PMX_FUNCTION("usp0", usp0grp, usp0_padmux),
  821. SIRFSOC_PMX_FUNCTION("usp0_uart_nostreamctrl",
  822. usp0_uart_nostreamctrl_grp, usp0_uart_nostreamctrl_padmux),
  823. SIRFSOC_PMX_FUNCTION("usp1", usp1grp, usp1_padmux),
  824. SIRFSOC_PMX_FUNCTION("usp1_uart_nostreamctrl",
  825. usp1_uart_nostreamctrl_grp, usp1_uart_nostreamctrl_padmux),
  826. SIRFSOC_PMX_FUNCTION("usp2", usp2grp, usp2_padmux),
  827. SIRFSOC_PMX_FUNCTION("usp2_uart_nostreamctrl",
  828. usp2_uart_nostreamctrl_grp, usp2_uart_nostreamctrl_padmux),
  829. SIRFSOC_PMX_FUNCTION("i2c0", i2c0grp, i2c0_padmux),
  830. SIRFSOC_PMX_FUNCTION("i2c1", i2c1grp, i2c1_padmux),
  831. SIRFSOC_PMX_FUNCTION("pwm0", pwm0grp, pwm0_padmux),
  832. SIRFSOC_PMX_FUNCTION("pwm1", pwm1grp, pwm1_padmux),
  833. SIRFSOC_PMX_FUNCTION("pwm2", pwm2grp, pwm2_padmux),
  834. SIRFSOC_PMX_FUNCTION("pwm3", pwm3grp, pwm3_padmux),
  835. SIRFSOC_PMX_FUNCTION("vip", vipgrp, vip_padmux),
  836. SIRFSOC_PMX_FUNCTION("viprom", vipromgrp, viprom_padmux),
  837. SIRFSOC_PMX_FUNCTION("warm_rst", warm_rstgrp, warm_rst_padmux),
  838. SIRFSOC_PMX_FUNCTION("cko0", cko0grp, cko0_padmux),
  839. SIRFSOC_PMX_FUNCTION("cko1", cko1grp, cko1_padmux),
  840. SIRFSOC_PMX_FUNCTION("sdmmc0", sdmmc0grp, sdmmc0_padmux),
  841. SIRFSOC_PMX_FUNCTION("sdmmc1", sdmmc1grp, sdmmc1_padmux),
  842. SIRFSOC_PMX_FUNCTION("sdmmc2", sdmmc2grp, sdmmc2_padmux),
  843. SIRFSOC_PMX_FUNCTION("sdmmc3", sdmmc3grp, sdmmc3_padmux),
  844. SIRFSOC_PMX_FUNCTION("sdmmc4", sdmmc4grp, sdmmc4_padmux),
  845. SIRFSOC_PMX_FUNCTION("sdmmc5", sdmmc5grp, sdmmc5_padmux),
  846. SIRFSOC_PMX_FUNCTION("usb0_utmi_drvbus", usb0_utmi_drvbusgrp, usb0_utmi_drvbus_padmux),
  847. SIRFSOC_PMX_FUNCTION("usb1_utmi_drvbus", usb1_utmi_drvbusgrp, usb1_utmi_drvbus_padmux),
  848. SIRFSOC_PMX_FUNCTION("usb1_dp_dn", usb1_dp_dngrp, usb1_dp_dn_padmux),
  849. SIRFSOC_PMX_FUNCTION("uart1_route_io_usb1", uart1_route_io_usb1grp, uart1_route_io_usb1_padmux),
  850. SIRFSOC_PMX_FUNCTION("pulse_count", pulse_countgrp, pulse_count_padmux),
  851. SIRFSOC_PMX_FUNCTION("i2s", i2sgrp, i2s_padmux),
  852. SIRFSOC_PMX_FUNCTION("ac97", ac97grp, ac97_padmux),
  853. SIRFSOC_PMX_FUNCTION("nand", nandgrp, nand_padmux),
  854. SIRFSOC_PMX_FUNCTION("spi0", spi0grp, spi0_padmux),
  855. SIRFSOC_PMX_FUNCTION("spi1", spi1grp, spi1_padmux),
  856. SIRFSOC_PMX_FUNCTION("gps", gpsgrp, gps_padmux),
  857. };
  858. struct sirfsoc_pinctrl_data prima2_pinctrl_data = {
  859. (struct pinctrl_pin_desc *)sirfsoc_pads,
  860. ARRAY_SIZE(sirfsoc_pads),
  861. (struct sirfsoc_pin_group *)sirfsoc_pin_groups,
  862. ARRAY_SIZE(sirfsoc_pin_groups),
  863. (struct sirfsoc_pmx_func *)sirfsoc_pmx_functions,
  864. ARRAY_SIZE(sirfsoc_pmx_functions),
  865. };