pfc-r8a7790.c 158 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568
  1. /*
  2. * R8A7790 processor support
  3. *
  4. * Copyright (C) 2013 Renesas Electronics Corporation
  5. * Copyright (C) 2013 Magnus Damm
  6. * Copyright (C) 2012 Renesas Solutions Corp.
  7. * Copyright (C) 2012 Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; version 2 of the
  12. * License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/platform_data/gpio-rcar.h>
  25. #include "core.h"
  26. #include "sh_pfc.h"
  27. #define CPU_ALL_PORT(fn, sfx) \
  28. PORT_GP_32(0, fn, sfx), \
  29. PORT_GP_32(1, fn, sfx), \
  30. PORT_GP_32(2, fn, sfx), \
  31. PORT_GP_32(3, fn, sfx), \
  32. PORT_GP_32(4, fn, sfx), \
  33. PORT_GP_32(5, fn, sfx)
  34. enum {
  35. PINMUX_RESERVED = 0,
  36. PINMUX_DATA_BEGIN,
  37. GP_ALL(DATA),
  38. PINMUX_DATA_END,
  39. PINMUX_FUNCTION_BEGIN,
  40. GP_ALL(FN),
  41. /* GPSR0 */
  42. FN_IP0_2_0, FN_IP0_5_3, FN_IP0_8_6, FN_IP0_11_9, FN_IP0_15_12,
  43. FN_IP0_19_16, FN_IP0_22_20, FN_IP0_26_23, FN_IP0_30_27,
  44. FN_IP1_3_0, FN_IP1_7_4, FN_IP1_11_8, FN_IP1_14_12,
  45. FN_IP1_17_15, FN_IP1_21_18, FN_IP1_25_22, FN_IP1_27_26,
  46. FN_IP1_29_28, FN_IP2_2_0, FN_IP2_5_3, FN_IP2_8_6, FN_IP2_11_9,
  47. FN_IP2_14_12, FN_IP2_17_15, FN_IP2_21_18, FN_IP2_25_22,
  48. FN_IP2_28_26, FN_IP3_3_0, FN_IP3_7_4, FN_IP3_11_8,
  49. FN_IP3_14_12, FN_IP3_17_15,
  50. /* GPSR1 */
  51. FN_IP3_19_18, FN_IP3_22_20, FN_IP3_25_23, FN_IP3_28_26,
  52. FN_IP3_31_29, FN_IP4_2_0, FN_IP4_5_3, FN_IP4_8_6, FN_IP4_11_9,
  53. FN_IP4_14_12, FN_IP4_17_15, FN_IP4_20_18, FN_IP4_23_21,
  54. FN_IP4_26_24, FN_IP4_29_27, FN_IP5_2_0, FN_IP5_5_3, FN_IP5_9_6,
  55. FN_IP5_12_10, FN_IP5_14_13, FN_IP5_17_15, FN_IP5_20_18,
  56. FN_IP5_23_21, FN_IP5_26_24, FN_IP5_29_27, FN_IP6_2_0,
  57. FN_IP6_5_3, FN_IP6_8_6, FN_IP6_10_9, FN_IP6_13_11,
  58. /* GPSR2 */
  59. FN_IP7_28_27, FN_IP7_30_29, FN_IP8_1_0, FN_IP8_3_2, FN_IP8_5_4,
  60. FN_IP8_7_6, FN_IP8_9_8, FN_IP8_11_10, FN_IP8_13_12, FN_IP8_15_14,
  61. FN_IP8_17_16, FN_IP8_19_18, FN_IP8_21_20, FN_IP8_23_22,
  62. FN_IP8_25_24, FN_IP8_26, FN_IP8_27, FN_VI1_DATA7_VI1_B7,
  63. FN_IP6_16_14, FN_IP6_19_17, FN_IP6_22_20, FN_IP6_25_23,
  64. FN_IP6_28_26, FN_IP6_31_29, FN_IP7_2_0, FN_IP7_5_3, FN_IP7_7_6,
  65. FN_IP7_9_8, FN_IP7_12_10, FN_IP7_15_13,
  66. /* GPSR3 */
  67. FN_IP8_28, FN_IP8_30_29, FN_IP9_1_0, FN_IP9_3_2, FN_IP9_5_4,
  68. FN_IP9_7_6, FN_IP9_11_8, FN_IP9_15_12, FN_IP9_17_16, FN_IP9_19_18,
  69. FN_IP9_21_20, FN_IP9_23_22, FN_IP9_25_24, FN_IP9_27_26,
  70. FN_IP9_31_28, FN_IP10_3_0, FN_IP10_6_4, FN_IP10_10_7, FN_IP10_14_11,
  71. FN_IP10_18_15, FN_IP10_22_19, FN_IP10_25_23, FN_IP10_29_26,
  72. FN_IP11_3_0, FN_IP11_4, FN_IP11_6_5, FN_IP11_8_7, FN_IP11_10_9,
  73. FN_IP11_12_11, FN_IP11_14_13, FN_IP11_17_15, FN_IP11_21_18,
  74. /* GPSR4 */
  75. FN_IP11_23_22, FN_IP11_26_24, FN_IP11_29_27, FN_IP11_31_30,
  76. FN_IP12_1_0, FN_IP12_3_2, FN_IP12_5_4, FN_IP12_7_6, FN_IP12_10_8,
  77. FN_IP12_13_11, FN_IP12_16_14, FN_IP12_19_17, FN_IP12_22_20,
  78. FN_IP12_24_23, FN_IP12_27_25, FN_IP12_30_28, FN_IP13_2_0,
  79. FN_IP13_6_3, FN_IP13_9_7, FN_IP13_12_10, FN_IP13_15_13,
  80. FN_IP13_18_16, FN_IP13_22_19, FN_IP13_25_23, FN_IP13_28_26,
  81. FN_IP13_30_29, FN_IP14_2_0, FN_IP14_5_3, FN_IP14_8_6, FN_IP14_11_9,
  82. FN_IP14_15_12, FN_IP14_18_16,
  83. /* GPSR5 */
  84. FN_IP14_21_19, FN_IP14_24_22, FN_IP14_27_25, FN_IP14_30_28,
  85. FN_IP15_2_0, FN_IP15_5_3, FN_IP15_8_6, FN_IP15_11_9, FN_IP15_13_12,
  86. FN_IP15_15_14, FN_IP15_17_16, FN_IP15_19_18, FN_IP15_22_20,
  87. FN_IP15_25_23, FN_IP15_27_26, FN_IP15_29_28, FN_IP16_2_0,
  88. FN_IP16_5_3, FN_USB0_PWEN, FN_USB0_OVC_VBUS, FN_IP16_6, FN_IP16_7,
  89. FN_USB2_PWEN, FN_USB2_OVC, FN_AVS1, FN_AVS2, FN_DU_DOTCLKIN0,
  90. FN_IP7_26_25, FN_DU_DOTCLKIN2, FN_IP7_18_16, FN_IP7_21_19, FN_IP7_24_22,
  91. /* IPSR0 */
  92. FN_D0, FN_MSIOF3_SCK_B, FN_VI3_DATA0, FN_VI0_G4, FN_VI0_G4_B,
  93. FN_D1, FN_MSIOF3_SYNC_B, FN_VI3_DATA1, FN_VI0_G5,
  94. FN_VI0_G5_B, FN_D2, FN_MSIOF3_RXD_B, FN_VI3_DATA2,
  95. FN_VI0_G6, FN_VI0_G6_B, FN_D3, FN_MSIOF3_TXD_B,
  96. FN_VI3_DATA3, FN_VI0_G7, FN_VI0_G7_B, FN_D4,
  97. FN_SCIFB1_RXD_F, FN_SCIFB0_RXD_C, FN_VI3_DATA4,
  98. FN_VI0_R0, FN_VI0_R0_B, FN_RX0_B, FN_D5,
  99. FN_SCIFB1_TXD_F, FN_SCIFB0_TXD_C, FN_VI3_DATA5,
  100. FN_VI0_R1, FN_VI0_R1_B, FN_TX0_B, FN_D6,
  101. FN_IIC2_SCL_C, FN_VI3_DATA6, FN_VI0_R2, FN_VI0_R2_B,
  102. FN_I2C2_SCL_C, FN_D7, FN_AD_DI_B, FN_IIC2_SDA_C,
  103. FN_VI3_DATA7, FN_VI0_R3, FN_VI0_R3_B, FN_I2C2_SDA_C, FN_TCLK1,
  104. FN_D8, FN_SCIFA1_SCK_C, FN_AVB_TXD0,
  105. FN_VI0_G0, FN_VI0_G0_B, FN_VI2_DATA0_VI2_B0,
  106. /* IPSR1 */
  107. FN_D9, FN_SCIFA1_RXD_C, FN_AVB_TXD1,
  108. FN_VI0_G1, FN_VI0_G1_B, FN_VI2_DATA1_VI2_B1, FN_D10,
  109. FN_SCIFA1_TXD_C, FN_AVB_TXD2,
  110. FN_VI0_G2, FN_VI0_G2_B, FN_VI2_DATA2_VI2_B2, FN_D11,
  111. FN_SCIFA1_CTS_N_C, FN_AVB_TXD3,
  112. FN_VI0_G3, FN_VI0_G3_B, FN_VI2_DATA3_VI2_B3,
  113. FN_D12, FN_SCIFA1_RTS_N_C, FN_AVB_TXD4,
  114. FN_VI0_HSYNC_N, FN_VI0_HSYNC_N_B, FN_VI2_DATA4_VI2_B4,
  115. FN_D13, FN_AVB_TXD5, FN_VI0_VSYNC_N,
  116. FN_VI0_VSYNC_N_B, FN_VI2_DATA5_VI2_B5, FN_D14,
  117. FN_SCIFB1_RXD_C, FN_AVB_TXD6, FN_RX1_B,
  118. FN_VI0_CLKENB, FN_VI0_CLKENB_B, FN_VI2_DATA6_VI2_B6,
  119. FN_D15, FN_SCIFB1_TXD_C, FN_AVB_TXD7, FN_TX1_B,
  120. FN_VI0_FIELD, FN_VI0_FIELD_B, FN_VI2_DATA7_VI2_B7,
  121. FN_A0, FN_PWM3, FN_A1, FN_PWM4,
  122. /* IPSR2 */
  123. FN_A2, FN_PWM5, FN_MSIOF1_SS1_B, FN_A3,
  124. FN_PWM6, FN_MSIOF1_SS2_B, FN_A4, FN_MSIOF1_TXD_B,
  125. FN_TPU0TO0, FN_A5, FN_SCIFA1_TXD_B, FN_TPU0TO1,
  126. FN_A6, FN_SCIFA1_RTS_N_B, FN_TPU0TO2, FN_A7,
  127. FN_SCIFA1_SCK_B, FN_AUDIO_CLKOUT_B, FN_TPU0TO3,
  128. FN_A8, FN_SCIFA1_RXD_B, FN_SSI_SCK5_B, FN_VI0_R4,
  129. FN_VI0_R4_B, FN_SCIFB2_RXD_C, FN_RX2_B, FN_VI2_DATA0_VI2_B0_B,
  130. FN_A9, FN_SCIFA1_CTS_N_B, FN_SSI_WS5_B, FN_VI0_R5,
  131. FN_VI0_R5_B, FN_SCIFB2_TXD_C, FN_TX2_B, FN_VI2_DATA1_VI2_B1_B,
  132. FN_A10, FN_SSI_SDATA5_B, FN_MSIOF2_SYNC, FN_VI0_R6,
  133. FN_VI0_R6_B, FN_VI2_DATA2_VI2_B2_B,
  134. /* IPSR3 */
  135. FN_A11, FN_SCIFB2_CTS_N_B, FN_MSIOF2_SCK, FN_VI1_R0,
  136. FN_VI1_R0_B, FN_VI2_G0, FN_VI2_DATA3_VI2_B3_B,
  137. FN_A12, FN_SCIFB2_RXD_B, FN_MSIOF2_TXD, FN_VI1_R1,
  138. FN_VI1_R1_B, FN_VI2_G1, FN_VI2_DATA4_VI2_B4_B,
  139. FN_A13, FN_SCIFB2_RTS_N_B, FN_EX_WAIT2,
  140. FN_MSIOF2_RXD, FN_VI1_R2, FN_VI1_R2_B, FN_VI2_G2,
  141. FN_VI2_DATA5_VI2_B5_B, FN_A14, FN_SCIFB2_TXD_B,
  142. FN_ATACS11_N, FN_MSIOF2_SS1, FN_A15, FN_SCIFB2_SCK_B,
  143. FN_ATARD1_N, FN_MSIOF2_SS2, FN_A16, FN_ATAWR1_N,
  144. FN_A17, FN_AD_DO_B, FN_ATADIR1_N, FN_A18,
  145. FN_AD_CLK_B, FN_ATAG1_N, FN_A19, FN_AD_NCS_N_B,
  146. FN_ATACS01_N, FN_EX_WAIT0_B, FN_A20, FN_SPCLK,
  147. FN_VI1_R3, FN_VI1_R3_B, FN_VI2_G4,
  148. /* IPSR4 */
  149. FN_A21, FN_MOSI_IO0, FN_VI1_R4, FN_VI1_R4_B, FN_VI2_G5,
  150. FN_A22, FN_MISO_IO1, FN_VI1_R5, FN_VI1_R5_B,
  151. FN_VI2_G6, FN_A23, FN_IO2, FN_VI1_G7,
  152. FN_VI1_G7_B, FN_VI2_G7, FN_A24, FN_IO3,
  153. FN_VI1_R7, FN_VI1_R7_B, FN_VI2_CLKENB,
  154. FN_VI2_CLKENB_B, FN_A25, FN_SSL, FN_VI1_G6,
  155. FN_VI1_G6_B, FN_VI2_FIELD, FN_VI2_FIELD_B, FN_CS0_N,
  156. FN_VI1_R6, FN_VI1_R6_B, FN_VI2_G3, FN_MSIOF0_SS2_B,
  157. FN_CS1_N_A26, FN_SPEEDIN, FN_VI0_R7, FN_VI0_R7_B,
  158. FN_VI2_CLK, FN_VI2_CLK_B, FN_EX_CS0_N, FN_HRX1_B,
  159. FN_VI1_G5, FN_VI1_G5_B, FN_VI2_R0, FN_HTX0_B,
  160. FN_MSIOF0_SS1_B, FN_EX_CS1_N, FN_GPS_CLK,
  161. FN_HCTS1_N_B, FN_VI1_FIELD, FN_VI1_FIELD_B,
  162. FN_VI2_R1, FN_EX_CS2_N, FN_GPS_SIGN, FN_HRTS1_N_B,
  163. FN_VI3_CLKENB, FN_VI1_G0, FN_VI1_G0_B, FN_VI2_R2,
  164. /* IPSR5 */
  165. FN_EX_CS3_N, FN_GPS_MAG, FN_VI3_FIELD, FN_VI1_G1, FN_VI1_G1_B,
  166. FN_VI2_R3, FN_EX_CS4_N, FN_MSIOF1_SCK_B, FN_VI3_HSYNC_N,
  167. FN_VI2_HSYNC_N, FN_IIC1_SCL, FN_VI2_HSYNC_N_B,
  168. FN_INTC_EN0_N, FN_I2C1_SCL, FN_EX_CS5_N, FN_CAN0_RX,
  169. FN_MSIOF1_RXD_B, FN_VI3_VSYNC_N, FN_VI1_G2,
  170. FN_VI1_G2_B, FN_VI2_R4, FN_IIC1_SDA, FN_INTC_EN1_N,
  171. FN_I2C1_SDA, FN_BS_N, FN_IETX, FN_HTX1_B,
  172. FN_CAN1_TX, FN_DRACK0, FN_IETX_C, FN_RD_N,
  173. FN_CAN0_TX, FN_SCIFA0_SCK_B, FN_RD_WR_N, FN_VI1_G3,
  174. FN_VI1_G3_B, FN_VI2_R5, FN_SCIFA0_RXD_B,
  175. FN_INTC_IRQ4_N, FN_WE0_N, FN_IECLK, FN_CAN_CLK,
  176. FN_VI2_VSYNC_N, FN_SCIFA0_TXD_B, FN_VI2_VSYNC_N_B,
  177. FN_WE1_N, FN_IERX, FN_CAN1_RX, FN_VI1_G4,
  178. FN_VI1_G4_B, FN_VI2_R6, FN_SCIFA0_CTS_N_B,
  179. FN_IERX_C, FN_EX_WAIT0, FN_IRQ3, FN_INTC_IRQ3_N,
  180. FN_VI3_CLK, FN_SCIFA0_RTS_N_B, FN_HRX0_B,
  181. FN_MSIOF0_SCK_B, FN_DREQ0_N, FN_VI1_HSYNC_N,
  182. FN_VI1_HSYNC_N_B, FN_VI2_R7, FN_SSI_SCK78_C,
  183. FN_SSI_WS78_B,
  184. /* IPSR6 */
  185. FN_DACK0, FN_IRQ0, FN_INTC_IRQ0_N, FN_SSI_SCK6_B,
  186. FN_VI1_VSYNC_N, FN_VI1_VSYNC_N_B, FN_SSI_WS78_C,
  187. FN_DREQ1_N, FN_VI1_CLKENB, FN_VI1_CLKENB_B,
  188. FN_SSI_SDATA7_C, FN_SSI_SCK78_B, FN_DACK1, FN_IRQ1,
  189. FN_INTC_IRQ1_N, FN_SSI_WS6_B, FN_SSI_SDATA8_C,
  190. FN_DREQ2_N, FN_HSCK1_B, FN_HCTS0_N_B,
  191. FN_MSIOF0_TXD_B, FN_DACK2, FN_IRQ2, FN_INTC_IRQ2_N,
  192. FN_SSI_SDATA6_B, FN_HRTS0_N_B, FN_MSIOF0_RXD_B,
  193. FN_ETH_CRS_DV, FN_STP_ISCLK_0_B,
  194. FN_TS_SDEN0_D, FN_GLO_Q0_C, FN_IIC2_SCL_E,
  195. FN_I2C2_SCL_E, FN_ETH_RX_ER,
  196. FN_STP_ISD_0_B, FN_TS_SPSYNC0_D, FN_GLO_Q1_C,
  197. FN_IIC2_SDA_E, FN_I2C2_SDA_E, FN_ETH_RXD0,
  198. FN_STP_ISEN_0_B, FN_TS_SDAT0_D, FN_GLO_I0_C,
  199. FN_SCIFB1_SCK_G, FN_SCK1_E, FN_ETH_RXD1,
  200. FN_HRX0_E, FN_STP_ISSYNC_0_B,
  201. FN_TS_SCK0_D, FN_GLO_I1_C, FN_SCIFB1_RXD_G,
  202. FN_RX1_E, FN_ETH_LINK, FN_HTX0_E,
  203. FN_STP_IVCXO27_0_B, FN_SCIFB1_TXD_G, FN_TX1_E,
  204. FN_ETH_REF_CLK, FN_HCTS0_N_E,
  205. FN_STP_IVCXO27_1_B, FN_HRX0_F,
  206. /* IPSR7 */
  207. FN_ETH_MDIO, FN_HRTS0_N_E,
  208. FN_SIM0_D_C, FN_HCTS0_N_F, FN_ETH_TXD1,
  209. FN_HTX0_F, FN_BPFCLK_G,
  210. FN_ETH_TX_EN, FN_SIM0_CLK_C,
  211. FN_HRTS0_N_F, FN_ETH_MAGIC,
  212. FN_SIM0_RST_C, FN_ETH_TXD0,
  213. FN_STP_ISCLK_1_B, FN_TS_SDEN1_C, FN_GLO_SCLK_C,
  214. FN_ETH_MDC, FN_STP_ISD_1_B,
  215. FN_TS_SPSYNC1_C, FN_GLO_SDATA_C, FN_PWM0,
  216. FN_SCIFA2_SCK_C, FN_STP_ISEN_1_B, FN_TS_SDAT1_C,
  217. FN_GLO_SS_C, FN_PWM1, FN_SCIFA2_TXD_C,
  218. FN_STP_ISSYNC_1_B, FN_TS_SCK1_C, FN_GLO_RFON_C,
  219. FN_PCMOE_N, FN_PWM2, FN_PWMFSW0, FN_SCIFA2_RXD_C,
  220. FN_PCMWE_N, FN_IECLK_C, FN_DU_DOTCLKIN1,
  221. FN_AUDIO_CLKC, FN_AUDIO_CLKOUT_C, FN_VI0_CLK,
  222. FN_ATACS00_N, FN_AVB_RXD1,
  223. FN_VI0_DATA0_VI0_B0, FN_ATACS10_N, FN_AVB_RXD2,
  224. /* IPSR8 */
  225. FN_VI0_DATA1_VI0_B1, FN_ATARD0_N, FN_AVB_RXD3,
  226. FN_VI0_DATA2_VI0_B2, FN_ATAWR0_N,
  227. FN_AVB_RXD4, FN_VI0_DATA3_VI0_B3, FN_ATADIR0_N,
  228. FN_AVB_RXD5, FN_VI0_DATA4_VI0_B4, FN_ATAG0_N,
  229. FN_AVB_RXD6, FN_VI0_DATA5_VI0_B5, FN_EX_WAIT1,
  230. FN_AVB_RXD7, FN_VI0_DATA6_VI0_B6, FN_AVB_RX_ER,
  231. FN_VI0_DATA7_VI0_B7, FN_AVB_RX_CLK,
  232. FN_VI1_CLK, FN_AVB_RX_DV,
  233. FN_VI1_DATA0_VI1_B0, FN_SCIFA1_SCK_D,
  234. FN_AVB_CRS, FN_VI1_DATA1_VI1_B1,
  235. FN_SCIFA1_RXD_D, FN_AVB_MDC,
  236. FN_VI1_DATA2_VI1_B2, FN_SCIFA1_TXD_D, FN_AVB_MDIO,
  237. FN_VI1_DATA3_VI1_B3, FN_SCIFA1_CTS_N_D,
  238. FN_AVB_GTX_CLK, FN_VI1_DATA4_VI1_B4, FN_SCIFA1_RTS_N_D,
  239. FN_AVB_MAGIC, FN_VI1_DATA5_VI1_B5,
  240. FN_AVB_PHY_INT, FN_VI1_DATA6_VI1_B6, FN_AVB_GTXREFCLK,
  241. FN_SD0_CLK, FN_VI1_DATA0_VI1_B0_B, FN_SD0_CMD,
  242. FN_SCIFB1_SCK_B, FN_VI1_DATA1_VI1_B1_B,
  243. /* IPSR9 */
  244. FN_SD0_DAT0, FN_SCIFB1_RXD_B, FN_VI1_DATA2_VI1_B2_B,
  245. FN_SD0_DAT1, FN_SCIFB1_TXD_B, FN_VI1_DATA3_VI1_B3_B,
  246. FN_SD0_DAT2, FN_SCIFB1_CTS_N_B, FN_VI1_DATA4_VI1_B4_B,
  247. FN_SD0_DAT3, FN_SCIFB1_RTS_N_B, FN_VI1_DATA5_VI1_B5_B,
  248. FN_SD0_CD, FN_MMC0_D6, FN_TS_SDEN0_B, FN_USB0_EXTP,
  249. FN_GLO_SCLK, FN_VI1_DATA6_VI1_B6_B, FN_IIC1_SCL_B,
  250. FN_I2C1_SCL_B, FN_VI2_DATA6_VI2_B6_B, FN_SD0_WP,
  251. FN_MMC0_D7, FN_TS_SPSYNC0_B, FN_USB0_IDIN,
  252. FN_GLO_SDATA, FN_VI1_DATA7_VI1_B7_B, FN_IIC1_SDA_B,
  253. FN_I2C1_SDA_B, FN_VI2_DATA7_VI2_B7_B, FN_SD1_CLK,
  254. FN_AVB_TX_EN, FN_SD1_CMD,
  255. FN_AVB_TX_ER, FN_SCIFB0_SCK_B,
  256. FN_SD1_DAT0, FN_AVB_TX_CLK,
  257. FN_SCIFB0_RXD_B, FN_SD1_DAT1, FN_AVB_LINK,
  258. FN_SCIFB0_TXD_B, FN_SD1_DAT2,
  259. FN_AVB_COL, FN_SCIFB0_CTS_N_B,
  260. FN_SD1_DAT3, FN_AVB_RXD0,
  261. FN_SCIFB0_RTS_N_B, FN_SD1_CD, FN_MMC1_D6,
  262. FN_TS_SDEN1, FN_USB1_EXTP, FN_GLO_SS, FN_VI0_CLK_B,
  263. FN_IIC2_SCL_D, FN_I2C2_SCL_D, FN_SIM0_CLK_B,
  264. FN_VI3_CLK_B,
  265. /* IPSR10 */
  266. FN_SD1_WP, FN_MMC1_D7, FN_TS_SPSYNC1, FN_USB1_IDIN,
  267. FN_GLO_RFON, FN_VI1_CLK_B, FN_IIC2_SDA_D, FN_I2C2_SDA_D,
  268. FN_SIM0_D_B, FN_SD2_CLK, FN_MMC0_CLK, FN_SIM0_CLK,
  269. FN_VI0_DATA0_VI0_B0_B, FN_TS_SDEN0_C, FN_GLO_SCLK_B,
  270. FN_VI3_DATA0_B, FN_SD2_CMD, FN_MMC0_CMD, FN_SIM0_D,
  271. FN_VI0_DATA1_VI0_B1_B, FN_SCIFB1_SCK_E, FN_SCK1_D,
  272. FN_TS_SPSYNC0_C, FN_GLO_SDATA_B, FN_VI3_DATA1_B,
  273. FN_SD2_DAT0, FN_MMC0_D0, FN_FMCLK_B,
  274. FN_VI0_DATA2_VI0_B2_B, FN_SCIFB1_RXD_E, FN_RX1_D,
  275. FN_TS_SDAT0_C, FN_GLO_SS_B, FN_VI3_DATA2_B,
  276. FN_SD2_DAT1, FN_MMC0_D1, FN_FMIN_B,
  277. FN_VI0_DATA3_VI0_B3_B, FN_SCIFB1_TXD_E, FN_TX1_D,
  278. FN_TS_SCK0_C, FN_GLO_RFON_B, FN_VI3_DATA3_B,
  279. FN_SD2_DAT2, FN_MMC0_D2, FN_BPFCLK_B,
  280. FN_VI0_DATA4_VI0_B4_B, FN_HRX0_D, FN_TS_SDEN1_B,
  281. FN_GLO_Q0_B, FN_VI3_DATA4_B, FN_SD2_DAT3,
  282. FN_MMC0_D3, FN_SIM0_RST, FN_VI0_DATA5_VI0_B5_B,
  283. FN_HTX0_D, FN_TS_SPSYNC1_B, FN_GLO_Q1_B,
  284. FN_VI3_DATA5_B, FN_SD2_CD, FN_MMC0_D4,
  285. FN_TS_SDAT0_B, FN_USB2_EXTP, FN_GLO_I0,
  286. FN_VI0_DATA6_VI0_B6_B, FN_HCTS0_N_D, FN_TS_SDAT1_B,
  287. FN_GLO_I0_B, FN_VI3_DATA6_B,
  288. /* IPSR11 */
  289. FN_SD2_WP, FN_MMC0_D5, FN_TS_SCK0_B, FN_USB2_IDIN,
  290. FN_GLO_I1, FN_VI0_DATA7_VI0_B7_B, FN_HRTS0_N_D,
  291. FN_TS_SCK1_B, FN_GLO_I1_B, FN_VI3_DATA7_B,
  292. FN_SD3_CLK, FN_MMC1_CLK, FN_SD3_CMD, FN_MMC1_CMD,
  293. FN_MTS_N, FN_SD3_DAT0, FN_MMC1_D0, FN_STM_N,
  294. FN_SD3_DAT1, FN_MMC1_D1, FN_MDATA, FN_SD3_DAT2,
  295. FN_MMC1_D2, FN_SDATA, FN_SD3_DAT3, FN_MMC1_D3,
  296. FN_SCKZ, FN_SD3_CD, FN_MMC1_D4, FN_TS_SDAT1,
  297. FN_VSP, FN_GLO_Q0, FN_SIM0_RST_B, FN_SD3_WP,
  298. FN_MMC1_D5, FN_TS_SCK1, FN_GLO_Q1, FN_FMIN_C,
  299. FN_FMIN_E, FN_FMIN_F,
  300. FN_MLB_CLK, FN_IIC2_SCL_B, FN_I2C2_SCL_B,
  301. FN_MLB_SIG, FN_SCIFB1_RXD_D, FN_RX1_C, FN_IIC2_SDA_B,
  302. FN_I2C2_SDA_B, FN_MLB_DAT,
  303. FN_SCIFB1_TXD_D, FN_TX1_C, FN_BPFCLK_C,
  304. FN_SSI_SCK0129, FN_CAN_CLK_B,
  305. FN_MOUT0,
  306. /* IPSR12 */
  307. FN_SSI_WS0129, FN_CAN0_TX_B, FN_MOUT1,
  308. FN_SSI_SDATA0, FN_CAN0_RX_B, FN_MOUT2,
  309. FN_SSI_SDATA1, FN_CAN1_TX_B, FN_MOUT5,
  310. FN_SSI_SDATA2, FN_CAN1_RX_B, FN_SSI_SCK1, FN_MOUT6,
  311. FN_SSI_SCK34, FN_STP_OPWM_0, FN_SCIFB0_SCK,
  312. FN_MSIOF1_SCK, FN_CAN_DEBUG_HW_TRIGGER, FN_SSI_WS34,
  313. FN_STP_IVCXO27_0, FN_SCIFB0_RXD, FN_MSIOF1_SYNC,
  314. FN_CAN_STEP0, FN_SSI_SDATA3, FN_STP_ISCLK_0,
  315. FN_SCIFB0_TXD, FN_MSIOF1_SS1, FN_CAN_TXCLK,
  316. FN_SSI_SCK4, FN_STP_ISD_0, FN_SCIFB0_CTS_N,
  317. FN_MSIOF1_SS2, FN_SSI_SCK5_C, FN_CAN_DEBUGOUT0,
  318. FN_SSI_WS4, FN_STP_ISEN_0, FN_SCIFB0_RTS_N,
  319. FN_MSIOF1_TXD, FN_SSI_WS5_C, FN_CAN_DEBUGOUT1,
  320. FN_SSI_SDATA4, FN_STP_ISSYNC_0, FN_MSIOF1_RXD,
  321. FN_CAN_DEBUGOUT2, FN_SSI_SCK5, FN_SCIFB1_SCK,
  322. FN_IERX_B, FN_DU2_EXHSYNC_DU2_HSYNC, FN_QSTH_QHS,
  323. FN_CAN_DEBUGOUT3, FN_SSI_WS5, FN_SCIFB1_RXD,
  324. FN_IECLK_B, FN_DU2_EXVSYNC_DU2_VSYNC, FN_QSTB_QHE,
  325. FN_CAN_DEBUGOUT4,
  326. /* IPSR13 */
  327. FN_SSI_SDATA5, FN_SCIFB1_TXD, FN_IETX_B, FN_DU2_DR2,
  328. FN_LCDOUT2, FN_CAN_DEBUGOUT5, FN_SSI_SCK6,
  329. FN_SCIFB1_CTS_N, FN_BPFCLK_D,
  330. FN_DU2_DR3, FN_LCDOUT3, FN_CAN_DEBUGOUT6,
  331. FN_BPFCLK_F, FN_SSI_WS6,
  332. FN_SCIFB1_RTS_N, FN_CAN0_TX_D, FN_DU2_DR4,
  333. FN_LCDOUT4, FN_CAN_DEBUGOUT7, FN_SSI_SDATA6,
  334. FN_FMIN_D, FN_DU2_DR5, FN_LCDOUT5,
  335. FN_CAN_DEBUGOUT8, FN_SSI_SCK78, FN_STP_IVCXO27_1,
  336. FN_SCK1, FN_SCIFA1_SCK, FN_DU2_DR6, FN_LCDOUT6,
  337. FN_CAN_DEBUGOUT9, FN_SSI_WS78, FN_STP_ISCLK_1,
  338. FN_SCIFB2_SCK, FN_SCIFA2_CTS_N, FN_DU2_DR7,
  339. FN_LCDOUT7, FN_CAN_DEBUGOUT10, FN_SSI_SDATA7,
  340. FN_STP_ISD_1, FN_SCIFB2_RXD, FN_SCIFA2_RTS_N,
  341. FN_TCLK2, FN_QSTVA_QVS, FN_CAN_DEBUGOUT11,
  342. FN_BPFCLK_E, FN_SSI_SDATA7_B,
  343. FN_FMIN_G, FN_SSI_SDATA8,
  344. FN_STP_ISEN_1, FN_SCIFB2_TXD, FN_CAN0_TX_C,
  345. FN_CAN_DEBUGOUT12, FN_SSI_SDATA8_B, FN_SSI_SDATA9,
  346. FN_STP_ISSYNC_1, FN_SCIFB2_CTS_N, FN_SSI_WS1,
  347. FN_SSI_SDATA5_C, FN_CAN_DEBUGOUT13, FN_AUDIO_CLKA,
  348. FN_SCIFB2_RTS_N, FN_CAN_DEBUGOUT14,
  349. /* IPSR14 */
  350. FN_AUDIO_CLKB, FN_SCIF_CLK, FN_CAN0_RX_D,
  351. FN_DVC_MUTE, FN_CAN0_RX_C, FN_CAN_DEBUGOUT15,
  352. FN_REMOCON, FN_SCIFA0_SCK, FN_HSCK1, FN_SCK0,
  353. FN_MSIOF3_SS2, FN_DU2_DG2, FN_LCDOUT10, FN_IIC1_SDA_C,
  354. FN_I2C1_SDA_C, FN_SCIFA0_RXD, FN_HRX1, FN_RX0,
  355. FN_DU2_DR0, FN_LCDOUT0, FN_SCIFA0_TXD, FN_HTX1,
  356. FN_TX0, FN_DU2_DR1, FN_LCDOUT1, FN_SCIFA0_CTS_N,
  357. FN_HCTS1_N, FN_CTS0_N, FN_MSIOF3_SYNC, FN_DU2_DG3,
  358. FN_LCDOUT11, FN_PWM0_B, FN_IIC1_SCL_C, FN_I2C1_SCL_C,
  359. FN_SCIFA0_RTS_N, FN_HRTS1_N, FN_RTS0_N,
  360. FN_MSIOF3_SS1, FN_DU2_DG0, FN_LCDOUT8, FN_PWM1_B,
  361. FN_SCIFA1_RXD, FN_AD_DI, FN_RX1,
  362. FN_DU2_EXODDF_DU2_ODDF_DISP_CDE, FN_QCPV_QDE,
  363. FN_SCIFA1_TXD, FN_AD_DO, FN_TX1, FN_DU2_DG1,
  364. FN_LCDOUT9, FN_SCIFA1_CTS_N, FN_AD_CLK,
  365. FN_CTS1_N, FN_MSIOF3_RXD, FN_DU0_DOTCLKOUT, FN_QCLK,
  366. FN_SCIFA1_RTS_N, FN_AD_NCS_N, FN_RTS1_N,
  367. FN_MSIOF3_TXD, FN_DU1_DOTCLKOUT, FN_QSTVB_QVE,
  368. FN_HRTS0_N_C,
  369. /* IPSR15 */
  370. FN_SCIFA2_SCK, FN_FMCLK, FN_SCK2, FN_MSIOF3_SCK, FN_DU2_DG7,
  371. FN_LCDOUT15, FN_SCIF_CLK_B, FN_SCIFA2_RXD, FN_FMIN,
  372. FN_TX2, FN_DU2_DB0, FN_LCDOUT16, FN_IIC2_SCL, FN_I2C2_SCL,
  373. FN_SCIFA2_TXD, FN_BPFCLK, FN_RX2, FN_DU2_DB1, FN_LCDOUT17,
  374. FN_IIC2_SDA, FN_I2C2_SDA, FN_HSCK0, FN_TS_SDEN0,
  375. FN_DU2_DG4, FN_LCDOUT12, FN_HCTS0_N_C, FN_HRX0,
  376. FN_DU2_DB2, FN_LCDOUT18, FN_HTX0, FN_DU2_DB3,
  377. FN_LCDOUT19, FN_HCTS0_N, FN_SSI_SCK9, FN_DU2_DB4,
  378. FN_LCDOUT20, FN_HRTS0_N, FN_SSI_WS9, FN_DU2_DB5,
  379. FN_LCDOUT21, FN_MSIOF0_SCK, FN_TS_SDAT0, FN_ADICLK,
  380. FN_DU2_DB6, FN_LCDOUT22, FN_MSIOF0_SYNC, FN_TS_SCK0,
  381. FN_SSI_SCK2, FN_ADIDATA, FN_DU2_DB7, FN_LCDOUT23,
  382. FN_HRX0_C, FN_MSIOF0_SS1, FN_ADICHS0,
  383. FN_DU2_DG5, FN_LCDOUT13, FN_MSIOF0_TXD, FN_ADICHS1,
  384. FN_DU2_DG6, FN_LCDOUT14,
  385. /* IPSR16 */
  386. FN_MSIOF0_SS2, FN_AUDIO_CLKOUT, FN_ADICHS2,
  387. FN_DU2_DISP, FN_QPOLA, FN_HTX0_C, FN_SCIFA2_TXD_B,
  388. FN_MSIOF0_RXD, FN_TS_SPSYNC0, FN_SSI_WS2,
  389. FN_ADICS_SAMP, FN_DU2_CDE, FN_QPOLB, FN_SCIFA2_RXD_B,
  390. FN_USB1_PWEN, FN_AUDIO_CLKOUT_D, FN_USB1_OVC,
  391. FN_TCLK1_B,
  392. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
  393. FN_SEL_SCIF1_4,
  394. FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2,
  395. FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2,
  396. FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
  397. FN_SEL_SCIFB1_4,
  398. FN_SEL_SCIFB1_5, FN_SEL_SCIFB1_6,
  399. FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, FN_SEL_SCIFA1_3,
  400. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1,
  401. FN_SEL_SCFA_0, FN_SEL_SCFA_1,
  402. FN_SEL_SOF1_0, FN_SEL_SOF1_1,
  403. FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2,
  404. FN_SEL_SSI6_0, FN_SEL_SSI6_1,
  405. FN_SEL_SSI5_0, FN_SEL_SSI5_1, FN_SEL_SSI5_2,
  406. FN_SEL_VI3_0, FN_SEL_VI3_1,
  407. FN_SEL_VI2_0, FN_SEL_VI2_1,
  408. FN_SEL_VI1_0, FN_SEL_VI1_1,
  409. FN_SEL_VI0_0, FN_SEL_VI0_1,
  410. FN_SEL_TSIF1_0, FN_SEL_TSIF1_1, FN_SEL_TSIF1_2,
  411. FN_SEL_LBS_0, FN_SEL_LBS_1,
  412. FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
  413. FN_SEL_SOF3_0, FN_SEL_SOF3_1,
  414. FN_SEL_SOF0_0, FN_SEL_SOF0_1,
  415. FN_SEL_TMU1_0, FN_SEL_TMU1_1,
  416. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
  417. FN_SEL_SCIFCLK_0, FN_SEL_SCIFCLK_1,
  418. FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
  419. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
  420. FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1, FN_SEL_SCIFA2_2,
  421. FN_SEL_CAN1_0, FN_SEL_CAN1_1,
  422. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1,
  423. FN_SEL_ADI_0, FN_SEL_ADI_1,
  424. FN_SEL_SSP_0, FN_SEL_SSP_1,
  425. FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3,
  426. FN_SEL_FM_4, FN_SEL_FM_5, FN_SEL_FM_6,
  427. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2, FN_SEL_HSCIF0_3,
  428. FN_SEL_HSCIF0_4, FN_SEL_HSCIF0_5,
  429. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2,
  430. FN_SEL_SIM_0, FN_SEL_SIM_1, FN_SEL_SIM_2,
  431. FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2,
  432. FN_SEL_IICDVFS_0, FN_SEL_IICDVFS_1,
  433. FN_SEL_IIC0_0, FN_SEL_IIC0_1,
  434. FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
  435. FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
  436. FN_SEL_IIC2_4,
  437. FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2,
  438. FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
  439. FN_SEL_I2C2_4,
  440. FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2,
  441. PINMUX_FUNCTION_END,
  442. PINMUX_MARK_BEGIN,
  443. VI1_DATA7_VI1_B7_MARK,
  444. USB0_PWEN_MARK, USB0_OVC_VBUS_MARK,
  445. USB2_PWEN_MARK, USB2_OVC_MARK, AVS1_MARK, AVS2_MARK,
  446. DU_DOTCLKIN0_MARK, DU_DOTCLKIN2_MARK,
  447. D0_MARK, MSIOF3_SCK_B_MARK, VI3_DATA0_MARK, VI0_G4_MARK, VI0_G4_B_MARK,
  448. D1_MARK, MSIOF3_SYNC_B_MARK, VI3_DATA1_MARK, VI0_G5_MARK,
  449. VI0_G5_B_MARK, D2_MARK, MSIOF3_RXD_B_MARK, VI3_DATA2_MARK,
  450. VI0_G6_MARK, VI0_G6_B_MARK, D3_MARK, MSIOF3_TXD_B_MARK,
  451. VI3_DATA3_MARK, VI0_G7_MARK, VI0_G7_B_MARK, D4_MARK,
  452. SCIFB1_RXD_F_MARK, SCIFB0_RXD_C_MARK, VI3_DATA4_MARK,
  453. VI0_R0_MARK, VI0_R0_B_MARK, RX0_B_MARK, D5_MARK,
  454. SCIFB1_TXD_F_MARK, SCIFB0_TXD_C_MARK, VI3_DATA5_MARK,
  455. VI0_R1_MARK, VI0_R1_B_MARK, TX0_B_MARK, D6_MARK,
  456. IIC2_SCL_C_MARK, VI3_DATA6_MARK, VI0_R2_MARK, VI0_R2_B_MARK,
  457. I2C2_SCL_C_MARK, D7_MARK, AD_DI_B_MARK, IIC2_SDA_C_MARK,
  458. VI3_DATA7_MARK, VI0_R3_MARK, VI0_R3_B_MARK, I2C2_SDA_C_MARK, TCLK1_MARK,
  459. D8_MARK, SCIFA1_SCK_C_MARK, AVB_TXD0_MARK,
  460. VI0_G0_MARK, VI0_G0_B_MARK, VI2_DATA0_VI2_B0_MARK,
  461. D9_MARK, SCIFA1_RXD_C_MARK, AVB_TXD1_MARK,
  462. VI0_G1_MARK, VI0_G1_B_MARK, VI2_DATA1_VI2_B1_MARK, D10_MARK,
  463. SCIFA1_TXD_C_MARK, AVB_TXD2_MARK,
  464. VI0_G2_MARK, VI0_G2_B_MARK, VI2_DATA2_VI2_B2_MARK, D11_MARK,
  465. SCIFA1_CTS_N_C_MARK, AVB_TXD3_MARK,
  466. VI0_G3_MARK, VI0_G3_B_MARK, VI2_DATA3_VI2_B3_MARK,
  467. D12_MARK, SCIFA1_RTS_N_C_MARK, AVB_TXD4_MARK,
  468. VI0_HSYNC_N_MARK, VI0_HSYNC_N_B_MARK, VI2_DATA4_VI2_B4_MARK,
  469. D13_MARK, AVB_TXD5_MARK, VI0_VSYNC_N_MARK,
  470. VI0_VSYNC_N_B_MARK, VI2_DATA5_VI2_B5_MARK, D14_MARK,
  471. SCIFB1_RXD_C_MARK, AVB_TXD6_MARK, RX1_B_MARK,
  472. VI0_CLKENB_MARK, VI0_CLKENB_B_MARK, VI2_DATA6_VI2_B6_MARK,
  473. D15_MARK, SCIFB1_TXD_C_MARK, AVB_TXD7_MARK, TX1_B_MARK,
  474. VI0_FIELD_MARK, VI0_FIELD_B_MARK, VI2_DATA7_VI2_B7_MARK,
  475. A0_MARK, PWM3_MARK, A1_MARK, PWM4_MARK,
  476. A2_MARK, PWM5_MARK, MSIOF1_SS1_B_MARK, A3_MARK,
  477. PWM6_MARK, MSIOF1_SS2_B_MARK, A4_MARK, MSIOF1_TXD_B_MARK,
  478. TPU0TO0_MARK, A5_MARK, SCIFA1_TXD_B_MARK, TPU0TO1_MARK,
  479. A6_MARK, SCIFA1_RTS_N_B_MARK, TPU0TO2_MARK, A7_MARK,
  480. SCIFA1_SCK_B_MARK, AUDIO_CLKOUT_B_MARK, TPU0TO3_MARK,
  481. A8_MARK, SCIFA1_RXD_B_MARK, SSI_SCK5_B_MARK, VI0_R4_MARK,
  482. VI0_R4_B_MARK, SCIFB2_RXD_C_MARK, RX2_B_MARK, VI2_DATA0_VI2_B0_B_MARK,
  483. A9_MARK, SCIFA1_CTS_N_B_MARK, SSI_WS5_B_MARK, VI0_R5_MARK,
  484. VI0_R5_B_MARK, SCIFB2_TXD_C_MARK, TX2_B_MARK, VI2_DATA1_VI2_B1_B_MARK,
  485. A10_MARK, SSI_SDATA5_B_MARK, MSIOF2_SYNC_MARK, VI0_R6_MARK,
  486. VI0_R6_B_MARK, VI2_DATA2_VI2_B2_B_MARK,
  487. A11_MARK, SCIFB2_CTS_N_B_MARK, MSIOF2_SCK_MARK, VI1_R0_MARK,
  488. VI1_R0_B_MARK, VI2_G0_MARK, VI2_DATA3_VI2_B3_B_MARK,
  489. A12_MARK, SCIFB2_RXD_B_MARK, MSIOF2_TXD_MARK, VI1_R1_MARK,
  490. VI1_R1_B_MARK, VI2_G1_MARK, VI2_DATA4_VI2_B4_B_MARK,
  491. A13_MARK, SCIFB2_RTS_N_B_MARK, EX_WAIT2_MARK,
  492. MSIOF2_RXD_MARK, VI1_R2_MARK, VI1_R2_B_MARK, VI2_G2_MARK,
  493. VI2_DATA5_VI2_B5_B_MARK, A14_MARK, SCIFB2_TXD_B_MARK,
  494. ATACS11_N_MARK, MSIOF2_SS1_MARK, A15_MARK, SCIFB2_SCK_B_MARK,
  495. ATARD1_N_MARK, MSIOF2_SS2_MARK, A16_MARK, ATAWR1_N_MARK,
  496. A17_MARK, AD_DO_B_MARK, ATADIR1_N_MARK, A18_MARK,
  497. AD_CLK_B_MARK, ATAG1_N_MARK, A19_MARK, AD_NCS_N_B_MARK,
  498. ATACS01_N_MARK, EX_WAIT0_B_MARK, A20_MARK, SPCLK_MARK,
  499. VI1_R3_MARK, VI1_R3_B_MARK, VI2_G4_MARK,
  500. A21_MARK, MOSI_IO0_MARK, VI1_R4_MARK, VI1_R4_B_MARK, VI2_G5_MARK,
  501. A22_MARK, MISO_IO1_MARK, VI1_R5_MARK, VI1_R5_B_MARK,
  502. VI2_G6_MARK, A23_MARK, IO2_MARK, VI1_G7_MARK,
  503. VI1_G7_B_MARK, VI2_G7_MARK, A24_MARK, IO3_MARK,
  504. VI1_R7_MARK, VI1_R7_B_MARK, VI2_CLKENB_MARK,
  505. VI2_CLKENB_B_MARK, A25_MARK, SSL_MARK, VI1_G6_MARK,
  506. VI1_G6_B_MARK, VI2_FIELD_MARK, VI2_FIELD_B_MARK, CS0_N_MARK,
  507. VI1_R6_MARK, VI1_R6_B_MARK, VI2_G3_MARK, MSIOF0_SS2_B_MARK,
  508. CS1_N_A26_MARK, SPEEDIN_MARK, VI0_R7_MARK, VI0_R7_B_MARK,
  509. VI2_CLK_MARK, VI2_CLK_B_MARK, EX_CS0_N_MARK, HRX1_B_MARK,
  510. VI1_G5_MARK, VI1_G5_B_MARK, VI2_R0_MARK, HTX0_B_MARK,
  511. MSIOF0_SS1_B_MARK, EX_CS1_N_MARK, GPS_CLK_MARK,
  512. HCTS1_N_B_MARK, VI1_FIELD_MARK, VI1_FIELD_B_MARK,
  513. VI2_R1_MARK, EX_CS2_N_MARK, GPS_SIGN_MARK, HRTS1_N_B_MARK,
  514. VI3_CLKENB_MARK, VI1_G0_MARK, VI1_G0_B_MARK, VI2_R2_MARK,
  515. EX_CS3_N_MARK, GPS_MAG_MARK, VI3_FIELD_MARK,
  516. VI1_G1_MARK, VI1_G1_B_MARK, VI2_R3_MARK,
  517. EX_CS4_N_MARK, MSIOF1_SCK_B_MARK, VI3_HSYNC_N_MARK,
  518. VI2_HSYNC_N_MARK, IIC1_SCL_MARK, VI2_HSYNC_N_B_MARK,
  519. INTC_EN0_N_MARK, I2C1_SCL_MARK, EX_CS5_N_MARK, CAN0_RX_MARK,
  520. MSIOF1_RXD_B_MARK, VI3_VSYNC_N_MARK, VI1_G2_MARK,
  521. VI1_G2_B_MARK, VI2_R4_MARK, IIC1_SDA_MARK, INTC_EN1_N_MARK,
  522. I2C1_SDA_MARK, BS_N_MARK, IETX_MARK, HTX1_B_MARK,
  523. CAN1_TX_MARK, DRACK0_MARK, IETX_C_MARK, RD_N_MARK,
  524. CAN0_TX_MARK, SCIFA0_SCK_B_MARK, RD_WR_N_MARK, VI1_G3_MARK,
  525. VI1_G3_B_MARK, VI2_R5_MARK, SCIFA0_RXD_B_MARK,
  526. INTC_IRQ4_N_MARK, WE0_N_MARK, IECLK_MARK, CAN_CLK_MARK,
  527. VI2_VSYNC_N_MARK, SCIFA0_TXD_B_MARK, VI2_VSYNC_N_B_MARK,
  528. WE1_N_MARK, IERX_MARK, CAN1_RX_MARK, VI1_G4_MARK,
  529. VI1_G4_B_MARK, VI2_R6_MARK, SCIFA0_CTS_N_B_MARK,
  530. IERX_C_MARK, EX_WAIT0_MARK, IRQ3_MARK, INTC_IRQ3_N_MARK,
  531. VI3_CLK_MARK, SCIFA0_RTS_N_B_MARK, HRX0_B_MARK,
  532. MSIOF0_SCK_B_MARK, DREQ0_N_MARK, VI1_HSYNC_N_MARK,
  533. VI1_HSYNC_N_B_MARK, VI2_R7_MARK, SSI_SCK78_C_MARK,
  534. SSI_WS78_B_MARK,
  535. DACK0_MARK, IRQ0_MARK, INTC_IRQ0_N_MARK, SSI_SCK6_B_MARK,
  536. VI1_VSYNC_N_MARK, VI1_VSYNC_N_B_MARK, SSI_WS78_C_MARK,
  537. DREQ1_N_MARK, VI1_CLKENB_MARK, VI1_CLKENB_B_MARK,
  538. SSI_SDATA7_C_MARK, SSI_SCK78_B_MARK, DACK1_MARK, IRQ1_MARK,
  539. INTC_IRQ1_N_MARK, SSI_WS6_B_MARK, SSI_SDATA8_C_MARK,
  540. DREQ2_N_MARK, HSCK1_B_MARK, HCTS0_N_B_MARK,
  541. MSIOF0_TXD_B_MARK, DACK2_MARK, IRQ2_MARK, INTC_IRQ2_N_MARK,
  542. SSI_SDATA6_B_MARK, HRTS0_N_B_MARK, MSIOF0_RXD_B_MARK,
  543. ETH_CRS_DV_MARK, STP_ISCLK_0_B_MARK,
  544. TS_SDEN0_D_MARK, GLO_Q0_C_MARK, IIC2_SCL_E_MARK,
  545. I2C2_SCL_E_MARK, ETH_RX_ER_MARK,
  546. STP_ISD_0_B_MARK, TS_SPSYNC0_D_MARK, GLO_Q1_C_MARK,
  547. IIC2_SDA_E_MARK, I2C2_SDA_E_MARK, ETH_RXD0_MARK,
  548. STP_ISEN_0_B_MARK, TS_SDAT0_D_MARK, GLO_I0_C_MARK,
  549. SCIFB1_SCK_G_MARK, SCK1_E_MARK, ETH_RXD1_MARK,
  550. HRX0_E_MARK, STP_ISSYNC_0_B_MARK,
  551. TS_SCK0_D_MARK, GLO_I1_C_MARK, SCIFB1_RXD_G_MARK,
  552. RX1_E_MARK, ETH_LINK_MARK, HTX0_E_MARK,
  553. STP_IVCXO27_0_B_MARK, SCIFB1_TXD_G_MARK, TX1_E_MARK,
  554. ETH_REF_CLK_MARK, HCTS0_N_E_MARK,
  555. STP_IVCXO27_1_B_MARK, HRX0_F_MARK,
  556. ETH_MDIO_MARK, HRTS0_N_E_MARK,
  557. SIM0_D_C_MARK, HCTS0_N_F_MARK, ETH_TXD1_MARK,
  558. HTX0_F_MARK, BPFCLK_G_MARK,
  559. ETH_TX_EN_MARK, SIM0_CLK_C_MARK,
  560. HRTS0_N_F_MARK, ETH_MAGIC_MARK,
  561. SIM0_RST_C_MARK, ETH_TXD0_MARK,
  562. STP_ISCLK_1_B_MARK, TS_SDEN1_C_MARK, GLO_SCLK_C_MARK,
  563. ETH_MDC_MARK, STP_ISD_1_B_MARK,
  564. TS_SPSYNC1_C_MARK, GLO_SDATA_C_MARK, PWM0_MARK,
  565. SCIFA2_SCK_C_MARK, STP_ISEN_1_B_MARK, TS_SDAT1_C_MARK,
  566. GLO_SS_C_MARK, PWM1_MARK, SCIFA2_TXD_C_MARK,
  567. STP_ISSYNC_1_B_MARK, TS_SCK1_C_MARK, GLO_RFON_C_MARK,
  568. PCMOE_N_MARK, PWM2_MARK, PWMFSW0_MARK, SCIFA2_RXD_C_MARK,
  569. PCMWE_N_MARK, IECLK_C_MARK, DU_DOTCLKIN1_MARK,
  570. AUDIO_CLKC_MARK, AUDIO_CLKOUT_C_MARK, VI0_CLK_MARK,
  571. ATACS00_N_MARK, AVB_RXD1_MARK,
  572. VI0_DATA0_VI0_B0_MARK, ATACS10_N_MARK, AVB_RXD2_MARK,
  573. VI0_DATA1_VI0_B1_MARK, ATARD0_N_MARK, AVB_RXD3_MARK,
  574. VI0_DATA2_VI0_B2_MARK, ATAWR0_N_MARK,
  575. AVB_RXD4_MARK, VI0_DATA3_VI0_B3_MARK, ATADIR0_N_MARK,
  576. AVB_RXD5_MARK, VI0_DATA4_VI0_B4_MARK, ATAG0_N_MARK,
  577. AVB_RXD6_MARK, VI0_DATA5_VI0_B5_MARK, EX_WAIT1_MARK,
  578. AVB_RXD7_MARK, VI0_DATA6_VI0_B6_MARK, AVB_RX_ER_MARK,
  579. VI0_DATA7_VI0_B7_MARK, AVB_RX_CLK_MARK,
  580. VI1_CLK_MARK, AVB_RX_DV_MARK,
  581. VI1_DATA0_VI1_B0_MARK, SCIFA1_SCK_D_MARK,
  582. AVB_CRS_MARK, VI1_DATA1_VI1_B1_MARK,
  583. SCIFA1_RXD_D_MARK, AVB_MDC_MARK,
  584. VI1_DATA2_VI1_B2_MARK, SCIFA1_TXD_D_MARK, AVB_MDIO_MARK,
  585. VI1_DATA3_VI1_B3_MARK, SCIFA1_CTS_N_D_MARK,
  586. AVB_GTX_CLK_MARK, VI1_DATA4_VI1_B4_MARK, SCIFA1_RTS_N_D_MARK,
  587. AVB_MAGIC_MARK, VI1_DATA5_VI1_B5_MARK,
  588. AVB_PHY_INT_MARK, VI1_DATA6_VI1_B6_MARK, AVB_GTXREFCLK_MARK,
  589. SD0_CLK_MARK, VI1_DATA0_VI1_B0_B_MARK, SD0_CMD_MARK,
  590. SCIFB1_SCK_B_MARK, VI1_DATA1_VI1_B1_B_MARK,
  591. SD0_DAT0_MARK, SCIFB1_RXD_B_MARK, VI1_DATA2_VI1_B2_B_MARK,
  592. SD0_DAT1_MARK, SCIFB1_TXD_B_MARK, VI1_DATA3_VI1_B3_B_MARK,
  593. SD0_DAT2_MARK, SCIFB1_CTS_N_B_MARK, VI1_DATA4_VI1_B4_B_MARK,
  594. SD0_DAT3_MARK, SCIFB1_RTS_N_B_MARK, VI1_DATA5_VI1_B5_B_MARK,
  595. SD0_CD_MARK, MMC0_D6_MARK, TS_SDEN0_B_MARK, USB0_EXTP_MARK,
  596. GLO_SCLK_MARK, VI1_DATA6_VI1_B6_B_MARK, IIC1_SCL_B_MARK,
  597. I2C1_SCL_B_MARK, VI2_DATA6_VI2_B6_B_MARK, SD0_WP_MARK,
  598. MMC0_D7_MARK, TS_SPSYNC0_B_MARK, USB0_IDIN_MARK,
  599. GLO_SDATA_MARK, VI1_DATA7_VI1_B7_B_MARK, IIC1_SDA_B_MARK,
  600. I2C1_SDA_B_MARK, VI2_DATA7_VI2_B7_B_MARK, SD1_CLK_MARK,
  601. AVB_TX_EN_MARK, SD1_CMD_MARK,
  602. AVB_TX_ER_MARK, SCIFB0_SCK_B_MARK,
  603. SD1_DAT0_MARK, AVB_TX_CLK_MARK,
  604. SCIFB0_RXD_B_MARK, SD1_DAT1_MARK, AVB_LINK_MARK,
  605. SCIFB0_TXD_B_MARK, SD1_DAT2_MARK,
  606. AVB_COL_MARK, SCIFB0_CTS_N_B_MARK,
  607. SD1_DAT3_MARK, AVB_RXD0_MARK,
  608. SCIFB0_RTS_N_B_MARK, SD1_CD_MARK, MMC1_D6_MARK,
  609. TS_SDEN1_MARK, USB1_EXTP_MARK, GLO_SS_MARK, VI0_CLK_B_MARK,
  610. IIC2_SCL_D_MARK, I2C2_SCL_D_MARK, SIM0_CLK_B_MARK,
  611. VI3_CLK_B_MARK,
  612. SD1_WP_MARK, MMC1_D7_MARK, TS_SPSYNC1_MARK, USB1_IDIN_MARK,
  613. GLO_RFON_MARK, VI1_CLK_B_MARK, IIC2_SDA_D_MARK, I2C2_SDA_D_MARK,
  614. SIM0_D_B_MARK, SD2_CLK_MARK, MMC0_CLK_MARK, SIM0_CLK_MARK,
  615. VI0_DATA0_VI0_B0_B_MARK, TS_SDEN0_C_MARK, GLO_SCLK_B_MARK,
  616. VI3_DATA0_B_MARK, SD2_CMD_MARK, MMC0_CMD_MARK, SIM0_D_MARK,
  617. VI0_DATA1_VI0_B1_B_MARK, SCIFB1_SCK_E_MARK, SCK1_D_MARK,
  618. TS_SPSYNC0_C_MARK, GLO_SDATA_B_MARK, VI3_DATA1_B_MARK,
  619. SD2_DAT0_MARK, MMC0_D0_MARK, FMCLK_B_MARK,
  620. VI0_DATA2_VI0_B2_B_MARK, SCIFB1_RXD_E_MARK, RX1_D_MARK,
  621. TS_SDAT0_C_MARK, GLO_SS_B_MARK, VI3_DATA2_B_MARK,
  622. SD2_DAT1_MARK, MMC0_D1_MARK, FMIN_B_MARK,
  623. VI0_DATA3_VI0_B3_B_MARK, SCIFB1_TXD_E_MARK, TX1_D_MARK,
  624. TS_SCK0_C_MARK, GLO_RFON_B_MARK, VI3_DATA3_B_MARK,
  625. SD2_DAT2_MARK, MMC0_D2_MARK, BPFCLK_B_MARK,
  626. VI0_DATA4_VI0_B4_B_MARK, HRX0_D_MARK, TS_SDEN1_B_MARK,
  627. GLO_Q0_B_MARK, VI3_DATA4_B_MARK, SD2_DAT3_MARK,
  628. MMC0_D3_MARK, SIM0_RST_MARK, VI0_DATA5_VI0_B5_B_MARK,
  629. HTX0_D_MARK, TS_SPSYNC1_B_MARK, GLO_Q1_B_MARK,
  630. VI3_DATA5_B_MARK, SD2_CD_MARK, MMC0_D4_MARK,
  631. TS_SDAT0_B_MARK, USB2_EXTP_MARK, GLO_I0_MARK,
  632. VI0_DATA6_VI0_B6_B_MARK, HCTS0_N_D_MARK, TS_SDAT1_B_MARK,
  633. GLO_I0_B_MARK, VI3_DATA6_B_MARK,
  634. SD2_WP_MARK, MMC0_D5_MARK, TS_SCK0_B_MARK, USB2_IDIN_MARK,
  635. GLO_I1_MARK, VI0_DATA7_VI0_B7_B_MARK, HRTS0_N_D_MARK,
  636. TS_SCK1_B_MARK, GLO_I1_B_MARK, VI3_DATA7_B_MARK,
  637. SD3_CLK_MARK, MMC1_CLK_MARK, SD3_CMD_MARK, MMC1_CMD_MARK,
  638. MTS_N_MARK, SD3_DAT0_MARK, MMC1_D0_MARK, STM_N_MARK,
  639. SD3_DAT1_MARK, MMC1_D1_MARK, MDATA_MARK, SD3_DAT2_MARK,
  640. MMC1_D2_MARK, SDATA_MARK, SD3_DAT3_MARK, MMC1_D3_MARK,
  641. SCKZ_MARK, SD3_CD_MARK, MMC1_D4_MARK, TS_SDAT1_MARK,
  642. VSP_MARK, GLO_Q0_MARK, SIM0_RST_B_MARK, SD3_WP_MARK,
  643. MMC1_D5_MARK, TS_SCK1_MARK, GLO_Q1_MARK, FMIN_C_MARK,
  644. FMIN_E_MARK, FMIN_F_MARK,
  645. MLB_CLK_MARK, IIC2_SCL_B_MARK, I2C2_SCL_B_MARK,
  646. MLB_SIG_MARK, SCIFB1_RXD_D_MARK, RX1_C_MARK, IIC2_SDA_B_MARK,
  647. I2C2_SDA_B_MARK, MLB_DAT_MARK,
  648. SCIFB1_TXD_D_MARK, TX1_C_MARK, BPFCLK_C_MARK,
  649. SSI_SCK0129_MARK, CAN_CLK_B_MARK,
  650. MOUT0_MARK,
  651. SSI_WS0129_MARK, CAN0_TX_B_MARK, MOUT1_MARK,
  652. SSI_SDATA0_MARK, CAN0_RX_B_MARK, MOUT2_MARK,
  653. SSI_SDATA1_MARK, CAN1_TX_B_MARK, MOUT5_MARK,
  654. SSI_SDATA2_MARK, CAN1_RX_B_MARK, SSI_SCK1_MARK, MOUT6_MARK,
  655. SSI_SCK34_MARK, STP_OPWM_0_MARK, SCIFB0_SCK_MARK,
  656. MSIOF1_SCK_MARK, CAN_DEBUG_HW_TRIGGER_MARK, SSI_WS34_MARK,
  657. STP_IVCXO27_0_MARK, SCIFB0_RXD_MARK, MSIOF1_SYNC_MARK,
  658. CAN_STEP0_MARK, SSI_SDATA3_MARK, STP_ISCLK_0_MARK,
  659. SCIFB0_TXD_MARK, MSIOF1_SS1_MARK, CAN_TXCLK_MARK,
  660. SSI_SCK4_MARK, STP_ISD_0_MARK, SCIFB0_CTS_N_MARK,
  661. MSIOF1_SS2_MARK, SSI_SCK5_C_MARK, CAN_DEBUGOUT0_MARK,
  662. SSI_WS4_MARK, STP_ISEN_0_MARK, SCIFB0_RTS_N_MARK,
  663. MSIOF1_TXD_MARK, SSI_WS5_C_MARK, CAN_DEBUGOUT1_MARK,
  664. SSI_SDATA4_MARK, STP_ISSYNC_0_MARK, MSIOF1_RXD_MARK,
  665. CAN_DEBUGOUT2_MARK, SSI_SCK5_MARK, SCIFB1_SCK_MARK,
  666. IERX_B_MARK, DU2_EXHSYNC_DU2_HSYNC_MARK, QSTH_QHS_MARK,
  667. CAN_DEBUGOUT3_MARK, SSI_WS5_MARK, SCIFB1_RXD_MARK,
  668. IECLK_B_MARK, DU2_EXVSYNC_DU2_VSYNC_MARK, QSTB_QHE_MARK,
  669. CAN_DEBUGOUT4_MARK,
  670. SSI_SDATA5_MARK, SCIFB1_TXD_MARK, IETX_B_MARK, DU2_DR2_MARK,
  671. LCDOUT2_MARK, CAN_DEBUGOUT5_MARK, SSI_SCK6_MARK,
  672. SCIFB1_CTS_N_MARK, BPFCLK_D_MARK,
  673. DU2_DR3_MARK, LCDOUT3_MARK, CAN_DEBUGOUT6_MARK,
  674. BPFCLK_F_MARK, SSI_WS6_MARK,
  675. SCIFB1_RTS_N_MARK, CAN0_TX_D_MARK, DU2_DR4_MARK,
  676. LCDOUT4_MARK, CAN_DEBUGOUT7_MARK, SSI_SDATA6_MARK,
  677. FMIN_D_MARK, DU2_DR5_MARK, LCDOUT5_MARK,
  678. CAN_DEBUGOUT8_MARK, SSI_SCK78_MARK, STP_IVCXO27_1_MARK,
  679. SCK1_MARK, SCIFA1_SCK_MARK, DU2_DR6_MARK, LCDOUT6_MARK,
  680. CAN_DEBUGOUT9_MARK, SSI_WS78_MARK, STP_ISCLK_1_MARK,
  681. SCIFB2_SCK_MARK, SCIFA2_CTS_N_MARK, DU2_DR7_MARK,
  682. LCDOUT7_MARK, CAN_DEBUGOUT10_MARK, SSI_SDATA7_MARK,
  683. STP_ISD_1_MARK, SCIFB2_RXD_MARK, SCIFA2_RTS_N_MARK,
  684. TCLK2_MARK, QSTVA_QVS_MARK, CAN_DEBUGOUT11_MARK,
  685. BPFCLK_E_MARK, SSI_SDATA7_B_MARK,
  686. FMIN_G_MARK, SSI_SDATA8_MARK,
  687. STP_ISEN_1_MARK, SCIFB2_TXD_MARK, CAN0_TX_C_MARK,
  688. CAN_DEBUGOUT12_MARK, SSI_SDATA8_B_MARK, SSI_SDATA9_MARK,
  689. STP_ISSYNC_1_MARK, SCIFB2_CTS_N_MARK, SSI_WS1_MARK,
  690. SSI_SDATA5_C_MARK, CAN_DEBUGOUT13_MARK, AUDIO_CLKA_MARK,
  691. SCIFB2_RTS_N_MARK, CAN_DEBUGOUT14_MARK,
  692. AUDIO_CLKB_MARK, SCIF_CLK_MARK, CAN0_RX_D_MARK,
  693. DVC_MUTE_MARK, CAN0_RX_C_MARK, CAN_DEBUGOUT15_MARK,
  694. REMOCON_MARK, SCIFA0_SCK_MARK, HSCK1_MARK, SCK0_MARK,
  695. MSIOF3_SS2_MARK, DU2_DG2_MARK, LCDOUT10_MARK, IIC1_SDA_C_MARK,
  696. I2C1_SDA_C_MARK, SCIFA0_RXD_MARK, HRX1_MARK, RX0_MARK,
  697. DU2_DR0_MARK, LCDOUT0_MARK, SCIFA0_TXD_MARK, HTX1_MARK,
  698. TX0_MARK, DU2_DR1_MARK, LCDOUT1_MARK, SCIFA0_CTS_N_MARK,
  699. HCTS1_N_MARK, CTS0_N_MARK, MSIOF3_SYNC_MARK, DU2_DG3_MARK,
  700. LCDOUT11_MARK, PWM0_B_MARK, IIC1_SCL_C_MARK, I2C1_SCL_C_MARK,
  701. SCIFA0_RTS_N_MARK, HRTS1_N_MARK, RTS0_N_MARK,
  702. MSIOF3_SS1_MARK, DU2_DG0_MARK, LCDOUT8_MARK, PWM1_B_MARK,
  703. SCIFA1_RXD_MARK, AD_DI_MARK, RX1_MARK,
  704. DU2_EXODDF_DU2_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK,
  705. SCIFA1_TXD_MARK, AD_DO_MARK, TX1_MARK, DU2_DG1_MARK,
  706. LCDOUT9_MARK, SCIFA1_CTS_N_MARK, AD_CLK_MARK,
  707. CTS1_N_MARK, MSIOF3_RXD_MARK, DU0_DOTCLKOUT_MARK, QCLK_MARK,
  708. SCIFA1_RTS_N_MARK, AD_NCS_N_MARK, RTS1_N_MARK,
  709. MSIOF3_TXD_MARK, DU1_DOTCLKOUT_MARK, QSTVB_QVE_MARK,
  710. HRTS0_N_C_MARK,
  711. SCIFA2_SCK_MARK, FMCLK_MARK, SCK2_MARK, MSIOF3_SCK_MARK, DU2_DG7_MARK,
  712. LCDOUT15_MARK, SCIF_CLK_B_MARK, SCIFA2_RXD_MARK, FMIN_MARK,
  713. TX2_MARK, DU2_DB0_MARK, LCDOUT16_MARK, IIC2_SCL_MARK, I2C2_SCL_MARK,
  714. SCIFA2_TXD_MARK, BPFCLK_MARK, RX2_MARK, DU2_DB1_MARK, LCDOUT17_MARK,
  715. IIC2_SDA_MARK, I2C2_SDA_MARK, HSCK0_MARK, TS_SDEN0_MARK,
  716. DU2_DG4_MARK, LCDOUT12_MARK, HCTS0_N_C_MARK, HRX0_MARK,
  717. DU2_DB2_MARK, LCDOUT18_MARK, HTX0_MARK, DU2_DB3_MARK,
  718. LCDOUT19_MARK, HCTS0_N_MARK, SSI_SCK9_MARK, DU2_DB4_MARK,
  719. LCDOUT20_MARK, HRTS0_N_MARK, SSI_WS9_MARK, DU2_DB5_MARK,
  720. LCDOUT21_MARK, MSIOF0_SCK_MARK, TS_SDAT0_MARK, ADICLK_MARK,
  721. DU2_DB6_MARK, LCDOUT22_MARK, MSIOF0_SYNC_MARK, TS_SCK0_MARK,
  722. SSI_SCK2_MARK, ADIDATA_MARK, DU2_DB7_MARK, LCDOUT23_MARK,
  723. HRX0_C_MARK, MSIOF0_SS1_MARK, ADICHS0_MARK,
  724. DU2_DG5_MARK, LCDOUT13_MARK, MSIOF0_TXD_MARK, ADICHS1_MARK,
  725. DU2_DG6_MARK, LCDOUT14_MARK,
  726. MSIOF0_SS2_MARK, AUDIO_CLKOUT_MARK, ADICHS2_MARK,
  727. DU2_DISP_MARK, QPOLA_MARK, HTX0_C_MARK, SCIFA2_TXD_B_MARK,
  728. MSIOF0_RXD_MARK, TS_SPSYNC0_MARK, SSI_WS2_MARK,
  729. ADICS_SAMP_MARK, DU2_CDE_MARK, QPOLB_MARK, SCIFA2_RXD_B_MARK,
  730. USB1_PWEN_MARK, AUDIO_CLKOUT_D_MARK, USB1_OVC_MARK,
  731. TCLK1_B_MARK,
  732. I2C3_SCL_MARK, I2C3_SDA_MARK,
  733. PINMUX_MARK_END,
  734. };
  735. static const u16 pinmux_data[] = {
  736. PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
  737. PINMUX_DATA(VI1_DATA7_VI1_B7_MARK, FN_VI1_DATA7_VI1_B7),
  738. PINMUX_DATA(USB0_PWEN_MARK, FN_USB0_PWEN),
  739. PINMUX_DATA(USB0_OVC_VBUS_MARK, FN_USB0_OVC_VBUS),
  740. PINMUX_DATA(USB2_PWEN_MARK, FN_USB2_PWEN),
  741. PINMUX_DATA(USB2_OVC_MARK, FN_USB2_OVC),
  742. PINMUX_DATA(AVS1_MARK, FN_AVS1),
  743. PINMUX_DATA(AVS2_MARK, FN_AVS2),
  744. PINMUX_DATA(DU_DOTCLKIN0_MARK, FN_DU_DOTCLKIN0),
  745. PINMUX_DATA(DU_DOTCLKIN2_MARK, FN_DU_DOTCLKIN2),
  746. PINMUX_IPSR_DATA(IP0_2_0, D0),
  747. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, MSIOF3_SCK_B, SEL_SOF3_1),
  748. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, VI3_DATA0, SEL_VI3_0),
  749. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, VI0_G4, SEL_VI0_0),
  750. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, VI0_G4_B, SEL_VI0_1),
  751. PINMUX_IPSR_DATA(IP0_5_3, D1),
  752. PINMUX_IPSR_MODSEL_DATA(IP0_5_3, MSIOF3_SYNC_B, SEL_SOF3_1),
  753. PINMUX_IPSR_MODSEL_DATA(IP0_5_3, VI3_DATA1, SEL_VI3_0),
  754. PINMUX_IPSR_MODSEL_DATA(IP0_5_3, VI0_G5, SEL_VI0_0),
  755. PINMUX_IPSR_MODSEL_DATA(IP0_5_3, VI0_G5_B, SEL_VI0_1),
  756. PINMUX_IPSR_DATA(IP0_8_6, D2),
  757. PINMUX_IPSR_MODSEL_DATA(IP0_8_6, MSIOF3_RXD_B, SEL_SOF3_1),
  758. PINMUX_IPSR_MODSEL_DATA(IP0_8_6, VI3_DATA2, SEL_VI3_0),
  759. PINMUX_IPSR_MODSEL_DATA(IP0_8_6, VI0_G6, SEL_VI0_0),
  760. PINMUX_IPSR_MODSEL_DATA(IP0_8_6, VI0_G6_B, SEL_VI0_1),
  761. PINMUX_IPSR_DATA(IP0_11_9, D3),
  762. PINMUX_IPSR_MODSEL_DATA(IP0_11_9, MSIOF3_TXD_B, SEL_SOF3_1),
  763. PINMUX_IPSR_MODSEL_DATA(IP0_11_9, VI3_DATA3, SEL_VI3_0),
  764. PINMUX_IPSR_MODSEL_DATA(IP0_11_9, VI0_G7, SEL_VI0_0),
  765. PINMUX_IPSR_MODSEL_DATA(IP0_11_9, VI0_G7_B, SEL_VI0_1),
  766. PINMUX_IPSR_DATA(IP0_15_12, D4),
  767. PINMUX_IPSR_MODSEL_DATA(IP0_15_12, SCIFB1_RXD_F, SEL_SCIFB1_5),
  768. PINMUX_IPSR_MODSEL_DATA(IP0_15_12, SCIFB0_RXD_C, SEL_SCIFB_2),
  769. PINMUX_IPSR_MODSEL_DATA(IP0_15_12, VI3_DATA4, SEL_VI3_0),
  770. PINMUX_IPSR_MODSEL_DATA(IP0_15_12, VI0_R0, SEL_VI0_0),
  771. PINMUX_IPSR_MODSEL_DATA(IP0_15_12, VI0_R0_B, SEL_VI0_1),
  772. PINMUX_IPSR_MODSEL_DATA(IP0_15_12, RX0_B, SEL_SCIF0_1),
  773. PINMUX_IPSR_DATA(IP0_19_16, D5),
  774. PINMUX_IPSR_MODSEL_DATA(IP0_19_16, SCIFB1_TXD_F, SEL_SCIFB1_5),
  775. PINMUX_IPSR_MODSEL_DATA(IP0_19_16, SCIFB0_TXD_C, SEL_SCIFB_2),
  776. PINMUX_IPSR_MODSEL_DATA(IP0_19_16, VI3_DATA5, SEL_VI3_0),
  777. PINMUX_IPSR_MODSEL_DATA(IP0_19_16, VI0_R1, SEL_VI0_0),
  778. PINMUX_IPSR_MODSEL_DATA(IP0_19_16, VI0_R1_B, SEL_VI0_1),
  779. PINMUX_IPSR_MODSEL_DATA(IP0_19_16, TX0_B, SEL_SCIF0_1),
  780. PINMUX_IPSR_DATA(IP0_22_20, D6),
  781. PINMUX_IPSR_MODSEL_DATA(IP0_22_20, IIC2_SCL_C, SEL_IIC2_2),
  782. PINMUX_IPSR_MODSEL_DATA(IP0_22_20, VI3_DATA6, SEL_VI3_0),
  783. PINMUX_IPSR_MODSEL_DATA(IP0_22_20, VI0_R2, SEL_VI0_0),
  784. PINMUX_IPSR_MODSEL_DATA(IP0_22_20, VI0_R2_B, SEL_VI0_1),
  785. PINMUX_IPSR_MODSEL_DATA(IP0_22_20, I2C2_SCL_C, SEL_I2C2_2),
  786. PINMUX_IPSR_DATA(IP0_26_23, D7),
  787. PINMUX_IPSR_MODSEL_DATA(IP0_26_23, AD_DI_B, SEL_ADI_1),
  788. PINMUX_IPSR_MODSEL_DATA(IP0_26_23, IIC2_SDA_C, SEL_IIC2_2),
  789. PINMUX_IPSR_MODSEL_DATA(IP0_26_23, VI3_DATA7, SEL_VI3_0),
  790. PINMUX_IPSR_MODSEL_DATA(IP0_26_23, VI0_R3, SEL_VI0_0),
  791. PINMUX_IPSR_MODSEL_DATA(IP0_26_23, VI0_R3_B, SEL_VI0_1),
  792. PINMUX_IPSR_MODSEL_DATA(IP0_26_23, I2C2_SDA_C, SEL_I2C2_2),
  793. PINMUX_IPSR_MODSEL_DATA(IP0_26_23, TCLK1, SEL_TMU1_0),
  794. PINMUX_IPSR_DATA(IP0_30_27, D8),
  795. PINMUX_IPSR_MODSEL_DATA(IP0_30_27, SCIFA1_SCK_C, SEL_SCIFA1_2),
  796. PINMUX_IPSR_DATA(IP0_30_27, AVB_TXD0),
  797. PINMUX_IPSR_MODSEL_DATA(IP0_30_27, VI0_G0, SEL_VI0_0),
  798. PINMUX_IPSR_MODSEL_DATA(IP0_30_27, VI0_G0_B, SEL_VI0_1),
  799. PINMUX_IPSR_MODSEL_DATA(IP0_30_27, VI2_DATA0_VI2_B0, SEL_VI2_0),
  800. PINMUX_IPSR_DATA(IP1_3_0, D9),
  801. PINMUX_IPSR_MODSEL_DATA(IP1_3_0, SCIFA1_RXD_C, SEL_SCIFA1_2),
  802. PINMUX_IPSR_DATA(IP1_3_0, AVB_TXD1),
  803. PINMUX_IPSR_MODSEL_DATA(IP1_3_0, VI0_G1, SEL_VI0_0),
  804. PINMUX_IPSR_MODSEL_DATA(IP1_3_0, VI0_G1_B, SEL_VI0_1),
  805. PINMUX_IPSR_MODSEL_DATA(IP1_3_0, VI2_DATA1_VI2_B1, SEL_VI2_0),
  806. PINMUX_IPSR_DATA(IP1_7_4, D10),
  807. PINMUX_IPSR_MODSEL_DATA(IP1_7_4, SCIFA1_TXD_C, SEL_SCIFA1_2),
  808. PINMUX_IPSR_DATA(IP1_7_4, AVB_TXD2),
  809. PINMUX_IPSR_MODSEL_DATA(IP1_7_4, VI0_G2, SEL_VI0_0),
  810. PINMUX_IPSR_MODSEL_DATA(IP1_7_4, VI0_G2_B, SEL_VI0_1),
  811. PINMUX_IPSR_MODSEL_DATA(IP1_7_4, VI2_DATA2_VI2_B2, SEL_VI2_0),
  812. PINMUX_IPSR_DATA(IP1_11_8, D11),
  813. PINMUX_IPSR_MODSEL_DATA(IP1_11_8, SCIFA1_CTS_N_C, SEL_SCIFA1_2),
  814. PINMUX_IPSR_DATA(IP1_11_8, AVB_TXD3),
  815. PINMUX_IPSR_MODSEL_DATA(IP1_11_8, VI0_G3, SEL_VI0_0),
  816. PINMUX_IPSR_MODSEL_DATA(IP1_11_8, VI0_G3_B, SEL_VI0_1),
  817. PINMUX_IPSR_MODSEL_DATA(IP1_11_8, VI2_DATA3_VI2_B3, SEL_VI2_0),
  818. PINMUX_IPSR_DATA(IP1_14_12, D12),
  819. PINMUX_IPSR_MODSEL_DATA(IP1_14_12, SCIFA1_RTS_N_C, SEL_SCIFA1_2),
  820. PINMUX_IPSR_DATA(IP1_14_12, AVB_TXD4),
  821. PINMUX_IPSR_MODSEL_DATA(IP1_14_12, VI0_HSYNC_N, SEL_VI0_0),
  822. PINMUX_IPSR_MODSEL_DATA(IP1_14_12, VI0_HSYNC_N_B, SEL_VI0_1),
  823. PINMUX_IPSR_MODSEL_DATA(IP1_14_12, VI2_DATA4_VI2_B4, SEL_VI2_0),
  824. PINMUX_IPSR_DATA(IP1_17_15, D13),
  825. PINMUX_IPSR_DATA(IP1_17_15, AVB_TXD5),
  826. PINMUX_IPSR_MODSEL_DATA(IP1_17_15, VI0_VSYNC_N, SEL_VI0_0),
  827. PINMUX_IPSR_MODSEL_DATA(IP1_17_15, VI0_VSYNC_N_B, SEL_VI0_1),
  828. PINMUX_IPSR_MODSEL_DATA(IP1_17_15, VI2_DATA5_VI2_B5, SEL_VI2_0),
  829. PINMUX_IPSR_DATA(IP1_21_18, D14),
  830. PINMUX_IPSR_MODSEL_DATA(IP1_21_18, SCIFB1_RXD_C, SEL_SCIFB1_2),
  831. PINMUX_IPSR_DATA(IP1_21_18, AVB_TXD6),
  832. PINMUX_IPSR_MODSEL_DATA(IP1_21_18, RX1_B, SEL_SCIF1_1),
  833. PINMUX_IPSR_MODSEL_DATA(IP1_21_18, VI0_CLKENB, SEL_VI0_0),
  834. PINMUX_IPSR_MODSEL_DATA(IP1_21_18, VI0_CLKENB_B, SEL_VI0_1),
  835. PINMUX_IPSR_MODSEL_DATA(IP1_21_18, VI2_DATA6_VI2_B6, SEL_VI2_0),
  836. PINMUX_IPSR_DATA(IP1_25_22, D15),
  837. PINMUX_IPSR_MODSEL_DATA(IP1_25_22, SCIFB1_TXD_C, SEL_SCIFB1_2),
  838. PINMUX_IPSR_DATA(IP1_25_22, AVB_TXD7),
  839. PINMUX_IPSR_MODSEL_DATA(IP1_25_22, TX1_B, SEL_SCIF1_1),
  840. PINMUX_IPSR_MODSEL_DATA(IP1_25_22, VI0_FIELD, SEL_VI0_0),
  841. PINMUX_IPSR_MODSEL_DATA(IP1_25_22, VI0_FIELD_B, SEL_VI0_1),
  842. PINMUX_IPSR_MODSEL_DATA(IP1_25_22, VI2_DATA7_VI2_B7, SEL_VI2_0),
  843. PINMUX_IPSR_DATA(IP1_27_26, A0),
  844. PINMUX_IPSR_DATA(IP1_27_26, PWM3),
  845. PINMUX_IPSR_DATA(IP1_29_28, A1),
  846. PINMUX_IPSR_DATA(IP1_29_28, PWM4),
  847. PINMUX_IPSR_DATA(IP2_2_0, A2),
  848. PINMUX_IPSR_DATA(IP2_2_0, PWM5),
  849. PINMUX_IPSR_MODSEL_DATA(IP2_2_0, MSIOF1_SS1_B, SEL_SOF1_1),
  850. PINMUX_IPSR_DATA(IP2_5_3, A3),
  851. PINMUX_IPSR_DATA(IP2_5_3, PWM6),
  852. PINMUX_IPSR_MODSEL_DATA(IP2_5_3, MSIOF1_SS2_B, SEL_SOF1_1),
  853. PINMUX_IPSR_DATA(IP2_8_6, A4),
  854. PINMUX_IPSR_MODSEL_DATA(IP2_8_6, MSIOF1_TXD_B, SEL_SOF1_1),
  855. PINMUX_IPSR_DATA(IP2_8_6, TPU0TO0),
  856. PINMUX_IPSR_DATA(IP2_11_9, A5),
  857. PINMUX_IPSR_MODSEL_DATA(IP2_11_9, SCIFA1_TXD_B, SEL_SCIFA1_1),
  858. PINMUX_IPSR_DATA(IP2_11_9, TPU0TO1),
  859. PINMUX_IPSR_DATA(IP2_14_12, A6),
  860. PINMUX_IPSR_MODSEL_DATA(IP2_14_12, SCIFA1_RTS_N_B, SEL_SCIFA1_1),
  861. PINMUX_IPSR_DATA(IP2_14_12, TPU0TO2),
  862. PINMUX_IPSR_DATA(IP2_17_15, A7),
  863. PINMUX_IPSR_MODSEL_DATA(IP2_17_15, SCIFA1_SCK_B, SEL_SCIFA1_1),
  864. PINMUX_IPSR_DATA(IP2_17_15, AUDIO_CLKOUT_B),
  865. PINMUX_IPSR_DATA(IP2_17_15, TPU0TO3),
  866. PINMUX_IPSR_DATA(IP2_21_18, A8),
  867. PINMUX_IPSR_MODSEL_DATA(IP2_21_18, SCIFA1_RXD_B, SEL_SCIFA1_1),
  868. PINMUX_IPSR_MODSEL_DATA(IP2_21_18, SSI_SCK5_B, SEL_SSI5_1),
  869. PINMUX_IPSR_MODSEL_DATA(IP2_21_18, VI0_R4, SEL_VI0_0),
  870. PINMUX_IPSR_MODSEL_DATA(IP2_21_18, VI0_R4_B, SEL_VI0_1),
  871. PINMUX_IPSR_MODSEL_DATA(IP2_21_18, SCIFB2_RXD_C, SEL_SCIFB2_2),
  872. PINMUX_IPSR_MODSEL_DATA(IP2_21_18, RX2_B, SEL_SCIF2_1),
  873. PINMUX_IPSR_MODSEL_DATA(IP2_21_18, VI2_DATA0_VI2_B0_B, SEL_VI2_1),
  874. PINMUX_IPSR_DATA(IP2_25_22, A9),
  875. PINMUX_IPSR_MODSEL_DATA(IP2_25_22, SCIFA1_CTS_N_B, SEL_SCIFA1_1),
  876. PINMUX_IPSR_MODSEL_DATA(IP2_25_22, SSI_WS5_B, SEL_SSI5_1),
  877. PINMUX_IPSR_MODSEL_DATA(IP2_25_22, VI0_R5, SEL_VI0_0),
  878. PINMUX_IPSR_MODSEL_DATA(IP2_25_22, VI0_R5_B, SEL_VI0_1),
  879. PINMUX_IPSR_MODSEL_DATA(IP2_25_22, SCIFB2_TXD_C, SEL_SCIFB2_2),
  880. PINMUX_IPSR_MODSEL_DATA(IP2_25_22, TX2_B, SEL_SCIF2_1),
  881. PINMUX_IPSR_MODSEL_DATA(IP2_25_22, VI2_DATA1_VI2_B1_B, SEL_VI2_1),
  882. PINMUX_IPSR_DATA(IP2_28_26, A10),
  883. PINMUX_IPSR_MODSEL_DATA(IP2_28_26, SSI_SDATA5_B, SEL_SSI5_1),
  884. PINMUX_IPSR_DATA(IP2_28_26, MSIOF2_SYNC),
  885. PINMUX_IPSR_MODSEL_DATA(IP2_28_26, VI0_R6, SEL_VI0_0),
  886. PINMUX_IPSR_MODSEL_DATA(IP2_28_26, VI0_R6_B, SEL_VI0_1),
  887. PINMUX_IPSR_MODSEL_DATA(IP2_28_26, VI2_DATA2_VI2_B2_B, SEL_VI2_1),
  888. PINMUX_IPSR_DATA(IP3_3_0, A11),
  889. PINMUX_IPSR_MODSEL_DATA(IP3_3_0, SCIFB2_CTS_N_B, SEL_SCIFB2_1),
  890. PINMUX_IPSR_DATA(IP3_3_0, MSIOF2_SCK),
  891. PINMUX_IPSR_MODSEL_DATA(IP3_3_0, VI1_R0, SEL_VI1_0),
  892. PINMUX_IPSR_MODSEL_DATA(IP3_3_0, VI1_R0_B, SEL_VI1_1),
  893. PINMUX_IPSR_DATA(IP3_3_0, VI2_G0),
  894. PINMUX_IPSR_MODSEL_DATA(IP3_3_0, VI2_DATA3_VI2_B3_B, SEL_VI2_1),
  895. PINMUX_IPSR_DATA(IP3_7_4, A12),
  896. PINMUX_IPSR_MODSEL_DATA(IP3_7_4, SCIFB2_RXD_B, SEL_SCIFB2_1),
  897. PINMUX_IPSR_DATA(IP3_7_4, MSIOF2_TXD),
  898. PINMUX_IPSR_MODSEL_DATA(IP3_7_4, VI1_R1, SEL_VI1_0),
  899. PINMUX_IPSR_MODSEL_DATA(IP3_7_4, VI1_R1_B, SEL_VI1_1),
  900. PINMUX_IPSR_DATA(IP3_7_4, VI2_G1),
  901. PINMUX_IPSR_MODSEL_DATA(IP3_7_4, VI2_DATA4_VI2_B4_B, SEL_VI2_1),
  902. PINMUX_IPSR_DATA(IP3_11_8, A13),
  903. PINMUX_IPSR_MODSEL_DATA(IP3_11_8, SCIFB2_RTS_N_B, SEL_SCIFB2_1),
  904. PINMUX_IPSR_DATA(IP3_11_8, EX_WAIT2),
  905. PINMUX_IPSR_DATA(IP3_11_8, MSIOF2_RXD),
  906. PINMUX_IPSR_MODSEL_DATA(IP3_11_8, VI1_R2, SEL_VI1_0),
  907. PINMUX_IPSR_MODSEL_DATA(IP3_11_8, VI1_R2_B, SEL_VI1_1),
  908. PINMUX_IPSR_DATA(IP3_11_8, VI2_G2),
  909. PINMUX_IPSR_MODSEL_DATA(IP3_11_8, VI2_DATA5_VI2_B5_B, SEL_VI2_1),
  910. PINMUX_IPSR_DATA(IP3_14_12, A14),
  911. PINMUX_IPSR_MODSEL_DATA(IP3_14_12, SCIFB2_TXD_B, SEL_SCIFB2_1),
  912. PINMUX_IPSR_DATA(IP3_14_12, ATACS11_N),
  913. PINMUX_IPSR_DATA(IP3_14_12, MSIOF2_SS1),
  914. PINMUX_IPSR_DATA(IP3_17_15, A15),
  915. PINMUX_IPSR_MODSEL_DATA(IP3_17_15, SCIFB2_SCK_B, SEL_SCIFB2_1),
  916. PINMUX_IPSR_DATA(IP3_17_15, ATARD1_N),
  917. PINMUX_IPSR_DATA(IP3_17_15, MSIOF2_SS2),
  918. PINMUX_IPSR_DATA(IP3_19_18, A16),
  919. PINMUX_IPSR_DATA(IP3_19_18, ATAWR1_N),
  920. PINMUX_IPSR_DATA(IP3_22_20, A17),
  921. PINMUX_IPSR_MODSEL_DATA(IP3_22_20, AD_DO_B, SEL_ADI_1),
  922. PINMUX_IPSR_DATA(IP3_22_20, ATADIR1_N),
  923. PINMUX_IPSR_DATA(IP3_25_23, A18),
  924. PINMUX_IPSR_MODSEL_DATA(IP3_25_23, AD_CLK_B, SEL_ADI_1),
  925. PINMUX_IPSR_DATA(IP3_25_23, ATAG1_N),
  926. PINMUX_IPSR_DATA(IP3_28_26, A19),
  927. PINMUX_IPSR_MODSEL_DATA(IP3_28_26, AD_NCS_N_B, SEL_ADI_1),
  928. PINMUX_IPSR_DATA(IP3_28_26, ATACS01_N),
  929. PINMUX_IPSR_MODSEL_DATA(IP3_28_26, EX_WAIT0_B, SEL_LBS_1),
  930. PINMUX_IPSR_DATA(IP3_31_29, A20),
  931. PINMUX_IPSR_DATA(IP3_31_29, SPCLK),
  932. PINMUX_IPSR_MODSEL_DATA(IP3_31_29, VI1_R3, SEL_VI1_0),
  933. PINMUX_IPSR_MODSEL_DATA(IP3_31_29, VI1_R3_B, SEL_VI1_1),
  934. PINMUX_IPSR_DATA(IP3_31_29, VI2_G4),
  935. PINMUX_IPSR_DATA(IP4_2_0, A21),
  936. PINMUX_IPSR_DATA(IP4_2_0, MOSI_IO0),
  937. PINMUX_IPSR_MODSEL_DATA(IP4_2_0, VI1_R4, SEL_VI1_0),
  938. PINMUX_IPSR_MODSEL_DATA(IP4_2_0, VI1_R4_B, SEL_VI1_1),
  939. PINMUX_IPSR_DATA(IP4_2_0, VI2_G5),
  940. PINMUX_IPSR_DATA(IP4_5_3, A22),
  941. PINMUX_IPSR_DATA(IP4_5_3, MISO_IO1),
  942. PINMUX_IPSR_MODSEL_DATA(IP4_5_3, VI1_R5, SEL_VI1_0),
  943. PINMUX_IPSR_MODSEL_DATA(IP4_5_3, VI1_R5_B, SEL_VI1_1),
  944. PINMUX_IPSR_DATA(IP4_5_3, VI2_G6),
  945. PINMUX_IPSR_DATA(IP4_8_6, A23),
  946. PINMUX_IPSR_DATA(IP4_8_6, IO2),
  947. PINMUX_IPSR_MODSEL_DATA(IP4_8_6, VI1_G7, SEL_VI1_0),
  948. PINMUX_IPSR_MODSEL_DATA(IP4_8_6, VI1_G7_B, SEL_VI1_1),
  949. PINMUX_IPSR_DATA(IP4_8_6, VI2_G7),
  950. PINMUX_IPSR_DATA(IP4_11_9, A24),
  951. PINMUX_IPSR_DATA(IP4_11_9, IO3),
  952. PINMUX_IPSR_MODSEL_DATA(IP4_11_9, VI1_R7, SEL_VI1_0),
  953. PINMUX_IPSR_MODSEL_DATA(IP4_11_9, VI1_R7_B, SEL_VI1_1),
  954. PINMUX_IPSR_MODSEL_DATA(IP4_11_9, VI2_CLKENB, SEL_VI2_0),
  955. PINMUX_IPSR_MODSEL_DATA(IP4_11_9, VI2_CLKENB_B, SEL_VI2_1),
  956. PINMUX_IPSR_DATA(IP4_14_12, A25),
  957. PINMUX_IPSR_DATA(IP4_14_12, SSL),
  958. PINMUX_IPSR_MODSEL_DATA(IP4_14_12, VI1_G6, SEL_VI1_0),
  959. PINMUX_IPSR_MODSEL_DATA(IP4_14_12, VI1_G6_B, SEL_VI1_1),
  960. PINMUX_IPSR_MODSEL_DATA(IP4_14_12, VI2_FIELD, SEL_VI2_0),
  961. PINMUX_IPSR_MODSEL_DATA(IP4_14_12, VI2_FIELD_B, SEL_VI2_1),
  962. PINMUX_IPSR_DATA(IP4_17_15, CS0_N),
  963. PINMUX_IPSR_MODSEL_DATA(IP4_17_15, VI1_R6, SEL_VI1_0),
  964. PINMUX_IPSR_MODSEL_DATA(IP4_17_15, VI1_R6_B, SEL_VI1_1),
  965. PINMUX_IPSR_DATA(IP4_17_15, VI2_G3),
  966. PINMUX_IPSR_MODSEL_DATA(IP4_17_15, MSIOF0_SS2_B, SEL_SOF0_1),
  967. PINMUX_IPSR_DATA(IP4_20_18, CS1_N_A26),
  968. PINMUX_IPSR_DATA(IP4_20_18, SPEEDIN),
  969. PINMUX_IPSR_MODSEL_DATA(IP4_20_18, VI0_R7, SEL_VI0_0),
  970. PINMUX_IPSR_MODSEL_DATA(IP4_20_18, VI0_R7_B, SEL_VI0_1),
  971. PINMUX_IPSR_MODSEL_DATA(IP4_20_18, VI2_CLK, SEL_VI2_0),
  972. PINMUX_IPSR_MODSEL_DATA(IP4_20_18, VI2_CLK_B, SEL_VI2_1),
  973. PINMUX_IPSR_DATA(IP4_23_21, EX_CS0_N),
  974. PINMUX_IPSR_MODSEL_DATA(IP4_23_21, HRX1_B, SEL_HSCIF1_1),
  975. PINMUX_IPSR_MODSEL_DATA(IP4_23_21, VI1_G5, SEL_VI1_0),
  976. PINMUX_IPSR_MODSEL_DATA(IP4_23_21, VI1_G5_B, SEL_VI1_1),
  977. PINMUX_IPSR_DATA(IP4_23_21, VI2_R0),
  978. PINMUX_IPSR_MODSEL_DATA(IP4_23_21, HTX0_B, SEL_HSCIF0_1),
  979. PINMUX_IPSR_MODSEL_DATA(IP4_23_21, MSIOF0_SS1_B, SEL_SOF0_1),
  980. PINMUX_IPSR_DATA(IP4_26_24, EX_CS1_N),
  981. PINMUX_IPSR_DATA(IP4_26_24, GPS_CLK),
  982. PINMUX_IPSR_MODSEL_DATA(IP4_26_24, HCTS1_N_B, SEL_HSCIF1_1),
  983. PINMUX_IPSR_MODSEL_DATA(IP4_26_24, VI1_FIELD, SEL_VI1_0),
  984. PINMUX_IPSR_MODSEL_DATA(IP4_26_24, VI1_FIELD_B, SEL_VI1_1),
  985. PINMUX_IPSR_DATA(IP4_26_24, VI2_R1),
  986. PINMUX_IPSR_DATA(IP4_29_27, EX_CS2_N),
  987. PINMUX_IPSR_DATA(IP4_29_27, GPS_SIGN),
  988. PINMUX_IPSR_MODSEL_DATA(IP4_29_27, HRTS1_N_B, SEL_HSCIF1_1),
  989. PINMUX_IPSR_DATA(IP4_29_27, VI3_CLKENB),
  990. PINMUX_IPSR_MODSEL_DATA(IP4_29_27, VI1_G0, SEL_VI1_0),
  991. PINMUX_IPSR_MODSEL_DATA(IP4_29_27, VI1_G0_B, SEL_VI1_1),
  992. PINMUX_IPSR_DATA(IP4_29_27, VI2_R2),
  993. PINMUX_IPSR_DATA(IP5_2_0, EX_CS3_N),
  994. PINMUX_IPSR_DATA(IP5_2_0, GPS_MAG),
  995. PINMUX_IPSR_DATA(IP5_2_0, VI3_FIELD),
  996. PINMUX_IPSR_MODSEL_DATA(IP5_2_0, VI1_G1, SEL_VI1_0),
  997. PINMUX_IPSR_MODSEL_DATA(IP5_2_0, VI1_G1_B, SEL_VI1_1),
  998. PINMUX_IPSR_DATA(IP5_2_0, VI2_R3),
  999. PINMUX_IPSR_DATA(IP5_5_3, EX_CS4_N),
  1000. PINMUX_IPSR_MODSEL_DATA(IP5_5_3, MSIOF1_SCK_B, SEL_SOF1_1),
  1001. PINMUX_IPSR_DATA(IP5_5_3, VI3_HSYNC_N),
  1002. PINMUX_IPSR_MODSEL_DATA(IP5_5_3, VI2_HSYNC_N, SEL_VI2_0),
  1003. PINMUX_IPSR_MODSEL_DATA(IP5_5_3, IIC1_SCL, SEL_IIC1_0),
  1004. PINMUX_IPSR_MODSEL_DATA(IP5_5_3, VI2_HSYNC_N_B, SEL_VI2_1),
  1005. PINMUX_IPSR_DATA(IP5_5_3, INTC_EN0_N),
  1006. PINMUX_IPSR_MODSEL_DATA(IP5_5_3, I2C1_SCL, SEL_I2C1_0),
  1007. PINMUX_IPSR_DATA(IP5_9_6, EX_CS5_N),
  1008. PINMUX_IPSR_MODSEL_DATA(IP5_9_6, CAN0_RX, SEL_CAN0_0),
  1009. PINMUX_IPSR_MODSEL_DATA(IP5_9_6, MSIOF1_RXD_B, SEL_SOF1_1),
  1010. PINMUX_IPSR_DATA(IP5_9_6, VI3_VSYNC_N),
  1011. PINMUX_IPSR_MODSEL_DATA(IP5_9_6, VI1_G2, SEL_VI1_0),
  1012. PINMUX_IPSR_MODSEL_DATA(IP5_9_6, VI1_G2_B, SEL_VI1_1),
  1013. PINMUX_IPSR_DATA(IP5_9_6, VI2_R4),
  1014. PINMUX_IPSR_MODSEL_DATA(IP5_9_6, IIC1_SDA, SEL_IIC1_0),
  1015. PINMUX_IPSR_DATA(IP5_9_6, INTC_EN1_N),
  1016. PINMUX_IPSR_MODSEL_DATA(IP5_9_6, I2C1_SDA, SEL_I2C1_0),
  1017. PINMUX_IPSR_DATA(IP5_12_10, BS_N),
  1018. PINMUX_IPSR_MODSEL_DATA(IP5_12_10, IETX, SEL_IEB_0),
  1019. PINMUX_IPSR_MODSEL_DATA(IP5_12_10, HTX1_B, SEL_HSCIF1_1),
  1020. PINMUX_IPSR_MODSEL_DATA(IP5_12_10, CAN1_TX, SEL_CAN1_0),
  1021. PINMUX_IPSR_DATA(IP5_12_10, DRACK0),
  1022. PINMUX_IPSR_MODSEL_DATA(IP5_12_10, IETX_C, SEL_IEB_2),
  1023. PINMUX_IPSR_DATA(IP5_14_13, RD_N),
  1024. PINMUX_IPSR_MODSEL_DATA(IP5_14_13, CAN0_TX, SEL_CAN0_0),
  1025. PINMUX_IPSR_MODSEL_DATA(IP5_14_13, SCIFA0_SCK_B, SEL_SCFA_1),
  1026. PINMUX_IPSR_DATA(IP5_17_15, RD_WR_N),
  1027. PINMUX_IPSR_MODSEL_DATA(IP5_17_15, VI1_G3, SEL_VI1_0),
  1028. PINMUX_IPSR_MODSEL_DATA(IP5_17_15, VI1_G3_B, SEL_VI1_1),
  1029. PINMUX_IPSR_DATA(IP5_17_15, VI2_R5),
  1030. PINMUX_IPSR_MODSEL_DATA(IP5_17_15, SCIFA0_RXD_B, SEL_SCFA_1),
  1031. PINMUX_IPSR_DATA(IP5_17_15, INTC_IRQ4_N),
  1032. PINMUX_IPSR_DATA(IP5_20_18, WE0_N),
  1033. PINMUX_IPSR_MODSEL_DATA(IP5_20_18, IECLK, SEL_IEB_0),
  1034. PINMUX_IPSR_MODSEL_DATA(IP5_20_18, CAN_CLK, SEL_CANCLK_0),
  1035. PINMUX_IPSR_MODSEL_DATA(IP5_20_18, VI2_VSYNC_N, SEL_VI2_0),
  1036. PINMUX_IPSR_MODSEL_DATA(IP5_20_18, SCIFA0_TXD_B, SEL_SCFA_1),
  1037. PINMUX_IPSR_MODSEL_DATA(IP5_20_18, VI2_VSYNC_N_B, SEL_VI2_1),
  1038. PINMUX_IPSR_DATA(IP5_23_21, WE1_N),
  1039. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, IERX, SEL_IEB_0),
  1040. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, CAN1_RX, SEL_CAN1_0),
  1041. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, VI1_G4, SEL_VI1_0),
  1042. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, VI1_G4_B, SEL_VI1_1),
  1043. PINMUX_IPSR_DATA(IP5_23_21, VI2_R6),
  1044. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, SCIFA0_CTS_N_B, SEL_SCFA_1),
  1045. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, IERX_C, SEL_IEB_2),
  1046. PINMUX_IPSR_MODSEL_DATA(IP5_26_24, EX_WAIT0, SEL_LBS_0),
  1047. PINMUX_IPSR_DATA(IP5_26_24, IRQ3),
  1048. PINMUX_IPSR_DATA(IP5_26_24, INTC_IRQ3_N),
  1049. PINMUX_IPSR_MODSEL_DATA(IP5_26_24, VI3_CLK, SEL_VI3_0),
  1050. PINMUX_IPSR_MODSEL_DATA(IP5_26_24, SCIFA0_RTS_N_B, SEL_SCFA_1),
  1051. PINMUX_IPSR_MODSEL_DATA(IP5_26_24, HRX0_B, SEL_HSCIF0_1),
  1052. PINMUX_IPSR_MODSEL_DATA(IP5_26_24, MSIOF0_SCK_B, SEL_SOF0_1),
  1053. PINMUX_IPSR_DATA(IP5_29_27, DREQ0_N),
  1054. PINMUX_IPSR_MODSEL_DATA(IP5_29_27, VI1_HSYNC_N, SEL_VI1_0),
  1055. PINMUX_IPSR_MODSEL_DATA(IP5_29_27, VI1_HSYNC_N_B, SEL_VI1_1),
  1056. PINMUX_IPSR_DATA(IP5_29_27, VI2_R7),
  1057. PINMUX_IPSR_MODSEL_DATA(IP5_29_27, SSI_SCK78_C, SEL_SSI7_2),
  1058. PINMUX_IPSR_MODSEL_DATA(IP5_29_27, SSI_WS78_B, SEL_SSI7_1),
  1059. PINMUX_IPSR_DATA(IP6_2_0, DACK0),
  1060. PINMUX_IPSR_DATA(IP6_2_0, IRQ0),
  1061. PINMUX_IPSR_DATA(IP6_2_0, INTC_IRQ0_N),
  1062. PINMUX_IPSR_MODSEL_DATA(IP6_2_0, SSI_SCK6_B, SEL_SSI6_1),
  1063. PINMUX_IPSR_MODSEL_DATA(IP6_2_0, VI1_VSYNC_N, SEL_VI1_0),
  1064. PINMUX_IPSR_MODSEL_DATA(IP6_2_0, VI1_VSYNC_N_B, SEL_VI1_1),
  1065. PINMUX_IPSR_MODSEL_DATA(IP6_2_0, SSI_WS78_C, SEL_SSI7_2),
  1066. PINMUX_IPSR_DATA(IP6_5_3, DREQ1_N),
  1067. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, VI1_CLKENB, SEL_VI1_0),
  1068. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, VI1_CLKENB_B, SEL_VI1_1),
  1069. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, SSI_SDATA7_C, SEL_SSI7_2),
  1070. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, SSI_SCK78_B, SEL_SSI7_1),
  1071. PINMUX_IPSR_DATA(IP6_8_6, DACK1),
  1072. PINMUX_IPSR_DATA(IP6_8_6, IRQ1),
  1073. PINMUX_IPSR_DATA(IP6_8_6, INTC_IRQ1_N),
  1074. PINMUX_IPSR_MODSEL_DATA(IP6_8_6, SSI_WS6_B, SEL_SSI6_1),
  1075. PINMUX_IPSR_MODSEL_DATA(IP6_8_6, SSI_SDATA8_C, SEL_SSI8_2),
  1076. PINMUX_IPSR_DATA(IP6_10_9, DREQ2_N),
  1077. PINMUX_IPSR_MODSEL_DATA(IP6_10_9, HSCK1_B, SEL_HSCIF1_1),
  1078. PINMUX_IPSR_MODSEL_DATA(IP6_10_9, HCTS0_N_B, SEL_HSCIF0_1),
  1079. PINMUX_IPSR_MODSEL_DATA(IP6_10_9, MSIOF0_TXD_B, SEL_SOF0_1),
  1080. PINMUX_IPSR_DATA(IP6_13_11, DACK2),
  1081. PINMUX_IPSR_DATA(IP6_13_11, IRQ2),
  1082. PINMUX_IPSR_DATA(IP6_13_11, INTC_IRQ2_N),
  1083. PINMUX_IPSR_MODSEL_DATA(IP6_13_11, SSI_SDATA6_B, SEL_SSI6_1),
  1084. PINMUX_IPSR_MODSEL_DATA(IP6_13_11, HRTS0_N_B, SEL_HSCIF0_1),
  1085. PINMUX_IPSR_MODSEL_DATA(IP6_13_11, MSIOF0_RXD_B, SEL_SOF0_1),
  1086. PINMUX_IPSR_DATA(IP6_16_14, ETH_CRS_DV),
  1087. PINMUX_IPSR_MODSEL_DATA(IP6_16_14, STP_ISCLK_0_B, SEL_SSP_1),
  1088. PINMUX_IPSR_MODSEL_DATA(IP6_16_14, TS_SDEN0_D, SEL_TSIF0_3),
  1089. PINMUX_IPSR_MODSEL_DATA(IP6_16_14, GLO_Q0_C, SEL_GPS_2),
  1090. PINMUX_IPSR_MODSEL_DATA(IP6_16_14, IIC2_SCL_E, SEL_IIC2_4),
  1091. PINMUX_IPSR_MODSEL_DATA(IP6_16_14, I2C2_SCL_E, SEL_I2C2_4),
  1092. PINMUX_IPSR_DATA(IP6_19_17, ETH_RX_ER),
  1093. PINMUX_IPSR_MODSEL_DATA(IP6_19_17, STP_ISD_0_B, SEL_SSP_1),
  1094. PINMUX_IPSR_MODSEL_DATA(IP6_19_17, TS_SPSYNC0_D, SEL_TSIF0_3),
  1095. PINMUX_IPSR_MODSEL_DATA(IP6_19_17, GLO_Q1_C, SEL_GPS_2),
  1096. PINMUX_IPSR_MODSEL_DATA(IP6_19_17, IIC2_SDA_E, SEL_IIC2_4),
  1097. PINMUX_IPSR_MODSEL_DATA(IP6_19_17, I2C2_SDA_E, SEL_I2C2_4),
  1098. PINMUX_IPSR_DATA(IP6_22_20, ETH_RXD0),
  1099. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, STP_ISEN_0_B, SEL_SSP_1),
  1100. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, TS_SDAT0_D, SEL_TSIF0_3),
  1101. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, GLO_I0_C, SEL_GPS_2),
  1102. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, SCIFB1_SCK_G, SEL_SCIFB1_6),
  1103. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, SCK1_E, SEL_SCIF1_4),
  1104. PINMUX_IPSR_DATA(IP6_25_23, ETH_RXD1),
  1105. PINMUX_IPSR_MODSEL_DATA(IP6_25_23, HRX0_E, SEL_HSCIF0_4),
  1106. PINMUX_IPSR_MODSEL_DATA(IP6_25_23, STP_ISSYNC_0_B, SEL_SSP_1),
  1107. PINMUX_IPSR_MODSEL_DATA(IP6_25_23, TS_SCK0_D, SEL_TSIF0_3),
  1108. PINMUX_IPSR_MODSEL_DATA(IP6_25_23, GLO_I1_C, SEL_GPS_2),
  1109. PINMUX_IPSR_MODSEL_DATA(IP6_25_23, SCIFB1_RXD_G, SEL_SCIFB1_6),
  1110. PINMUX_IPSR_MODSEL_DATA(IP6_25_23, RX1_E, SEL_SCIF1_4),
  1111. PINMUX_IPSR_DATA(IP6_28_26, ETH_LINK),
  1112. PINMUX_IPSR_MODSEL_DATA(IP6_28_26, HTX0_E, SEL_HSCIF0_4),
  1113. PINMUX_IPSR_MODSEL_DATA(IP6_28_26, STP_IVCXO27_0_B, SEL_SSP_1),
  1114. PINMUX_IPSR_MODSEL_DATA(IP6_28_26, SCIFB1_TXD_G, SEL_SCIFB1_6),
  1115. PINMUX_IPSR_MODSEL_DATA(IP6_28_26, TX1_E, SEL_SCIF1_4),
  1116. PINMUX_IPSR_DATA(IP6_31_29, ETH_REF_CLK),
  1117. PINMUX_IPSR_MODSEL_DATA(IP6_31_29, HCTS0_N_E, SEL_HSCIF0_4),
  1118. PINMUX_IPSR_MODSEL_DATA(IP6_31_29, STP_IVCXO27_1_B, SEL_SSP_1),
  1119. PINMUX_IPSR_MODSEL_DATA(IP6_31_29, HRX0_F, SEL_HSCIF0_5),
  1120. PINMUX_IPSR_DATA(IP7_2_0, ETH_MDIO),
  1121. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, HRTS0_N_E, SEL_HSCIF0_4),
  1122. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, SIM0_D_C, SEL_SIM_2),
  1123. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, HCTS0_N_F, SEL_HSCIF0_5),
  1124. PINMUX_IPSR_DATA(IP7_5_3, ETH_TXD1),
  1125. PINMUX_IPSR_MODSEL_DATA(IP7_5_3, HTX0_F, SEL_HSCIF0_5),
  1126. PINMUX_IPSR_MODSEL_DATA(IP7_5_3, BPFCLK_G, SEL_FM_6),
  1127. PINMUX_IPSR_DATA(IP7_7_6, ETH_TX_EN),
  1128. PINMUX_IPSR_MODSEL_DATA(IP7_7_6, SIM0_CLK_C, SEL_SIM_2),
  1129. PINMUX_IPSR_MODSEL_DATA(IP7_7_6, HRTS0_N_F, SEL_HSCIF0_5),
  1130. PINMUX_IPSR_DATA(IP7_9_8, ETH_MAGIC),
  1131. PINMUX_IPSR_MODSEL_DATA(IP7_9_8, SIM0_RST_C, SEL_SIM_2),
  1132. PINMUX_IPSR_DATA(IP7_12_10, ETH_TXD0),
  1133. PINMUX_IPSR_MODSEL_DATA(IP7_12_10, STP_ISCLK_1_B, SEL_SSP_1),
  1134. PINMUX_IPSR_MODSEL_DATA(IP7_12_10, TS_SDEN1_C, SEL_TSIF1_2),
  1135. PINMUX_IPSR_MODSEL_DATA(IP7_12_10, GLO_SCLK_C, SEL_GPS_2),
  1136. PINMUX_IPSR_DATA(IP7_15_13, ETH_MDC),
  1137. PINMUX_IPSR_MODSEL_DATA(IP7_15_13, STP_ISD_1_B, SEL_SSP_1),
  1138. PINMUX_IPSR_MODSEL_DATA(IP7_15_13, TS_SPSYNC1_C, SEL_TSIF1_2),
  1139. PINMUX_IPSR_MODSEL_DATA(IP7_15_13, GLO_SDATA_C, SEL_GPS_2),
  1140. PINMUX_IPSR_DATA(IP7_18_16, PWM0),
  1141. PINMUX_IPSR_MODSEL_DATA(IP7_18_16, SCIFA2_SCK_C, SEL_SCIFA2_2),
  1142. PINMUX_IPSR_MODSEL_DATA(IP7_18_16, STP_ISEN_1_B, SEL_SSP_1),
  1143. PINMUX_IPSR_MODSEL_DATA(IP7_18_16, TS_SDAT1_C, SEL_TSIF1_2),
  1144. PINMUX_IPSR_MODSEL_DATA(IP7_18_16, GLO_SS_C, SEL_GPS_2),
  1145. PINMUX_IPSR_DATA(IP7_21_19, PWM1),
  1146. PINMUX_IPSR_MODSEL_DATA(IP7_21_19, SCIFA2_TXD_C, SEL_SCIFA2_2),
  1147. PINMUX_IPSR_MODSEL_DATA(IP7_21_19, STP_ISSYNC_1_B, SEL_SSP_1),
  1148. PINMUX_IPSR_MODSEL_DATA(IP7_21_19, TS_SCK1_C, SEL_TSIF1_2),
  1149. PINMUX_IPSR_MODSEL_DATA(IP7_21_19, GLO_RFON_C, SEL_GPS_2),
  1150. PINMUX_IPSR_DATA(IP7_21_19, PCMOE_N),
  1151. PINMUX_IPSR_DATA(IP7_24_22, PWM2),
  1152. PINMUX_IPSR_DATA(IP7_24_22, PWMFSW0),
  1153. PINMUX_IPSR_MODSEL_DATA(IP7_24_22, SCIFA2_RXD_C, SEL_SCIFA2_2),
  1154. PINMUX_IPSR_DATA(IP7_24_22, PCMWE_N),
  1155. PINMUX_IPSR_MODSEL_DATA(IP7_24_22, IECLK_C, SEL_IEB_2),
  1156. PINMUX_IPSR_DATA(IP7_26_25, DU_DOTCLKIN1),
  1157. PINMUX_IPSR_DATA(IP7_26_25, AUDIO_CLKC),
  1158. PINMUX_IPSR_DATA(IP7_26_25, AUDIO_CLKOUT_C),
  1159. PINMUX_IPSR_MODSEL_DATA(IP7_28_27, VI0_CLK, SEL_VI0_0),
  1160. PINMUX_IPSR_DATA(IP7_28_27, ATACS00_N),
  1161. PINMUX_IPSR_DATA(IP7_28_27, AVB_RXD1),
  1162. PINMUX_IPSR_MODSEL_DATA(IP7_30_29, VI0_DATA0_VI0_B0, SEL_VI0_0),
  1163. PINMUX_IPSR_DATA(IP7_30_29, ATACS10_N),
  1164. PINMUX_IPSR_DATA(IP7_30_29, AVB_RXD2),
  1165. PINMUX_IPSR_MODSEL_DATA(IP8_1_0, VI0_DATA1_VI0_B1, SEL_VI0_0),
  1166. PINMUX_IPSR_DATA(IP8_1_0, ATARD0_N),
  1167. PINMUX_IPSR_DATA(IP8_1_0, AVB_RXD3),
  1168. PINMUX_IPSR_MODSEL_DATA(IP8_3_2, VI0_DATA2_VI0_B2, SEL_VI0_0),
  1169. PINMUX_IPSR_DATA(IP8_3_2, ATAWR0_N),
  1170. PINMUX_IPSR_DATA(IP8_3_2, AVB_RXD4),
  1171. PINMUX_IPSR_MODSEL_DATA(IP8_5_4, VI0_DATA3_VI0_B3, SEL_VI0_0),
  1172. PINMUX_IPSR_DATA(IP8_5_4, ATADIR0_N),
  1173. PINMUX_IPSR_DATA(IP8_5_4, AVB_RXD5),
  1174. PINMUX_IPSR_MODSEL_DATA(IP8_7_6, VI0_DATA4_VI0_B4, SEL_VI0_0),
  1175. PINMUX_IPSR_DATA(IP8_7_6, ATAG0_N),
  1176. PINMUX_IPSR_DATA(IP8_7_6, AVB_RXD6),
  1177. PINMUX_IPSR_MODSEL_DATA(IP8_9_8, VI0_DATA5_VI0_B5, SEL_VI0_0),
  1178. PINMUX_IPSR_DATA(IP8_9_8, EX_WAIT1),
  1179. PINMUX_IPSR_DATA(IP8_9_8, AVB_RXD7),
  1180. PINMUX_IPSR_MODSEL_DATA(IP8_11_10, VI0_DATA6_VI0_B6, SEL_VI0_0),
  1181. PINMUX_IPSR_DATA(IP8_11_10, AVB_RX_ER),
  1182. PINMUX_IPSR_MODSEL_DATA(IP8_13_12, VI0_DATA7_VI0_B7, SEL_VI0_0),
  1183. PINMUX_IPSR_DATA(IP8_13_12, AVB_RX_CLK),
  1184. PINMUX_IPSR_MODSEL_DATA(IP8_15_14, VI1_CLK, SEL_VI1_0),
  1185. PINMUX_IPSR_DATA(IP8_15_14, AVB_RX_DV),
  1186. PINMUX_IPSR_MODSEL_DATA(IP8_17_16, VI1_DATA0_VI1_B0, SEL_VI1_0),
  1187. PINMUX_IPSR_MODSEL_DATA(IP8_17_16, SCIFA1_SCK_D, SEL_SCIFA1_3),
  1188. PINMUX_IPSR_DATA(IP8_17_16, AVB_CRS),
  1189. PINMUX_IPSR_MODSEL_DATA(IP8_19_18, VI1_DATA1_VI1_B1, SEL_VI1_0),
  1190. PINMUX_IPSR_MODSEL_DATA(IP8_19_18, SCIFA1_RXD_D, SEL_SCIFA1_3),
  1191. PINMUX_IPSR_DATA(IP8_19_18, AVB_MDC),
  1192. PINMUX_IPSR_MODSEL_DATA(IP8_21_20, VI1_DATA2_VI1_B2, SEL_VI1_0),
  1193. PINMUX_IPSR_MODSEL_DATA(IP8_21_20, SCIFA1_TXD_D, SEL_SCIFA1_3),
  1194. PINMUX_IPSR_DATA(IP8_21_20, AVB_MDIO),
  1195. PINMUX_IPSR_MODSEL_DATA(IP8_23_22, VI1_DATA3_VI1_B3, SEL_VI1_0),
  1196. PINMUX_IPSR_MODSEL_DATA(IP8_23_22, SCIFA1_CTS_N_D, SEL_SCIFA1_3),
  1197. PINMUX_IPSR_DATA(IP8_23_22, AVB_GTX_CLK),
  1198. PINMUX_IPSR_MODSEL_DATA(IP8_25_24, VI1_DATA4_VI1_B4, SEL_VI1_0),
  1199. PINMUX_IPSR_MODSEL_DATA(IP8_25_24, SCIFA1_RTS_N_D, SEL_SCIFA1_3),
  1200. PINMUX_IPSR_DATA(IP8_25_24, AVB_MAGIC),
  1201. PINMUX_IPSR_MODSEL_DATA(IP8_26, VI1_DATA5_VI1_B5, SEL_VI1_0),
  1202. PINMUX_IPSR_DATA(IP8_26, AVB_PHY_INT),
  1203. PINMUX_IPSR_MODSEL_DATA(IP8_27, VI1_DATA6_VI1_B6, SEL_VI1_0),
  1204. PINMUX_IPSR_DATA(IP8_27, AVB_GTXREFCLK),
  1205. PINMUX_IPSR_DATA(IP8_28, SD0_CLK),
  1206. PINMUX_IPSR_MODSEL_DATA(IP8_28, VI1_DATA0_VI1_B0_B, SEL_VI1_1),
  1207. PINMUX_IPSR_DATA(IP8_30_29, SD0_CMD),
  1208. PINMUX_IPSR_MODSEL_DATA(IP8_30_29, SCIFB1_SCK_B, SEL_SCIFB1_1),
  1209. PINMUX_IPSR_MODSEL_DATA(IP8_30_29, VI1_DATA1_VI1_B1_B, SEL_VI1_1),
  1210. PINMUX_IPSR_DATA(IP9_1_0, SD0_DAT0),
  1211. PINMUX_IPSR_MODSEL_DATA(IP9_1_0, SCIFB1_RXD_B, SEL_SCIFB1_1),
  1212. PINMUX_IPSR_MODSEL_DATA(IP9_1_0, VI1_DATA2_VI1_B2_B, SEL_VI1_1),
  1213. PINMUX_IPSR_DATA(IP9_3_2, SD0_DAT1),
  1214. PINMUX_IPSR_MODSEL_DATA(IP9_3_2, SCIFB1_TXD_B, SEL_SCIFB1_1),
  1215. PINMUX_IPSR_MODSEL_DATA(IP9_3_2, VI1_DATA3_VI1_B3_B, SEL_VI1_1),
  1216. PINMUX_IPSR_DATA(IP9_5_4, SD0_DAT2),
  1217. PINMUX_IPSR_MODSEL_DATA(IP9_5_4, SCIFB1_CTS_N_B, SEL_SCIFB1_1),
  1218. PINMUX_IPSR_MODSEL_DATA(IP9_5_4, VI1_DATA4_VI1_B4_B, SEL_VI1_1),
  1219. PINMUX_IPSR_DATA(IP9_7_6, SD0_DAT3),
  1220. PINMUX_IPSR_MODSEL_DATA(IP9_7_6, SCIFB1_RTS_N_B, SEL_SCIFB1_1),
  1221. PINMUX_IPSR_MODSEL_DATA(IP9_7_6, VI1_DATA5_VI1_B5_B, SEL_VI1_1),
  1222. PINMUX_IPSR_DATA(IP9_11_8, SD0_CD),
  1223. PINMUX_IPSR_DATA(IP9_11_8, MMC0_D6),
  1224. PINMUX_IPSR_MODSEL_DATA(IP9_11_8, TS_SDEN0_B, SEL_TSIF0_1),
  1225. PINMUX_IPSR_DATA(IP9_11_8, USB0_EXTP),
  1226. PINMUX_IPSR_MODSEL_DATA(IP9_11_8, GLO_SCLK, SEL_GPS_0),
  1227. PINMUX_IPSR_MODSEL_DATA(IP9_11_8, VI1_DATA6_VI1_B6_B, SEL_VI1_1),
  1228. PINMUX_IPSR_MODSEL_DATA(IP9_11_8, IIC1_SCL_B, SEL_IIC1_1),
  1229. PINMUX_IPSR_MODSEL_DATA(IP9_11_8, I2C1_SCL_B, SEL_I2C1_1),
  1230. PINMUX_IPSR_MODSEL_DATA(IP9_11_8, VI2_DATA6_VI2_B6_B, SEL_VI2_1),
  1231. PINMUX_IPSR_DATA(IP9_15_12, SD0_WP),
  1232. PINMUX_IPSR_DATA(IP9_15_12, MMC0_D7),
  1233. PINMUX_IPSR_MODSEL_DATA(IP9_15_12, TS_SPSYNC0_B, SEL_TSIF0_1),
  1234. PINMUX_IPSR_DATA(IP9_15_12, USB0_IDIN),
  1235. PINMUX_IPSR_MODSEL_DATA(IP9_15_12, GLO_SDATA, SEL_GPS_0),
  1236. PINMUX_IPSR_MODSEL_DATA(IP9_15_12, VI1_DATA7_VI1_B7_B, SEL_VI1_1),
  1237. PINMUX_IPSR_MODSEL_DATA(IP9_15_12, IIC1_SDA_B, SEL_IIC1_1),
  1238. PINMUX_IPSR_MODSEL_DATA(IP9_15_12, I2C1_SDA_B, SEL_I2C1_1),
  1239. PINMUX_IPSR_MODSEL_DATA(IP9_15_12, VI2_DATA7_VI2_B7_B, SEL_VI2_1),
  1240. PINMUX_IPSR_DATA(IP9_17_16, SD1_CLK),
  1241. PINMUX_IPSR_DATA(IP9_17_16, AVB_TX_EN),
  1242. PINMUX_IPSR_DATA(IP9_19_18, SD1_CMD),
  1243. PINMUX_IPSR_DATA(IP9_19_18, AVB_TX_ER),
  1244. PINMUX_IPSR_MODSEL_DATA(IP9_19_18, SCIFB0_SCK_B, SEL_SCIFB_1),
  1245. PINMUX_IPSR_DATA(IP9_21_20, SD1_DAT0),
  1246. PINMUX_IPSR_DATA(IP9_21_20, AVB_TX_CLK),
  1247. PINMUX_IPSR_MODSEL_DATA(IP9_21_20, SCIFB0_RXD_B, SEL_SCIFB_1),
  1248. PINMUX_IPSR_DATA(IP9_23_22, SD1_DAT1),
  1249. PINMUX_IPSR_DATA(IP9_23_22, AVB_LINK),
  1250. PINMUX_IPSR_MODSEL_DATA(IP9_23_22, SCIFB0_TXD_B, SEL_SCIFB_1),
  1251. PINMUX_IPSR_DATA(IP9_25_24, SD1_DAT2),
  1252. PINMUX_IPSR_DATA(IP9_25_24, AVB_COL),
  1253. PINMUX_IPSR_MODSEL_DATA(IP9_25_24, SCIFB0_CTS_N_B, SEL_SCIFB_1),
  1254. PINMUX_IPSR_DATA(IP9_27_26, SD1_DAT3),
  1255. PINMUX_IPSR_DATA(IP9_27_26, AVB_RXD0),
  1256. PINMUX_IPSR_MODSEL_DATA(IP9_27_26, SCIFB0_RTS_N_B, SEL_SCIFB_1),
  1257. PINMUX_IPSR_DATA(IP9_31_28, SD1_CD),
  1258. PINMUX_IPSR_DATA(IP9_31_28, MMC1_D6),
  1259. PINMUX_IPSR_MODSEL_DATA(IP9_31_28, TS_SDEN1, SEL_TSIF1_0),
  1260. PINMUX_IPSR_DATA(IP9_31_28, USB1_EXTP),
  1261. PINMUX_IPSR_MODSEL_DATA(IP9_31_28, GLO_SS, SEL_GPS_0),
  1262. PINMUX_IPSR_MODSEL_DATA(IP9_31_28, VI0_CLK_B, SEL_VI0_1),
  1263. PINMUX_IPSR_MODSEL_DATA(IP9_31_28, IIC2_SCL_D, SEL_IIC2_3),
  1264. PINMUX_IPSR_MODSEL_DATA(IP9_31_28, I2C2_SCL_D, SEL_I2C2_3),
  1265. PINMUX_IPSR_MODSEL_DATA(IP9_31_28, SIM0_CLK_B, SEL_SIM_1),
  1266. PINMUX_IPSR_MODSEL_DATA(IP9_31_28, VI3_CLK_B, SEL_VI3_1),
  1267. PINMUX_IPSR_DATA(IP10_3_0, SD1_WP),
  1268. PINMUX_IPSR_DATA(IP10_3_0, MMC1_D7),
  1269. PINMUX_IPSR_MODSEL_DATA(IP10_3_0, TS_SPSYNC1, SEL_TSIF1_0),
  1270. PINMUX_IPSR_DATA(IP10_3_0, USB1_IDIN),
  1271. PINMUX_IPSR_MODSEL_DATA(IP10_3_0, GLO_RFON, SEL_GPS_0),
  1272. PINMUX_IPSR_MODSEL_DATA(IP10_3_0, VI1_CLK_B, SEL_VI1_1),
  1273. PINMUX_IPSR_MODSEL_DATA(IP10_3_0, IIC2_SDA_D, SEL_IIC2_3),
  1274. PINMUX_IPSR_MODSEL_DATA(IP10_3_0, I2C2_SDA_D, SEL_I2C2_3),
  1275. PINMUX_IPSR_MODSEL_DATA(IP10_3_0, SIM0_D_B, SEL_SIM_1),
  1276. PINMUX_IPSR_DATA(IP10_6_4, SD2_CLK),
  1277. PINMUX_IPSR_DATA(IP10_6_4, MMC0_CLK),
  1278. PINMUX_IPSR_MODSEL_DATA(IP10_6_4, SIM0_CLK, SEL_SIM_0),
  1279. PINMUX_IPSR_MODSEL_DATA(IP10_6_4, VI0_DATA0_VI0_B0_B, SEL_VI0_1),
  1280. PINMUX_IPSR_MODSEL_DATA(IP10_6_4, TS_SDEN0_C, SEL_TSIF0_2),
  1281. PINMUX_IPSR_MODSEL_DATA(IP10_6_4, GLO_SCLK_B, SEL_GPS_1),
  1282. PINMUX_IPSR_MODSEL_DATA(IP10_6_4, VI3_DATA0_B, SEL_VI3_1),
  1283. PINMUX_IPSR_DATA(IP10_10_7, SD2_CMD),
  1284. PINMUX_IPSR_DATA(IP10_10_7, MMC0_CMD),
  1285. PINMUX_IPSR_MODSEL_DATA(IP10_10_7, SIM0_D, SEL_SIM_0),
  1286. PINMUX_IPSR_MODSEL_DATA(IP10_10_7, VI0_DATA1_VI0_B1_B, SEL_VI0_1),
  1287. PINMUX_IPSR_MODSEL_DATA(IP10_10_7, SCIFB1_SCK_E, SEL_SCIFB1_4),
  1288. PINMUX_IPSR_MODSEL_DATA(IP10_10_7, SCK1_D, SEL_SCIF1_3),
  1289. PINMUX_IPSR_MODSEL_DATA(IP10_10_7, TS_SPSYNC0_C, SEL_TSIF0_2),
  1290. PINMUX_IPSR_MODSEL_DATA(IP10_10_7, GLO_SDATA_B, SEL_GPS_1),
  1291. PINMUX_IPSR_MODSEL_DATA(IP10_10_7, VI3_DATA1_B, SEL_VI3_1),
  1292. PINMUX_IPSR_DATA(IP10_14_11, SD2_DAT0),
  1293. PINMUX_IPSR_DATA(IP10_14_11, MMC0_D0),
  1294. PINMUX_IPSR_MODSEL_DATA(IP10_14_11, FMCLK_B, SEL_FM_1),
  1295. PINMUX_IPSR_MODSEL_DATA(IP10_14_11, VI0_DATA2_VI0_B2_B, SEL_VI0_1),
  1296. PINMUX_IPSR_MODSEL_DATA(IP10_14_11, SCIFB1_RXD_E, SEL_SCIFB1_4),
  1297. PINMUX_IPSR_MODSEL_DATA(IP10_14_11, RX1_D, SEL_SCIF1_3),
  1298. PINMUX_IPSR_MODSEL_DATA(IP10_14_11, TS_SDAT0_C, SEL_TSIF0_2),
  1299. PINMUX_IPSR_MODSEL_DATA(IP10_14_11, GLO_SS_B, SEL_GPS_1),
  1300. PINMUX_IPSR_MODSEL_DATA(IP10_14_11, VI3_DATA2_B, SEL_VI3_1),
  1301. PINMUX_IPSR_DATA(IP10_18_15, SD2_DAT1),
  1302. PINMUX_IPSR_DATA(IP10_18_15, MMC0_D1),
  1303. PINMUX_IPSR_MODSEL_DATA(IP10_18_15, FMIN_B, SEL_FM_1),
  1304. PINMUX_IPSR_MODSEL_DATA(IP10_18_15, VI0_DATA3_VI0_B3_B, SEL_VI0_1),
  1305. PINMUX_IPSR_MODSEL_DATA(IP10_18_15, SCIFB1_TXD_E, SEL_SCIFB1_4),
  1306. PINMUX_IPSR_MODSEL_DATA(IP10_18_15, TX1_D, SEL_SCIF1_3),
  1307. PINMUX_IPSR_MODSEL_DATA(IP10_18_15, TS_SCK0_C, SEL_TSIF0_2),
  1308. PINMUX_IPSR_MODSEL_DATA(IP10_18_15, GLO_RFON_B, SEL_GPS_1),
  1309. PINMUX_IPSR_MODSEL_DATA(IP10_18_15, VI3_DATA3_B, SEL_VI3_1),
  1310. PINMUX_IPSR_DATA(IP10_22_19, SD2_DAT2),
  1311. PINMUX_IPSR_DATA(IP10_22_19, MMC0_D2),
  1312. PINMUX_IPSR_MODSEL_DATA(IP10_22_19, BPFCLK_B, SEL_FM_1),
  1313. PINMUX_IPSR_MODSEL_DATA(IP10_22_19, VI0_DATA4_VI0_B4_B, SEL_VI0_1),
  1314. PINMUX_IPSR_MODSEL_DATA(IP10_22_19, HRX0_D, SEL_HSCIF0_3),
  1315. PINMUX_IPSR_MODSEL_DATA(IP10_22_19, TS_SDEN1_B, SEL_TSIF1_1),
  1316. PINMUX_IPSR_MODSEL_DATA(IP10_22_19, GLO_Q0_B, SEL_GPS_1),
  1317. PINMUX_IPSR_MODSEL_DATA(IP10_22_19, VI3_DATA4_B, SEL_VI3_1),
  1318. PINMUX_IPSR_DATA(IP10_25_23, SD2_DAT3),
  1319. PINMUX_IPSR_DATA(IP10_25_23, MMC0_D3),
  1320. PINMUX_IPSR_MODSEL_DATA(IP10_25_23, SIM0_RST, SEL_SIM_0),
  1321. PINMUX_IPSR_MODSEL_DATA(IP10_25_23, VI0_DATA5_VI0_B5_B, SEL_VI0_1),
  1322. PINMUX_IPSR_MODSEL_DATA(IP10_25_23, HTX0_D, SEL_HSCIF0_3),
  1323. PINMUX_IPSR_MODSEL_DATA(IP10_25_23, TS_SPSYNC1_B, SEL_TSIF1_1),
  1324. PINMUX_IPSR_MODSEL_DATA(IP10_25_23, GLO_Q1_B, SEL_GPS_1),
  1325. PINMUX_IPSR_MODSEL_DATA(IP10_25_23, VI3_DATA5_B, SEL_VI3_1),
  1326. PINMUX_IPSR_DATA(IP10_29_26, SD2_CD),
  1327. PINMUX_IPSR_DATA(IP10_29_26, MMC0_D4),
  1328. PINMUX_IPSR_MODSEL_DATA(IP10_29_26, TS_SDAT0_B, SEL_TSIF0_1),
  1329. PINMUX_IPSR_DATA(IP10_29_26, USB2_EXTP),
  1330. PINMUX_IPSR_MODSEL_DATA(IP10_29_26, GLO_I0, SEL_GPS_0),
  1331. PINMUX_IPSR_MODSEL_DATA(IP10_29_26, VI0_DATA6_VI0_B6_B, SEL_VI0_1),
  1332. PINMUX_IPSR_MODSEL_DATA(IP10_29_26, HCTS0_N_D, SEL_HSCIF0_3),
  1333. PINMUX_IPSR_MODSEL_DATA(IP10_29_26, TS_SDAT1_B, SEL_TSIF1_1),
  1334. PINMUX_IPSR_MODSEL_DATA(IP10_29_26, GLO_I0_B, SEL_GPS_1),
  1335. PINMUX_IPSR_MODSEL_DATA(IP10_29_26, VI3_DATA6_B, SEL_VI3_1),
  1336. PINMUX_IPSR_DATA(IP11_3_0, SD2_WP),
  1337. PINMUX_IPSR_DATA(IP11_3_0, MMC0_D5),
  1338. PINMUX_IPSR_MODSEL_DATA(IP11_3_0, TS_SCK0_B, SEL_TSIF0_1),
  1339. PINMUX_IPSR_DATA(IP11_3_0, USB2_IDIN),
  1340. PINMUX_IPSR_MODSEL_DATA(IP11_3_0, GLO_I1, SEL_GPS_0),
  1341. PINMUX_IPSR_MODSEL_DATA(IP11_3_0, VI0_DATA7_VI0_B7_B, SEL_VI0_1),
  1342. PINMUX_IPSR_MODSEL_DATA(IP11_3_0, HRTS0_N_D, SEL_HSCIF0_3),
  1343. PINMUX_IPSR_MODSEL_DATA(IP11_3_0, TS_SCK1_B, SEL_TSIF1_1),
  1344. PINMUX_IPSR_MODSEL_DATA(IP11_3_0, GLO_I1_B, SEL_GPS_1),
  1345. PINMUX_IPSR_MODSEL_DATA(IP11_3_0, VI3_DATA7_B, SEL_VI3_1),
  1346. PINMUX_IPSR_DATA(IP11_4, SD3_CLK),
  1347. PINMUX_IPSR_DATA(IP11_4, MMC1_CLK),
  1348. PINMUX_IPSR_DATA(IP11_6_5, SD3_CMD),
  1349. PINMUX_IPSR_DATA(IP11_6_5, MMC1_CMD),
  1350. PINMUX_IPSR_DATA(IP11_6_5, MTS_N),
  1351. PINMUX_IPSR_DATA(IP11_8_7, SD3_DAT0),
  1352. PINMUX_IPSR_DATA(IP11_8_7, MMC1_D0),
  1353. PINMUX_IPSR_DATA(IP11_8_7, STM_N),
  1354. PINMUX_IPSR_DATA(IP11_10_9, SD3_DAT1),
  1355. PINMUX_IPSR_DATA(IP11_10_9, MMC1_D1),
  1356. PINMUX_IPSR_DATA(IP11_10_9, MDATA),
  1357. PINMUX_IPSR_DATA(IP11_12_11, SD3_DAT2),
  1358. PINMUX_IPSR_DATA(IP11_12_11, MMC1_D2),
  1359. PINMUX_IPSR_DATA(IP11_12_11, SDATA),
  1360. PINMUX_IPSR_DATA(IP11_14_13, SD3_DAT3),
  1361. PINMUX_IPSR_DATA(IP11_14_13, MMC1_D3),
  1362. PINMUX_IPSR_DATA(IP11_14_13, SCKZ),
  1363. PINMUX_IPSR_DATA(IP11_17_15, SD3_CD),
  1364. PINMUX_IPSR_DATA(IP11_17_15, MMC1_D4),
  1365. PINMUX_IPSR_MODSEL_DATA(IP11_17_15, TS_SDAT1, SEL_TSIF1_0),
  1366. PINMUX_IPSR_DATA(IP11_17_15, VSP),
  1367. PINMUX_IPSR_MODSEL_DATA(IP11_17_15, GLO_Q0, SEL_GPS_0),
  1368. PINMUX_IPSR_MODSEL_DATA(IP11_17_15, SIM0_RST_B, SEL_SIM_1),
  1369. PINMUX_IPSR_DATA(IP11_21_18, SD3_WP),
  1370. PINMUX_IPSR_DATA(IP11_21_18, MMC1_D5),
  1371. PINMUX_IPSR_MODSEL_DATA(IP11_21_18, TS_SCK1, SEL_TSIF1_0),
  1372. PINMUX_IPSR_MODSEL_DATA(IP11_21_18, GLO_Q1, SEL_GPS_0),
  1373. PINMUX_IPSR_MODSEL_DATA(IP11_21_18, FMIN_C, SEL_FM_2),
  1374. PINMUX_IPSR_MODSEL_DATA(IP11_21_18, FMIN_E, SEL_FM_4),
  1375. PINMUX_IPSR_MODSEL_DATA(IP11_21_18, FMIN_F, SEL_FM_5),
  1376. PINMUX_IPSR_DATA(IP11_23_22, MLB_CLK),
  1377. PINMUX_IPSR_MODSEL_DATA(IP11_23_22, IIC2_SCL_B, SEL_IIC2_1),
  1378. PINMUX_IPSR_MODSEL_DATA(IP11_23_22, I2C2_SCL_B, SEL_I2C2_1),
  1379. PINMUX_IPSR_DATA(IP11_26_24, MLB_SIG),
  1380. PINMUX_IPSR_MODSEL_DATA(IP11_26_24, SCIFB1_RXD_D, SEL_SCIFB1_3),
  1381. PINMUX_IPSR_MODSEL_DATA(IP11_26_24, RX1_C, SEL_SCIF1_2),
  1382. PINMUX_IPSR_MODSEL_DATA(IP11_26_24, IIC2_SDA_B, SEL_IIC2_1),
  1383. PINMUX_IPSR_MODSEL_DATA(IP11_26_24, I2C2_SDA_B, SEL_I2C2_1),
  1384. PINMUX_IPSR_DATA(IP11_29_27, MLB_DAT),
  1385. PINMUX_IPSR_MODSEL_DATA(IP11_29_27, SCIFB1_TXD_D, SEL_SCIFB1_3),
  1386. PINMUX_IPSR_MODSEL_DATA(IP11_29_27, TX1_C, SEL_SCIF1_2),
  1387. PINMUX_IPSR_MODSEL_DATA(IP11_29_27, BPFCLK_C, SEL_FM_2),
  1388. PINMUX_IPSR_DATA(IP11_31_30, SSI_SCK0129),
  1389. PINMUX_IPSR_MODSEL_DATA(IP11_31_30, CAN_CLK_B, SEL_CANCLK_1),
  1390. PINMUX_IPSR_DATA(IP11_31_30, MOUT0),
  1391. PINMUX_IPSR_DATA(IP12_1_0, SSI_WS0129),
  1392. PINMUX_IPSR_MODSEL_DATA(IP12_1_0, CAN0_TX_B, SEL_CAN0_1),
  1393. PINMUX_IPSR_DATA(IP12_1_0, MOUT1),
  1394. PINMUX_IPSR_DATA(IP12_3_2, SSI_SDATA0),
  1395. PINMUX_IPSR_MODSEL_DATA(IP12_3_2, CAN0_RX_B, SEL_CAN0_1),
  1396. PINMUX_IPSR_DATA(IP12_3_2, MOUT2),
  1397. PINMUX_IPSR_DATA(IP12_5_4, SSI_SDATA1),
  1398. PINMUX_IPSR_MODSEL_DATA(IP12_5_4, CAN1_TX_B, SEL_CAN1_1),
  1399. PINMUX_IPSR_DATA(IP12_5_4, MOUT5),
  1400. PINMUX_IPSR_DATA(IP12_7_6, SSI_SDATA2),
  1401. PINMUX_IPSR_MODSEL_DATA(IP12_7_6, CAN1_RX_B, SEL_CAN1_1),
  1402. PINMUX_IPSR_DATA(IP12_7_6, SSI_SCK1),
  1403. PINMUX_IPSR_DATA(IP12_7_6, MOUT6),
  1404. PINMUX_IPSR_DATA(IP12_10_8, SSI_SCK34),
  1405. PINMUX_IPSR_DATA(IP12_10_8, STP_OPWM_0),
  1406. PINMUX_IPSR_MODSEL_DATA(IP12_10_8, SCIFB0_SCK, SEL_SCIFB_0),
  1407. PINMUX_IPSR_MODSEL_DATA(IP12_10_8, MSIOF1_SCK, SEL_SOF1_0),
  1408. PINMUX_IPSR_DATA(IP12_10_8, CAN_DEBUG_HW_TRIGGER),
  1409. PINMUX_IPSR_DATA(IP12_13_11, SSI_WS34),
  1410. PINMUX_IPSR_MODSEL_DATA(IP12_13_11, STP_IVCXO27_0, SEL_SSP_0),
  1411. PINMUX_IPSR_MODSEL_DATA(IP12_13_11, SCIFB0_RXD, SEL_SCIFB_0),
  1412. PINMUX_IPSR_DATA(IP12_13_11, MSIOF1_SYNC),
  1413. PINMUX_IPSR_DATA(IP12_13_11, CAN_STEP0),
  1414. PINMUX_IPSR_DATA(IP12_16_14, SSI_SDATA3),
  1415. PINMUX_IPSR_MODSEL_DATA(IP12_16_14, STP_ISCLK_0, SEL_SSP_0),
  1416. PINMUX_IPSR_MODSEL_DATA(IP12_16_14, SCIFB0_TXD, SEL_SCIFB_0),
  1417. PINMUX_IPSR_MODSEL_DATA(IP12_16_14, MSIOF1_SS1, SEL_SOF1_0),
  1418. PINMUX_IPSR_DATA(IP12_16_14, CAN_TXCLK),
  1419. PINMUX_IPSR_DATA(IP12_19_17, SSI_SCK4),
  1420. PINMUX_IPSR_MODSEL_DATA(IP12_19_17, STP_ISD_0, SEL_SSP_0),
  1421. PINMUX_IPSR_MODSEL_DATA(IP12_19_17, SCIFB0_CTS_N, SEL_SCIFB_0),
  1422. PINMUX_IPSR_MODSEL_DATA(IP12_19_17, MSIOF1_SS2, SEL_SOF1_0),
  1423. PINMUX_IPSR_MODSEL_DATA(IP12_19_17, SSI_SCK5_C, SEL_SSI5_2),
  1424. PINMUX_IPSR_DATA(IP12_19_17, CAN_DEBUGOUT0),
  1425. PINMUX_IPSR_DATA(IP12_22_20, SSI_WS4),
  1426. PINMUX_IPSR_MODSEL_DATA(IP12_22_20, STP_ISEN_0, SEL_SSP_0),
  1427. PINMUX_IPSR_MODSEL_DATA(IP12_22_20, SCIFB0_RTS_N, SEL_SCIFB_0),
  1428. PINMUX_IPSR_MODSEL_DATA(IP12_22_20, MSIOF1_TXD, SEL_SOF1_0),
  1429. PINMUX_IPSR_MODSEL_DATA(IP12_22_20, SSI_WS5_C, SEL_SSI5_2),
  1430. PINMUX_IPSR_DATA(IP12_22_20, CAN_DEBUGOUT1),
  1431. PINMUX_IPSR_DATA(IP12_24_23, SSI_SDATA4),
  1432. PINMUX_IPSR_MODSEL_DATA(IP12_24_23, STP_ISSYNC_0, SEL_SSP_0),
  1433. PINMUX_IPSR_MODSEL_DATA(IP12_24_23, MSIOF1_RXD, SEL_SOF1_0),
  1434. PINMUX_IPSR_DATA(IP12_24_23, CAN_DEBUGOUT2),
  1435. PINMUX_IPSR_MODSEL_DATA(IP12_27_25, SSI_SCK5, SEL_SSI5_0),
  1436. PINMUX_IPSR_MODSEL_DATA(IP12_27_25, SCIFB1_SCK, SEL_SCIFB1_0),
  1437. PINMUX_IPSR_MODSEL_DATA(IP12_27_25, IERX_B, SEL_IEB_1),
  1438. PINMUX_IPSR_DATA(IP12_27_25, DU2_EXHSYNC_DU2_HSYNC),
  1439. PINMUX_IPSR_DATA(IP12_27_25, QSTH_QHS),
  1440. PINMUX_IPSR_DATA(IP12_27_25, CAN_DEBUGOUT3),
  1441. PINMUX_IPSR_MODSEL_DATA(IP12_30_28, SSI_WS5, SEL_SSI5_0),
  1442. PINMUX_IPSR_MODSEL_DATA(IP12_30_28, SCIFB1_RXD, SEL_SCIFB1_0),
  1443. PINMUX_IPSR_MODSEL_DATA(IP12_30_28, IECLK_B, SEL_IEB_1),
  1444. PINMUX_IPSR_DATA(IP12_30_28, DU2_EXVSYNC_DU2_VSYNC),
  1445. PINMUX_IPSR_DATA(IP12_30_28, QSTB_QHE),
  1446. PINMUX_IPSR_DATA(IP12_30_28, CAN_DEBUGOUT4),
  1447. PINMUX_IPSR_MODSEL_DATA(IP13_2_0, SSI_SDATA5, SEL_SSI5_0),
  1448. PINMUX_IPSR_MODSEL_DATA(IP13_2_0, SCIFB1_TXD, SEL_SCIFB1_0),
  1449. PINMUX_IPSR_MODSEL_DATA(IP13_2_0, IETX_B, SEL_IEB_1),
  1450. PINMUX_IPSR_DATA(IP13_2_0, DU2_DR2),
  1451. PINMUX_IPSR_DATA(IP13_2_0, LCDOUT2),
  1452. PINMUX_IPSR_DATA(IP13_2_0, CAN_DEBUGOUT5),
  1453. PINMUX_IPSR_MODSEL_DATA(IP13_6_3, SSI_SCK6, SEL_SSI6_0),
  1454. PINMUX_IPSR_MODSEL_DATA(IP13_6_3, SCIFB1_CTS_N, SEL_SCIFB1_0),
  1455. PINMUX_IPSR_MODSEL_DATA(IP13_6_3, BPFCLK_D, SEL_FM_3),
  1456. PINMUX_IPSR_DATA(IP13_6_3, DU2_DR3),
  1457. PINMUX_IPSR_DATA(IP13_6_3, LCDOUT3),
  1458. PINMUX_IPSR_DATA(IP13_6_3, CAN_DEBUGOUT6),
  1459. PINMUX_IPSR_MODSEL_DATA(IP13_6_3, BPFCLK_F, SEL_FM_5),
  1460. PINMUX_IPSR_MODSEL_DATA(IP13_9_7, SSI_WS6, SEL_SSI6_0),
  1461. PINMUX_IPSR_MODSEL_DATA(IP13_9_7, SCIFB1_RTS_N, SEL_SCIFB1_0),
  1462. PINMUX_IPSR_MODSEL_DATA(IP13_9_7, CAN0_TX_D, SEL_CAN0_3),
  1463. PINMUX_IPSR_DATA(IP13_9_7, DU2_DR4),
  1464. PINMUX_IPSR_DATA(IP13_9_7, LCDOUT4),
  1465. PINMUX_IPSR_DATA(IP13_9_7, CAN_DEBUGOUT7),
  1466. PINMUX_IPSR_MODSEL_DATA(IP13_12_10, SSI_SDATA6, SEL_SSI6_0),
  1467. PINMUX_IPSR_MODSEL_DATA(IP13_12_10, FMIN_D, SEL_FM_3),
  1468. PINMUX_IPSR_DATA(IP13_12_10, DU2_DR5),
  1469. PINMUX_IPSR_DATA(IP13_12_10, LCDOUT5),
  1470. PINMUX_IPSR_DATA(IP13_12_10, CAN_DEBUGOUT8),
  1471. PINMUX_IPSR_MODSEL_DATA(IP13_15_13, SSI_SCK78, SEL_SSI7_0),
  1472. PINMUX_IPSR_MODSEL_DATA(IP13_15_13, STP_IVCXO27_1, SEL_SSP_0),
  1473. PINMUX_IPSR_MODSEL_DATA(IP13_15_13, SCK1, SEL_SCIF1_0),
  1474. PINMUX_IPSR_MODSEL_DATA(IP13_15_13, SCIFA1_SCK, SEL_SCIFA1_0),
  1475. PINMUX_IPSR_DATA(IP13_15_13, DU2_DR6),
  1476. PINMUX_IPSR_DATA(IP13_15_13, LCDOUT6),
  1477. PINMUX_IPSR_DATA(IP13_15_13, CAN_DEBUGOUT9),
  1478. PINMUX_IPSR_MODSEL_DATA(IP13_18_16, SSI_WS78, SEL_SSI7_0),
  1479. PINMUX_IPSR_MODSEL_DATA(IP13_18_16, STP_ISCLK_1, SEL_SSP_0),
  1480. PINMUX_IPSR_MODSEL_DATA(IP13_18_16, SCIFB2_SCK, SEL_SCIFB2_0),
  1481. PINMUX_IPSR_DATA(IP13_18_16, SCIFA2_CTS_N),
  1482. PINMUX_IPSR_DATA(IP13_18_16, DU2_DR7),
  1483. PINMUX_IPSR_DATA(IP13_18_16, LCDOUT7),
  1484. PINMUX_IPSR_DATA(IP13_18_16, CAN_DEBUGOUT10),
  1485. PINMUX_IPSR_MODSEL_DATA(IP13_22_19, SSI_SDATA7, SEL_SSI7_0),
  1486. PINMUX_IPSR_MODSEL_DATA(IP13_22_19, STP_ISD_1, SEL_SSP_0),
  1487. PINMUX_IPSR_MODSEL_DATA(IP13_22_19, SCIFB2_RXD, SEL_SCIFB2_0),
  1488. PINMUX_IPSR_DATA(IP13_22_19, SCIFA2_RTS_N),
  1489. PINMUX_IPSR_DATA(IP13_22_19, TCLK2),
  1490. PINMUX_IPSR_DATA(IP13_22_19, QSTVA_QVS),
  1491. PINMUX_IPSR_DATA(IP13_22_19, CAN_DEBUGOUT11),
  1492. PINMUX_IPSR_MODSEL_DATA(IP13_22_19, BPFCLK_E, SEL_FM_4),
  1493. PINMUX_IPSR_MODSEL_DATA(IP13_22_19, SSI_SDATA7_B, SEL_SSI7_1),
  1494. PINMUX_IPSR_MODSEL_DATA(IP13_22_19, FMIN_G, SEL_FM_6),
  1495. PINMUX_IPSR_MODSEL_DATA(IP13_25_23, SSI_SDATA8, SEL_SSI8_0),
  1496. PINMUX_IPSR_MODSEL_DATA(IP13_25_23, STP_ISEN_1, SEL_SSP_0),
  1497. PINMUX_IPSR_MODSEL_DATA(IP13_25_23, SCIFB2_TXD, SEL_SCIFB2_0),
  1498. PINMUX_IPSR_MODSEL_DATA(IP13_25_23, CAN0_TX_C, SEL_CAN0_2),
  1499. PINMUX_IPSR_DATA(IP13_25_23, CAN_DEBUGOUT12),
  1500. PINMUX_IPSR_MODSEL_DATA(IP13_25_23, SSI_SDATA8_B, SEL_SSI8_1),
  1501. PINMUX_IPSR_DATA(IP13_28_26, SSI_SDATA9),
  1502. PINMUX_IPSR_MODSEL_DATA(IP13_28_26, STP_ISSYNC_1, SEL_SSP_0),
  1503. PINMUX_IPSR_MODSEL_DATA(IP13_28_26, SCIFB2_CTS_N, SEL_SCIFB2_0),
  1504. PINMUX_IPSR_DATA(IP13_28_26, SSI_WS1),
  1505. PINMUX_IPSR_MODSEL_DATA(IP13_28_26, SSI_SDATA5_C, SEL_SSI5_2),
  1506. PINMUX_IPSR_DATA(IP13_28_26, CAN_DEBUGOUT13),
  1507. PINMUX_IPSR_DATA(IP13_30_29, AUDIO_CLKA),
  1508. PINMUX_IPSR_MODSEL_DATA(IP13_30_29, SCIFB2_RTS_N, SEL_SCIFB2_0),
  1509. PINMUX_IPSR_DATA(IP13_30_29, CAN_DEBUGOUT14),
  1510. PINMUX_IPSR_DATA(IP14_2_0, AUDIO_CLKB),
  1511. PINMUX_IPSR_MODSEL_DATA(IP14_2_0, SCIF_CLK, SEL_SCIFCLK_0),
  1512. PINMUX_IPSR_MODSEL_DATA(IP14_2_0, CAN0_RX_D, SEL_CAN0_3),
  1513. PINMUX_IPSR_DATA(IP14_2_0, DVC_MUTE),
  1514. PINMUX_IPSR_MODSEL_DATA(IP14_2_0, CAN0_RX_C, SEL_CAN0_2),
  1515. PINMUX_IPSR_DATA(IP14_2_0, CAN_DEBUGOUT15),
  1516. PINMUX_IPSR_DATA(IP14_2_0, REMOCON),
  1517. PINMUX_IPSR_MODSEL_DATA(IP14_5_3, SCIFA0_SCK, SEL_SCFA_0),
  1518. PINMUX_IPSR_MODSEL_DATA(IP14_5_3, HSCK1, SEL_HSCIF1_0),
  1519. PINMUX_IPSR_DATA(IP14_5_3, SCK0),
  1520. PINMUX_IPSR_DATA(IP14_5_3, MSIOF3_SS2),
  1521. PINMUX_IPSR_DATA(IP14_5_3, DU2_DG2),
  1522. PINMUX_IPSR_DATA(IP14_5_3, LCDOUT10),
  1523. PINMUX_IPSR_MODSEL_DATA(IP14_5_3, IIC1_SDA_C, SEL_IIC1_2),
  1524. PINMUX_IPSR_MODSEL_DATA(IP14_5_3, I2C1_SDA_C, SEL_I2C1_2),
  1525. PINMUX_IPSR_MODSEL_DATA(IP14_8_6, SCIFA0_RXD, SEL_SCFA_0),
  1526. PINMUX_IPSR_MODSEL_DATA(IP14_8_6, HRX1, SEL_HSCIF1_0),
  1527. PINMUX_IPSR_MODSEL_DATA(IP14_8_6, RX0, SEL_SCIF0_0),
  1528. PINMUX_IPSR_DATA(IP14_8_6, DU2_DR0),
  1529. PINMUX_IPSR_DATA(IP14_8_6, LCDOUT0),
  1530. PINMUX_IPSR_MODSEL_DATA(IP14_11_9, SCIFA0_TXD, SEL_SCFA_0),
  1531. PINMUX_IPSR_MODSEL_DATA(IP14_11_9, HTX1, SEL_HSCIF1_0),
  1532. PINMUX_IPSR_MODSEL_DATA(IP14_11_9, TX0, SEL_SCIF0_0),
  1533. PINMUX_IPSR_DATA(IP14_11_9, DU2_DR1),
  1534. PINMUX_IPSR_DATA(IP14_11_9, LCDOUT1),
  1535. PINMUX_IPSR_MODSEL_DATA(IP14_15_12, SCIFA0_CTS_N, SEL_SCFA_0),
  1536. PINMUX_IPSR_MODSEL_DATA(IP14_15_12, HCTS1_N, SEL_HSCIF1_0),
  1537. PINMUX_IPSR_DATA(IP14_15_12, CTS0_N),
  1538. PINMUX_IPSR_MODSEL_DATA(IP14_15_12, MSIOF3_SYNC, SEL_SOF3_0),
  1539. PINMUX_IPSR_DATA(IP14_15_12, DU2_DG3),
  1540. PINMUX_IPSR_DATA(IP14_15_12, LCDOUT11),
  1541. PINMUX_IPSR_DATA(IP14_15_12, PWM0_B),
  1542. PINMUX_IPSR_MODSEL_DATA(IP14_15_12, IIC1_SCL_C, SEL_IIC1_2),
  1543. PINMUX_IPSR_MODSEL_DATA(IP14_15_12, I2C1_SCL_C, SEL_I2C1_2),
  1544. PINMUX_IPSR_MODSEL_DATA(IP14_18_16, SCIFA0_RTS_N, SEL_SCFA_0),
  1545. PINMUX_IPSR_MODSEL_DATA(IP14_18_16, HRTS1_N, SEL_HSCIF1_0),
  1546. PINMUX_IPSR_DATA(IP14_18_16, RTS0_N),
  1547. PINMUX_IPSR_DATA(IP14_18_16, MSIOF3_SS1),
  1548. PINMUX_IPSR_DATA(IP14_18_16, DU2_DG0),
  1549. PINMUX_IPSR_DATA(IP14_18_16, LCDOUT8),
  1550. PINMUX_IPSR_DATA(IP14_18_16, PWM1_B),
  1551. PINMUX_IPSR_MODSEL_DATA(IP14_21_19, SCIFA1_RXD, SEL_SCIFA1_0),
  1552. PINMUX_IPSR_MODSEL_DATA(IP14_21_19, AD_DI, SEL_ADI_0),
  1553. PINMUX_IPSR_MODSEL_DATA(IP14_21_19, RX1, SEL_SCIF1_0),
  1554. PINMUX_IPSR_DATA(IP14_21_19, DU2_EXODDF_DU2_ODDF_DISP_CDE),
  1555. PINMUX_IPSR_DATA(IP14_21_19, QCPV_QDE),
  1556. PINMUX_IPSR_MODSEL_DATA(IP14_24_22, SCIFA1_TXD, SEL_SCIFA1_0),
  1557. PINMUX_IPSR_MODSEL_DATA(IP14_24_22, AD_DO, SEL_ADI_0),
  1558. PINMUX_IPSR_MODSEL_DATA(IP14_24_22, TX1, SEL_SCIF1_0),
  1559. PINMUX_IPSR_DATA(IP14_24_22, DU2_DG1),
  1560. PINMUX_IPSR_DATA(IP14_24_22, LCDOUT9),
  1561. PINMUX_IPSR_MODSEL_DATA(IP14_27_25, SCIFA1_CTS_N, SEL_SCIFA1_0),
  1562. PINMUX_IPSR_MODSEL_DATA(IP14_27_25, AD_CLK, SEL_ADI_0),
  1563. PINMUX_IPSR_DATA(IP14_27_25, CTS1_N),
  1564. PINMUX_IPSR_MODSEL_DATA(IP14_27_25, MSIOF3_RXD, SEL_SOF3_0),
  1565. PINMUX_IPSR_DATA(IP14_27_25, DU0_DOTCLKOUT),
  1566. PINMUX_IPSR_DATA(IP14_27_25, QCLK),
  1567. PINMUX_IPSR_MODSEL_DATA(IP14_30_28, SCIFA1_RTS_N, SEL_SCIFA1_0),
  1568. PINMUX_IPSR_MODSEL_DATA(IP14_30_28, AD_NCS_N, SEL_ADI_0),
  1569. PINMUX_IPSR_DATA(IP14_30_28, RTS1_N),
  1570. PINMUX_IPSR_MODSEL_DATA(IP14_30_28, MSIOF3_TXD, SEL_SOF3_0),
  1571. PINMUX_IPSR_DATA(IP14_30_28, DU1_DOTCLKOUT),
  1572. PINMUX_IPSR_DATA(IP14_30_28, QSTVB_QVE),
  1573. PINMUX_IPSR_MODSEL_DATA(IP14_30_28, HRTS0_N_C, SEL_HSCIF0_2),
  1574. PINMUX_IPSR_MODSEL_DATA(IP15_2_0, SCIFA2_SCK, SEL_SCIFA2_0),
  1575. PINMUX_IPSR_MODSEL_DATA(IP15_2_0, FMCLK, SEL_FM_0),
  1576. PINMUX_IPSR_DATA(IP15_2_0, SCK2),
  1577. PINMUX_IPSR_MODSEL_DATA(IP15_2_0, MSIOF3_SCK, SEL_SOF3_0),
  1578. PINMUX_IPSR_DATA(IP15_2_0, DU2_DG7),
  1579. PINMUX_IPSR_DATA(IP15_2_0, LCDOUT15),
  1580. PINMUX_IPSR_MODSEL_DATA(IP15_2_0, SCIF_CLK_B, SEL_SCIFCLK_1),
  1581. PINMUX_IPSR_MODSEL_DATA(IP15_5_3, SCIFA2_RXD, SEL_SCIFA2_0),
  1582. PINMUX_IPSR_MODSEL_DATA(IP15_5_3, FMIN, SEL_FM_0),
  1583. PINMUX_IPSR_MODSEL_DATA(IP15_5_3, TX2, SEL_SCIF2_0),
  1584. PINMUX_IPSR_DATA(IP15_5_3, DU2_DB0),
  1585. PINMUX_IPSR_DATA(IP15_5_3, LCDOUT16),
  1586. PINMUX_IPSR_MODSEL_DATA(IP15_5_3, IIC2_SCL, SEL_IIC2_0),
  1587. PINMUX_IPSR_MODSEL_DATA(IP15_5_3, I2C2_SCL, SEL_I2C2_0),
  1588. PINMUX_IPSR_MODSEL_DATA(IP15_8_6, SCIFA2_TXD, SEL_SCIFA2_0),
  1589. PINMUX_IPSR_MODSEL_DATA(IP15_8_6, BPFCLK, SEL_FM_0),
  1590. PINMUX_IPSR_MODSEL_DATA(IP15_8_6, RX2, SEL_SCIF2_0),
  1591. PINMUX_IPSR_DATA(IP15_8_6, DU2_DB1),
  1592. PINMUX_IPSR_DATA(IP15_8_6, LCDOUT17),
  1593. PINMUX_IPSR_MODSEL_DATA(IP15_8_6, IIC2_SDA, SEL_IIC2_0),
  1594. PINMUX_IPSR_MODSEL_DATA(IP15_8_6, I2C2_SDA, SEL_I2C2_0),
  1595. PINMUX_IPSR_DATA(IP15_11_9, HSCK0),
  1596. PINMUX_IPSR_MODSEL_DATA(IP15_11_9, TS_SDEN0, SEL_TSIF0_0),
  1597. PINMUX_IPSR_DATA(IP15_11_9, DU2_DG4),
  1598. PINMUX_IPSR_DATA(IP15_11_9, LCDOUT12),
  1599. PINMUX_IPSR_MODSEL_DATA(IP15_11_9, HCTS0_N_C, SEL_HSCIF0_2),
  1600. PINMUX_IPSR_MODSEL_DATA(IP15_13_12, HRX0, SEL_HSCIF0_0),
  1601. PINMUX_IPSR_DATA(IP15_13_12, DU2_DB2),
  1602. PINMUX_IPSR_DATA(IP15_13_12, LCDOUT18),
  1603. PINMUX_IPSR_MODSEL_DATA(IP15_15_14, HTX0, SEL_HSCIF0_0),
  1604. PINMUX_IPSR_DATA(IP15_15_14, DU2_DB3),
  1605. PINMUX_IPSR_DATA(IP15_15_14, LCDOUT19),
  1606. PINMUX_IPSR_MODSEL_DATA(IP15_17_16, HCTS0_N, SEL_HSCIF0_0),
  1607. PINMUX_IPSR_DATA(IP15_17_16, SSI_SCK9),
  1608. PINMUX_IPSR_DATA(IP15_17_16, DU2_DB4),
  1609. PINMUX_IPSR_DATA(IP15_17_16, LCDOUT20),
  1610. PINMUX_IPSR_MODSEL_DATA(IP15_19_18, HRTS0_N, SEL_HSCIF0_0),
  1611. PINMUX_IPSR_DATA(IP15_19_18, SSI_WS9),
  1612. PINMUX_IPSR_DATA(IP15_19_18, DU2_DB5),
  1613. PINMUX_IPSR_DATA(IP15_19_18, LCDOUT21),
  1614. PINMUX_IPSR_MODSEL_DATA(IP15_22_20, MSIOF0_SCK, SEL_SOF0_0),
  1615. PINMUX_IPSR_MODSEL_DATA(IP15_22_20, TS_SDAT0, SEL_TSIF0_0),
  1616. PINMUX_IPSR_DATA(IP15_22_20, ADICLK),
  1617. PINMUX_IPSR_DATA(IP15_22_20, DU2_DB6),
  1618. PINMUX_IPSR_DATA(IP15_22_20, LCDOUT22),
  1619. PINMUX_IPSR_DATA(IP15_25_23, MSIOF0_SYNC),
  1620. PINMUX_IPSR_MODSEL_DATA(IP15_25_23, TS_SCK0, SEL_TSIF0_0),
  1621. PINMUX_IPSR_DATA(IP15_25_23, SSI_SCK2),
  1622. PINMUX_IPSR_DATA(IP15_25_23, ADIDATA),
  1623. PINMUX_IPSR_DATA(IP15_25_23, DU2_DB7),
  1624. PINMUX_IPSR_DATA(IP15_25_23, LCDOUT23),
  1625. PINMUX_IPSR_MODSEL_DATA(IP15_25_23, HRX0_C, SEL_SCIFA2_1),
  1626. PINMUX_IPSR_MODSEL_DATA(IP15_27_26, MSIOF0_SS1, SEL_SOF0_0),
  1627. PINMUX_IPSR_DATA(IP15_27_26, ADICHS0),
  1628. PINMUX_IPSR_DATA(IP15_27_26, DU2_DG5),
  1629. PINMUX_IPSR_DATA(IP15_27_26, LCDOUT13),
  1630. PINMUX_IPSR_MODSEL_DATA(IP15_29_28, MSIOF0_TXD, SEL_SOF0_0),
  1631. PINMUX_IPSR_DATA(IP15_29_28, ADICHS1),
  1632. PINMUX_IPSR_DATA(IP15_29_28, DU2_DG6),
  1633. PINMUX_IPSR_DATA(IP15_29_28, LCDOUT14),
  1634. PINMUX_IPSR_MODSEL_DATA(IP16_2_0, MSIOF0_SS2, SEL_SOF0_0),
  1635. PINMUX_IPSR_DATA(IP16_2_0, AUDIO_CLKOUT),
  1636. PINMUX_IPSR_DATA(IP16_2_0, ADICHS2),
  1637. PINMUX_IPSR_DATA(IP16_2_0, DU2_DISP),
  1638. PINMUX_IPSR_DATA(IP16_2_0, QPOLA),
  1639. PINMUX_IPSR_MODSEL_DATA(IP16_2_0, HTX0_C, SEL_HSCIF0_2),
  1640. PINMUX_IPSR_MODSEL_DATA(IP16_2_0, SCIFA2_TXD_B, SEL_SCIFA2_1),
  1641. PINMUX_IPSR_MODSEL_DATA(IP16_5_3, MSIOF0_RXD, SEL_SOF0_0),
  1642. PINMUX_IPSR_MODSEL_DATA(IP16_5_3, TS_SPSYNC0, SEL_TSIF0_0),
  1643. PINMUX_IPSR_DATA(IP16_5_3, SSI_WS2),
  1644. PINMUX_IPSR_DATA(IP16_5_3, ADICS_SAMP),
  1645. PINMUX_IPSR_DATA(IP16_5_3, DU2_CDE),
  1646. PINMUX_IPSR_DATA(IP16_5_3, QPOLB),
  1647. PINMUX_IPSR_MODSEL_DATA(IP16_5_3, SCIFA2_RXD_B, SEL_HSCIF0_2),
  1648. PINMUX_IPSR_DATA(IP16_6, USB1_PWEN),
  1649. PINMUX_IPSR_DATA(IP16_6, AUDIO_CLKOUT_D),
  1650. PINMUX_IPSR_DATA(IP16_7, USB1_OVC),
  1651. PINMUX_IPSR_MODSEL_DATA(IP16_7, TCLK1_B, SEL_TMU1_1),
  1652. PINMUX_DATA(I2C3_SCL_MARK, FN_SEL_IICDVFS_1),
  1653. PINMUX_DATA(I2C3_SDA_MARK, FN_SEL_IICDVFS_1),
  1654. };
  1655. /* R8A7790 has 6 banks with 32 GPIOs in each = 192 GPIOs */
  1656. #define ROW_GROUP_A(r) ('Z' - 'A' + 1 + (r))
  1657. #define PIN_NUMBER(r, c) (((r) - 'A') * 31 + (c) + 200)
  1658. #define PIN_A_NUMBER(r, c) PIN_NUMBER(ROW_GROUP_A(r), c)
  1659. static struct sh_pfc_pin pinmux_pins[] = {
  1660. PINMUX_GPIO_GP_ALL(),
  1661. /* Pins not associated with a GPIO port */
  1662. SH_PFC_PIN_NAMED(ROW_GROUP_A('J'), 15, AJ15),
  1663. SH_PFC_PIN_NAMED(ROW_GROUP_A('H'), 15, AH15),
  1664. };
  1665. /* - DU RGB ----------------------------------------------------------------- */
  1666. static const unsigned int du_rgb666_pins[] = {
  1667. /* R[7:2], G[7:2], B[7:2] */
  1668. RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 19),
  1669. RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 16),
  1670. RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 14),
  1671. RCAR_GP_PIN(5, 7), RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 27),
  1672. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 11),
  1673. RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 8),
  1674. };
  1675. static const unsigned int du_rgb666_mux[] = {
  1676. DU2_DR7_MARK, DU2_DR6_MARK, DU2_DR5_MARK, DU2_DR4_MARK,
  1677. DU2_DR3_MARK, DU2_DR2_MARK,
  1678. DU2_DG7_MARK, DU2_DG6_MARK, DU2_DG5_MARK, DU2_DG4_MARK,
  1679. DU2_DG3_MARK, DU2_DG2_MARK,
  1680. DU2_DB7_MARK, DU2_DB6_MARK, DU2_DB5_MARK, DU2_DB4_MARK,
  1681. DU2_DB3_MARK, DU2_DB2_MARK,
  1682. };
  1683. static const unsigned int du_rgb888_pins[] = {
  1684. /* R[7:0], G[7:0], B[7:0] */
  1685. RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 19),
  1686. RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 16),
  1687. RCAR_GP_PIN(4, 29), RCAR_GP_PIN(4, 28), RCAR_GP_PIN(5, 4),
  1688. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 7),
  1689. RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 27), RCAR_GP_PIN(5, 1),
  1690. RCAR_GP_PIN(4, 31), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 12),
  1691. RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 9),
  1692. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 5),
  1693. };
  1694. static const unsigned int du_rgb888_mux[] = {
  1695. DU2_DR7_MARK, DU2_DR6_MARK, DU2_DR5_MARK, DU2_DR4_MARK,
  1696. DU2_DR3_MARK, DU2_DR2_MARK, DU2_DR1_MARK, DU2_DR0_MARK,
  1697. DU2_DG7_MARK, DU2_DG6_MARK, DU2_DG5_MARK, DU2_DG4_MARK,
  1698. DU2_DG3_MARK, DU2_DG2_MARK, DU2_DG1_MARK, DU2_DG0_MARK,
  1699. DU2_DB7_MARK, DU2_DB6_MARK, DU2_DB5_MARK, DU2_DB4_MARK,
  1700. DU2_DB3_MARK, DU2_DB2_MARK, DU2_DB1_MARK, DU2_DB0_MARK,
  1701. };
  1702. static const unsigned int du_clk_out_0_pins[] = {
  1703. /* CLKOUT */
  1704. RCAR_GP_PIN(5, 2),
  1705. };
  1706. static const unsigned int du_clk_out_0_mux[] = {
  1707. DU0_DOTCLKOUT_MARK
  1708. };
  1709. static const unsigned int du_clk_out_1_pins[] = {
  1710. /* CLKOUT */
  1711. RCAR_GP_PIN(5, 3),
  1712. };
  1713. static const unsigned int du_clk_out_1_mux[] = {
  1714. DU1_DOTCLKOUT_MARK
  1715. };
  1716. static const unsigned int du_sync_0_pins[] = {
  1717. /* VSYNC, HSYNC, DISP */
  1718. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(5, 0),
  1719. };
  1720. static const unsigned int du_sync_0_mux[] = {
  1721. DU2_EXVSYNC_DU2_VSYNC_MARK, DU2_EXHSYNC_DU2_HSYNC_MARK,
  1722. DU2_EXODDF_DU2_ODDF_DISP_CDE_MARK
  1723. };
  1724. static const unsigned int du_sync_1_pins[] = {
  1725. /* VSYNC, HSYNC, DISP */
  1726. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(5, 16),
  1727. };
  1728. static const unsigned int du_sync_1_mux[] = {
  1729. DU2_EXVSYNC_DU2_VSYNC_MARK, DU2_EXHSYNC_DU2_HSYNC_MARK,
  1730. DU2_DISP_MARK
  1731. };
  1732. static const unsigned int du_cde_pins[] = {
  1733. /* CDE */
  1734. RCAR_GP_PIN(5, 17),
  1735. };
  1736. static const unsigned int du_cde_mux[] = {
  1737. DU2_CDE_MARK,
  1738. };
  1739. /* - DU0 -------------------------------------------------------------------- */
  1740. static const unsigned int du0_clk_in_pins[] = {
  1741. /* CLKIN */
  1742. RCAR_GP_PIN(5, 26),
  1743. };
  1744. static const unsigned int du0_clk_in_mux[] = {
  1745. DU_DOTCLKIN0_MARK
  1746. };
  1747. /* - DU1 -------------------------------------------------------------------- */
  1748. static const unsigned int du1_clk_in_pins[] = {
  1749. /* CLKIN */
  1750. RCAR_GP_PIN(5, 27),
  1751. };
  1752. static const unsigned int du1_clk_in_mux[] = {
  1753. DU_DOTCLKIN1_MARK,
  1754. };
  1755. /* - DU2 -------------------------------------------------------------------- */
  1756. static const unsigned int du2_clk_in_pins[] = {
  1757. /* CLKIN */
  1758. RCAR_GP_PIN(5, 28),
  1759. };
  1760. static const unsigned int du2_clk_in_mux[] = {
  1761. DU_DOTCLKIN2_MARK,
  1762. };
  1763. /* - ETH -------------------------------------------------------------------- */
  1764. static const unsigned int eth_link_pins[] = {
  1765. /* LINK */
  1766. RCAR_GP_PIN(2, 22),
  1767. };
  1768. static const unsigned int eth_link_mux[] = {
  1769. ETH_LINK_MARK,
  1770. };
  1771. static const unsigned int eth_magic_pins[] = {
  1772. /* MAGIC */
  1773. RCAR_GP_PIN(2, 27),
  1774. };
  1775. static const unsigned int eth_magic_mux[] = {
  1776. ETH_MAGIC_MARK,
  1777. };
  1778. static const unsigned int eth_mdio_pins[] = {
  1779. /* MDC, MDIO */
  1780. RCAR_GP_PIN(2, 29), RCAR_GP_PIN(2, 24),
  1781. };
  1782. static const unsigned int eth_mdio_mux[] = {
  1783. ETH_MDC_MARK, ETH_MDIO_MARK,
  1784. };
  1785. static const unsigned int eth_rmii_pins[] = {
  1786. /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
  1787. RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 19),
  1788. RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 28), RCAR_GP_PIN(2, 25),
  1789. RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 23),
  1790. };
  1791. static const unsigned int eth_rmii_mux[] = {
  1792. ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
  1793. ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REF_CLK_MARK,
  1794. };
  1795. /* - HSCIF0 ----------------------------------------------------------------- */
  1796. static const unsigned int hscif0_data_pins[] = {
  1797. /* RX, TX */
  1798. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
  1799. };
  1800. static const unsigned int hscif0_data_mux[] = {
  1801. HRX0_MARK, HTX0_MARK,
  1802. };
  1803. static const unsigned int hscif0_clk_pins[] = {
  1804. /* SCK */
  1805. RCAR_GP_PIN(5, 7),
  1806. };
  1807. static const unsigned int hscif0_clk_mux[] = {
  1808. HSCK0_MARK,
  1809. };
  1810. static const unsigned int hscif0_ctrl_pins[] = {
  1811. /* RTS, CTS */
  1812. RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
  1813. };
  1814. static const unsigned int hscif0_ctrl_mux[] = {
  1815. HRTS0_N_MARK, HCTS0_N_MARK,
  1816. };
  1817. static const unsigned int hscif0_data_b_pins[] = {
  1818. /* RX, TX */
  1819. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 12),
  1820. };
  1821. static const unsigned int hscif0_data_b_mux[] = {
  1822. HRX0_B_MARK, HTX0_B_MARK,
  1823. };
  1824. static const unsigned int hscif0_ctrl_b_pins[] = {
  1825. /* RTS, CTS */
  1826. RCAR_GP_PIN(1, 29), RCAR_GP_PIN(1, 28),
  1827. };
  1828. static const unsigned int hscif0_ctrl_b_mux[] = {
  1829. HRTS0_N_B_MARK, HCTS0_N_B_MARK,
  1830. };
  1831. static const unsigned int hscif0_data_c_pins[] = {
  1832. /* RX, TX */
  1833. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 16),
  1834. };
  1835. static const unsigned int hscif0_data_c_mux[] = {
  1836. HRX0_C_MARK, HTX0_C_MARK,
  1837. };
  1838. static const unsigned int hscif0_ctrl_c_pins[] = {
  1839. /* RTS, CTS */
  1840. RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 7),
  1841. };
  1842. static const unsigned int hscif0_ctrl_c_mux[] = {
  1843. HRTS0_N_C_MARK, HCTS0_N_C_MARK,
  1844. };
  1845. static const unsigned int hscif0_data_d_pins[] = {
  1846. /* RX, TX */
  1847. RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
  1848. };
  1849. static const unsigned int hscif0_data_d_mux[] = {
  1850. HRX0_D_MARK, HTX0_D_MARK,
  1851. };
  1852. static const unsigned int hscif0_ctrl_d_pins[] = {
  1853. /* RTS, CTS */
  1854. RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22),
  1855. };
  1856. static const unsigned int hscif0_ctrl_d_mux[] = {
  1857. HRTS0_N_D_MARK, HCTS0_N_D_MARK,
  1858. };
  1859. static const unsigned int hscif0_data_e_pins[] = {
  1860. /* RX, TX */
  1861. RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
  1862. };
  1863. static const unsigned int hscif0_data_e_mux[] = {
  1864. HRX0_E_MARK, HTX0_E_MARK,
  1865. };
  1866. static const unsigned int hscif0_ctrl_e_pins[] = {
  1867. /* RTS, CTS */
  1868. RCAR_GP_PIN(2, 24), RCAR_GP_PIN(2, 23),
  1869. };
  1870. static const unsigned int hscif0_ctrl_e_mux[] = {
  1871. HRTS0_N_E_MARK, HCTS0_N_E_MARK,
  1872. };
  1873. static const unsigned int hscif0_data_f_pins[] = {
  1874. /* RX, TX */
  1875. RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 25),
  1876. };
  1877. static const unsigned int hscif0_data_f_mux[] = {
  1878. HRX0_F_MARK, HTX0_F_MARK,
  1879. };
  1880. static const unsigned int hscif0_ctrl_f_pins[] = {
  1881. /* RTS, CTS */
  1882. RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 24),
  1883. };
  1884. static const unsigned int hscif0_ctrl_f_mux[] = {
  1885. HRTS0_N_F_MARK, HCTS0_N_F_MARK,
  1886. };
  1887. /* - HSCIF1 ----------------------------------------------------------------- */
  1888. static const unsigned int hscif1_data_pins[] = {
  1889. /* RX, TX */
  1890. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
  1891. };
  1892. static const unsigned int hscif1_data_mux[] = {
  1893. HRX1_MARK, HTX1_MARK,
  1894. };
  1895. static const unsigned int hscif1_clk_pins[] = {
  1896. /* SCK */
  1897. RCAR_GP_PIN(4, 27),
  1898. };
  1899. static const unsigned int hscif1_clk_mux[] = {
  1900. HSCK1_MARK,
  1901. };
  1902. static const unsigned int hscif1_ctrl_pins[] = {
  1903. /* RTS, CTS */
  1904. RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
  1905. };
  1906. static const unsigned int hscif1_ctrl_mux[] = {
  1907. HRTS1_N_MARK, HCTS1_N_MARK,
  1908. };
  1909. static const unsigned int hscif1_data_b_pins[] = {
  1910. /* RX, TX */
  1911. RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 18),
  1912. };
  1913. static const unsigned int hscif1_data_b_mux[] = {
  1914. HRX1_B_MARK, HTX1_B_MARK,
  1915. };
  1916. static const unsigned int hscif1_clk_b_pins[] = {
  1917. /* SCK */
  1918. RCAR_GP_PIN(1, 28),
  1919. };
  1920. static const unsigned int hscif1_clk_b_mux[] = {
  1921. HSCK1_B_MARK,
  1922. };
  1923. static const unsigned int hscif1_ctrl_b_pins[] = {
  1924. /* RTS, CTS */
  1925. RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
  1926. };
  1927. static const unsigned int hscif1_ctrl_b_mux[] = {
  1928. HRTS1_N_B_MARK, HCTS1_N_B_MARK,
  1929. };
  1930. /* - I2C1 ------------------------------------------------------------------- */
  1931. static const unsigned int i2c1_pins[] = {
  1932. /* SCL, SDA */
  1933. RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 17),
  1934. };
  1935. static const unsigned int i2c1_mux[] = {
  1936. I2C1_SCL_MARK, I2C1_SDA_MARK,
  1937. };
  1938. static const unsigned int i2c1_b_pins[] = {
  1939. /* SCL, SDA */
  1940. RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
  1941. };
  1942. static const unsigned int i2c1_b_mux[] = {
  1943. I2C1_SCL_B_MARK, I2C1_SDA_B_MARK,
  1944. };
  1945. static const unsigned int i2c1_c_pins[] = {
  1946. /* SCL, SDA */
  1947. RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 27),
  1948. };
  1949. static const unsigned int i2c1_c_mux[] = {
  1950. I2C1_SCL_C_MARK, I2C1_SDA_C_MARK,
  1951. };
  1952. /* - I2C2 ------------------------------------------------------------------- */
  1953. static const unsigned int i2c2_pins[] = {
  1954. /* SCL, SDA */
  1955. RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
  1956. };
  1957. static const unsigned int i2c2_mux[] = {
  1958. I2C2_SCL_MARK, I2C2_SDA_MARK,
  1959. };
  1960. static const unsigned int i2c2_b_pins[] = {
  1961. /* SCL, SDA */
  1962. RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
  1963. };
  1964. static const unsigned int i2c2_b_mux[] = {
  1965. I2C2_SCL_B_MARK, I2C2_SDA_B_MARK,
  1966. };
  1967. static const unsigned int i2c2_c_pins[] = {
  1968. /* SCL, SDA */
  1969. RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
  1970. };
  1971. static const unsigned int i2c2_c_mux[] = {
  1972. I2C2_SCL_C_MARK, I2C2_SDA_C_MARK,
  1973. };
  1974. static const unsigned int i2c2_d_pins[] = {
  1975. /* SCL, SDA */
  1976. RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
  1977. };
  1978. static const unsigned int i2c2_d_mux[] = {
  1979. I2C2_SCL_D_MARK, I2C2_SDA_D_MARK,
  1980. };
  1981. static const unsigned int i2c2_e_pins[] = {
  1982. /* SCL, SDA */
  1983. RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
  1984. };
  1985. static const unsigned int i2c2_e_mux[] = {
  1986. I2C2_SCL_E_MARK, I2C2_SDA_E_MARK,
  1987. };
  1988. /* - I2C3 ------------------------------------------------------------------- */
  1989. static const unsigned int i2c3_pins[] = {
  1990. /* SCL, SDA */
  1991. PIN_A_NUMBER('J', 15), PIN_A_NUMBER('H', 15),
  1992. };
  1993. static const unsigned int i2c3_mux[] = {
  1994. I2C3_SCL_MARK, I2C3_SDA_MARK,
  1995. };
  1996. /* - INTC ------------------------------------------------------------------- */
  1997. static const unsigned int intc_irq0_pins[] = {
  1998. /* IRQ */
  1999. RCAR_GP_PIN(1, 25),
  2000. };
  2001. static const unsigned int intc_irq0_mux[] = {
  2002. IRQ0_MARK,
  2003. };
  2004. static const unsigned int intc_irq1_pins[] = {
  2005. /* IRQ */
  2006. RCAR_GP_PIN(1, 27),
  2007. };
  2008. static const unsigned int intc_irq1_mux[] = {
  2009. IRQ1_MARK,
  2010. };
  2011. static const unsigned int intc_irq2_pins[] = {
  2012. /* IRQ */
  2013. RCAR_GP_PIN(1, 29),
  2014. };
  2015. static const unsigned int intc_irq2_mux[] = {
  2016. IRQ2_MARK,
  2017. };
  2018. static const unsigned int intc_irq3_pins[] = {
  2019. /* IRQ */
  2020. RCAR_GP_PIN(1, 23),
  2021. };
  2022. static const unsigned int intc_irq3_mux[] = {
  2023. IRQ3_MARK,
  2024. };
  2025. /* - MMCIF0 ----------------------------------------------------------------- */
  2026. static const unsigned int mmc0_data1_pins[] = {
  2027. /* D[0] */
  2028. RCAR_GP_PIN(3, 18),
  2029. };
  2030. static const unsigned int mmc0_data1_mux[] = {
  2031. MMC0_D0_MARK,
  2032. };
  2033. static const unsigned int mmc0_data4_pins[] = {
  2034. /* D[0:3] */
  2035. RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
  2036. RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
  2037. };
  2038. static const unsigned int mmc0_data4_mux[] = {
  2039. MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
  2040. };
  2041. static const unsigned int mmc0_data8_pins[] = {
  2042. /* D[0:7] */
  2043. RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
  2044. RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
  2045. RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
  2046. RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
  2047. };
  2048. static const unsigned int mmc0_data8_mux[] = {
  2049. MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
  2050. MMC0_D4_MARK, MMC0_D5_MARK, MMC0_D6_MARK, MMC0_D7_MARK,
  2051. };
  2052. static const unsigned int mmc0_ctrl_pins[] = {
  2053. /* CLK, CMD */
  2054. RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 17),
  2055. };
  2056. static const unsigned int mmc0_ctrl_mux[] = {
  2057. MMC0_CLK_MARK, MMC0_CMD_MARK,
  2058. };
  2059. /* - MMCIF1 ----------------------------------------------------------------- */
  2060. static const unsigned int mmc1_data1_pins[] = {
  2061. /* D[0] */
  2062. RCAR_GP_PIN(3, 26),
  2063. };
  2064. static const unsigned int mmc1_data1_mux[] = {
  2065. MMC1_D0_MARK,
  2066. };
  2067. static const unsigned int mmc1_data4_pins[] = {
  2068. /* D[0:3] */
  2069. RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27),
  2070. RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
  2071. };
  2072. static const unsigned int mmc1_data4_mux[] = {
  2073. MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
  2074. };
  2075. static const unsigned int mmc1_data8_pins[] = {
  2076. /* D[0:7] */
  2077. RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27),
  2078. RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
  2079. RCAR_GP_PIN(3, 30), RCAR_GP_PIN(3, 31),
  2080. RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
  2081. };
  2082. static const unsigned int mmc1_data8_mux[] = {
  2083. MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
  2084. MMC1_D4_MARK, MMC1_D5_MARK, MMC1_D6_MARK, MMC1_D7_MARK,
  2085. };
  2086. static const unsigned int mmc1_ctrl_pins[] = {
  2087. /* CLK, CMD */
  2088. RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 25),
  2089. };
  2090. static const unsigned int mmc1_ctrl_mux[] = {
  2091. MMC1_CLK_MARK, MMC1_CMD_MARK,
  2092. };
  2093. /* - MSIOF0 ----------------------------------------------------------------- */
  2094. static const unsigned int msiof0_clk_pins[] = {
  2095. /* SCK */
  2096. RCAR_GP_PIN(5, 12),
  2097. };
  2098. static const unsigned int msiof0_clk_mux[] = {
  2099. MSIOF0_SCK_MARK,
  2100. };
  2101. static const unsigned int msiof0_sync_pins[] = {
  2102. /* SYNC */
  2103. RCAR_GP_PIN(5, 13),
  2104. };
  2105. static const unsigned int msiof0_sync_mux[] = {
  2106. MSIOF0_SYNC_MARK,
  2107. };
  2108. static const unsigned int msiof0_ss1_pins[] = {
  2109. /* SS1 */
  2110. RCAR_GP_PIN(5, 14),
  2111. };
  2112. static const unsigned int msiof0_ss1_mux[] = {
  2113. MSIOF0_SS1_MARK,
  2114. };
  2115. static const unsigned int msiof0_ss2_pins[] = {
  2116. /* SS2 */
  2117. RCAR_GP_PIN(5, 16),
  2118. };
  2119. static const unsigned int msiof0_ss2_mux[] = {
  2120. MSIOF0_SS2_MARK,
  2121. };
  2122. static const unsigned int msiof0_rx_pins[] = {
  2123. /* RXD */
  2124. RCAR_GP_PIN(5, 17),
  2125. };
  2126. static const unsigned int msiof0_rx_mux[] = {
  2127. MSIOF0_RXD_MARK,
  2128. };
  2129. static const unsigned int msiof0_tx_pins[] = {
  2130. /* TXD */
  2131. RCAR_GP_PIN(5, 15),
  2132. };
  2133. static const unsigned int msiof0_tx_mux[] = {
  2134. MSIOF0_TXD_MARK,
  2135. };
  2136. /* - MSIOF1 ----------------------------------------------------------------- */
  2137. static const unsigned int msiof1_clk_pins[] = {
  2138. /* SCK */
  2139. RCAR_GP_PIN(4, 8),
  2140. };
  2141. static const unsigned int msiof1_clk_mux[] = {
  2142. MSIOF1_SCK_MARK,
  2143. };
  2144. static const unsigned int msiof1_sync_pins[] = {
  2145. /* SYNC */
  2146. RCAR_GP_PIN(4, 9),
  2147. };
  2148. static const unsigned int msiof1_sync_mux[] = {
  2149. MSIOF1_SYNC_MARK,
  2150. };
  2151. static const unsigned int msiof1_ss1_pins[] = {
  2152. /* SS1 */
  2153. RCAR_GP_PIN(4, 10),
  2154. };
  2155. static const unsigned int msiof1_ss1_mux[] = {
  2156. MSIOF1_SS1_MARK,
  2157. };
  2158. static const unsigned int msiof1_ss2_pins[] = {
  2159. /* SS2 */
  2160. RCAR_GP_PIN(4, 11),
  2161. };
  2162. static const unsigned int msiof1_ss2_mux[] = {
  2163. MSIOF1_SS2_MARK,
  2164. };
  2165. static const unsigned int msiof1_rx_pins[] = {
  2166. /* RXD */
  2167. RCAR_GP_PIN(4, 13),
  2168. };
  2169. static const unsigned int msiof1_rx_mux[] = {
  2170. MSIOF1_RXD_MARK,
  2171. };
  2172. static const unsigned int msiof1_tx_pins[] = {
  2173. /* TXD */
  2174. RCAR_GP_PIN(4, 12),
  2175. };
  2176. static const unsigned int msiof1_tx_mux[] = {
  2177. MSIOF1_TXD_MARK,
  2178. };
  2179. /* - MSIOF2 ----------------------------------------------------------------- */
  2180. static const unsigned int msiof2_clk_pins[] = {
  2181. /* SCK */
  2182. RCAR_GP_PIN(0, 27),
  2183. };
  2184. static const unsigned int msiof2_clk_mux[] = {
  2185. MSIOF2_SCK_MARK,
  2186. };
  2187. static const unsigned int msiof2_sync_pins[] = {
  2188. /* SYNC */
  2189. RCAR_GP_PIN(0, 26),
  2190. };
  2191. static const unsigned int msiof2_sync_mux[] = {
  2192. MSIOF2_SYNC_MARK,
  2193. };
  2194. static const unsigned int msiof2_ss1_pins[] = {
  2195. /* SS1 */
  2196. RCAR_GP_PIN(0, 30),
  2197. };
  2198. static const unsigned int msiof2_ss1_mux[] = {
  2199. MSIOF2_SS1_MARK,
  2200. };
  2201. static const unsigned int msiof2_ss2_pins[] = {
  2202. /* SS2 */
  2203. RCAR_GP_PIN(0, 31),
  2204. };
  2205. static const unsigned int msiof2_ss2_mux[] = {
  2206. MSIOF2_SS2_MARK,
  2207. };
  2208. static const unsigned int msiof2_rx_pins[] = {
  2209. /* RXD */
  2210. RCAR_GP_PIN(0, 29),
  2211. };
  2212. static const unsigned int msiof2_rx_mux[] = {
  2213. MSIOF2_RXD_MARK,
  2214. };
  2215. static const unsigned int msiof2_tx_pins[] = {
  2216. /* TXD */
  2217. RCAR_GP_PIN(0, 28),
  2218. };
  2219. static const unsigned int msiof2_tx_mux[] = {
  2220. MSIOF2_TXD_MARK,
  2221. };
  2222. /* - MSIOF3 ----------------------------------------------------------------- */
  2223. static const unsigned int msiof3_clk_pins[] = {
  2224. /* SCK */
  2225. RCAR_GP_PIN(5, 4),
  2226. };
  2227. static const unsigned int msiof3_clk_mux[] = {
  2228. MSIOF3_SCK_MARK,
  2229. };
  2230. static const unsigned int msiof3_sync_pins[] = {
  2231. /* SYNC */
  2232. RCAR_GP_PIN(4, 30),
  2233. };
  2234. static const unsigned int msiof3_sync_mux[] = {
  2235. MSIOF3_SYNC_MARK,
  2236. };
  2237. static const unsigned int msiof3_ss1_pins[] = {
  2238. /* SS1 */
  2239. RCAR_GP_PIN(4, 31),
  2240. };
  2241. static const unsigned int msiof3_ss1_mux[] = {
  2242. MSIOF3_SS1_MARK,
  2243. };
  2244. static const unsigned int msiof3_ss2_pins[] = {
  2245. /* SS2 */
  2246. RCAR_GP_PIN(4, 27),
  2247. };
  2248. static const unsigned int msiof3_ss2_mux[] = {
  2249. MSIOF3_SS2_MARK,
  2250. };
  2251. static const unsigned int msiof3_rx_pins[] = {
  2252. /* RXD */
  2253. RCAR_GP_PIN(5, 2),
  2254. };
  2255. static const unsigned int msiof3_rx_mux[] = {
  2256. MSIOF3_RXD_MARK,
  2257. };
  2258. static const unsigned int msiof3_tx_pins[] = {
  2259. /* TXD */
  2260. RCAR_GP_PIN(5, 3),
  2261. };
  2262. static const unsigned int msiof3_tx_mux[] = {
  2263. MSIOF3_TXD_MARK,
  2264. };
  2265. /* - SCIF0 ------------------------------------------------------------------ */
  2266. static const unsigned int scif0_data_pins[] = {
  2267. /* RX, TX */
  2268. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
  2269. };
  2270. static const unsigned int scif0_data_mux[] = {
  2271. RX0_MARK, TX0_MARK,
  2272. };
  2273. static const unsigned int scif0_clk_pins[] = {
  2274. /* SCK */
  2275. RCAR_GP_PIN(4, 27),
  2276. };
  2277. static const unsigned int scif0_clk_mux[] = {
  2278. SCK0_MARK,
  2279. };
  2280. static const unsigned int scif0_ctrl_pins[] = {
  2281. /* RTS, CTS */
  2282. RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
  2283. };
  2284. static const unsigned int scif0_ctrl_mux[] = {
  2285. RTS0_N_MARK, CTS0_N_MARK,
  2286. };
  2287. static const unsigned int scif0_data_b_pins[] = {
  2288. /* RX, TX */
  2289. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
  2290. };
  2291. static const unsigned int scif0_data_b_mux[] = {
  2292. RX0_B_MARK, TX0_B_MARK,
  2293. };
  2294. /* - SCIF1 ------------------------------------------------------------------ */
  2295. static const unsigned int scif1_data_pins[] = {
  2296. /* RX, TX */
  2297. RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1),
  2298. };
  2299. static const unsigned int scif1_data_mux[] = {
  2300. RX1_MARK, TX1_MARK,
  2301. };
  2302. static const unsigned int scif1_clk_pins[] = {
  2303. /* SCK */
  2304. RCAR_GP_PIN(4, 20),
  2305. };
  2306. static const unsigned int scif1_clk_mux[] = {
  2307. SCK1_MARK,
  2308. };
  2309. static const unsigned int scif1_ctrl_pins[] = {
  2310. /* RTS, CTS */
  2311. RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 2),
  2312. };
  2313. static const unsigned int scif1_ctrl_mux[] = {
  2314. RTS1_N_MARK, CTS1_N_MARK,
  2315. };
  2316. static const unsigned int scif1_data_b_pins[] = {
  2317. /* RX, TX */
  2318. RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
  2319. };
  2320. static const unsigned int scif1_data_b_mux[] = {
  2321. RX1_B_MARK, TX1_B_MARK,
  2322. };
  2323. static const unsigned int scif1_data_c_pins[] = {
  2324. /* RX, TX */
  2325. RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
  2326. };
  2327. static const unsigned int scif1_data_c_mux[] = {
  2328. RX1_C_MARK, TX1_C_MARK,
  2329. };
  2330. static const unsigned int scif1_data_d_pins[] = {
  2331. /* RX, TX */
  2332. RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
  2333. };
  2334. static const unsigned int scif1_data_d_mux[] = {
  2335. RX1_D_MARK, TX1_D_MARK,
  2336. };
  2337. static const unsigned int scif1_clk_d_pins[] = {
  2338. /* SCK */
  2339. RCAR_GP_PIN(3, 17),
  2340. };
  2341. static const unsigned int scif1_clk_d_mux[] = {
  2342. SCK1_D_MARK,
  2343. };
  2344. static const unsigned int scif1_data_e_pins[] = {
  2345. /* RX, TX */
  2346. RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
  2347. };
  2348. static const unsigned int scif1_data_e_mux[] = {
  2349. RX1_E_MARK, TX1_E_MARK,
  2350. };
  2351. static const unsigned int scif1_clk_e_pins[] = {
  2352. /* SCK */
  2353. RCAR_GP_PIN(2, 20),
  2354. };
  2355. static const unsigned int scif1_clk_e_mux[] = {
  2356. SCK1_E_MARK,
  2357. };
  2358. /* - SCIF2 ------------------------------------------------------------------ */
  2359. static const unsigned int scif2_data_pins[] = {
  2360. /* RX, TX */
  2361. RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 5),
  2362. };
  2363. static const unsigned int scif2_data_mux[] = {
  2364. RX2_MARK, TX2_MARK,
  2365. };
  2366. static const unsigned int scif2_clk_pins[] = {
  2367. /* SCK */
  2368. RCAR_GP_PIN(5, 4),
  2369. };
  2370. static const unsigned int scif2_clk_mux[] = {
  2371. SCK2_MARK,
  2372. };
  2373. static const unsigned int scif2_data_b_pins[] = {
  2374. /* RX, TX */
  2375. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
  2376. };
  2377. static const unsigned int scif2_data_b_mux[] = {
  2378. RX2_B_MARK, TX2_B_MARK,
  2379. };
  2380. /* - SCIFA0 ----------------------------------------------------------------- */
  2381. static const unsigned int scifa0_data_pins[] = {
  2382. /* RXD, TXD */
  2383. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
  2384. };
  2385. static const unsigned int scifa0_data_mux[] = {
  2386. SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
  2387. };
  2388. static const unsigned int scifa0_clk_pins[] = {
  2389. /* SCK */
  2390. RCAR_GP_PIN(4, 27),
  2391. };
  2392. static const unsigned int scifa0_clk_mux[] = {
  2393. SCIFA0_SCK_MARK,
  2394. };
  2395. static const unsigned int scifa0_ctrl_pins[] = {
  2396. /* RTS, CTS */
  2397. RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
  2398. };
  2399. static const unsigned int scifa0_ctrl_mux[] = {
  2400. SCIFA0_RTS_N_MARK, SCIFA0_CTS_N_MARK,
  2401. };
  2402. static const unsigned int scifa0_data_b_pins[] = {
  2403. /* RXD, TXD */
  2404. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21),
  2405. };
  2406. static const unsigned int scifa0_data_b_mux[] = {
  2407. SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
  2408. };
  2409. static const unsigned int scifa0_clk_b_pins[] = {
  2410. /* SCK */
  2411. RCAR_GP_PIN(1, 19),
  2412. };
  2413. static const unsigned int scifa0_clk_b_mux[] = {
  2414. SCIFA0_SCK_B_MARK,
  2415. };
  2416. static const unsigned int scifa0_ctrl_b_pins[] = {
  2417. /* RTS, CTS */
  2418. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 22),
  2419. };
  2420. static const unsigned int scifa0_ctrl_b_mux[] = {
  2421. SCIFA0_RTS_N_B_MARK, SCIFA0_CTS_N_B_MARK,
  2422. };
  2423. /* - SCIFA1 ----------------------------------------------------------------- */
  2424. static const unsigned int scifa1_data_pins[] = {
  2425. /* RXD, TXD */
  2426. RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1),
  2427. };
  2428. static const unsigned int scifa1_data_mux[] = {
  2429. SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
  2430. };
  2431. static const unsigned int scifa1_clk_pins[] = {
  2432. /* SCK */
  2433. RCAR_GP_PIN(4, 20),
  2434. };
  2435. static const unsigned int scifa1_clk_mux[] = {
  2436. SCIFA1_SCK_MARK,
  2437. };
  2438. static const unsigned int scifa1_ctrl_pins[] = {
  2439. /* RTS, CTS */
  2440. RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 2),
  2441. };
  2442. static const unsigned int scifa1_ctrl_mux[] = {
  2443. SCIFA1_RTS_N_MARK, SCIFA1_CTS_N_MARK,
  2444. };
  2445. static const unsigned int scifa1_data_b_pins[] = {
  2446. /* RXD, TXD */
  2447. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 21),
  2448. };
  2449. static const unsigned int scifa1_data_b_mux[] = {
  2450. SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
  2451. };
  2452. static const unsigned int scifa1_clk_b_pins[] = {
  2453. /* SCK */
  2454. RCAR_GP_PIN(0, 23),
  2455. };
  2456. static const unsigned int scifa1_clk_b_mux[] = {
  2457. SCIFA1_SCK_B_MARK,
  2458. };
  2459. static const unsigned int scifa1_ctrl_b_pins[] = {
  2460. /* RTS, CTS */
  2461. RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 25),
  2462. };
  2463. static const unsigned int scifa1_ctrl_b_mux[] = {
  2464. SCIFA1_RTS_N_B_MARK, SCIFA1_CTS_N_B_MARK,
  2465. };
  2466. static const unsigned int scifa1_data_c_pins[] = {
  2467. /* RXD, TXD */
  2468. RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
  2469. };
  2470. static const unsigned int scifa1_data_c_mux[] = {
  2471. SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
  2472. };
  2473. static const unsigned int scifa1_clk_c_pins[] = {
  2474. /* SCK */
  2475. RCAR_GP_PIN(0, 8),
  2476. };
  2477. static const unsigned int scifa1_clk_c_mux[] = {
  2478. SCIFA1_SCK_C_MARK,
  2479. };
  2480. static const unsigned int scifa1_ctrl_c_pins[] = {
  2481. /* RTS, CTS */
  2482. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11),
  2483. };
  2484. static const unsigned int scifa1_ctrl_c_mux[] = {
  2485. SCIFA1_RTS_N_C_MARK, SCIFA1_CTS_N_C_MARK,
  2486. };
  2487. static const unsigned int scifa1_data_d_pins[] = {
  2488. /* RXD, TXD */
  2489. RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
  2490. };
  2491. static const unsigned int scifa1_data_d_mux[] = {
  2492. SCIFA1_RXD_D_MARK, SCIFA1_TXD_D_MARK,
  2493. };
  2494. static const unsigned int scifa1_clk_d_pins[] = {
  2495. /* SCK */
  2496. RCAR_GP_PIN(2, 10),
  2497. };
  2498. static const unsigned int scifa1_clk_d_mux[] = {
  2499. SCIFA1_SCK_D_MARK,
  2500. };
  2501. static const unsigned int scifa1_ctrl_d_pins[] = {
  2502. /* RTS, CTS */
  2503. RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
  2504. };
  2505. static const unsigned int scifa1_ctrl_d_mux[] = {
  2506. SCIFA1_RTS_N_D_MARK, SCIFA1_CTS_N_D_MARK,
  2507. };
  2508. /* - SCIFA2 ----------------------------------------------------------------- */
  2509. static const unsigned int scifa2_data_pins[] = {
  2510. /* RXD, TXD */
  2511. RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
  2512. };
  2513. static const unsigned int scifa2_data_mux[] = {
  2514. SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
  2515. };
  2516. static const unsigned int scifa2_clk_pins[] = {
  2517. /* SCK */
  2518. RCAR_GP_PIN(5, 4),
  2519. };
  2520. static const unsigned int scifa2_clk_mux[] = {
  2521. SCIFA2_SCK_MARK,
  2522. };
  2523. static const unsigned int scifa2_ctrl_pins[] = {
  2524. /* RTS, CTS */
  2525. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 21),
  2526. };
  2527. static const unsigned int scifa2_ctrl_mux[] = {
  2528. SCIFA2_RTS_N_MARK, SCIFA2_CTS_N_MARK,
  2529. };
  2530. static const unsigned int scifa2_data_b_pins[] = {
  2531. /* RXD, TXD */
  2532. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 16),
  2533. };
  2534. static const unsigned int scifa2_data_b_mux[] = {
  2535. SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
  2536. };
  2537. static const unsigned int scifa2_data_c_pins[] = {
  2538. /* RXD, TXD */
  2539. RCAR_GP_PIN(5, 31), RCAR_GP_PIN(5, 30),
  2540. };
  2541. static const unsigned int scifa2_data_c_mux[] = {
  2542. SCIFA2_RXD_C_MARK, SCIFA2_TXD_C_MARK,
  2543. };
  2544. static const unsigned int scifa2_clk_c_pins[] = {
  2545. /* SCK */
  2546. RCAR_GP_PIN(5, 29),
  2547. };
  2548. static const unsigned int scifa2_clk_c_mux[] = {
  2549. SCIFA2_SCK_C_MARK,
  2550. };
  2551. /* - SCIFB0 ----------------------------------------------------------------- */
  2552. static const unsigned int scifb0_data_pins[] = {
  2553. /* RXD, TXD */
  2554. RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
  2555. };
  2556. static const unsigned int scifb0_data_mux[] = {
  2557. SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
  2558. };
  2559. static const unsigned int scifb0_clk_pins[] = {
  2560. /* SCK */
  2561. RCAR_GP_PIN(4, 8),
  2562. };
  2563. static const unsigned int scifb0_clk_mux[] = {
  2564. SCIFB0_SCK_MARK,
  2565. };
  2566. static const unsigned int scifb0_ctrl_pins[] = {
  2567. /* RTS, CTS */
  2568. RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 11),
  2569. };
  2570. static const unsigned int scifb0_ctrl_mux[] = {
  2571. SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
  2572. };
  2573. static const unsigned int scifb0_data_b_pins[] = {
  2574. /* RXD, TXD */
  2575. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
  2576. };
  2577. static const unsigned int scifb0_data_b_mux[] = {
  2578. SCIFB0_RXD_B_MARK, SCIFB0_TXD_B_MARK,
  2579. };
  2580. static const unsigned int scifb0_clk_b_pins[] = {
  2581. /* SCK */
  2582. RCAR_GP_PIN(3, 9),
  2583. };
  2584. static const unsigned int scifb0_clk_b_mux[] = {
  2585. SCIFB0_SCK_B_MARK,
  2586. };
  2587. static const unsigned int scifb0_ctrl_b_pins[] = {
  2588. /* RTS, CTS */
  2589. RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
  2590. };
  2591. static const unsigned int scifb0_ctrl_b_mux[] = {
  2592. SCIFB0_RTS_N_B_MARK, SCIFB0_CTS_N_B_MARK,
  2593. };
  2594. static const unsigned int scifb0_data_c_pins[] = {
  2595. /* RXD, TXD */
  2596. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
  2597. };
  2598. static const unsigned int scifb0_data_c_mux[] = {
  2599. SCIFB0_RXD_C_MARK, SCIFB0_TXD_C_MARK,
  2600. };
  2601. /* - SCIFB1 ----------------------------------------------------------------- */
  2602. static const unsigned int scifb1_data_pins[] = {
  2603. /* RXD, TXD */
  2604. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
  2605. };
  2606. static const unsigned int scifb1_data_mux[] = {
  2607. SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
  2608. };
  2609. static const unsigned int scifb1_clk_pins[] = {
  2610. /* SCK */
  2611. RCAR_GP_PIN(4, 14),
  2612. };
  2613. static const unsigned int scifb1_clk_mux[] = {
  2614. SCIFB1_SCK_MARK,
  2615. };
  2616. static const unsigned int scifb1_ctrl_pins[] = {
  2617. /* RTS, CTS */
  2618. RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 17),
  2619. };
  2620. static const unsigned int scifb1_ctrl_mux[] = {
  2621. SCIFB1_RTS_N_MARK, SCIFB1_CTS_N_MARK,
  2622. };
  2623. static const unsigned int scifb1_data_b_pins[] = {
  2624. /* RXD, TXD */
  2625. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  2626. };
  2627. static const unsigned int scifb1_data_b_mux[] = {
  2628. SCIFB1_RXD_B_MARK, SCIFB1_TXD_B_MARK,
  2629. };
  2630. static const unsigned int scifb1_clk_b_pins[] = {
  2631. /* SCK */
  2632. RCAR_GP_PIN(3, 1),
  2633. };
  2634. static const unsigned int scifb1_clk_b_mux[] = {
  2635. SCIFB1_SCK_B_MARK,
  2636. };
  2637. static const unsigned int scifb1_ctrl_b_pins[] = {
  2638. /* RTS, CTS */
  2639. RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 4),
  2640. };
  2641. static const unsigned int scifb1_ctrl_b_mux[] = {
  2642. SCIFB1_RTS_N_B_MARK, SCIFB1_CTS_N_B_MARK,
  2643. };
  2644. static const unsigned int scifb1_data_c_pins[] = {
  2645. /* RXD, TXD */
  2646. RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
  2647. };
  2648. static const unsigned int scifb1_data_c_mux[] = {
  2649. SCIFB1_RXD_C_MARK, SCIFB1_TXD_C_MARK,
  2650. };
  2651. static const unsigned int scifb1_data_d_pins[] = {
  2652. /* RXD, TXD */
  2653. RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
  2654. };
  2655. static const unsigned int scifb1_data_d_mux[] = {
  2656. SCIFB1_RXD_D_MARK, SCIFB1_TXD_D_MARK,
  2657. };
  2658. static const unsigned int scifb1_data_e_pins[] = {
  2659. /* RXD, TXD */
  2660. RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
  2661. };
  2662. static const unsigned int scifb1_data_e_mux[] = {
  2663. SCIFB1_RXD_E_MARK, SCIFB1_TXD_E_MARK,
  2664. };
  2665. static const unsigned int scifb1_clk_e_pins[] = {
  2666. /* SCK */
  2667. RCAR_GP_PIN(3, 17),
  2668. };
  2669. static const unsigned int scifb1_clk_e_mux[] = {
  2670. SCIFB1_SCK_E_MARK,
  2671. };
  2672. static const unsigned int scifb1_data_f_pins[] = {
  2673. /* RXD, TXD */
  2674. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
  2675. };
  2676. static const unsigned int scifb1_data_f_mux[] = {
  2677. SCIFB1_RXD_F_MARK, SCIFB1_TXD_F_MARK,
  2678. };
  2679. static const unsigned int scifb1_data_g_pins[] = {
  2680. /* RXD, TXD */
  2681. RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
  2682. };
  2683. static const unsigned int scifb1_data_g_mux[] = {
  2684. SCIFB1_RXD_G_MARK, SCIFB1_TXD_G_MARK,
  2685. };
  2686. static const unsigned int scifb1_clk_g_pins[] = {
  2687. /* SCK */
  2688. RCAR_GP_PIN(2, 20),
  2689. };
  2690. static const unsigned int scifb1_clk_g_mux[] = {
  2691. SCIFB1_SCK_G_MARK,
  2692. };
  2693. /* - SCIFB2 ----------------------------------------------------------------- */
  2694. static const unsigned int scifb2_data_pins[] = {
  2695. /* RXD, TXD */
  2696. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
  2697. };
  2698. static const unsigned int scifb2_data_mux[] = {
  2699. SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
  2700. };
  2701. static const unsigned int scifb2_clk_pins[] = {
  2702. /* SCK */
  2703. RCAR_GP_PIN(4, 21),
  2704. };
  2705. static const unsigned int scifb2_clk_mux[] = {
  2706. SCIFB2_SCK_MARK,
  2707. };
  2708. static const unsigned int scifb2_ctrl_pins[] = {
  2709. /* RTS, CTS */
  2710. RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 24),
  2711. };
  2712. static const unsigned int scifb2_ctrl_mux[] = {
  2713. SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
  2714. };
  2715. static const unsigned int scifb2_data_b_pins[] = {
  2716. /* RXD, TXD */
  2717. RCAR_GP_PIN(0, 28), RCAR_GP_PIN(0, 30),
  2718. };
  2719. static const unsigned int scifb2_data_b_mux[] = {
  2720. SCIFB2_RXD_B_MARK, SCIFB2_TXD_B_MARK,
  2721. };
  2722. static const unsigned int scifb2_clk_b_pins[] = {
  2723. /* SCK */
  2724. RCAR_GP_PIN(0, 31),
  2725. };
  2726. static const unsigned int scifb2_clk_b_mux[] = {
  2727. SCIFB2_SCK_B_MARK,
  2728. };
  2729. static const unsigned int scifb2_ctrl_b_pins[] = {
  2730. /* RTS, CTS */
  2731. RCAR_GP_PIN(0, 29), RCAR_GP_PIN(0, 27),
  2732. };
  2733. static const unsigned int scifb2_ctrl_b_mux[] = {
  2734. SCIFB2_RTS_N_B_MARK, SCIFB2_CTS_N_B_MARK,
  2735. };
  2736. static const unsigned int scifb2_data_c_pins[] = {
  2737. /* RXD, TXD */
  2738. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
  2739. };
  2740. static const unsigned int scifb2_data_c_mux[] = {
  2741. SCIFB2_RXD_C_MARK, SCIFB2_TXD_C_MARK,
  2742. };
  2743. /* - SDHI0 ------------------------------------------------------------------ */
  2744. static const unsigned int sdhi0_data1_pins[] = {
  2745. /* D0 */
  2746. RCAR_GP_PIN(3, 2),
  2747. };
  2748. static const unsigned int sdhi0_data1_mux[] = {
  2749. SD0_DAT0_MARK,
  2750. };
  2751. static const unsigned int sdhi0_data4_pins[] = {
  2752. /* D[0:3] */
  2753. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
  2754. };
  2755. static const unsigned int sdhi0_data4_mux[] = {
  2756. SD0_DAT0_MARK, SD0_DAT1_MARK, SD0_DAT2_MARK, SD0_DAT3_MARK,
  2757. };
  2758. static const unsigned int sdhi0_ctrl_pins[] = {
  2759. /* CLK, CMD */
  2760. RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
  2761. };
  2762. static const unsigned int sdhi0_ctrl_mux[] = {
  2763. SD0_CLK_MARK, SD0_CMD_MARK,
  2764. };
  2765. static const unsigned int sdhi0_cd_pins[] = {
  2766. /* CD */
  2767. RCAR_GP_PIN(3, 6),
  2768. };
  2769. static const unsigned int sdhi0_cd_mux[] = {
  2770. SD0_CD_MARK,
  2771. };
  2772. static const unsigned int sdhi0_wp_pins[] = {
  2773. /* WP */
  2774. RCAR_GP_PIN(3, 7),
  2775. };
  2776. static const unsigned int sdhi0_wp_mux[] = {
  2777. SD0_WP_MARK,
  2778. };
  2779. /* - SDHI1 ------------------------------------------------------------------ */
  2780. static const unsigned int sdhi1_data1_pins[] = {
  2781. /* D0 */
  2782. RCAR_GP_PIN(3, 10),
  2783. };
  2784. static const unsigned int sdhi1_data1_mux[] = {
  2785. SD1_DAT0_MARK,
  2786. };
  2787. static const unsigned int sdhi1_data4_pins[] = {
  2788. /* D[0:3] */
  2789. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
  2790. };
  2791. static const unsigned int sdhi1_data4_mux[] = {
  2792. SD1_DAT0_MARK, SD1_DAT1_MARK, SD1_DAT2_MARK, SD1_DAT3_MARK,
  2793. };
  2794. static const unsigned int sdhi1_ctrl_pins[] = {
  2795. /* CLK, CMD */
  2796. RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
  2797. };
  2798. static const unsigned int sdhi1_ctrl_mux[] = {
  2799. SD1_CLK_MARK, SD1_CMD_MARK,
  2800. };
  2801. static const unsigned int sdhi1_cd_pins[] = {
  2802. /* CD */
  2803. RCAR_GP_PIN(3, 14),
  2804. };
  2805. static const unsigned int sdhi1_cd_mux[] = {
  2806. SD1_CD_MARK,
  2807. };
  2808. static const unsigned int sdhi1_wp_pins[] = {
  2809. /* WP */
  2810. RCAR_GP_PIN(3, 15),
  2811. };
  2812. static const unsigned int sdhi1_wp_mux[] = {
  2813. SD1_WP_MARK,
  2814. };
  2815. /* - SDHI2 ------------------------------------------------------------------ */
  2816. static const unsigned int sdhi2_data1_pins[] = {
  2817. /* D0 */
  2818. RCAR_GP_PIN(3, 18),
  2819. };
  2820. static const unsigned int sdhi2_data1_mux[] = {
  2821. SD2_DAT0_MARK,
  2822. };
  2823. static const unsigned int sdhi2_data4_pins[] = {
  2824. /* D[0:3] */
  2825. RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
  2826. };
  2827. static const unsigned int sdhi2_data4_mux[] = {
  2828. SD2_DAT0_MARK, SD2_DAT1_MARK, SD2_DAT2_MARK, SD2_DAT3_MARK,
  2829. };
  2830. static const unsigned int sdhi2_ctrl_pins[] = {
  2831. /* CLK, CMD */
  2832. RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 17),
  2833. };
  2834. static const unsigned int sdhi2_ctrl_mux[] = {
  2835. SD2_CLK_MARK, SD2_CMD_MARK,
  2836. };
  2837. static const unsigned int sdhi2_cd_pins[] = {
  2838. /* CD */
  2839. RCAR_GP_PIN(3, 22),
  2840. };
  2841. static const unsigned int sdhi2_cd_mux[] = {
  2842. SD2_CD_MARK,
  2843. };
  2844. static const unsigned int sdhi2_wp_pins[] = {
  2845. /* WP */
  2846. RCAR_GP_PIN(3, 23),
  2847. };
  2848. static const unsigned int sdhi2_wp_mux[] = {
  2849. SD2_WP_MARK,
  2850. };
  2851. /* - SDHI3 ------------------------------------------------------------------ */
  2852. static const unsigned int sdhi3_data1_pins[] = {
  2853. /* D0 */
  2854. RCAR_GP_PIN(3, 26),
  2855. };
  2856. static const unsigned int sdhi3_data1_mux[] = {
  2857. SD3_DAT0_MARK,
  2858. };
  2859. static const unsigned int sdhi3_data4_pins[] = {
  2860. /* D[0:3] */
  2861. RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
  2862. };
  2863. static const unsigned int sdhi3_data4_mux[] = {
  2864. SD3_DAT0_MARK, SD3_DAT1_MARK, SD3_DAT2_MARK, SD3_DAT3_MARK,
  2865. };
  2866. static const unsigned int sdhi3_ctrl_pins[] = {
  2867. /* CLK, CMD */
  2868. RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 25),
  2869. };
  2870. static const unsigned int sdhi3_ctrl_mux[] = {
  2871. SD3_CLK_MARK, SD3_CMD_MARK,
  2872. };
  2873. static const unsigned int sdhi3_cd_pins[] = {
  2874. /* CD */
  2875. RCAR_GP_PIN(3, 30),
  2876. };
  2877. static const unsigned int sdhi3_cd_mux[] = {
  2878. SD3_CD_MARK,
  2879. };
  2880. static const unsigned int sdhi3_wp_pins[] = {
  2881. /* WP */
  2882. RCAR_GP_PIN(3, 31),
  2883. };
  2884. static const unsigned int sdhi3_wp_mux[] = {
  2885. SD3_WP_MARK,
  2886. };
  2887. /* - TPU0 ------------------------------------------------------------------- */
  2888. static const unsigned int tpu0_to0_pins[] = {
  2889. /* TO */
  2890. RCAR_GP_PIN(0, 20),
  2891. };
  2892. static const unsigned int tpu0_to0_mux[] = {
  2893. TPU0TO0_MARK,
  2894. };
  2895. static const unsigned int tpu0_to1_pins[] = {
  2896. /* TO */
  2897. RCAR_GP_PIN(0, 21),
  2898. };
  2899. static const unsigned int tpu0_to1_mux[] = {
  2900. TPU0TO1_MARK,
  2901. };
  2902. static const unsigned int tpu0_to2_pins[] = {
  2903. /* TO */
  2904. RCAR_GP_PIN(0, 22),
  2905. };
  2906. static const unsigned int tpu0_to2_mux[] = {
  2907. TPU0TO2_MARK,
  2908. };
  2909. static const unsigned int tpu0_to3_pins[] = {
  2910. /* TO */
  2911. RCAR_GP_PIN(0, 23),
  2912. };
  2913. static const unsigned int tpu0_to3_mux[] = {
  2914. TPU0TO3_MARK,
  2915. };
  2916. /* - USB0 ------------------------------------------------------------------- */
  2917. static const unsigned int usb0_pins[] = {
  2918. /* PWEN, OVC/VBUS */
  2919. RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19),
  2920. };
  2921. static const unsigned int usb0_mux[] = {
  2922. USB0_PWEN_MARK, USB0_OVC_VBUS_MARK,
  2923. };
  2924. /* - USB1 ------------------------------------------------------------------- */
  2925. static const unsigned int usb1_pins[] = {
  2926. /* PWEN, OVC */
  2927. RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 21),
  2928. };
  2929. static const unsigned int usb1_mux[] = {
  2930. USB1_PWEN_MARK, USB1_OVC_MARK,
  2931. };
  2932. /* - USB2 ------------------------------------------------------------------- */
  2933. static const unsigned int usb2_pins[] = {
  2934. /* PWEN, OVC */
  2935. RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
  2936. };
  2937. static const unsigned int usb2_mux[] = {
  2938. USB2_PWEN_MARK, USB2_OVC_MARK,
  2939. };
  2940. /* - VIN0 ------------------------------------------------------------------- */
  2941. static const unsigned int vin0_data_g_pins[] = {
  2942. RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
  2943. RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
  2944. RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
  2945. };
  2946. static const unsigned int vin0_data_g_mux[] = {
  2947. VI0_G0_MARK, VI0_G1_MARK, VI0_G2_MARK,
  2948. VI0_G3_MARK, VI0_G4_MARK, VI0_G5_MARK,
  2949. VI0_G6_MARK, VI0_G7_MARK,
  2950. };
  2951. static const unsigned int vin0_data_r_pins[] = {
  2952. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
  2953. RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
  2954. RCAR_GP_PIN(0, 26), RCAR_GP_PIN(1, 11),
  2955. };
  2956. static const unsigned int vin0_data_r_mux[] = {
  2957. VI0_R0_MARK, VI0_R1_MARK, VI0_R2_MARK,
  2958. VI0_R3_MARK, VI0_R4_MARK, VI0_R5_MARK,
  2959. VI0_R6_MARK, VI0_R7_MARK,
  2960. };
  2961. static const unsigned int vin0_data_b_pins[] = {
  2962. RCAR_GP_PIN(2, 1), RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
  2963. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 6),
  2964. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
  2965. };
  2966. static const unsigned int vin0_data_b_mux[] = {
  2967. VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK, VI0_DATA2_VI0_B2_MARK,
  2968. VI0_DATA3_VI0_B3_MARK, VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
  2969. VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
  2970. };
  2971. static const unsigned int vin0_hsync_signal_pins[] = {
  2972. RCAR_GP_PIN(0, 12),
  2973. };
  2974. static const unsigned int vin0_hsync_signal_mux[] = {
  2975. VI0_HSYNC_N_MARK,
  2976. };
  2977. static const unsigned int vin0_vsync_signal_pins[] = {
  2978. RCAR_GP_PIN(0, 13),
  2979. };
  2980. static const unsigned int vin0_vsync_signal_mux[] = {
  2981. VI0_VSYNC_N_MARK,
  2982. };
  2983. static const unsigned int vin0_field_signal_pins[] = {
  2984. RCAR_GP_PIN(0, 15),
  2985. };
  2986. static const unsigned int vin0_field_signal_mux[] = {
  2987. VI0_FIELD_MARK,
  2988. };
  2989. static const unsigned int vin0_data_enable_pins[] = {
  2990. RCAR_GP_PIN(0, 14),
  2991. };
  2992. static const unsigned int vin0_data_enable_mux[] = {
  2993. VI0_CLKENB_MARK,
  2994. };
  2995. static const unsigned int vin0_clk_pins[] = {
  2996. RCAR_GP_PIN(2, 0),
  2997. };
  2998. static const unsigned int vin0_clk_mux[] = {
  2999. VI0_CLK_MARK,
  3000. };
  3001. /* - VIN1 ------------------------------------------------------------------- */
  3002. static const unsigned int vin1_data_pins[] = {
  3003. RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
  3004. RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15),
  3005. RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
  3006. };
  3007. static const unsigned int vin1_data_mux[] = {
  3008. VI1_DATA0_VI1_B0_MARK, VI1_DATA1_VI1_B1_MARK, VI1_DATA2_VI1_B2_MARK,
  3009. VI1_DATA3_VI1_B3_MARK, VI1_DATA4_VI1_B4_MARK, VI1_DATA5_VI1_B5_MARK,
  3010. VI1_DATA6_VI1_B6_MARK, VI1_DATA7_VI1_B7_MARK,
  3011. };
  3012. static const unsigned int vin1_clk_pins[] = {
  3013. RCAR_GP_PIN(2, 9),
  3014. };
  3015. static const unsigned int vin1_clk_mux[] = {
  3016. VI1_CLK_MARK,
  3017. };
  3018. static const struct sh_pfc_pin_group pinmux_groups[] = {
  3019. SH_PFC_PIN_GROUP(du_rgb666),
  3020. SH_PFC_PIN_GROUP(du_rgb888),
  3021. SH_PFC_PIN_GROUP(du_clk_out_0),
  3022. SH_PFC_PIN_GROUP(du_clk_out_1),
  3023. SH_PFC_PIN_GROUP(du_sync_0),
  3024. SH_PFC_PIN_GROUP(du_sync_1),
  3025. SH_PFC_PIN_GROUP(du_cde),
  3026. SH_PFC_PIN_GROUP(du0_clk_in),
  3027. SH_PFC_PIN_GROUP(du1_clk_in),
  3028. SH_PFC_PIN_GROUP(du2_clk_in),
  3029. SH_PFC_PIN_GROUP(eth_link),
  3030. SH_PFC_PIN_GROUP(eth_magic),
  3031. SH_PFC_PIN_GROUP(eth_mdio),
  3032. SH_PFC_PIN_GROUP(eth_rmii),
  3033. SH_PFC_PIN_GROUP(hscif0_data),
  3034. SH_PFC_PIN_GROUP(hscif0_clk),
  3035. SH_PFC_PIN_GROUP(hscif0_ctrl),
  3036. SH_PFC_PIN_GROUP(hscif0_data_b),
  3037. SH_PFC_PIN_GROUP(hscif0_ctrl_b),
  3038. SH_PFC_PIN_GROUP(hscif0_data_c),
  3039. SH_PFC_PIN_GROUP(hscif0_ctrl_c),
  3040. SH_PFC_PIN_GROUP(hscif0_data_d),
  3041. SH_PFC_PIN_GROUP(hscif0_ctrl_d),
  3042. SH_PFC_PIN_GROUP(hscif0_data_e),
  3043. SH_PFC_PIN_GROUP(hscif0_ctrl_e),
  3044. SH_PFC_PIN_GROUP(hscif0_data_f),
  3045. SH_PFC_PIN_GROUP(hscif0_ctrl_f),
  3046. SH_PFC_PIN_GROUP(hscif1_data),
  3047. SH_PFC_PIN_GROUP(hscif1_clk),
  3048. SH_PFC_PIN_GROUP(hscif1_ctrl),
  3049. SH_PFC_PIN_GROUP(hscif1_data_b),
  3050. SH_PFC_PIN_GROUP(hscif1_clk_b),
  3051. SH_PFC_PIN_GROUP(hscif1_ctrl_b),
  3052. SH_PFC_PIN_GROUP(i2c1),
  3053. SH_PFC_PIN_GROUP(i2c1_b),
  3054. SH_PFC_PIN_GROUP(i2c1_c),
  3055. SH_PFC_PIN_GROUP(i2c2),
  3056. SH_PFC_PIN_GROUP(i2c2_b),
  3057. SH_PFC_PIN_GROUP(i2c2_c),
  3058. SH_PFC_PIN_GROUP(i2c2_d),
  3059. SH_PFC_PIN_GROUP(i2c2_e),
  3060. SH_PFC_PIN_GROUP(i2c3),
  3061. SH_PFC_PIN_GROUP(intc_irq0),
  3062. SH_PFC_PIN_GROUP(intc_irq1),
  3063. SH_PFC_PIN_GROUP(intc_irq2),
  3064. SH_PFC_PIN_GROUP(intc_irq3),
  3065. SH_PFC_PIN_GROUP(mmc0_data1),
  3066. SH_PFC_PIN_GROUP(mmc0_data4),
  3067. SH_PFC_PIN_GROUP(mmc0_data8),
  3068. SH_PFC_PIN_GROUP(mmc0_ctrl),
  3069. SH_PFC_PIN_GROUP(mmc1_data1),
  3070. SH_PFC_PIN_GROUP(mmc1_data4),
  3071. SH_PFC_PIN_GROUP(mmc1_data8),
  3072. SH_PFC_PIN_GROUP(mmc1_ctrl),
  3073. SH_PFC_PIN_GROUP(msiof0_clk),
  3074. SH_PFC_PIN_GROUP(msiof0_sync),
  3075. SH_PFC_PIN_GROUP(msiof0_ss1),
  3076. SH_PFC_PIN_GROUP(msiof0_ss2),
  3077. SH_PFC_PIN_GROUP(msiof0_rx),
  3078. SH_PFC_PIN_GROUP(msiof0_tx),
  3079. SH_PFC_PIN_GROUP(msiof1_clk),
  3080. SH_PFC_PIN_GROUP(msiof1_sync),
  3081. SH_PFC_PIN_GROUP(msiof1_ss1),
  3082. SH_PFC_PIN_GROUP(msiof1_ss2),
  3083. SH_PFC_PIN_GROUP(msiof1_rx),
  3084. SH_PFC_PIN_GROUP(msiof1_tx),
  3085. SH_PFC_PIN_GROUP(msiof2_clk),
  3086. SH_PFC_PIN_GROUP(msiof2_sync),
  3087. SH_PFC_PIN_GROUP(msiof2_ss1),
  3088. SH_PFC_PIN_GROUP(msiof2_ss2),
  3089. SH_PFC_PIN_GROUP(msiof2_rx),
  3090. SH_PFC_PIN_GROUP(msiof2_tx),
  3091. SH_PFC_PIN_GROUP(msiof3_clk),
  3092. SH_PFC_PIN_GROUP(msiof3_sync),
  3093. SH_PFC_PIN_GROUP(msiof3_ss1),
  3094. SH_PFC_PIN_GROUP(msiof3_ss2),
  3095. SH_PFC_PIN_GROUP(msiof3_rx),
  3096. SH_PFC_PIN_GROUP(msiof3_tx),
  3097. SH_PFC_PIN_GROUP(scif0_data),
  3098. SH_PFC_PIN_GROUP(scif0_clk),
  3099. SH_PFC_PIN_GROUP(scif0_ctrl),
  3100. SH_PFC_PIN_GROUP(scif0_data_b),
  3101. SH_PFC_PIN_GROUP(scif1_data),
  3102. SH_PFC_PIN_GROUP(scif1_clk),
  3103. SH_PFC_PIN_GROUP(scif1_ctrl),
  3104. SH_PFC_PIN_GROUP(scif1_data_b),
  3105. SH_PFC_PIN_GROUP(scif1_data_c),
  3106. SH_PFC_PIN_GROUP(scif1_data_d),
  3107. SH_PFC_PIN_GROUP(scif1_clk_d),
  3108. SH_PFC_PIN_GROUP(scif1_data_e),
  3109. SH_PFC_PIN_GROUP(scif1_clk_e),
  3110. SH_PFC_PIN_GROUP(scif2_data),
  3111. SH_PFC_PIN_GROUP(scif2_clk),
  3112. SH_PFC_PIN_GROUP(scif2_data_b),
  3113. SH_PFC_PIN_GROUP(scifa0_data),
  3114. SH_PFC_PIN_GROUP(scifa0_clk),
  3115. SH_PFC_PIN_GROUP(scifa0_ctrl),
  3116. SH_PFC_PIN_GROUP(scifa0_data_b),
  3117. SH_PFC_PIN_GROUP(scifa0_clk_b),
  3118. SH_PFC_PIN_GROUP(scifa0_ctrl_b),
  3119. SH_PFC_PIN_GROUP(scifa1_data),
  3120. SH_PFC_PIN_GROUP(scifa1_clk),
  3121. SH_PFC_PIN_GROUP(scifa1_ctrl),
  3122. SH_PFC_PIN_GROUP(scifa1_data_b),
  3123. SH_PFC_PIN_GROUP(scifa1_clk_b),
  3124. SH_PFC_PIN_GROUP(scifa1_ctrl_b),
  3125. SH_PFC_PIN_GROUP(scifa1_data_c),
  3126. SH_PFC_PIN_GROUP(scifa1_clk_c),
  3127. SH_PFC_PIN_GROUP(scifa1_ctrl_c),
  3128. SH_PFC_PIN_GROUP(scifa1_data_d),
  3129. SH_PFC_PIN_GROUP(scifa1_clk_d),
  3130. SH_PFC_PIN_GROUP(scifa1_ctrl_d),
  3131. SH_PFC_PIN_GROUP(scifa2_data),
  3132. SH_PFC_PIN_GROUP(scifa2_clk),
  3133. SH_PFC_PIN_GROUP(scifa2_ctrl),
  3134. SH_PFC_PIN_GROUP(scifa2_data_b),
  3135. SH_PFC_PIN_GROUP(scifa2_data_c),
  3136. SH_PFC_PIN_GROUP(scifa2_clk_c),
  3137. SH_PFC_PIN_GROUP(scifb0_data),
  3138. SH_PFC_PIN_GROUP(scifb0_clk),
  3139. SH_PFC_PIN_GROUP(scifb0_ctrl),
  3140. SH_PFC_PIN_GROUP(scifb0_data_b),
  3141. SH_PFC_PIN_GROUP(scifb0_clk_b),
  3142. SH_PFC_PIN_GROUP(scifb0_ctrl_b),
  3143. SH_PFC_PIN_GROUP(scifb0_data_c),
  3144. SH_PFC_PIN_GROUP(scifb1_data),
  3145. SH_PFC_PIN_GROUP(scifb1_clk),
  3146. SH_PFC_PIN_GROUP(scifb1_ctrl),
  3147. SH_PFC_PIN_GROUP(scifb1_data_b),
  3148. SH_PFC_PIN_GROUP(scifb1_clk_b),
  3149. SH_PFC_PIN_GROUP(scifb1_ctrl_b),
  3150. SH_PFC_PIN_GROUP(scifb1_data_c),
  3151. SH_PFC_PIN_GROUP(scifb1_data_d),
  3152. SH_PFC_PIN_GROUP(scifb1_data_e),
  3153. SH_PFC_PIN_GROUP(scifb1_clk_e),
  3154. SH_PFC_PIN_GROUP(scifb1_data_f),
  3155. SH_PFC_PIN_GROUP(scifb1_data_g),
  3156. SH_PFC_PIN_GROUP(scifb1_clk_g),
  3157. SH_PFC_PIN_GROUP(scifb2_data),
  3158. SH_PFC_PIN_GROUP(scifb2_clk),
  3159. SH_PFC_PIN_GROUP(scifb2_ctrl),
  3160. SH_PFC_PIN_GROUP(scifb2_data_b),
  3161. SH_PFC_PIN_GROUP(scifb2_clk_b),
  3162. SH_PFC_PIN_GROUP(scifb2_ctrl_b),
  3163. SH_PFC_PIN_GROUP(scifb2_data_c),
  3164. SH_PFC_PIN_GROUP(sdhi0_data1),
  3165. SH_PFC_PIN_GROUP(sdhi0_data4),
  3166. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  3167. SH_PFC_PIN_GROUP(sdhi0_cd),
  3168. SH_PFC_PIN_GROUP(sdhi0_wp),
  3169. SH_PFC_PIN_GROUP(sdhi1_data1),
  3170. SH_PFC_PIN_GROUP(sdhi1_data4),
  3171. SH_PFC_PIN_GROUP(sdhi1_ctrl),
  3172. SH_PFC_PIN_GROUP(sdhi1_cd),
  3173. SH_PFC_PIN_GROUP(sdhi1_wp),
  3174. SH_PFC_PIN_GROUP(sdhi2_data1),
  3175. SH_PFC_PIN_GROUP(sdhi2_data4),
  3176. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  3177. SH_PFC_PIN_GROUP(sdhi2_cd),
  3178. SH_PFC_PIN_GROUP(sdhi2_wp),
  3179. SH_PFC_PIN_GROUP(sdhi3_data1),
  3180. SH_PFC_PIN_GROUP(sdhi3_data4),
  3181. SH_PFC_PIN_GROUP(sdhi3_ctrl),
  3182. SH_PFC_PIN_GROUP(sdhi3_cd),
  3183. SH_PFC_PIN_GROUP(sdhi3_wp),
  3184. SH_PFC_PIN_GROUP(tpu0_to0),
  3185. SH_PFC_PIN_GROUP(tpu0_to1),
  3186. SH_PFC_PIN_GROUP(tpu0_to2),
  3187. SH_PFC_PIN_GROUP(tpu0_to3),
  3188. SH_PFC_PIN_GROUP(usb0),
  3189. SH_PFC_PIN_GROUP(usb1),
  3190. SH_PFC_PIN_GROUP(usb2),
  3191. SH_PFC_PIN_GROUP(vin0_data_g),
  3192. SH_PFC_PIN_GROUP(vin0_data_r),
  3193. SH_PFC_PIN_GROUP(vin0_data_b),
  3194. SH_PFC_PIN_GROUP(vin0_hsync_signal),
  3195. SH_PFC_PIN_GROUP(vin0_vsync_signal),
  3196. SH_PFC_PIN_GROUP(vin0_field_signal),
  3197. SH_PFC_PIN_GROUP(vin0_data_enable),
  3198. SH_PFC_PIN_GROUP(vin0_clk),
  3199. SH_PFC_PIN_GROUP(vin1_data),
  3200. SH_PFC_PIN_GROUP(vin1_clk),
  3201. };
  3202. static const char * const du_groups[] = {
  3203. "du_rgb666",
  3204. "du_rgb888",
  3205. "du_clk_out_0",
  3206. "du_clk_out_1",
  3207. "du_sync_0",
  3208. "du_sync_1",
  3209. "du_cde",
  3210. };
  3211. static const char * const du0_groups[] = {
  3212. "du0_clk_in",
  3213. };
  3214. static const char * const du1_groups[] = {
  3215. "du1_clk_in",
  3216. };
  3217. static const char * const du2_groups[] = {
  3218. "du2_clk_in",
  3219. };
  3220. static const char * const eth_groups[] = {
  3221. "eth_link",
  3222. "eth_magic",
  3223. "eth_mdio",
  3224. "eth_rmii",
  3225. };
  3226. static const char * const hscif0_groups[] = {
  3227. "hscif0_data",
  3228. "hscif0_clk",
  3229. "hscif0_ctrl",
  3230. "hscif0_data_b",
  3231. "hscif0_ctrl_b",
  3232. "hscif0_data_c",
  3233. "hscif0_ctrl_c",
  3234. "hscif0_data_d",
  3235. "hscif0_ctrl_d",
  3236. "hscif0_data_e",
  3237. "hscif0_ctrl_e",
  3238. "hscif0_data_f",
  3239. "hscif0_ctrl_f",
  3240. };
  3241. static const char * const hscif1_groups[] = {
  3242. "hscif1_data",
  3243. "hscif1_clk",
  3244. "hscif1_ctrl",
  3245. "hscif1_data_b",
  3246. "hscif1_clk_b",
  3247. "hscif1_ctrl_b",
  3248. };
  3249. static const char * const i2c1_groups[] = {
  3250. "i2c1",
  3251. "i2c1_b",
  3252. "i2c1_c",
  3253. };
  3254. static const char * const i2c2_groups[] = {
  3255. "i2c2",
  3256. "i2c2_b",
  3257. "i2c2_c",
  3258. "i2c2_d",
  3259. "i2c2_e",
  3260. };
  3261. static const char * const i2c3_groups[] = {
  3262. "i2c3",
  3263. };
  3264. static const char * const intc_groups[] = {
  3265. "intc_irq0",
  3266. "intc_irq1",
  3267. "intc_irq2",
  3268. "intc_irq3",
  3269. };
  3270. static const char * const mmc0_groups[] = {
  3271. "mmc0_data1",
  3272. "mmc0_data4",
  3273. "mmc0_data8",
  3274. "mmc0_ctrl",
  3275. };
  3276. static const char * const mmc1_groups[] = {
  3277. "mmc1_data1",
  3278. "mmc1_data4",
  3279. "mmc1_data8",
  3280. "mmc1_ctrl",
  3281. };
  3282. static const char * const msiof0_groups[] = {
  3283. "msiof0_clk",
  3284. "msiof0_sync",
  3285. "msiof0_ss1",
  3286. "msiof0_ss2",
  3287. "msiof0_rx",
  3288. "msiof0_tx",
  3289. };
  3290. static const char * const msiof1_groups[] = {
  3291. "msiof1_clk",
  3292. "msiof1_sync",
  3293. "msiof1_ss1",
  3294. "msiof1_ss2",
  3295. "msiof1_rx",
  3296. "msiof1_tx",
  3297. };
  3298. static const char * const msiof2_groups[] = {
  3299. "msiof2_clk",
  3300. "msiof2_sync",
  3301. "msiof2_ss1",
  3302. "msiof2_ss2",
  3303. "msiof2_rx",
  3304. "msiof2_tx",
  3305. };
  3306. static const char * const msiof3_groups[] = {
  3307. "msiof3_clk",
  3308. "msiof3_sync",
  3309. "msiof3_ss1",
  3310. "msiof3_ss2",
  3311. "msiof3_rx",
  3312. "msiof3_tx",
  3313. };
  3314. static const char * const scif0_groups[] = {
  3315. "scif0_data",
  3316. "scif0_clk",
  3317. "scif0_ctrl",
  3318. "scif0_data_b",
  3319. };
  3320. static const char * const scif1_groups[] = {
  3321. "scif1_data",
  3322. "scif1_clk",
  3323. "scif1_ctrl",
  3324. "scif1_data_b",
  3325. "scif1_data_c",
  3326. "scif1_data_d",
  3327. "scif1_clk_d",
  3328. "scif1_data_e",
  3329. "scif1_clk_e",
  3330. };
  3331. static const char * const scif2_groups[] = {
  3332. "scif2_data",
  3333. "scif2_clk",
  3334. "scif2_data_b",
  3335. };
  3336. static const char * const scifa0_groups[] = {
  3337. "scifa0_data",
  3338. "scifa0_clk",
  3339. "scifa0_ctrl",
  3340. "scifa0_data_b",
  3341. "scifa0_clk_b",
  3342. "scifa0_ctrl_b",
  3343. };
  3344. static const char * const scifa1_groups[] = {
  3345. "scifa1_data",
  3346. "scifa1_clk",
  3347. "scifa1_ctrl",
  3348. "scifa1_data_b",
  3349. "scifa1_clk_b",
  3350. "scifa1_ctrl_b",
  3351. "scifa1_data_c",
  3352. "scifa1_clk_c",
  3353. "scifa1_ctrl_c",
  3354. "scifa1_data_d",
  3355. "scifa1_clk_d",
  3356. "scifa1_ctrl_d",
  3357. };
  3358. static const char * const scifa2_groups[] = {
  3359. "scifa2_data",
  3360. "scifa2_clk",
  3361. "scifa2_ctrl",
  3362. "scifa2_data_b",
  3363. "scifa2_data_c",
  3364. "scifa2_clk_c",
  3365. };
  3366. static const char * const scifb0_groups[] = {
  3367. "scifb0_data",
  3368. "scifb0_clk",
  3369. "scifb0_ctrl",
  3370. "scifb0_data_b",
  3371. "scifb0_clk_b",
  3372. "scifb0_ctrl_b",
  3373. "scifb0_data_c",
  3374. };
  3375. static const char * const scifb1_groups[] = {
  3376. "scifb1_data",
  3377. "scifb1_clk",
  3378. "scifb1_ctrl",
  3379. "scifb1_data_b",
  3380. "scifb1_clk_b",
  3381. "scifb1_ctrl_b",
  3382. "scifb1_data_c",
  3383. "scifb1_data_d",
  3384. "scifb1_data_e",
  3385. "scifb1_clk_e",
  3386. "scifb1_data_f",
  3387. "scifb1_data_g",
  3388. "scifb1_clk_g",
  3389. };
  3390. static const char * const scifb2_groups[] = {
  3391. "scifb2_data",
  3392. "scifb2_clk",
  3393. "scifb2_ctrl",
  3394. "scifb2_data_b",
  3395. "scifb2_clk_b",
  3396. "scifb2_ctrl_b",
  3397. "scifb2_data_c",
  3398. };
  3399. static const char * const sdhi0_groups[] = {
  3400. "sdhi0_data1",
  3401. "sdhi0_data4",
  3402. "sdhi0_ctrl",
  3403. "sdhi0_cd",
  3404. "sdhi0_wp",
  3405. };
  3406. static const char * const sdhi1_groups[] = {
  3407. "sdhi1_data1",
  3408. "sdhi1_data4",
  3409. "sdhi1_ctrl",
  3410. "sdhi1_cd",
  3411. "sdhi1_wp",
  3412. };
  3413. static const char * const sdhi2_groups[] = {
  3414. "sdhi2_data1",
  3415. "sdhi2_data4",
  3416. "sdhi2_ctrl",
  3417. "sdhi2_cd",
  3418. "sdhi2_wp",
  3419. };
  3420. static const char * const sdhi3_groups[] = {
  3421. "sdhi3_data1",
  3422. "sdhi3_data4",
  3423. "sdhi3_ctrl",
  3424. "sdhi3_cd",
  3425. "sdhi3_wp",
  3426. };
  3427. static const char * const tpu0_groups[] = {
  3428. "tpu0_to0",
  3429. "tpu0_to1",
  3430. "tpu0_to2",
  3431. "tpu0_to3",
  3432. };
  3433. static const char * const usb0_groups[] = {
  3434. "usb0",
  3435. };
  3436. static const char * const usb1_groups[] = {
  3437. "usb1",
  3438. };
  3439. static const char * const usb2_groups[] = {
  3440. "usb2",
  3441. };
  3442. static const char * const vin0_groups[] = {
  3443. "vin0_data_g",
  3444. "vin0_data_r",
  3445. "vin0_data_b",
  3446. "vin0_hsync_signal",
  3447. "vin0_vsync_signal",
  3448. "vin0_field_signal",
  3449. "vin0_data_enable",
  3450. "vin0_clk",
  3451. };
  3452. static const char * const vin1_groups[] = {
  3453. "vin1_data",
  3454. "vin1_clk",
  3455. };
  3456. static const struct sh_pfc_function pinmux_functions[] = {
  3457. SH_PFC_FUNCTION(du),
  3458. SH_PFC_FUNCTION(du0),
  3459. SH_PFC_FUNCTION(du1),
  3460. SH_PFC_FUNCTION(du2),
  3461. SH_PFC_FUNCTION(eth),
  3462. SH_PFC_FUNCTION(hscif0),
  3463. SH_PFC_FUNCTION(hscif1),
  3464. SH_PFC_FUNCTION(i2c1),
  3465. SH_PFC_FUNCTION(i2c2),
  3466. SH_PFC_FUNCTION(i2c3),
  3467. SH_PFC_FUNCTION(intc),
  3468. SH_PFC_FUNCTION(mmc0),
  3469. SH_PFC_FUNCTION(mmc1),
  3470. SH_PFC_FUNCTION(msiof0),
  3471. SH_PFC_FUNCTION(msiof1),
  3472. SH_PFC_FUNCTION(msiof2),
  3473. SH_PFC_FUNCTION(msiof3),
  3474. SH_PFC_FUNCTION(scif0),
  3475. SH_PFC_FUNCTION(scif1),
  3476. SH_PFC_FUNCTION(scif2),
  3477. SH_PFC_FUNCTION(scifa0),
  3478. SH_PFC_FUNCTION(scifa1),
  3479. SH_PFC_FUNCTION(scifa2),
  3480. SH_PFC_FUNCTION(scifb0),
  3481. SH_PFC_FUNCTION(scifb1),
  3482. SH_PFC_FUNCTION(scifb2),
  3483. SH_PFC_FUNCTION(sdhi0),
  3484. SH_PFC_FUNCTION(sdhi1),
  3485. SH_PFC_FUNCTION(sdhi2),
  3486. SH_PFC_FUNCTION(sdhi3),
  3487. SH_PFC_FUNCTION(tpu0),
  3488. SH_PFC_FUNCTION(usb0),
  3489. SH_PFC_FUNCTION(usb1),
  3490. SH_PFC_FUNCTION(usb2),
  3491. SH_PFC_FUNCTION(vin0),
  3492. SH_PFC_FUNCTION(vin1),
  3493. };
  3494. static struct pinmux_cfg_reg pinmux_config_regs[] = {
  3495. { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1) {
  3496. GP_0_31_FN, FN_IP3_17_15,
  3497. GP_0_30_FN, FN_IP3_14_12,
  3498. GP_0_29_FN, FN_IP3_11_8,
  3499. GP_0_28_FN, FN_IP3_7_4,
  3500. GP_0_27_FN, FN_IP3_3_0,
  3501. GP_0_26_FN, FN_IP2_28_26,
  3502. GP_0_25_FN, FN_IP2_25_22,
  3503. GP_0_24_FN, FN_IP2_21_18,
  3504. GP_0_23_FN, FN_IP2_17_15,
  3505. GP_0_22_FN, FN_IP2_14_12,
  3506. GP_0_21_FN, FN_IP2_11_9,
  3507. GP_0_20_FN, FN_IP2_8_6,
  3508. GP_0_19_FN, FN_IP2_5_3,
  3509. GP_0_18_FN, FN_IP2_2_0,
  3510. GP_0_17_FN, FN_IP1_29_28,
  3511. GP_0_16_FN, FN_IP1_27_26,
  3512. GP_0_15_FN, FN_IP1_25_22,
  3513. GP_0_14_FN, FN_IP1_21_18,
  3514. GP_0_13_FN, FN_IP1_17_15,
  3515. GP_0_12_FN, FN_IP1_14_12,
  3516. GP_0_11_FN, FN_IP1_11_8,
  3517. GP_0_10_FN, FN_IP1_7_4,
  3518. GP_0_9_FN, FN_IP1_3_0,
  3519. GP_0_8_FN, FN_IP0_30_27,
  3520. GP_0_7_FN, FN_IP0_26_23,
  3521. GP_0_6_FN, FN_IP0_22_20,
  3522. GP_0_5_FN, FN_IP0_19_16,
  3523. GP_0_4_FN, FN_IP0_15_12,
  3524. GP_0_3_FN, FN_IP0_11_9,
  3525. GP_0_2_FN, FN_IP0_8_6,
  3526. GP_0_1_FN, FN_IP0_5_3,
  3527. GP_0_0_FN, FN_IP0_2_0 }
  3528. },
  3529. { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1) {
  3530. 0, 0,
  3531. 0, 0,
  3532. GP_1_29_FN, FN_IP6_13_11,
  3533. GP_1_28_FN, FN_IP6_10_9,
  3534. GP_1_27_FN, FN_IP6_8_6,
  3535. GP_1_26_FN, FN_IP6_5_3,
  3536. GP_1_25_FN, FN_IP6_2_0,
  3537. GP_1_24_FN, FN_IP5_29_27,
  3538. GP_1_23_FN, FN_IP5_26_24,
  3539. GP_1_22_FN, FN_IP5_23_21,
  3540. GP_1_21_FN, FN_IP5_20_18,
  3541. GP_1_20_FN, FN_IP5_17_15,
  3542. GP_1_19_FN, FN_IP5_14_13,
  3543. GP_1_18_FN, FN_IP5_12_10,
  3544. GP_1_17_FN, FN_IP5_9_6,
  3545. GP_1_16_FN, FN_IP5_5_3,
  3546. GP_1_15_FN, FN_IP5_2_0,
  3547. GP_1_14_FN, FN_IP4_29_27,
  3548. GP_1_13_FN, FN_IP4_26_24,
  3549. GP_1_12_FN, FN_IP4_23_21,
  3550. GP_1_11_FN, FN_IP4_20_18,
  3551. GP_1_10_FN, FN_IP4_17_15,
  3552. GP_1_9_FN, FN_IP4_14_12,
  3553. GP_1_8_FN, FN_IP4_11_9,
  3554. GP_1_7_FN, FN_IP4_8_6,
  3555. GP_1_6_FN, FN_IP4_5_3,
  3556. GP_1_5_FN, FN_IP4_2_0,
  3557. GP_1_4_FN, FN_IP3_31_29,
  3558. GP_1_3_FN, FN_IP3_28_26,
  3559. GP_1_2_FN, FN_IP3_25_23,
  3560. GP_1_1_FN, FN_IP3_22_20,
  3561. GP_1_0_FN, FN_IP3_19_18, }
  3562. },
  3563. { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1) {
  3564. 0, 0,
  3565. 0, 0,
  3566. GP_2_29_FN, FN_IP7_15_13,
  3567. GP_2_28_FN, FN_IP7_12_10,
  3568. GP_2_27_FN, FN_IP7_9_8,
  3569. GP_2_26_FN, FN_IP7_7_6,
  3570. GP_2_25_FN, FN_IP7_5_3,
  3571. GP_2_24_FN, FN_IP7_2_0,
  3572. GP_2_23_FN, FN_IP6_31_29,
  3573. GP_2_22_FN, FN_IP6_28_26,
  3574. GP_2_21_FN, FN_IP6_25_23,
  3575. GP_2_20_FN, FN_IP6_22_20,
  3576. GP_2_19_FN, FN_IP6_19_17,
  3577. GP_2_18_FN, FN_IP6_16_14,
  3578. GP_2_17_FN, FN_VI1_DATA7_VI1_B7,
  3579. GP_2_16_FN, FN_IP8_27,
  3580. GP_2_15_FN, FN_IP8_26,
  3581. GP_2_14_FN, FN_IP8_25_24,
  3582. GP_2_13_FN, FN_IP8_23_22,
  3583. GP_2_12_FN, FN_IP8_21_20,
  3584. GP_2_11_FN, FN_IP8_19_18,
  3585. GP_2_10_FN, FN_IP8_17_16,
  3586. GP_2_9_FN, FN_IP8_15_14,
  3587. GP_2_8_FN, FN_IP8_13_12,
  3588. GP_2_7_FN, FN_IP8_11_10,
  3589. GP_2_6_FN, FN_IP8_9_8,
  3590. GP_2_5_FN, FN_IP8_7_6,
  3591. GP_2_4_FN, FN_IP8_5_4,
  3592. GP_2_3_FN, FN_IP8_3_2,
  3593. GP_2_2_FN, FN_IP8_1_0,
  3594. GP_2_1_FN, FN_IP7_30_29,
  3595. GP_2_0_FN, FN_IP7_28_27 }
  3596. },
  3597. { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1) {
  3598. GP_3_31_FN, FN_IP11_21_18,
  3599. GP_3_30_FN, FN_IP11_17_15,
  3600. GP_3_29_FN, FN_IP11_14_13,
  3601. GP_3_28_FN, FN_IP11_12_11,
  3602. GP_3_27_FN, FN_IP11_10_9,
  3603. GP_3_26_FN, FN_IP11_8_7,
  3604. GP_3_25_FN, FN_IP11_6_5,
  3605. GP_3_24_FN, FN_IP11_4,
  3606. GP_3_23_FN, FN_IP11_3_0,
  3607. GP_3_22_FN, FN_IP10_29_26,
  3608. GP_3_21_FN, FN_IP10_25_23,
  3609. GP_3_20_FN, FN_IP10_22_19,
  3610. GP_3_19_FN, FN_IP10_18_15,
  3611. GP_3_18_FN, FN_IP10_14_11,
  3612. GP_3_17_FN, FN_IP10_10_7,
  3613. GP_3_16_FN, FN_IP10_6_4,
  3614. GP_3_15_FN, FN_IP10_3_0,
  3615. GP_3_14_FN, FN_IP9_31_28,
  3616. GP_3_13_FN, FN_IP9_27_26,
  3617. GP_3_12_FN, FN_IP9_25_24,
  3618. GP_3_11_FN, FN_IP9_23_22,
  3619. GP_3_10_FN, FN_IP9_21_20,
  3620. GP_3_9_FN, FN_IP9_19_18,
  3621. GP_3_8_FN, FN_IP9_17_16,
  3622. GP_3_7_FN, FN_IP9_15_12,
  3623. GP_3_6_FN, FN_IP9_11_8,
  3624. GP_3_5_FN, FN_IP9_7_6,
  3625. GP_3_4_FN, FN_IP9_5_4,
  3626. GP_3_3_FN, FN_IP9_3_2,
  3627. GP_3_2_FN, FN_IP9_1_0,
  3628. GP_3_1_FN, FN_IP8_30_29,
  3629. GP_3_0_FN, FN_IP8_28 }
  3630. },
  3631. { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1) {
  3632. GP_4_31_FN, FN_IP14_18_16,
  3633. GP_4_30_FN, FN_IP14_15_12,
  3634. GP_4_29_FN, FN_IP14_11_9,
  3635. GP_4_28_FN, FN_IP14_8_6,
  3636. GP_4_27_FN, FN_IP14_5_3,
  3637. GP_4_26_FN, FN_IP14_2_0,
  3638. GP_4_25_FN, FN_IP13_30_29,
  3639. GP_4_24_FN, FN_IP13_28_26,
  3640. GP_4_23_FN, FN_IP13_25_23,
  3641. GP_4_22_FN, FN_IP13_22_19,
  3642. GP_4_21_FN, FN_IP13_18_16,
  3643. GP_4_20_FN, FN_IP13_15_13,
  3644. GP_4_19_FN, FN_IP13_12_10,
  3645. GP_4_18_FN, FN_IP13_9_7,
  3646. GP_4_17_FN, FN_IP13_6_3,
  3647. GP_4_16_FN, FN_IP13_2_0,
  3648. GP_4_15_FN, FN_IP12_30_28,
  3649. GP_4_14_FN, FN_IP12_27_25,
  3650. GP_4_13_FN, FN_IP12_24_23,
  3651. GP_4_12_FN, FN_IP12_22_20,
  3652. GP_4_11_FN, FN_IP12_19_17,
  3653. GP_4_10_FN, FN_IP12_16_14,
  3654. GP_4_9_FN, FN_IP12_13_11,
  3655. GP_4_8_FN, FN_IP12_10_8,
  3656. GP_4_7_FN, FN_IP12_7_6,
  3657. GP_4_6_FN, FN_IP12_5_4,
  3658. GP_4_5_FN, FN_IP12_3_2,
  3659. GP_4_4_FN, FN_IP12_1_0,
  3660. GP_4_3_FN, FN_IP11_31_30,
  3661. GP_4_2_FN, FN_IP11_29_27,
  3662. GP_4_1_FN, FN_IP11_26_24,
  3663. GP_4_0_FN, FN_IP11_23_22 }
  3664. },
  3665. { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1) {
  3666. GP_5_31_FN, FN_IP7_24_22,
  3667. GP_5_30_FN, FN_IP7_21_19,
  3668. GP_5_29_FN, FN_IP7_18_16,
  3669. GP_5_28_FN, FN_DU_DOTCLKIN2,
  3670. GP_5_27_FN, FN_IP7_26_25,
  3671. GP_5_26_FN, FN_DU_DOTCLKIN0,
  3672. GP_5_25_FN, FN_AVS2,
  3673. GP_5_24_FN, FN_AVS1,
  3674. GP_5_23_FN, FN_USB2_OVC,
  3675. GP_5_22_FN, FN_USB2_PWEN,
  3676. GP_5_21_FN, FN_IP16_7,
  3677. GP_5_20_FN, FN_IP16_6,
  3678. GP_5_19_FN, FN_USB0_OVC_VBUS,
  3679. GP_5_18_FN, FN_USB0_PWEN,
  3680. GP_5_17_FN, FN_IP16_5_3,
  3681. GP_5_16_FN, FN_IP16_2_0,
  3682. GP_5_15_FN, FN_IP15_29_28,
  3683. GP_5_14_FN, FN_IP15_27_26,
  3684. GP_5_13_FN, FN_IP15_25_23,
  3685. GP_5_12_FN, FN_IP15_22_20,
  3686. GP_5_11_FN, FN_IP15_19_18,
  3687. GP_5_10_FN, FN_IP15_17_16,
  3688. GP_5_9_FN, FN_IP15_15_14,
  3689. GP_5_8_FN, FN_IP15_13_12,
  3690. GP_5_7_FN, FN_IP15_11_9,
  3691. GP_5_6_FN, FN_IP15_8_6,
  3692. GP_5_5_FN, FN_IP15_5_3,
  3693. GP_5_4_FN, FN_IP15_2_0,
  3694. GP_5_3_FN, FN_IP14_30_28,
  3695. GP_5_2_FN, FN_IP14_27_25,
  3696. GP_5_1_FN, FN_IP14_24_22,
  3697. GP_5_0_FN, FN_IP14_21_19 }
  3698. },
  3699. { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
  3700. 1, 4, 4, 3, 4, 4, 3, 3, 3, 3) {
  3701. /* IP0_31 [1] */
  3702. 0, 0,
  3703. /* IP0_30_27 [4] */
  3704. FN_D8, FN_SCIFA1_SCK_C, FN_AVB_TXD0, 0,
  3705. FN_VI0_G0, FN_VI0_G0_B, FN_VI2_DATA0_VI2_B0,
  3706. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3707. /* IP0_26_23 [4] */
  3708. FN_D7, FN_AD_DI_B, FN_IIC2_SDA_C,
  3709. FN_VI3_DATA7, FN_VI0_R3, FN_VI0_R3_B, FN_I2C2_SDA_C,
  3710. FN_TCLK1, 0, 0, 0, 0, 0, 0, 0, 0,
  3711. /* IP0_22_20 [3] */
  3712. FN_D6, FN_IIC2_SCL_C, FN_VI3_DATA6, FN_VI0_R2, FN_VI0_R2_B,
  3713. FN_I2C2_SCL_C, 0, 0,
  3714. /* IP0_19_16 [4] */
  3715. FN_D5, FN_SCIFB1_TXD_F, FN_SCIFB0_TXD_C, FN_VI3_DATA5,
  3716. FN_VI0_R1, FN_VI0_R1_B, FN_TX0_B,
  3717. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3718. /* IP0_15_12 [4] */
  3719. FN_D4, FN_SCIFB1_RXD_F, FN_SCIFB0_RXD_C, FN_VI3_DATA4,
  3720. FN_VI0_R0, FN_VI0_R0_B, FN_RX0_B,
  3721. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3722. /* IP0_11_9 [3] */
  3723. FN_D3, FN_MSIOF3_TXD_B, FN_VI3_DATA3, FN_VI0_G7, FN_VI0_G7_B,
  3724. 0, 0, 0,
  3725. /* IP0_8_6 [3] */
  3726. FN_D2, FN_MSIOF3_RXD_B, FN_VI3_DATA2, FN_VI0_G6, FN_VI0_G6_B,
  3727. 0, 0, 0,
  3728. /* IP0_5_3 [3] */
  3729. FN_D1, FN_MSIOF3_SYNC_B, FN_VI3_DATA1, FN_VI0_G5, FN_VI0_G5_B,
  3730. 0, 0, 0,
  3731. /* IP0_2_0 [3] */
  3732. FN_D0, FN_MSIOF3_SCK_B, FN_VI3_DATA0, FN_VI0_G4, FN_VI0_G4_B,
  3733. 0, 0, 0, }
  3734. },
  3735. { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
  3736. 2, 2, 2, 4, 4, 3, 3, 4, 4, 4) {
  3737. /* IP1_31_30 [2] */
  3738. 0, 0, 0, 0,
  3739. /* IP1_29_28 [2] */
  3740. FN_A1, FN_PWM4, 0, 0,
  3741. /* IP1_27_26 [2] */
  3742. FN_A0, FN_PWM3, 0, 0,
  3743. /* IP1_25_22 [4] */
  3744. FN_D15, FN_SCIFB1_TXD_C, FN_AVB_TXD7, FN_TX1_B,
  3745. FN_VI0_FIELD, FN_VI0_FIELD_B, FN_VI2_DATA7_VI2_B7,
  3746. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3747. /* IP1_21_18 [4] */
  3748. FN_D14, FN_SCIFB1_RXD_C, FN_AVB_TXD6, FN_RX1_B,
  3749. FN_VI0_CLKENB, FN_VI0_CLKENB_B, FN_VI2_DATA6_VI2_B6,
  3750. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3751. /* IP1_17_15 [3] */
  3752. FN_D13, FN_AVB_TXD5, FN_VI0_VSYNC_N,
  3753. FN_VI0_VSYNC_N_B, FN_VI2_DATA5_VI2_B5,
  3754. 0, 0, 0,
  3755. /* IP1_14_12 [3] */
  3756. FN_D12, FN_SCIFA1_RTS_N_C, FN_AVB_TXD4,
  3757. FN_VI0_HSYNC_N, FN_VI0_HSYNC_N_B, FN_VI2_DATA4_VI2_B4,
  3758. 0, 0,
  3759. /* IP1_11_8 [4] */
  3760. FN_D11, FN_SCIFA1_CTS_N_C, FN_AVB_TXD3, 0,
  3761. FN_VI0_G3, FN_VI0_G3_B, FN_VI2_DATA3_VI2_B3,
  3762. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3763. /* IP1_7_4 [4] */
  3764. FN_D10, FN_SCIFA1_TXD_C, FN_AVB_TXD2, 0,
  3765. FN_VI0_G2, FN_VI0_G2_B, FN_VI2_DATA2_VI2_B2,
  3766. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3767. /* IP1_3_0 [4] */
  3768. FN_D9, FN_SCIFA1_RXD_C, FN_AVB_TXD1, 0,
  3769. FN_VI0_G1, FN_VI0_G1_B, FN_VI2_DATA1_VI2_B1,
  3770. 0, 0, 0, 0, 0, 0, 0, 0, 0, }
  3771. },
  3772. { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
  3773. 3, 3, 4, 4, 3, 3, 3, 3, 3, 3) {
  3774. /* IP2_31_29 [3] */
  3775. 0, 0, 0, 0, 0, 0, 0, 0,
  3776. /* IP2_28_26 [3] */
  3777. FN_A10, FN_SSI_SDATA5_B, FN_MSIOF2_SYNC, FN_VI0_R6,
  3778. FN_VI0_R6_B, FN_VI2_DATA2_VI2_B2_B, 0, 0,
  3779. /* IP2_25_22 [4] */
  3780. FN_A9, FN_SCIFA1_CTS_N_B, FN_SSI_WS5_B, FN_VI0_R5,
  3781. FN_VI0_R5_B, FN_SCIFB2_TXD_C, FN_TX2_B, FN_VI2_DATA1_VI2_B1_B,
  3782. 0, 0, 0, 0, 0, 0, 0, 0,
  3783. /* IP2_21_18 [4] */
  3784. FN_A8, FN_SCIFA1_RXD_B, FN_SSI_SCK5_B, FN_VI0_R4,
  3785. FN_VI0_R4_B, FN_SCIFB2_RXD_C, FN_RX2_B, FN_VI2_DATA0_VI2_B0_B,
  3786. 0, 0, 0, 0, 0, 0, 0, 0,
  3787. /* IP2_17_15 [3] */
  3788. FN_A7, FN_SCIFA1_SCK_B, FN_AUDIO_CLKOUT_B, FN_TPU0TO3,
  3789. 0, 0, 0, 0,
  3790. /* IP2_14_12 [3] */
  3791. FN_A6, FN_SCIFA1_RTS_N_B, FN_TPU0TO2, 0, 0, 0, 0, 0,
  3792. /* IP2_11_9 [3] */
  3793. FN_A5, FN_SCIFA1_TXD_B, FN_TPU0TO1, 0, 0, 0, 0, 0,
  3794. /* IP2_8_6 [3] */
  3795. FN_A4, FN_MSIOF1_TXD_B, FN_TPU0TO0, 0, 0, 0, 0, 0,
  3796. /* IP2_5_3 [3] */
  3797. FN_A3, FN_PWM6, FN_MSIOF1_SS2_B, 0, 0, 0, 0, 0,
  3798. /* IP2_2_0 [3] */
  3799. FN_A2, FN_PWM5, FN_MSIOF1_SS1_B, 0, 0, 0, 0, 0, }
  3800. },
  3801. { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
  3802. 3, 3, 3, 3, 2, 3, 3, 4, 4, 4) {
  3803. /* IP3_31_29 [3] */
  3804. FN_A20, FN_SPCLK, FN_VI1_R3, FN_VI1_R3_B, FN_VI2_G4,
  3805. 0, 0, 0,
  3806. /* IP3_28_26 [3] */
  3807. FN_A19, FN_AD_NCS_N_B, FN_ATACS01_N, FN_EX_WAIT0_B,
  3808. 0, 0, 0, 0,
  3809. /* IP3_25_23 [3] */
  3810. FN_A18, FN_AD_CLK_B, FN_ATAG1_N, 0, 0, 0, 0, 0,
  3811. /* IP3_22_20 [3] */
  3812. FN_A17, FN_AD_DO_B, FN_ATADIR1_N, 0, 0, 0, 0, 0,
  3813. /* IP3_19_18 [2] */
  3814. FN_A16, FN_ATAWR1_N, 0, 0,
  3815. /* IP3_17_15 [3] */
  3816. FN_A15, FN_SCIFB2_SCK_B, FN_ATARD1_N, FN_MSIOF2_SS2,
  3817. 0, 0, 0, 0,
  3818. /* IP3_14_12 [3] */
  3819. FN_A14, FN_SCIFB2_TXD_B, FN_ATACS11_N, FN_MSIOF2_SS1,
  3820. 0, 0, 0, 0,
  3821. /* IP3_11_8 [4] */
  3822. FN_A13, FN_SCIFB2_RTS_N_B, FN_EX_WAIT2,
  3823. FN_MSIOF2_RXD, FN_VI1_R2, FN_VI1_R2_B, FN_VI2_G2,
  3824. FN_VI2_DATA5_VI2_B5_B, 0, 0, 0, 0, 0, 0, 0, 0,
  3825. /* IP3_7_4 [4] */
  3826. FN_A12, FN_SCIFB2_RXD_B, FN_MSIOF2_TXD, FN_VI1_R1,
  3827. FN_VI1_R1_B, FN_VI2_G1, FN_VI2_DATA4_VI2_B4_B,
  3828. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3829. /* IP3_3_0 [4] */
  3830. FN_A11, FN_SCIFB2_CTS_N_B, FN_MSIOF2_SCK, FN_VI1_R0,
  3831. FN_VI1_R0_B, FN_VI2_G0, FN_VI2_DATA3_VI2_B3_B, 0,
  3832. 0, 0, 0, 0, 0, 0, 0, 0, }
  3833. },
  3834. { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
  3835. 2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3) {
  3836. /* IP4_31_30 [2] */
  3837. 0, 0, 0, 0,
  3838. /* IP4_29_27 [3] */
  3839. FN_EX_CS2_N, FN_GPS_SIGN, FN_HRTS1_N_B,
  3840. FN_VI3_CLKENB, FN_VI1_G0, FN_VI1_G0_B, FN_VI2_R2, 0,
  3841. /* IP4_26_24 [3] */
  3842. FN_EX_CS1_N, FN_GPS_CLK, FN_HCTS1_N_B, FN_VI1_FIELD,
  3843. FN_VI1_FIELD_B, FN_VI2_R1, 0, 0,
  3844. /* IP4_23_21 [3] */
  3845. FN_EX_CS0_N, FN_HRX1_B, FN_VI1_G5, FN_VI1_G5_B, FN_VI2_R0,
  3846. FN_HTX0_B, FN_MSIOF0_SS1_B, 0,
  3847. /* IP4_20_18 [3] */
  3848. FN_CS1_N_A26, FN_SPEEDIN, FN_VI0_R7, FN_VI0_R7_B,
  3849. FN_VI2_CLK, FN_VI2_CLK_B, 0, 0,
  3850. /* IP4_17_15 [3] */
  3851. FN_CS0_N, FN_VI1_R6, FN_VI1_R6_B, FN_VI2_G3, FN_MSIOF0_SS2_B,
  3852. 0, 0, 0,
  3853. /* IP4_14_12 [3] */
  3854. FN_A25, FN_SSL, FN_VI1_G6, FN_VI1_G6_B, FN_VI2_FIELD,
  3855. FN_VI2_FIELD_B, 0, 0,
  3856. /* IP4_11_9 [3] */
  3857. FN_A24, FN_IO3, FN_VI1_R7, FN_VI1_R7_B, FN_VI2_CLKENB,
  3858. FN_VI2_CLKENB_B, 0, 0,
  3859. /* IP4_8_6 [3] */
  3860. FN_A23, FN_IO2, FN_VI1_G7, FN_VI1_G7_B, FN_VI2_G7, 0, 0, 0,
  3861. /* IP4_5_3 [3] */
  3862. FN_A22, FN_MISO_IO1, FN_VI1_R5, FN_VI1_R5_B, FN_VI2_G6, 0, 0, 0,
  3863. /* IP4_2_0 [3] */
  3864. FN_A21, FN_MOSI_IO0, FN_VI1_R4, FN_VI1_R4_B, FN_VI2_G5, 0, 0, 0,
  3865. }
  3866. },
  3867. { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
  3868. 2, 3, 3, 3, 3, 3, 2, 3, 4, 3, 3) {
  3869. /* IP5_31_30 [2] */
  3870. 0, 0, 0, 0,
  3871. /* IP5_29_27 [3] */
  3872. FN_DREQ0_N, FN_VI1_HSYNC_N, FN_VI1_HSYNC_N_B, FN_VI2_R7,
  3873. FN_SSI_SCK78_C, FN_SSI_WS78_B, 0, 0,
  3874. /* IP5_26_24 [3] */
  3875. FN_EX_WAIT0, FN_IRQ3, FN_INTC_IRQ3_N,
  3876. FN_VI3_CLK, FN_SCIFA0_RTS_N_B, FN_HRX0_B,
  3877. FN_MSIOF0_SCK_B, 0,
  3878. /* IP5_23_21 [3] */
  3879. FN_WE1_N, FN_IERX, FN_CAN1_RX, FN_VI1_G4,
  3880. FN_VI1_G4_B, FN_VI2_R6, FN_SCIFA0_CTS_N_B,
  3881. FN_IERX_C, 0,
  3882. /* IP5_20_18 [3] */
  3883. FN_WE0_N, FN_IECLK, FN_CAN_CLK,
  3884. FN_VI2_VSYNC_N, FN_SCIFA0_TXD_B, FN_VI2_VSYNC_N_B, 0, 0,
  3885. /* IP5_17_15 [3] */
  3886. FN_RD_WR_N, FN_VI1_G3, FN_VI1_G3_B, FN_VI2_R5, FN_SCIFA0_RXD_B,
  3887. FN_INTC_IRQ4_N, 0, 0,
  3888. /* IP5_14_13 [2] */
  3889. FN_RD_N, FN_CAN0_TX, FN_SCIFA0_SCK_B, 0,
  3890. /* IP5_12_10 [3] */
  3891. FN_BS_N, FN_IETX, FN_HTX1_B, FN_CAN1_TX, FN_DRACK0, FN_IETX_C,
  3892. 0, 0,
  3893. /* IP5_9_6 [4] */
  3894. FN_EX_CS5_N, FN_CAN0_RX, FN_MSIOF1_RXD_B, FN_VI3_VSYNC_N,
  3895. FN_VI1_G2, FN_VI1_G2_B, FN_VI2_R4, FN_IIC1_SDA, FN_INTC_EN1_N,
  3896. FN_I2C1_SDA, 0, 0, 0, 0, 0, 0,
  3897. /* IP5_5_3 [3] */
  3898. FN_EX_CS4_N, FN_MSIOF1_SCK_B, FN_VI3_HSYNC_N,
  3899. FN_VI2_HSYNC_N, FN_IIC1_SCL, FN_VI2_HSYNC_N_B,
  3900. FN_INTC_EN0_N, FN_I2C1_SCL,
  3901. /* IP5_2_0 [3] */
  3902. FN_EX_CS3_N, FN_GPS_MAG, FN_VI3_FIELD, FN_VI1_G1, FN_VI1_G1_B,
  3903. FN_VI2_R3, 0, 0, }
  3904. },
  3905. { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
  3906. 3, 3, 3, 3, 3, 3, 3, 2, 3, 3, 3) {
  3907. /* IP6_31_29 [3] */
  3908. FN_ETH_REF_CLK, 0, FN_HCTS0_N_E,
  3909. FN_STP_IVCXO27_1_B, FN_HRX0_F, 0, 0, 0,
  3910. /* IP6_28_26 [3] */
  3911. FN_ETH_LINK, 0, FN_HTX0_E,
  3912. FN_STP_IVCXO27_0_B, FN_SCIFB1_TXD_G, FN_TX1_E, 0, 0,
  3913. /* IP6_25_23 [3] */
  3914. FN_ETH_RXD1, 0, FN_HRX0_E, FN_STP_ISSYNC_0_B,
  3915. FN_TS_SCK0_D, FN_GLO_I1_C, FN_SCIFB1_RXD_G, FN_RX1_E,
  3916. /* IP6_22_20 [3] */
  3917. FN_ETH_RXD0, 0, FN_STP_ISEN_0_B, FN_TS_SDAT0_D,
  3918. FN_GLO_I0_C, FN_SCIFB1_SCK_G, FN_SCK1_E, 0,
  3919. /* IP6_19_17 [3] */
  3920. FN_ETH_RX_ER, 0, FN_STP_ISD_0_B,
  3921. FN_TS_SPSYNC0_D, FN_GLO_Q1_C, FN_IIC2_SDA_E, FN_I2C2_SDA_E, 0,
  3922. /* IP6_16_14 [3] */
  3923. FN_ETH_CRS_DV, 0, FN_STP_ISCLK_0_B,
  3924. FN_TS_SDEN0_D, FN_GLO_Q0_C, FN_IIC2_SCL_E,
  3925. FN_I2C2_SCL_E, 0,
  3926. /* IP6_13_11 [3] */
  3927. FN_DACK2, FN_IRQ2, FN_INTC_IRQ2_N,
  3928. FN_SSI_SDATA6_B, FN_HRTS0_N_B, FN_MSIOF0_RXD_B, 0, 0,
  3929. /* IP6_10_9 [2] */
  3930. FN_DREQ2_N, FN_HSCK1_B, FN_HCTS0_N_B, FN_MSIOF0_TXD_B,
  3931. /* IP6_8_6 [3] */
  3932. FN_DACK1, FN_IRQ1, FN_INTC_IRQ1_N, FN_SSI_WS6_B,
  3933. FN_SSI_SDATA8_C, 0, 0, 0,
  3934. /* IP6_5_3 [3] */
  3935. FN_DREQ1_N, FN_VI1_CLKENB, FN_VI1_CLKENB_B,
  3936. FN_SSI_SDATA7_C, FN_SSI_SCK78_B, 0, 0, 0,
  3937. /* IP6_2_0 [3] */
  3938. FN_DACK0, FN_IRQ0, FN_INTC_IRQ0_N, FN_SSI_SCK6_B,
  3939. FN_VI1_VSYNC_N, FN_VI1_VSYNC_N_B, FN_SSI_WS78_C, 0, }
  3940. },
  3941. { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
  3942. 1, 2, 2, 2, 3, 3, 3, 3, 3, 2, 2, 3, 3) {
  3943. /* IP7_31 [1] */
  3944. 0, 0,
  3945. /* IP7_30_29 [2] */
  3946. FN_VI0_DATA0_VI0_B0, FN_ATACS10_N, FN_AVB_RXD2, 0,
  3947. /* IP7_28_27 [2] */
  3948. FN_VI0_CLK, FN_ATACS00_N, FN_AVB_RXD1, 0,
  3949. /* IP7_26_25 [2] */
  3950. FN_DU_DOTCLKIN1, FN_AUDIO_CLKC, FN_AUDIO_CLKOUT_C, 0,
  3951. /* IP7_24_22 [3] */
  3952. FN_PWM2, FN_PWMFSW0, FN_SCIFA2_RXD_C, FN_PCMWE_N, FN_IECLK_C,
  3953. 0, 0, 0,
  3954. /* IP7_21_19 [3] */
  3955. FN_PWM1, FN_SCIFA2_TXD_C, FN_STP_ISSYNC_1_B, FN_TS_SCK1_C,
  3956. FN_GLO_RFON_C, FN_PCMOE_N, 0, 0,
  3957. /* IP7_18_16 [3] */
  3958. FN_PWM0, FN_SCIFA2_SCK_C, FN_STP_ISEN_1_B, FN_TS_SDAT1_C,
  3959. FN_GLO_SS_C, 0, 0, 0,
  3960. /* IP7_15_13 [3] */
  3961. FN_ETH_MDC, 0, FN_STP_ISD_1_B,
  3962. FN_TS_SPSYNC1_C, FN_GLO_SDATA_C, 0, 0, 0,
  3963. /* IP7_12_10 [3] */
  3964. FN_ETH_TXD0, 0, FN_STP_ISCLK_1_B, FN_TS_SDEN1_C,
  3965. FN_GLO_SCLK_C, 0, 0, 0,
  3966. /* IP7_9_8 [2] */
  3967. FN_ETH_MAGIC, 0, FN_SIM0_RST_C, 0,
  3968. /* IP7_7_6 [2] */
  3969. FN_ETH_TX_EN, 0, FN_SIM0_CLK_C, FN_HRTS0_N_F,
  3970. /* IP7_5_3 [3] */
  3971. FN_ETH_TXD1, 0, FN_HTX0_F, FN_BPFCLK_G, 0, 0, 0, 0,
  3972. /* IP7_2_0 [3] */
  3973. FN_ETH_MDIO, 0, FN_HRTS0_N_E,
  3974. FN_SIM0_D_C, FN_HCTS0_N_F, 0, 0, 0, }
  3975. },
  3976. { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
  3977. 1, 2, 1, 1, 1, 2, 2, 2, 2, 2, 2,
  3978. 2, 2, 2, 2, 2, 2, 2) {
  3979. /* IP8_31 [1] */
  3980. 0, 0,
  3981. /* IP8_30_29 [2] */
  3982. FN_SD0_CMD, FN_SCIFB1_SCK_B, FN_VI1_DATA1_VI1_B1_B, 0,
  3983. /* IP8_28 [1] */
  3984. FN_SD0_CLK, FN_VI1_DATA0_VI1_B0_B,
  3985. /* IP8_27 [1] */
  3986. FN_VI1_DATA6_VI1_B6, FN_AVB_GTXREFCLK,
  3987. /* IP8_26 [1] */
  3988. FN_VI1_DATA5_VI1_B5, FN_AVB_PHY_INT,
  3989. /* IP8_25_24 [2] */
  3990. FN_VI1_DATA4_VI1_B4, FN_SCIFA1_RTS_N_D,
  3991. FN_AVB_MAGIC, 0,
  3992. /* IP8_23_22 [2] */
  3993. FN_VI1_DATA3_VI1_B3, FN_SCIFA1_CTS_N_D, FN_AVB_GTX_CLK, 0,
  3994. /* IP8_21_20 [2] */
  3995. FN_VI1_DATA2_VI1_B2, FN_SCIFA1_TXD_D, FN_AVB_MDIO, 0,
  3996. /* IP8_19_18 [2] */
  3997. FN_VI1_DATA1_VI1_B1, FN_SCIFA1_RXD_D, FN_AVB_MDC, 0,
  3998. /* IP8_17_16 [2] */
  3999. FN_VI1_DATA0_VI1_B0, FN_SCIFA1_SCK_D, FN_AVB_CRS, 0,
  4000. /* IP8_15_14 [2] */
  4001. FN_VI1_CLK, FN_AVB_RX_DV, 0, 0,
  4002. /* IP8_13_12 [2] */
  4003. FN_VI0_DATA7_VI0_B7, FN_AVB_RX_CLK, 0, 0,
  4004. /* IP8_11_10 [2] */
  4005. FN_VI0_DATA6_VI0_B6, FN_AVB_RX_ER, 0, 0,
  4006. /* IP8_9_8 [2] */
  4007. FN_VI0_DATA5_VI0_B5, FN_EX_WAIT1, FN_AVB_RXD7, 0,
  4008. /* IP8_7_6 [2] */
  4009. FN_VI0_DATA4_VI0_B4, FN_ATAG0_N, FN_AVB_RXD6, 0,
  4010. /* IP8_5_4 [2] */
  4011. FN_VI0_DATA3_VI0_B3, FN_ATADIR0_N, FN_AVB_RXD5, 0,
  4012. /* IP8_3_2 [2] */
  4013. FN_VI0_DATA2_VI0_B2, FN_ATAWR0_N, FN_AVB_RXD4, 0,
  4014. /* IP8_1_0 [2] */
  4015. FN_VI0_DATA1_VI0_B1, FN_ATARD0_N, FN_AVB_RXD3, 0, }
  4016. },
  4017. { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
  4018. 4, 2, 2, 2, 2, 2, 2, 4, 4, 2, 2, 2, 2) {
  4019. /* IP9_31_28 [4] */
  4020. FN_SD1_CD, FN_MMC1_D6, FN_TS_SDEN1, FN_USB1_EXTP,
  4021. FN_GLO_SS, FN_VI0_CLK_B, FN_IIC2_SCL_D, FN_I2C2_SCL_D,
  4022. FN_SIM0_CLK_B, FN_VI3_CLK_B, 0, 0, 0, 0, 0, 0,
  4023. /* IP9_27_26 [2] */
  4024. FN_SD1_DAT3, FN_AVB_RXD0, 0, FN_SCIFB0_RTS_N_B,
  4025. /* IP9_25_24 [2] */
  4026. FN_SD1_DAT2, FN_AVB_COL, 0, FN_SCIFB0_CTS_N_B,
  4027. /* IP9_23_22 [2] */
  4028. FN_SD1_DAT1, FN_AVB_LINK, 0, FN_SCIFB0_TXD_B,
  4029. /* IP9_21_20 [2] */
  4030. FN_SD1_DAT0, FN_AVB_TX_CLK, 0, FN_SCIFB0_RXD_B,
  4031. /* IP9_19_18 [2] */
  4032. FN_SD1_CMD, FN_AVB_TX_ER, 0, FN_SCIFB0_SCK_B,
  4033. /* IP9_17_16 [2] */
  4034. FN_SD1_CLK, FN_AVB_TX_EN, 0, 0,
  4035. /* IP9_15_12 [4] */
  4036. FN_SD0_WP, FN_MMC0_D7, FN_TS_SPSYNC0_B, FN_USB0_IDIN,
  4037. FN_GLO_SDATA, FN_VI1_DATA7_VI1_B7_B, FN_IIC1_SDA_B,
  4038. FN_I2C1_SDA_B, FN_VI2_DATA7_VI2_B7_B, 0, 0, 0, 0, 0, 0, 0,
  4039. /* IP9_11_8 [4] */
  4040. FN_SD0_CD, FN_MMC0_D6, FN_TS_SDEN0_B, FN_USB0_EXTP,
  4041. FN_GLO_SCLK, FN_VI1_DATA6_VI1_B6_B, FN_IIC1_SCL_B,
  4042. FN_I2C1_SCL_B, FN_VI2_DATA6_VI2_B6_B, 0, 0, 0, 0, 0, 0, 0,
  4043. /* IP9_7_6 [2] */
  4044. FN_SD0_DAT3, FN_SCIFB1_RTS_N_B, FN_VI1_DATA5_VI1_B5_B, 0,
  4045. /* IP9_5_4 [2] */
  4046. FN_SD0_DAT2, FN_SCIFB1_CTS_N_B, FN_VI1_DATA4_VI1_B4_B, 0,
  4047. /* IP9_3_2 [2] */
  4048. FN_SD0_DAT1, FN_SCIFB1_TXD_B, FN_VI1_DATA3_VI1_B3_B, 0,
  4049. /* IP9_1_0 [2] */
  4050. FN_SD0_DAT0, FN_SCIFB1_RXD_B, FN_VI1_DATA2_VI1_B2_B, 0, }
  4051. },
  4052. { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
  4053. 2, 4, 3, 4, 4, 4, 4, 3, 4) {
  4054. /* IP10_31_30 [2] */
  4055. 0, 0, 0, 0,
  4056. /* IP10_29_26 [4] */
  4057. FN_SD2_CD, FN_MMC0_D4, FN_TS_SDAT0_B, FN_USB2_EXTP, FN_GLO_I0,
  4058. FN_VI0_DATA6_VI0_B6_B, FN_HCTS0_N_D, FN_TS_SDAT1_B,
  4059. FN_GLO_I0_B, FN_VI3_DATA6_B, 0, 0, 0, 0, 0, 0,
  4060. /* IP10_25_23 [3] */
  4061. FN_SD2_DAT3, FN_MMC0_D3, FN_SIM0_RST, FN_VI0_DATA5_VI0_B5_B,
  4062. FN_HTX0_D, FN_TS_SPSYNC1_B, FN_GLO_Q1_B, FN_VI3_DATA5_B,
  4063. /* IP10_22_19 [4] */
  4064. FN_SD2_DAT2, FN_MMC0_D2, FN_BPFCLK_B, 0,
  4065. FN_VI0_DATA4_VI0_B4_B, FN_HRX0_D, FN_TS_SDEN1_B,
  4066. FN_GLO_Q0_B, FN_VI3_DATA4_B, 0, 0, 0, 0, 0, 0, 0,
  4067. /* IP10_18_15 [4] */
  4068. FN_SD2_DAT1, FN_MMC0_D1, FN_FMIN_B, 0,
  4069. FN_VI0_DATA3_VI0_B3_B, FN_SCIFB1_TXD_E, FN_TX1_D,
  4070. FN_TS_SCK0_C, FN_GLO_RFON_B, FN_VI3_DATA3_B,
  4071. 0, 0, 0, 0, 0, 0,
  4072. /* IP10_14_11 [4] */
  4073. FN_SD2_DAT0, FN_MMC0_D0, FN_FMCLK_B,
  4074. FN_VI0_DATA2_VI0_B2_B, FN_SCIFB1_RXD_E, FN_RX1_D,
  4075. FN_TS_SDAT0_C, FN_GLO_SS_B, FN_VI3_DATA2_B,
  4076. 0, 0, 0, 0, 0, 0, 0,
  4077. /* IP10_10_7 [4] */
  4078. FN_SD2_CMD, FN_MMC0_CMD, FN_SIM0_D,
  4079. FN_VI0_DATA1_VI0_B1_B, FN_SCIFB1_SCK_E, FN_SCK1_D,
  4080. FN_TS_SPSYNC0_C, FN_GLO_SDATA_B, FN_VI3_DATA1_B,
  4081. 0, 0, 0, 0, 0, 0, 0,
  4082. /* IP10_6_4 [3] */
  4083. FN_SD2_CLK, FN_MMC0_CLK, FN_SIM0_CLK,
  4084. FN_VI0_DATA0_VI0_B0_B, FN_TS_SDEN0_C, FN_GLO_SCLK_B,
  4085. FN_VI3_DATA0_B, 0,
  4086. /* IP10_3_0 [4] */
  4087. FN_SD1_WP, FN_MMC1_D7, FN_TS_SPSYNC1, FN_USB1_IDIN,
  4088. FN_GLO_RFON, FN_VI1_CLK_B, FN_IIC2_SDA_D, FN_I2C2_SDA_D,
  4089. FN_SIM0_D_B, 0, 0, 0, 0, 0, 0, 0, }
  4090. },
  4091. { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
  4092. 2, 3, 3, 2, 4, 3, 2, 2, 2, 2, 2, 1, 4) {
  4093. /* IP11_31_30 [2] */
  4094. FN_SSI_SCK0129, FN_CAN_CLK_B, FN_MOUT0, 0,
  4095. /* IP11_29_27 [3] */
  4096. FN_MLB_DAT, 0, FN_SCIFB1_TXD_D, FN_TX1_C, FN_BPFCLK_C,
  4097. 0, 0, 0,
  4098. /* IP11_26_24 [3] */
  4099. FN_MLB_SIG, FN_SCIFB1_RXD_D, FN_RX1_C, FN_IIC2_SDA_B, FN_I2C2_SDA_B,
  4100. 0, 0, 0,
  4101. /* IP11_23_22 [2] */
  4102. FN_MLB_CLK, FN_IIC2_SCL_B, FN_I2C2_SCL_B, 0,
  4103. /* IP11_21_18 [4] */
  4104. FN_SD3_WP, FN_MMC1_D5, FN_TS_SCK1, FN_GLO_Q1, FN_FMIN_C,
  4105. 0, FN_FMIN_E, 0, FN_FMIN_F, 0, 0, 0, 0, 0, 0, 0,
  4106. /* IP11_17_15 [3] */
  4107. FN_SD3_CD, FN_MMC1_D4, FN_TS_SDAT1,
  4108. FN_VSP, FN_GLO_Q0, FN_SIM0_RST_B, 0, 0,
  4109. /* IP11_14_13 [2] */
  4110. FN_SD3_DAT3, FN_MMC1_D3, FN_SCKZ, 0,
  4111. /* IP11_12_11 [2] */
  4112. FN_SD3_DAT2, FN_MMC1_D2, FN_SDATA, 0,
  4113. /* IP11_10_9 [2] */
  4114. FN_SD3_DAT1, FN_MMC1_D1, FN_MDATA, 0,
  4115. /* IP11_8_7 [2] */
  4116. FN_SD3_DAT0, FN_MMC1_D0, FN_STM_N, 0,
  4117. /* IP11_6_5 [2] */
  4118. FN_SD3_CMD, FN_MMC1_CMD, FN_MTS_N, 0,
  4119. /* IP11_4 [1] */
  4120. FN_SD3_CLK, FN_MMC1_CLK,
  4121. /* IP11_3_0 [4] */
  4122. FN_SD2_WP, FN_MMC0_D5, FN_TS_SCK0_B, FN_USB2_IDIN,
  4123. FN_GLO_I1, FN_VI0_DATA7_VI0_B7_B, FN_HRTS0_N_D,
  4124. FN_TS_SCK1_B, FN_GLO_I1_B, FN_VI3_DATA7_B, 0, 0, 0, 0, 0, 0, }
  4125. },
  4126. { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
  4127. 1, 3, 3, 2, 3, 3, 3, 3, 3, 2, 2, 2, 2) {
  4128. /* IP12_31 [1] */
  4129. 0, 0,
  4130. /* IP12_30_28 [3] */
  4131. FN_SSI_WS5, FN_SCIFB1_RXD, FN_IECLK_B,
  4132. FN_DU2_EXVSYNC_DU2_VSYNC, FN_QSTB_QHE,
  4133. FN_CAN_DEBUGOUT4, 0, 0,
  4134. /* IP12_27_25 [3] */
  4135. FN_SSI_SCK5, FN_SCIFB1_SCK,
  4136. FN_IERX_B, FN_DU2_EXHSYNC_DU2_HSYNC, FN_QSTH_QHS,
  4137. FN_CAN_DEBUGOUT3, 0, 0,
  4138. /* IP12_24_23 [2] */
  4139. FN_SSI_SDATA4, FN_STP_ISSYNC_0, FN_MSIOF1_RXD,
  4140. FN_CAN_DEBUGOUT2,
  4141. /* IP12_22_20 [3] */
  4142. FN_SSI_WS4, FN_STP_ISEN_0, FN_SCIFB0_RTS_N,
  4143. FN_MSIOF1_TXD, FN_SSI_WS5_C, FN_CAN_DEBUGOUT1, 0, 0,
  4144. /* IP12_19_17 [3] */
  4145. FN_SSI_SCK4, FN_STP_ISD_0, FN_SCIFB0_CTS_N,
  4146. FN_MSIOF1_SS2, FN_SSI_SCK5_C, FN_CAN_DEBUGOUT0, 0, 0,
  4147. /* IP12_16_14 [3] */
  4148. FN_SSI_SDATA3, FN_STP_ISCLK_0,
  4149. FN_SCIFB0_TXD, FN_MSIOF1_SS1, FN_CAN_TXCLK, 0, 0, 0,
  4150. /* IP12_13_11 [3] */
  4151. FN_SSI_WS34, FN_STP_IVCXO27_0, FN_SCIFB0_RXD, FN_MSIOF1_SYNC,
  4152. FN_CAN_STEP0, 0, 0, 0,
  4153. /* IP12_10_8 [3] */
  4154. FN_SSI_SCK34, FN_STP_OPWM_0, FN_SCIFB0_SCK,
  4155. FN_MSIOF1_SCK, FN_CAN_DEBUG_HW_TRIGGER, 0, 0, 0,
  4156. /* IP12_7_6 [2] */
  4157. FN_SSI_SDATA2, FN_CAN1_RX_B, FN_SSI_SCK1, FN_MOUT6,
  4158. /* IP12_5_4 [2] */
  4159. FN_SSI_SDATA1, FN_CAN1_TX_B, FN_MOUT5, 0,
  4160. /* IP12_3_2 [2] */
  4161. FN_SSI_SDATA0, FN_CAN0_RX_B, FN_MOUT2, 0,
  4162. /* IP12_1_0 [2] */
  4163. FN_SSI_WS0129, FN_CAN0_TX_B, FN_MOUT1, 0, }
  4164. },
  4165. { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
  4166. 1, 2, 3, 3, 4, 3, 3, 3, 3, 4, 3) {
  4167. /* IP13_31 [1] */
  4168. 0, 0,
  4169. /* IP13_30_29 [2] */
  4170. FN_AUDIO_CLKA, FN_SCIFB2_RTS_N, FN_CAN_DEBUGOUT14, 0,
  4171. /* IP13_28_26 [3] */
  4172. FN_SSI_SDATA9, FN_STP_ISSYNC_1, FN_SCIFB2_CTS_N, FN_SSI_WS1,
  4173. FN_SSI_SDATA5_C, FN_CAN_DEBUGOUT13, 0, 0,
  4174. /* IP13_25_23 [3] */
  4175. FN_SSI_SDATA8, FN_STP_ISEN_1, FN_SCIFB2_TXD, FN_CAN0_TX_C,
  4176. FN_CAN_DEBUGOUT12, FN_SSI_SDATA8_B, 0, 0,
  4177. /* IP13_22_19 [4] */
  4178. FN_SSI_SDATA7, FN_STP_ISD_1, FN_SCIFB2_RXD, FN_SCIFA2_RTS_N,
  4179. FN_TCLK2, FN_QSTVA_QVS, FN_CAN_DEBUGOUT11, FN_BPFCLK_E,
  4180. 0, FN_SSI_SDATA7_B, FN_FMIN_G, 0, 0, 0, 0, 0,
  4181. /* IP13_18_16 [3] */
  4182. FN_SSI_WS78, FN_STP_ISCLK_1, FN_SCIFB2_SCK, FN_SCIFA2_CTS_N,
  4183. FN_DU2_DR7, FN_LCDOUT7, FN_CAN_DEBUGOUT10, 0,
  4184. /* IP13_15_13 [3] */
  4185. FN_SSI_SCK78, FN_STP_IVCXO27_1, FN_SCK1, FN_SCIFA1_SCK,
  4186. FN_DU2_DR6, FN_LCDOUT6, FN_CAN_DEBUGOUT9, 0,
  4187. /* IP13_12_10 [3] */
  4188. FN_SSI_SDATA6, FN_FMIN_D, 0, FN_DU2_DR5, FN_LCDOUT5,
  4189. FN_CAN_DEBUGOUT8, 0, 0,
  4190. /* IP13_9_7 [3] */
  4191. FN_SSI_WS6, FN_SCIFB1_RTS_N, FN_CAN0_TX_D, FN_DU2_DR4,
  4192. FN_LCDOUT4, FN_CAN_DEBUGOUT7, 0, 0,
  4193. /* IP13_6_3 [4] */
  4194. FN_SSI_SCK6, FN_SCIFB1_CTS_N, FN_BPFCLK_D, 0,
  4195. FN_DU2_DR3, FN_LCDOUT3, FN_CAN_DEBUGOUT6,
  4196. FN_BPFCLK_F, 0, 0, 0, 0, 0, 0, 0, 0,
  4197. /* IP13_2_0 [3] */
  4198. FN_SSI_SDATA5, FN_SCIFB1_TXD, FN_IETX_B, FN_DU2_DR2,
  4199. FN_LCDOUT2, FN_CAN_DEBUGOUT5, 0, 0, }
  4200. },
  4201. { PINMUX_CFG_REG_VAR("IPSR14", 0xE6060058, 32,
  4202. 1, 3, 3, 3, 3, 3, 4, 3, 3, 3, 3) {
  4203. /* IP14_30 [1] */
  4204. 0, 0,
  4205. /* IP14_30_28 [3] */
  4206. FN_SCIFA1_RTS_N, FN_AD_NCS_N, FN_RTS1_N,
  4207. FN_MSIOF3_TXD, FN_DU1_DOTCLKOUT, FN_QSTVB_QVE,
  4208. FN_HRTS0_N_C, 0,
  4209. /* IP14_27_25 [3] */
  4210. FN_SCIFA1_CTS_N, FN_AD_CLK, FN_CTS1_N, FN_MSIOF3_RXD,
  4211. FN_DU0_DOTCLKOUT, FN_QCLK, 0, 0,
  4212. /* IP14_24_22 [3] */
  4213. FN_SCIFA1_TXD, FN_AD_DO, FN_TX1, FN_DU2_DG1,
  4214. FN_LCDOUT9, 0, 0, 0,
  4215. /* IP14_21_19 [3] */
  4216. FN_SCIFA1_RXD, FN_AD_DI, FN_RX1,
  4217. FN_DU2_EXODDF_DU2_ODDF_DISP_CDE, FN_QCPV_QDE, 0, 0, 0,
  4218. /* IP14_18_16 [3] */
  4219. FN_SCIFA0_RTS_N, FN_HRTS1_N, FN_RTS0_N,
  4220. FN_MSIOF3_SS1, FN_DU2_DG0, FN_LCDOUT8, FN_PWM1_B, 0,
  4221. /* IP14_15_12 [4] */
  4222. FN_SCIFA0_CTS_N, FN_HCTS1_N, FN_CTS0_N, FN_MSIOF3_SYNC,
  4223. FN_DU2_DG3, FN_LCDOUT11, FN_PWM0_B, FN_IIC1_SCL_C, FN_I2C1_SCL_C,
  4224. 0, 0, 0, 0, 0, 0, 0,
  4225. /* IP14_11_9 [3] */
  4226. FN_SCIFA0_TXD, FN_HTX1, FN_TX0, FN_DU2_DR1, FN_LCDOUT1,
  4227. 0, 0, 0,
  4228. /* IP14_8_6 [3] */
  4229. FN_SCIFA0_RXD, FN_HRX1, FN_RX0, FN_DU2_DR0, FN_LCDOUT0,
  4230. 0, 0, 0,
  4231. /* IP14_5_3 [3] */
  4232. FN_SCIFA0_SCK, FN_HSCK1, FN_SCK0, FN_MSIOF3_SS2, FN_DU2_DG2,
  4233. FN_LCDOUT10, FN_IIC1_SDA_C, FN_I2C1_SDA_C,
  4234. /* IP14_2_0 [3] */
  4235. FN_AUDIO_CLKB, FN_SCIF_CLK, FN_CAN0_RX_D,
  4236. FN_DVC_MUTE, FN_CAN0_RX_C, FN_CAN_DEBUGOUT15,
  4237. FN_REMOCON, 0, }
  4238. },
  4239. { PINMUX_CFG_REG_VAR("IPSR15", 0xE606005C, 32,
  4240. 2, 2, 2, 3, 3, 2, 2, 2, 2, 3, 3, 3, 3) {
  4241. /* IP15_31_30 [2] */
  4242. 0, 0, 0, 0,
  4243. /* IP15_29_28 [2] */
  4244. FN_MSIOF0_TXD, FN_ADICHS1, FN_DU2_DG6, FN_LCDOUT14,
  4245. /* IP15_27_26 [2] */
  4246. FN_MSIOF0_SS1, FN_ADICHS0, FN_DU2_DG5, FN_LCDOUT13,
  4247. /* IP15_25_23 [3] */
  4248. FN_MSIOF0_SYNC, FN_TS_SCK0, FN_SSI_SCK2, FN_ADIDATA,
  4249. FN_DU2_DB7, FN_LCDOUT23, FN_HRX0_C, 0,
  4250. /* IP15_22_20 [3] */
  4251. FN_MSIOF0_SCK, FN_TS_SDAT0, FN_ADICLK,
  4252. FN_DU2_DB6, FN_LCDOUT22, 0, 0, 0,
  4253. /* IP15_19_18 [2] */
  4254. FN_HRTS0_N, FN_SSI_WS9, FN_DU2_DB5, FN_LCDOUT21,
  4255. /* IP15_17_16 [2] */
  4256. FN_HCTS0_N, FN_SSI_SCK9, FN_DU2_DB4, FN_LCDOUT20,
  4257. /* IP15_15_14 [2] */
  4258. FN_HTX0, FN_DU2_DB3, FN_LCDOUT19, 0,
  4259. /* IP15_13_12 [2] */
  4260. FN_HRX0, FN_DU2_DB2, FN_LCDOUT18, 0,
  4261. /* IP15_11_9 [3] */
  4262. FN_HSCK0, FN_TS_SDEN0, FN_DU2_DG4, FN_LCDOUT12, FN_HCTS0_N_C,
  4263. 0, 0, 0,
  4264. /* IP15_8_6 [3] */
  4265. FN_SCIFA2_TXD, FN_BPFCLK, FN_RX2, FN_DU2_DB1, FN_LCDOUT17,
  4266. FN_IIC2_SDA, FN_I2C2_SDA, 0,
  4267. /* IP15_5_3 [3] */
  4268. FN_SCIFA2_RXD, FN_FMIN, FN_TX2, FN_DU2_DB0, FN_LCDOUT16,
  4269. FN_IIC2_SCL, FN_I2C2_SCL, 0,
  4270. /* IP15_2_0 [3] */
  4271. FN_SCIFA2_SCK, FN_FMCLK, FN_SCK2, FN_MSIOF3_SCK, FN_DU2_DG7,
  4272. FN_LCDOUT15, FN_SCIF_CLK_B, 0, }
  4273. },
  4274. { PINMUX_CFG_REG_VAR("IPSR16", 0xE6060160, 32,
  4275. 4, 4, 4, 4, 4, 4, 1, 1, 3, 3) {
  4276. /* IP16_31_28 [4] */
  4277. 0, 0, 0, 0, 0, 0, 0, 0,
  4278. 0, 0, 0, 0, 0, 0, 0, 0,
  4279. /* IP16_27_24 [4] */
  4280. 0, 0, 0, 0, 0, 0, 0, 0,
  4281. 0, 0, 0, 0, 0, 0, 0, 0,
  4282. /* IP16_23_20 [4] */
  4283. 0, 0, 0, 0, 0, 0, 0, 0,
  4284. 0, 0, 0, 0, 0, 0, 0, 0,
  4285. /* IP16_19_16 [4] */
  4286. 0, 0, 0, 0, 0, 0, 0, 0,
  4287. 0, 0, 0, 0, 0, 0, 0, 0,
  4288. /* IP16_15_12 [4] */
  4289. 0, 0, 0, 0, 0, 0, 0, 0,
  4290. 0, 0, 0, 0, 0, 0, 0, 0,
  4291. /* IP16_11_8 [4] */
  4292. 0, 0, 0, 0, 0, 0, 0, 0,
  4293. 0, 0, 0, 0, 0, 0, 0, 0,
  4294. /* IP16_7 [1] */
  4295. FN_USB1_OVC, FN_TCLK1_B,
  4296. /* IP16_6 [1] */
  4297. FN_USB1_PWEN, FN_AUDIO_CLKOUT_D,
  4298. /* IP16_5_3 [3] */
  4299. FN_MSIOF0_RXD, FN_TS_SPSYNC0, FN_SSI_WS2,
  4300. FN_ADICS_SAMP, FN_DU2_CDE, FN_QPOLB, FN_SCIFA2_RXD_B, 0,
  4301. /* IP16_2_0 [3] */
  4302. FN_MSIOF0_SS2, FN_AUDIO_CLKOUT, FN_ADICHS2,
  4303. FN_DU2_DISP, FN_QPOLA, FN_HTX0_C, FN_SCIFA2_TXD_B, 0, }
  4304. },
  4305. { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
  4306. 3, 2, 2, 3, 2, 1, 1, 1, 2, 1,
  4307. 2, 1, 1, 1, 1, 2, 1, 1, 2, 1, 1) {
  4308. /* SEL_SCIF1 [3] */
  4309. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
  4310. FN_SEL_SCIF1_4, 0, 0, 0,
  4311. /* SEL_SCIFB [2] */
  4312. FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, 0,
  4313. /* SEL_SCIFB2 [2] */
  4314. FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2, 0,
  4315. /* SEL_SCIFB1 [3] */
  4316. FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2,
  4317. FN_SEL_SCIFB1_3, FN_SEL_SCIFB1_4, FN_SEL_SCIFB1_5,
  4318. FN_SEL_SCIFB1_6, 0,
  4319. /* SEL_SCIFA1 [2] */
  4320. FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
  4321. FN_SEL_SCIFA1_3,
  4322. /* SEL_SCIF0 [1] */
  4323. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1,
  4324. /* SEL_SCIFA [1] */
  4325. FN_SEL_SCFA_0, FN_SEL_SCFA_1,
  4326. /* SEL_SOF1 [1] */
  4327. FN_SEL_SOF1_0, FN_SEL_SOF1_1,
  4328. /* SEL_SSI7 [2] */
  4329. FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2, 0,
  4330. /* SEL_SSI6 [1] */
  4331. FN_SEL_SSI6_0, FN_SEL_SSI6_1,
  4332. /* SEL_SSI5 [2] */
  4333. FN_SEL_SSI5_0, FN_SEL_SSI5_1, FN_SEL_SSI5_2, 0,
  4334. /* SEL_VI3 [1] */
  4335. FN_SEL_VI3_0, FN_SEL_VI3_1,
  4336. /* SEL_VI2 [1] */
  4337. FN_SEL_VI2_0, FN_SEL_VI2_1,
  4338. /* SEL_VI1 [1] */
  4339. FN_SEL_VI1_0, FN_SEL_VI1_1,
  4340. /* SEL_VI0 [1] */
  4341. FN_SEL_VI0_0, FN_SEL_VI0_1,
  4342. /* SEL_TSIF1 [2] */
  4343. FN_SEL_TSIF1_0, FN_SEL_TSIF1_1, FN_SEL_TSIF1_2, 0,
  4344. /* RESERVED [1] */
  4345. 0, 0,
  4346. /* SEL_LBS [1] */
  4347. FN_SEL_LBS_0, FN_SEL_LBS_1,
  4348. /* SEL_TSIF0 [2] */
  4349. FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
  4350. /* SEL_SOF3 [1] */
  4351. FN_SEL_SOF3_0, FN_SEL_SOF3_1,
  4352. /* SEL_SOF0 [1] */
  4353. FN_SEL_SOF0_0, FN_SEL_SOF0_1, }
  4354. },
  4355. { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
  4356. 3, 1, 1, 1, 2, 1, 2, 1, 2,
  4357. 1, 1, 1, 3, 3, 2, 3, 2, 2) {
  4358. /* RESERVED [3] */
  4359. 0, 0, 0, 0, 0, 0, 0, 0,
  4360. /* SEL_TMU1 [1] */
  4361. FN_SEL_TMU1_0, FN_SEL_TMU1_1,
  4362. /* SEL_HSCIF1 [1] */
  4363. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
  4364. /* SEL_SCIFCLK [1] */
  4365. FN_SEL_SCIFCLK_0, FN_SEL_SCIFCLK_1,
  4366. /* SEL_CAN0 [2] */
  4367. FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
  4368. /* SEL_CANCLK [1] */
  4369. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
  4370. /* SEL_SCIFA2 [2] */
  4371. FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1, FN_SEL_SCIFA2_2, 0,
  4372. /* SEL_CAN1 [1] */
  4373. FN_SEL_CAN1_0, FN_SEL_CAN1_1,
  4374. /* RESERVED [2] */
  4375. 0, 0, 0, 0,
  4376. /* SEL_SCIF2 [1] */
  4377. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1,
  4378. /* SEL_ADI [1] */
  4379. FN_SEL_ADI_0, FN_SEL_ADI_1,
  4380. /* SEL_SSP [1] */
  4381. FN_SEL_SSP_0, FN_SEL_SSP_1,
  4382. /* SEL_FM [3] */
  4383. FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3,
  4384. FN_SEL_FM_4, FN_SEL_FM_5, FN_SEL_FM_6, 0,
  4385. /* SEL_HSCIF0 [3] */
  4386. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2,
  4387. FN_SEL_HSCIF0_3, FN_SEL_HSCIF0_4, FN_SEL_HSCIF0_5, 0, 0,
  4388. /* SEL_GPS [2] */
  4389. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, 0,
  4390. /* RESERVED [3] */
  4391. 0, 0, 0, 0, 0, 0, 0, 0,
  4392. /* SEL_SIM [2] */
  4393. FN_SEL_SIM_0, FN_SEL_SIM_1, FN_SEL_SIM_2, 0,
  4394. /* SEL_SSI8 [2] */
  4395. FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2, 0, }
  4396. },
  4397. { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
  4398. 1, 1, 2, 4, 4, 2, 2,
  4399. 4, 2, 3, 2, 3, 2) {
  4400. /* SEL_IICDVFS [1] */
  4401. FN_SEL_IICDVFS_0, FN_SEL_IICDVFS_1,
  4402. /* SEL_IIC0 [1] */
  4403. FN_SEL_IIC0_0, FN_SEL_IIC0_1,
  4404. /* RESERVED [2] */
  4405. 0, 0, 0, 0,
  4406. /* RESERVED [4] */
  4407. 0, 0, 0, 0, 0, 0, 0, 0,
  4408. 0, 0, 0, 0, 0, 0, 0, 0,
  4409. /* RESERVED [4] */
  4410. 0, 0, 0, 0, 0, 0, 0, 0,
  4411. 0, 0, 0, 0, 0, 0, 0, 0,
  4412. /* RESERVED [2] */
  4413. 0, 0, 0, 0,
  4414. /* SEL_IEB [2] */
  4415. FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
  4416. /* RESERVED [4] */
  4417. 0, 0, 0, 0, 0, 0, 0, 0,
  4418. 0, 0, 0, 0, 0, 0, 0, 0,
  4419. /* RESERVED [2] */
  4420. 0, 0, 0, 0,
  4421. /* SEL_IIC2 [3] */
  4422. FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
  4423. FN_SEL_IIC2_4, 0, 0, 0,
  4424. /* SEL_IIC1 [2] */
  4425. FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, 0,
  4426. /* SEL_I2C2 [3] */
  4427. FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
  4428. FN_SEL_I2C2_4, 0, 0, 0,
  4429. /* SEL_I2C1 [2] */
  4430. FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, 0, }
  4431. },
  4432. { },
  4433. };
  4434. const struct sh_pfc_soc_info r8a7790_pinmux_info = {
  4435. .name = "r8a77900_pfc",
  4436. .unlock_reg = 0xe6060000, /* PMMR */
  4437. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  4438. .pins = pinmux_pins,
  4439. .nr_pins = ARRAY_SIZE(pinmux_pins),
  4440. .groups = pinmux_groups,
  4441. .nr_groups = ARRAY_SIZE(pinmux_groups),
  4442. .functions = pinmux_functions,
  4443. .nr_functions = ARRAY_SIZE(pinmux_functions),
  4444. .cfg_regs = pinmux_config_regs,
  4445. .gpio_data = pinmux_data,
  4446. .gpio_data_size = ARRAY_SIZE(pinmux_data),
  4447. };