i915_drv.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include <drm/drmP.h>
  31. #include <drm/i915_drm.h>
  32. #include "i915_drv.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <drm/drm_crtc_helper.h>
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 1;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect, 1=autodetect disabled [default], "
  49. "-1=force lid closed, -2=force lid open)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_lvds_channel_mode __read_mostly;
  77. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  78. MODULE_PARM_DESC(lvds_channel_mode,
  79. "Specify LVDS channel mode "
  80. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  81. int i915_panel_use_ssc __read_mostly = -1;
  82. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  83. MODULE_PARM_DESC(lvds_use_ssc,
  84. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  85. "(default: auto from VBT)");
  86. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  87. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  88. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  89. "Override/Ignore selection of SDVO panel mode in the VBT "
  90. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  91. static bool i915_try_reset __read_mostly = true;
  92. module_param_named(reset, i915_try_reset, bool, 0600);
  93. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  94. bool i915_enable_hangcheck __read_mostly = true;
  95. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  96. MODULE_PARM_DESC(enable_hangcheck,
  97. "Periodically check GPU activity for detecting hangs. "
  98. "WARNING: Disabling this can cause system wide hangs. "
  99. "(default: true)");
  100. int i915_enable_ppgtt __read_mostly = -1;
  101. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  102. MODULE_PARM_DESC(i915_enable_ppgtt,
  103. "Enable PPGTT (default: true)");
  104. unsigned int i915_preliminary_hw_support __read_mostly = 0;
  105. module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
  106. MODULE_PARM_DESC(preliminary_hw_support,
  107. "Enable preliminary hardware support. (default: false)");
  108. static struct drm_driver driver;
  109. extern int intel_agp_enabled;
  110. #define INTEL_VGA_DEVICE(id, info) { \
  111. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  112. .class_mask = 0xff0000, \
  113. .vendor = 0x8086, \
  114. .device = id, \
  115. .subvendor = PCI_ANY_ID, \
  116. .subdevice = PCI_ANY_ID, \
  117. .driver_data = (unsigned long) info }
  118. static const struct intel_device_info intel_i830_info = {
  119. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  120. .has_overlay = 1, .overlay_needs_physical = 1,
  121. };
  122. static const struct intel_device_info intel_845g_info = {
  123. .gen = 2, .num_pipes = 1,
  124. .has_overlay = 1, .overlay_needs_physical = 1,
  125. };
  126. static const struct intel_device_info intel_i85x_info = {
  127. .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
  128. .cursor_needs_physical = 1,
  129. .has_overlay = 1, .overlay_needs_physical = 1,
  130. };
  131. static const struct intel_device_info intel_i865g_info = {
  132. .gen = 2, .num_pipes = 1,
  133. .has_overlay = 1, .overlay_needs_physical = 1,
  134. };
  135. static const struct intel_device_info intel_i915g_info = {
  136. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  137. .has_overlay = 1, .overlay_needs_physical = 1,
  138. };
  139. static const struct intel_device_info intel_i915gm_info = {
  140. .gen = 3, .is_mobile = 1, .num_pipes = 2,
  141. .cursor_needs_physical = 1,
  142. .has_overlay = 1, .overlay_needs_physical = 1,
  143. .supports_tv = 1,
  144. };
  145. static const struct intel_device_info intel_i945g_info = {
  146. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  147. .has_overlay = 1, .overlay_needs_physical = 1,
  148. };
  149. static const struct intel_device_info intel_i945gm_info = {
  150. .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
  151. .has_hotplug = 1, .cursor_needs_physical = 1,
  152. .has_overlay = 1, .overlay_needs_physical = 1,
  153. .supports_tv = 1,
  154. };
  155. static const struct intel_device_info intel_i965g_info = {
  156. .gen = 4, .is_broadwater = 1, .num_pipes = 2,
  157. .has_hotplug = 1,
  158. .has_overlay = 1,
  159. };
  160. static const struct intel_device_info intel_i965gm_info = {
  161. .gen = 4, .is_crestline = 1, .num_pipes = 2,
  162. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  163. .has_overlay = 1,
  164. .supports_tv = 1,
  165. };
  166. static const struct intel_device_info intel_g33_info = {
  167. .gen = 3, .is_g33 = 1, .num_pipes = 2,
  168. .need_gfx_hws = 1, .has_hotplug = 1,
  169. .has_overlay = 1,
  170. };
  171. static const struct intel_device_info intel_g45_info = {
  172. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
  173. .has_pipe_cxsr = 1, .has_hotplug = 1,
  174. .has_bsd_ring = 1,
  175. };
  176. static const struct intel_device_info intel_gm45_info = {
  177. .gen = 4, .is_g4x = 1, .num_pipes = 2,
  178. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  179. .has_pipe_cxsr = 1, .has_hotplug = 1,
  180. .supports_tv = 1,
  181. .has_bsd_ring = 1,
  182. };
  183. static const struct intel_device_info intel_pineview_info = {
  184. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
  185. .need_gfx_hws = 1, .has_hotplug = 1,
  186. .has_overlay = 1,
  187. };
  188. static const struct intel_device_info intel_ironlake_d_info = {
  189. .gen = 5, .num_pipes = 2,
  190. .need_gfx_hws = 1, .has_hotplug = 1,
  191. .has_bsd_ring = 1,
  192. };
  193. static const struct intel_device_info intel_ironlake_m_info = {
  194. .gen = 5, .is_mobile = 1, .num_pipes = 2,
  195. .need_gfx_hws = 1, .has_hotplug = 1,
  196. .has_fbc = 1,
  197. .has_bsd_ring = 1,
  198. };
  199. static const struct intel_device_info intel_sandybridge_d_info = {
  200. .gen = 6, .num_pipes = 2,
  201. .need_gfx_hws = 1, .has_hotplug = 1,
  202. .has_bsd_ring = 1,
  203. .has_blt_ring = 1,
  204. .has_llc = 1,
  205. .has_force_wake = 1,
  206. };
  207. static const struct intel_device_info intel_sandybridge_m_info = {
  208. .gen = 6, .is_mobile = 1, .num_pipes = 2,
  209. .need_gfx_hws = 1, .has_hotplug = 1,
  210. .has_fbc = 1,
  211. .has_bsd_ring = 1,
  212. .has_blt_ring = 1,
  213. .has_llc = 1,
  214. .has_force_wake = 1,
  215. };
  216. #define GEN7_FEATURES \
  217. .gen = 7, .num_pipes = 3, \
  218. .need_gfx_hws = 1, .has_hotplug = 1, \
  219. .has_bsd_ring = 1, \
  220. .has_blt_ring = 1, \
  221. .has_llc = 1, \
  222. .has_force_wake = 1
  223. static const struct intel_device_info intel_ivybridge_d_info = {
  224. GEN7_FEATURES,
  225. .is_ivybridge = 1,
  226. };
  227. static const struct intel_device_info intel_ivybridge_m_info = {
  228. GEN7_FEATURES,
  229. .is_ivybridge = 1,
  230. .is_mobile = 1,
  231. };
  232. static const struct intel_device_info intel_valleyview_m_info = {
  233. GEN7_FEATURES,
  234. .is_mobile = 1,
  235. .num_pipes = 2,
  236. .is_valleyview = 1,
  237. .display_mmio_offset = VLV_DISPLAY_BASE,
  238. };
  239. static const struct intel_device_info intel_valleyview_d_info = {
  240. GEN7_FEATURES,
  241. .num_pipes = 2,
  242. .is_valleyview = 1,
  243. .display_mmio_offset = VLV_DISPLAY_BASE,
  244. };
  245. static const struct intel_device_info intel_haswell_d_info = {
  246. GEN7_FEATURES,
  247. .is_haswell = 1,
  248. };
  249. static const struct intel_device_info intel_haswell_m_info = {
  250. GEN7_FEATURES,
  251. .is_haswell = 1,
  252. .is_mobile = 1,
  253. };
  254. static const struct pci_device_id pciidlist[] = { /* aka */
  255. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  256. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  257. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  258. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  259. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  260. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  261. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  262. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  263. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  264. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  265. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  266. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  267. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  268. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  269. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  270. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  271. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  272. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  273. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  274. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  275. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  276. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  277. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  278. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  279. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  280. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  281. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  282. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  283. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  284. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  285. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  286. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  287. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  288. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  289. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  290. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  291. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  292. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  293. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  294. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  295. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  296. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  297. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  298. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  299. INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
  300. INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
  301. INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */
  302. INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
  303. INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
  304. INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */
  305. INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
  306. INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
  307. INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
  308. INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
  309. INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
  310. INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */
  311. INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
  312. INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
  313. INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */
  314. INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
  315. INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
  316. INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */
  317. INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
  318. INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
  319. INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */
  320. INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
  321. INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
  322. INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */
  323. INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
  324. INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
  325. INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */
  326. INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
  327. INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
  328. INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */
  329. INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
  330. INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
  331. INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */
  332. INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
  333. INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
  334. INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */
  335. INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
  336. INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info),
  337. INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info),
  338. INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info),
  339. INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
  340. INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
  341. {0, 0, 0}
  342. };
  343. #if defined(CONFIG_DRM_I915_KMS)
  344. MODULE_DEVICE_TABLE(pci, pciidlist);
  345. #endif
  346. void intel_detect_pch(struct drm_device *dev)
  347. {
  348. struct drm_i915_private *dev_priv = dev->dev_private;
  349. struct pci_dev *pch;
  350. /*
  351. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  352. * make graphics device passthrough work easy for VMM, that only
  353. * need to expose ISA bridge to let driver know the real hardware
  354. * underneath. This is a requirement from virtualization team.
  355. */
  356. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  357. if (pch) {
  358. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  359. unsigned short id;
  360. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  361. dev_priv->pch_id = id;
  362. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  363. dev_priv->pch_type = PCH_IBX;
  364. dev_priv->num_pch_pll = 2;
  365. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  366. WARN_ON(!IS_GEN5(dev));
  367. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  368. dev_priv->pch_type = PCH_CPT;
  369. dev_priv->num_pch_pll = 2;
  370. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  371. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  372. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  373. /* PantherPoint is CPT compatible */
  374. dev_priv->pch_type = PCH_CPT;
  375. dev_priv->num_pch_pll = 2;
  376. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  377. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  378. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  379. dev_priv->pch_type = PCH_LPT;
  380. dev_priv->num_pch_pll = 0;
  381. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  382. WARN_ON(!IS_HASWELL(dev));
  383. } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  384. dev_priv->pch_type = PCH_LPT;
  385. dev_priv->num_pch_pll = 0;
  386. DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
  387. WARN_ON(!IS_HASWELL(dev));
  388. }
  389. BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
  390. }
  391. pci_dev_put(pch);
  392. }
  393. }
  394. bool i915_semaphore_is_enabled(struct drm_device *dev)
  395. {
  396. if (INTEL_INFO(dev)->gen < 6)
  397. return 0;
  398. if (i915_semaphores >= 0)
  399. return i915_semaphores;
  400. #ifdef CONFIG_INTEL_IOMMU
  401. /* Enable semaphores on SNB when IO remapping is off */
  402. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  403. return false;
  404. #endif
  405. return 1;
  406. }
  407. static int i915_drm_freeze(struct drm_device *dev)
  408. {
  409. struct drm_i915_private *dev_priv = dev->dev_private;
  410. struct drm_crtc *crtc;
  411. /* ignore lid events during suspend */
  412. mutex_lock(&dev_priv->modeset_restore_lock);
  413. dev_priv->modeset_restore = MODESET_SUSPENDED;
  414. mutex_unlock(&dev_priv->modeset_restore_lock);
  415. intel_set_power_well(dev, true);
  416. drm_kms_helper_poll_disable(dev);
  417. pci_save_state(dev->pdev);
  418. /* If KMS is active, we do the leavevt stuff here */
  419. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  420. int error = i915_gem_idle(dev);
  421. if (error) {
  422. dev_err(&dev->pdev->dev,
  423. "GEM idle failed, resume might fail\n");
  424. return error;
  425. }
  426. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  427. drm_irq_uninstall(dev);
  428. dev_priv->enable_hotplug_processing = false;
  429. /*
  430. * Disable CRTCs directly since we want to preserve sw state
  431. * for _thaw.
  432. */
  433. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
  434. dev_priv->display.crtc_disable(crtc);
  435. }
  436. i915_save_state(dev);
  437. intel_opregion_fini(dev);
  438. console_lock();
  439. intel_fbdev_set_suspend(dev, 1);
  440. console_unlock();
  441. return 0;
  442. }
  443. int i915_suspend(struct drm_device *dev, pm_message_t state)
  444. {
  445. int error;
  446. if (!dev || !dev->dev_private) {
  447. DRM_ERROR("dev: %p\n", dev);
  448. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  449. return -ENODEV;
  450. }
  451. if (state.event == PM_EVENT_PRETHAW)
  452. return 0;
  453. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  454. return 0;
  455. error = i915_drm_freeze(dev);
  456. if (error)
  457. return error;
  458. if (state.event == PM_EVENT_SUSPEND) {
  459. /* Shut down the device */
  460. pci_disable_device(dev->pdev);
  461. pci_set_power_state(dev->pdev, PCI_D3hot);
  462. }
  463. return 0;
  464. }
  465. void intel_console_resume(struct work_struct *work)
  466. {
  467. struct drm_i915_private *dev_priv =
  468. container_of(work, struct drm_i915_private,
  469. console_resume_work);
  470. struct drm_device *dev = dev_priv->dev;
  471. console_lock();
  472. intel_fbdev_set_suspend(dev, 0);
  473. console_unlock();
  474. }
  475. static void intel_resume_hotplug(struct drm_device *dev)
  476. {
  477. struct drm_mode_config *mode_config = &dev->mode_config;
  478. struct intel_encoder *encoder;
  479. mutex_lock(&mode_config->mutex);
  480. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  481. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  482. if (encoder->hot_plug)
  483. encoder->hot_plug(encoder);
  484. mutex_unlock(&mode_config->mutex);
  485. /* Just fire off a uevent and let userspace tell us what to do */
  486. drm_helper_hpd_irq_event(dev);
  487. }
  488. static int __i915_drm_thaw(struct drm_device *dev)
  489. {
  490. struct drm_i915_private *dev_priv = dev->dev_private;
  491. int error = 0;
  492. i915_restore_state(dev);
  493. intel_opregion_setup(dev);
  494. /* KMS EnterVT equivalent */
  495. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  496. intel_init_pch_refclk(dev);
  497. mutex_lock(&dev->struct_mutex);
  498. dev_priv->mm.suspended = 0;
  499. error = i915_gem_init_hw(dev);
  500. mutex_unlock(&dev->struct_mutex);
  501. /* We need working interrupts for modeset enabling ... */
  502. drm_irq_install(dev);
  503. intel_modeset_init_hw(dev);
  504. drm_modeset_lock_all(dev);
  505. intel_modeset_setup_hw_state(dev, true);
  506. drm_modeset_unlock_all(dev);
  507. /*
  508. * ... but also need to make sure that hotplug processing
  509. * doesn't cause havoc. Like in the driver load code we don't
  510. * bother with the tiny race here where we might loose hotplug
  511. * notifications.
  512. * */
  513. intel_hpd_init(dev);
  514. dev_priv->enable_hotplug_processing = true;
  515. /* Config may have changed between suspend and resume */
  516. intel_resume_hotplug(dev);
  517. }
  518. intel_opregion_init(dev);
  519. /*
  520. * The console lock can be pretty contented on resume due
  521. * to all the printk activity. Try to keep it out of the hot
  522. * path of resume if possible.
  523. */
  524. if (console_trylock()) {
  525. intel_fbdev_set_suspend(dev, 0);
  526. console_unlock();
  527. } else {
  528. schedule_work(&dev_priv->console_resume_work);
  529. }
  530. mutex_lock(&dev_priv->modeset_restore_lock);
  531. dev_priv->modeset_restore = MODESET_DONE;
  532. mutex_unlock(&dev_priv->modeset_restore_lock);
  533. return error;
  534. }
  535. static int i915_drm_thaw(struct drm_device *dev)
  536. {
  537. int error = 0;
  538. intel_gt_reset(dev);
  539. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  540. mutex_lock(&dev->struct_mutex);
  541. i915_gem_restore_gtt_mappings(dev);
  542. mutex_unlock(&dev->struct_mutex);
  543. }
  544. __i915_drm_thaw(dev);
  545. return error;
  546. }
  547. int i915_resume(struct drm_device *dev)
  548. {
  549. struct drm_i915_private *dev_priv = dev->dev_private;
  550. int ret;
  551. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  552. return 0;
  553. if (pci_enable_device(dev->pdev))
  554. return -EIO;
  555. pci_set_master(dev->pdev);
  556. intel_gt_reset(dev);
  557. /*
  558. * Platforms with opregion should have sane BIOS, older ones (gen3 and
  559. * earlier) need this since the BIOS might clear all our scratch PTEs.
  560. */
  561. if (drm_core_check_feature(dev, DRIVER_MODESET) &&
  562. !dev_priv->opregion.header) {
  563. mutex_lock(&dev->struct_mutex);
  564. i915_gem_restore_gtt_mappings(dev);
  565. mutex_unlock(&dev->struct_mutex);
  566. }
  567. ret = __i915_drm_thaw(dev);
  568. if (ret)
  569. return ret;
  570. drm_kms_helper_poll_enable(dev);
  571. return 0;
  572. }
  573. static int i8xx_do_reset(struct drm_device *dev)
  574. {
  575. struct drm_i915_private *dev_priv = dev->dev_private;
  576. if (IS_I85X(dev))
  577. return -ENODEV;
  578. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  579. POSTING_READ(D_STATE);
  580. if (IS_I830(dev) || IS_845G(dev)) {
  581. I915_WRITE(DEBUG_RESET_I830,
  582. DEBUG_RESET_DISPLAY |
  583. DEBUG_RESET_RENDER |
  584. DEBUG_RESET_FULL);
  585. POSTING_READ(DEBUG_RESET_I830);
  586. msleep(1);
  587. I915_WRITE(DEBUG_RESET_I830, 0);
  588. POSTING_READ(DEBUG_RESET_I830);
  589. }
  590. msleep(1);
  591. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  592. POSTING_READ(D_STATE);
  593. return 0;
  594. }
  595. static int i965_reset_complete(struct drm_device *dev)
  596. {
  597. u8 gdrst;
  598. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  599. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  600. }
  601. static int i965_do_reset(struct drm_device *dev)
  602. {
  603. int ret;
  604. u8 gdrst;
  605. /*
  606. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  607. * well as the reset bit (GR/bit 0). Setting the GR bit
  608. * triggers the reset; when done, the hardware will clear it.
  609. */
  610. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  611. pci_write_config_byte(dev->pdev, I965_GDRST,
  612. gdrst | GRDOM_RENDER |
  613. GRDOM_RESET_ENABLE);
  614. ret = wait_for(i965_reset_complete(dev), 500);
  615. if (ret)
  616. return ret;
  617. /* We can't reset render&media without also resetting display ... */
  618. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  619. pci_write_config_byte(dev->pdev, I965_GDRST,
  620. gdrst | GRDOM_MEDIA |
  621. GRDOM_RESET_ENABLE);
  622. return wait_for(i965_reset_complete(dev), 500);
  623. }
  624. static int ironlake_do_reset(struct drm_device *dev)
  625. {
  626. struct drm_i915_private *dev_priv = dev->dev_private;
  627. u32 gdrst;
  628. int ret;
  629. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  630. gdrst &= ~GRDOM_MASK;
  631. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  632. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  633. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  634. if (ret)
  635. return ret;
  636. /* We can't reset render&media without also resetting display ... */
  637. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  638. gdrst &= ~GRDOM_MASK;
  639. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  640. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  641. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  642. }
  643. static int gen6_do_reset(struct drm_device *dev)
  644. {
  645. struct drm_i915_private *dev_priv = dev->dev_private;
  646. int ret;
  647. unsigned long irqflags;
  648. /* Hold gt_lock across reset to prevent any register access
  649. * with forcewake not set correctly
  650. */
  651. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  652. /* Reset the chip */
  653. /* GEN6_GDRST is not in the gt power well, no need to check
  654. * for fifo space for the write or forcewake the chip for
  655. * the read
  656. */
  657. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  658. /* Spin waiting for the device to ack the reset request */
  659. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  660. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  661. if (dev_priv->forcewake_count)
  662. dev_priv->gt.force_wake_get(dev_priv);
  663. else
  664. dev_priv->gt.force_wake_put(dev_priv);
  665. /* Restore fifo count */
  666. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  667. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  668. return ret;
  669. }
  670. int intel_gpu_reset(struct drm_device *dev)
  671. {
  672. struct drm_i915_private *dev_priv = dev->dev_private;
  673. int ret = -ENODEV;
  674. switch (INTEL_INFO(dev)->gen) {
  675. case 7:
  676. case 6:
  677. ret = gen6_do_reset(dev);
  678. break;
  679. case 5:
  680. ret = ironlake_do_reset(dev);
  681. break;
  682. case 4:
  683. ret = i965_do_reset(dev);
  684. break;
  685. case 2:
  686. ret = i8xx_do_reset(dev);
  687. break;
  688. }
  689. /* Also reset the gpu hangman. */
  690. if (dev_priv->gpu_error.stop_rings) {
  691. DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
  692. dev_priv->gpu_error.stop_rings = 0;
  693. if (ret == -ENODEV) {
  694. DRM_ERROR("Reset not implemented, but ignoring "
  695. "error for simulated gpu hangs\n");
  696. ret = 0;
  697. }
  698. }
  699. return ret;
  700. }
  701. /**
  702. * i915_reset - reset chip after a hang
  703. * @dev: drm device to reset
  704. *
  705. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  706. * reset or otherwise an error code.
  707. *
  708. * Procedure is fairly simple:
  709. * - reset the chip using the reset reg
  710. * - re-init context state
  711. * - re-init hardware status page
  712. * - re-init ring buffer
  713. * - re-init interrupt state
  714. * - re-init display
  715. */
  716. int i915_reset(struct drm_device *dev)
  717. {
  718. drm_i915_private_t *dev_priv = dev->dev_private;
  719. int ret;
  720. if (!i915_try_reset)
  721. return 0;
  722. mutex_lock(&dev->struct_mutex);
  723. i915_gem_reset(dev);
  724. ret = -ENODEV;
  725. if (get_seconds() - dev_priv->gpu_error.last_reset < 5)
  726. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  727. else
  728. ret = intel_gpu_reset(dev);
  729. dev_priv->gpu_error.last_reset = get_seconds();
  730. if (ret) {
  731. DRM_ERROR("Failed to reset chip.\n");
  732. mutex_unlock(&dev->struct_mutex);
  733. return ret;
  734. }
  735. /* Ok, now get things going again... */
  736. /*
  737. * Everything depends on having the GTT running, so we need to start
  738. * there. Fortunately we don't need to do this unless we reset the
  739. * chip at a PCI level.
  740. *
  741. * Next we need to restore the context, but we don't use those
  742. * yet either...
  743. *
  744. * Ring buffer needs to be re-initialized in the KMS case, or if X
  745. * was running at the time of the reset (i.e. we weren't VT
  746. * switched away).
  747. */
  748. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  749. !dev_priv->mm.suspended) {
  750. struct intel_ring_buffer *ring;
  751. int i;
  752. dev_priv->mm.suspended = 0;
  753. i915_gem_init_swizzling(dev);
  754. for_each_ring(ring, dev_priv, i)
  755. ring->init(ring);
  756. i915_gem_context_init(dev);
  757. i915_gem_init_ppgtt(dev);
  758. /*
  759. * It would make sense to re-init all the other hw state, at
  760. * least the rps/rc6/emon init done within modeset_init_hw. For
  761. * some unknown reason, this blows up my ilk, so don't.
  762. */
  763. mutex_unlock(&dev->struct_mutex);
  764. drm_irq_uninstall(dev);
  765. drm_irq_install(dev);
  766. intel_hpd_init(dev);
  767. } else {
  768. mutex_unlock(&dev->struct_mutex);
  769. }
  770. return 0;
  771. }
  772. static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  773. {
  774. struct intel_device_info *intel_info =
  775. (struct intel_device_info *) ent->driver_data;
  776. if (intel_info->is_valleyview)
  777. if(!i915_preliminary_hw_support) {
  778. DRM_ERROR("Preliminary hardware support disabled\n");
  779. return -ENODEV;
  780. }
  781. /* Only bind to function 0 of the device. Early generations
  782. * used function 1 as a placeholder for multi-head. This causes
  783. * us confusion instead, especially on the systems where both
  784. * functions have the same PCI-ID!
  785. */
  786. if (PCI_FUNC(pdev->devfn))
  787. return -ENODEV;
  788. /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
  789. * implementation for gen3 (and only gen3) that used legacy drm maps
  790. * (gasp!) to share buffers between X and the client. Hence we need to
  791. * keep around the fake agp stuff for gen3, even when kms is enabled. */
  792. if (intel_info->gen != 3) {
  793. driver.driver_features &=
  794. ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
  795. } else if (!intel_agp_enabled) {
  796. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  797. return -ENODEV;
  798. }
  799. return drm_get_pci_dev(pdev, ent, &driver);
  800. }
  801. static void
  802. i915_pci_remove(struct pci_dev *pdev)
  803. {
  804. struct drm_device *dev = pci_get_drvdata(pdev);
  805. drm_put_dev(dev);
  806. }
  807. static int i915_pm_suspend(struct device *dev)
  808. {
  809. struct pci_dev *pdev = to_pci_dev(dev);
  810. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  811. int error;
  812. if (!drm_dev || !drm_dev->dev_private) {
  813. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  814. return -ENODEV;
  815. }
  816. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  817. return 0;
  818. error = i915_drm_freeze(drm_dev);
  819. if (error)
  820. return error;
  821. pci_disable_device(pdev);
  822. pci_set_power_state(pdev, PCI_D3hot);
  823. return 0;
  824. }
  825. static int i915_pm_resume(struct device *dev)
  826. {
  827. struct pci_dev *pdev = to_pci_dev(dev);
  828. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  829. return i915_resume(drm_dev);
  830. }
  831. static int i915_pm_freeze(struct device *dev)
  832. {
  833. struct pci_dev *pdev = to_pci_dev(dev);
  834. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  835. if (!drm_dev || !drm_dev->dev_private) {
  836. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  837. return -ENODEV;
  838. }
  839. return i915_drm_freeze(drm_dev);
  840. }
  841. static int i915_pm_thaw(struct device *dev)
  842. {
  843. struct pci_dev *pdev = to_pci_dev(dev);
  844. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  845. return i915_drm_thaw(drm_dev);
  846. }
  847. static int i915_pm_poweroff(struct device *dev)
  848. {
  849. struct pci_dev *pdev = to_pci_dev(dev);
  850. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  851. return i915_drm_freeze(drm_dev);
  852. }
  853. static const struct dev_pm_ops i915_pm_ops = {
  854. .suspend = i915_pm_suspend,
  855. .resume = i915_pm_resume,
  856. .freeze = i915_pm_freeze,
  857. .thaw = i915_pm_thaw,
  858. .poweroff = i915_pm_poweroff,
  859. .restore = i915_pm_resume,
  860. };
  861. static const struct vm_operations_struct i915_gem_vm_ops = {
  862. .fault = i915_gem_fault,
  863. .open = drm_gem_vm_open,
  864. .close = drm_gem_vm_close,
  865. };
  866. static const struct file_operations i915_driver_fops = {
  867. .owner = THIS_MODULE,
  868. .open = drm_open,
  869. .release = drm_release,
  870. .unlocked_ioctl = drm_ioctl,
  871. .mmap = drm_gem_mmap,
  872. .poll = drm_poll,
  873. .fasync = drm_fasync,
  874. .read = drm_read,
  875. #ifdef CONFIG_COMPAT
  876. .compat_ioctl = i915_compat_ioctl,
  877. #endif
  878. .llseek = noop_llseek,
  879. };
  880. static struct drm_driver driver = {
  881. /* Don't use MTRRs here; the Xserver or userspace app should
  882. * deal with them for Intel hardware.
  883. */
  884. .driver_features =
  885. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  886. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
  887. .load = i915_driver_load,
  888. .unload = i915_driver_unload,
  889. .open = i915_driver_open,
  890. .lastclose = i915_driver_lastclose,
  891. .preclose = i915_driver_preclose,
  892. .postclose = i915_driver_postclose,
  893. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  894. .suspend = i915_suspend,
  895. .resume = i915_resume,
  896. .device_is_agp = i915_driver_device_is_agp,
  897. .master_create = i915_master_create,
  898. .master_destroy = i915_master_destroy,
  899. #if defined(CONFIG_DEBUG_FS)
  900. .debugfs_init = i915_debugfs_init,
  901. .debugfs_cleanup = i915_debugfs_cleanup,
  902. #endif
  903. .gem_init_object = i915_gem_init_object,
  904. .gem_free_object = i915_gem_free_object,
  905. .gem_vm_ops = &i915_gem_vm_ops,
  906. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  907. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  908. .gem_prime_export = i915_gem_prime_export,
  909. .gem_prime_import = i915_gem_prime_import,
  910. .dumb_create = i915_gem_dumb_create,
  911. .dumb_map_offset = i915_gem_mmap_gtt,
  912. .dumb_destroy = i915_gem_dumb_destroy,
  913. .ioctls = i915_ioctls,
  914. .fops = &i915_driver_fops,
  915. .name = DRIVER_NAME,
  916. .desc = DRIVER_DESC,
  917. .date = DRIVER_DATE,
  918. .major = DRIVER_MAJOR,
  919. .minor = DRIVER_MINOR,
  920. .patchlevel = DRIVER_PATCHLEVEL,
  921. };
  922. static struct pci_driver i915_pci_driver = {
  923. .name = DRIVER_NAME,
  924. .id_table = pciidlist,
  925. .probe = i915_pci_probe,
  926. .remove = i915_pci_remove,
  927. .driver.pm = &i915_pm_ops,
  928. };
  929. static int __init i915_init(void)
  930. {
  931. driver.num_ioctls = i915_max_ioctl;
  932. /*
  933. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  934. * explicitly disabled with the module pararmeter.
  935. *
  936. * Otherwise, just follow the parameter (defaulting to off).
  937. *
  938. * Allow optional vga_text_mode_force boot option to override
  939. * the default behavior.
  940. */
  941. #if defined(CONFIG_DRM_I915_KMS)
  942. if (i915_modeset != 0)
  943. driver.driver_features |= DRIVER_MODESET;
  944. #endif
  945. if (i915_modeset == 1)
  946. driver.driver_features |= DRIVER_MODESET;
  947. #ifdef CONFIG_VGA_CONSOLE
  948. if (vgacon_text_force() && i915_modeset == -1)
  949. driver.driver_features &= ~DRIVER_MODESET;
  950. #endif
  951. if (!(driver.driver_features & DRIVER_MODESET))
  952. driver.get_vblank_timestamp = NULL;
  953. return drm_pci_init(&driver, &i915_pci_driver);
  954. }
  955. static void __exit i915_exit(void)
  956. {
  957. drm_pci_exit(&driver, &i915_pci_driver);
  958. }
  959. module_init(i915_init);
  960. module_exit(i915_exit);
  961. MODULE_AUTHOR(DRIVER_AUTHOR);
  962. MODULE_DESCRIPTION(DRIVER_DESC);
  963. MODULE_LICENSE("GPL and additional rights");
  964. /* We give fast paths for the really cool registers */
  965. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  966. ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
  967. ((reg) < 0x40000) && \
  968. ((reg) != FORCEWAKE))
  969. static void
  970. ilk_dummy_write(struct drm_i915_private *dev_priv)
  971. {
  972. /* WaIssueDummyWriteToWakeupFromRC6: Issue a dummy write to wake up the
  973. * chip from rc6 before touching it for real. MI_MODE is masked, hence
  974. * harmless to write 0 into. */
  975. I915_WRITE_NOTRACE(MI_MODE, 0);
  976. }
  977. static void
  978. hsw_unclaimed_reg_clear(struct drm_i915_private *dev_priv, u32 reg)
  979. {
  980. if (IS_HASWELL(dev_priv->dev) &&
  981. (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  982. DRM_ERROR("Unknown unclaimed register before writing to %x\n",
  983. reg);
  984. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  985. }
  986. }
  987. static void
  988. hsw_unclaimed_reg_check(struct drm_i915_private *dev_priv, u32 reg)
  989. {
  990. if (IS_HASWELL(dev_priv->dev) &&
  991. (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  992. DRM_ERROR("Unclaimed write to %x\n", reg);
  993. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  994. }
  995. }
  996. #define __i915_read(x, y) \
  997. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  998. u##x val = 0; \
  999. if (IS_GEN5(dev_priv->dev)) \
  1000. ilk_dummy_write(dev_priv); \
  1001. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1002. unsigned long irqflags; \
  1003. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  1004. if (dev_priv->forcewake_count == 0) \
  1005. dev_priv->gt.force_wake_get(dev_priv); \
  1006. val = read##y(dev_priv->regs + reg); \
  1007. if (dev_priv->forcewake_count == 0) \
  1008. dev_priv->gt.force_wake_put(dev_priv); \
  1009. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  1010. } else { \
  1011. val = read##y(dev_priv->regs + reg); \
  1012. } \
  1013. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  1014. return val; \
  1015. }
  1016. __i915_read(8, b)
  1017. __i915_read(16, w)
  1018. __i915_read(32, l)
  1019. __i915_read(64, q)
  1020. #undef __i915_read
  1021. #define __i915_write(x, y) \
  1022. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  1023. u32 __fifo_ret = 0; \
  1024. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  1025. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1026. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  1027. } \
  1028. if (IS_GEN5(dev_priv->dev)) \
  1029. ilk_dummy_write(dev_priv); \
  1030. hsw_unclaimed_reg_clear(dev_priv, reg); \
  1031. write##y(val, dev_priv->regs + reg); \
  1032. if (unlikely(__fifo_ret)) { \
  1033. gen6_gt_check_fifodbg(dev_priv); \
  1034. } \
  1035. hsw_unclaimed_reg_check(dev_priv, reg); \
  1036. }
  1037. __i915_write(8, b)
  1038. __i915_write(16, w)
  1039. __i915_write(32, l)
  1040. __i915_write(64, q)
  1041. #undef __i915_write
  1042. static const struct register_whitelist {
  1043. uint64_t offset;
  1044. uint32_t size;
  1045. uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  1046. } whitelist[] = {
  1047. { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
  1048. };
  1049. int i915_reg_read_ioctl(struct drm_device *dev,
  1050. void *data, struct drm_file *file)
  1051. {
  1052. struct drm_i915_private *dev_priv = dev->dev_private;
  1053. struct drm_i915_reg_read *reg = data;
  1054. struct register_whitelist const *entry = whitelist;
  1055. int i;
  1056. for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  1057. if (entry->offset == reg->offset &&
  1058. (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
  1059. break;
  1060. }
  1061. if (i == ARRAY_SIZE(whitelist))
  1062. return -EINVAL;
  1063. switch (entry->size) {
  1064. case 8:
  1065. reg->val = I915_READ64(reg->offset);
  1066. break;
  1067. case 4:
  1068. reg->val = I915_READ(reg->offset);
  1069. break;
  1070. case 2:
  1071. reg->val = I915_READ16(reg->offset);
  1072. break;
  1073. case 1:
  1074. reg->val = I915_READ8(reg->offset);
  1075. break;
  1076. default:
  1077. WARN_ON(1);
  1078. return -EINVAL;
  1079. }
  1080. return 0;
  1081. }