i915_debugfs.c 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include <linux/export.h>
  32. #include <generated/utsrelease.h>
  33. #include <drm/drmP.h>
  34. #include "intel_drv.h"
  35. #include "intel_ringbuffer.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. #define DRM_I915_RING_DEBUG 1
  39. #if defined(CONFIG_DEBUG_FS)
  40. enum {
  41. ACTIVE_LIST,
  42. INACTIVE_LIST,
  43. PINNED_LIST,
  44. };
  45. static const char *yesno(int v)
  46. {
  47. return v ? "yes" : "no";
  48. }
  49. static int i915_capabilities(struct seq_file *m, void *data)
  50. {
  51. struct drm_info_node *node = (struct drm_info_node *) m->private;
  52. struct drm_device *dev = node->minor->dev;
  53. const struct intel_device_info *info = INTEL_INFO(dev);
  54. seq_printf(m, "gen: %d\n", info->gen);
  55. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  56. #define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  57. #define SEP_SEMICOLON ;
  58. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
  59. #undef PRINT_FLAG
  60. #undef SEP_SEMICOLON
  61. return 0;
  62. }
  63. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  64. {
  65. if (obj->user_pin_count > 0)
  66. return "P";
  67. else if (obj->pin_count > 0)
  68. return "p";
  69. else
  70. return " ";
  71. }
  72. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  73. {
  74. switch (obj->tiling_mode) {
  75. default:
  76. case I915_TILING_NONE: return " ";
  77. case I915_TILING_X: return "X";
  78. case I915_TILING_Y: return "Y";
  79. }
  80. }
  81. static const char *cache_level_str(int type)
  82. {
  83. switch (type) {
  84. case I915_CACHE_NONE: return " uncached";
  85. case I915_CACHE_LLC: return " snooped (LLC)";
  86. case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
  87. default: return "";
  88. }
  89. }
  90. static void
  91. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  92. {
  93. seq_printf(m, "%pK: %s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
  94. &obj->base,
  95. get_pin_flag(obj),
  96. get_tiling_flag(obj),
  97. obj->base.size / 1024,
  98. obj->base.read_domains,
  99. obj->base.write_domain,
  100. obj->last_read_seqno,
  101. obj->last_write_seqno,
  102. obj->last_fenced_seqno,
  103. cache_level_str(obj->cache_level),
  104. obj->dirty ? " dirty" : "",
  105. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  106. if (obj->base.name)
  107. seq_printf(m, " (name: %d)", obj->base.name);
  108. if (obj->pin_count)
  109. seq_printf(m, " (pinned x %d)", obj->pin_count);
  110. if (obj->fence_reg != I915_FENCE_REG_NONE)
  111. seq_printf(m, " (fence: %d)", obj->fence_reg);
  112. if (obj->gtt_space != NULL)
  113. seq_printf(m, " (gtt offset: %08x, size: %08x)",
  114. obj->gtt_offset, (unsigned int)obj->gtt_space->size);
  115. if (obj->stolen)
  116. seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
  117. if (obj->pin_mappable || obj->fault_mappable) {
  118. char s[3], *t = s;
  119. if (obj->pin_mappable)
  120. *t++ = 'p';
  121. if (obj->fault_mappable)
  122. *t++ = 'f';
  123. *t = '\0';
  124. seq_printf(m, " (%s mappable)", s);
  125. }
  126. if (obj->ring != NULL)
  127. seq_printf(m, " (%s)", obj->ring->name);
  128. }
  129. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  130. {
  131. struct drm_info_node *node = (struct drm_info_node *) m->private;
  132. uintptr_t list = (uintptr_t) node->info_ent->data;
  133. struct list_head *head;
  134. struct drm_device *dev = node->minor->dev;
  135. drm_i915_private_t *dev_priv = dev->dev_private;
  136. struct drm_i915_gem_object *obj;
  137. size_t total_obj_size, total_gtt_size;
  138. int count, ret;
  139. ret = mutex_lock_interruptible(&dev->struct_mutex);
  140. if (ret)
  141. return ret;
  142. switch (list) {
  143. case ACTIVE_LIST:
  144. seq_printf(m, "Active:\n");
  145. head = &dev_priv->mm.active_list;
  146. break;
  147. case INACTIVE_LIST:
  148. seq_printf(m, "Inactive:\n");
  149. head = &dev_priv->mm.inactive_list;
  150. break;
  151. default:
  152. mutex_unlock(&dev->struct_mutex);
  153. return -EINVAL;
  154. }
  155. total_obj_size = total_gtt_size = count = 0;
  156. list_for_each_entry(obj, head, mm_list) {
  157. seq_printf(m, " ");
  158. describe_obj(m, obj);
  159. seq_printf(m, "\n");
  160. total_obj_size += obj->base.size;
  161. total_gtt_size += obj->gtt_space->size;
  162. count++;
  163. }
  164. mutex_unlock(&dev->struct_mutex);
  165. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  166. count, total_obj_size, total_gtt_size);
  167. return 0;
  168. }
  169. #define count_objects(list, member) do { \
  170. list_for_each_entry(obj, list, member) { \
  171. size += obj->gtt_space->size; \
  172. ++count; \
  173. if (obj->map_and_fenceable) { \
  174. mappable_size += obj->gtt_space->size; \
  175. ++mappable_count; \
  176. } \
  177. } \
  178. } while (0)
  179. struct file_stats {
  180. int count;
  181. size_t total, active, inactive, unbound;
  182. };
  183. static int per_file_stats(int id, void *ptr, void *data)
  184. {
  185. struct drm_i915_gem_object *obj = ptr;
  186. struct file_stats *stats = data;
  187. stats->count++;
  188. stats->total += obj->base.size;
  189. if (obj->gtt_space) {
  190. if (!list_empty(&obj->ring_list))
  191. stats->active += obj->base.size;
  192. else
  193. stats->inactive += obj->base.size;
  194. } else {
  195. if (!list_empty(&obj->global_list))
  196. stats->unbound += obj->base.size;
  197. }
  198. return 0;
  199. }
  200. static int i915_gem_object_info(struct seq_file *m, void* data)
  201. {
  202. struct drm_info_node *node = (struct drm_info_node *) m->private;
  203. struct drm_device *dev = node->minor->dev;
  204. struct drm_i915_private *dev_priv = dev->dev_private;
  205. u32 count, mappable_count, purgeable_count;
  206. size_t size, mappable_size, purgeable_size;
  207. struct drm_i915_gem_object *obj;
  208. struct drm_file *file;
  209. int ret;
  210. ret = mutex_lock_interruptible(&dev->struct_mutex);
  211. if (ret)
  212. return ret;
  213. seq_printf(m, "%u objects, %zu bytes\n",
  214. dev_priv->mm.object_count,
  215. dev_priv->mm.object_memory);
  216. size = count = mappable_size = mappable_count = 0;
  217. count_objects(&dev_priv->mm.bound_list, global_list);
  218. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  219. count, mappable_count, size, mappable_size);
  220. size = count = mappable_size = mappable_count = 0;
  221. count_objects(&dev_priv->mm.active_list, mm_list);
  222. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  223. count, mappable_count, size, mappable_size);
  224. size = count = mappable_size = mappable_count = 0;
  225. count_objects(&dev_priv->mm.inactive_list, mm_list);
  226. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  227. count, mappable_count, size, mappable_size);
  228. size = count = purgeable_size = purgeable_count = 0;
  229. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  230. size += obj->base.size, ++count;
  231. if (obj->madv == I915_MADV_DONTNEED)
  232. purgeable_size += obj->base.size, ++purgeable_count;
  233. }
  234. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  235. size = count = mappable_size = mappable_count = 0;
  236. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  237. if (obj->fault_mappable) {
  238. size += obj->gtt_space->size;
  239. ++count;
  240. }
  241. if (obj->pin_mappable) {
  242. mappable_size += obj->gtt_space->size;
  243. ++mappable_count;
  244. }
  245. if (obj->madv == I915_MADV_DONTNEED) {
  246. purgeable_size += obj->base.size;
  247. ++purgeable_count;
  248. }
  249. }
  250. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  251. purgeable_count, purgeable_size);
  252. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  253. mappable_count, mappable_size);
  254. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  255. count, size);
  256. seq_printf(m, "%zu [%lu] gtt total\n",
  257. dev_priv->gtt.total,
  258. dev_priv->gtt.mappable_end - dev_priv->gtt.start);
  259. seq_printf(m, "\n");
  260. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  261. struct file_stats stats;
  262. memset(&stats, 0, sizeof(stats));
  263. idr_for_each(&file->object_idr, per_file_stats, &stats);
  264. seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
  265. get_pid_task(file->pid, PIDTYPE_PID)->comm,
  266. stats.count,
  267. stats.total,
  268. stats.active,
  269. stats.inactive,
  270. stats.unbound);
  271. }
  272. mutex_unlock(&dev->struct_mutex);
  273. return 0;
  274. }
  275. static int i915_gem_gtt_info(struct seq_file *m, void* data)
  276. {
  277. struct drm_info_node *node = (struct drm_info_node *) m->private;
  278. struct drm_device *dev = node->minor->dev;
  279. uintptr_t list = (uintptr_t) node->info_ent->data;
  280. struct drm_i915_private *dev_priv = dev->dev_private;
  281. struct drm_i915_gem_object *obj;
  282. size_t total_obj_size, total_gtt_size;
  283. int count, ret;
  284. ret = mutex_lock_interruptible(&dev->struct_mutex);
  285. if (ret)
  286. return ret;
  287. total_obj_size = total_gtt_size = count = 0;
  288. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  289. if (list == PINNED_LIST && obj->pin_count == 0)
  290. continue;
  291. seq_printf(m, " ");
  292. describe_obj(m, obj);
  293. seq_printf(m, "\n");
  294. total_obj_size += obj->base.size;
  295. total_gtt_size += obj->gtt_space->size;
  296. count++;
  297. }
  298. mutex_unlock(&dev->struct_mutex);
  299. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  300. count, total_obj_size, total_gtt_size);
  301. return 0;
  302. }
  303. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  304. {
  305. struct drm_info_node *node = (struct drm_info_node *) m->private;
  306. struct drm_device *dev = node->minor->dev;
  307. unsigned long flags;
  308. struct intel_crtc *crtc;
  309. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  310. const char pipe = pipe_name(crtc->pipe);
  311. const char plane = plane_name(crtc->plane);
  312. struct intel_unpin_work *work;
  313. spin_lock_irqsave(&dev->event_lock, flags);
  314. work = crtc->unpin_work;
  315. if (work == NULL) {
  316. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  317. pipe, plane);
  318. } else {
  319. if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  320. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  321. pipe, plane);
  322. } else {
  323. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  324. pipe, plane);
  325. }
  326. if (work->enable_stall_check)
  327. seq_printf(m, "Stall check enabled, ");
  328. else
  329. seq_printf(m, "Stall check waiting for page flip ioctl, ");
  330. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  331. if (work->old_fb_obj) {
  332. struct drm_i915_gem_object *obj = work->old_fb_obj;
  333. if (obj)
  334. seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  335. }
  336. if (work->pending_flip_obj) {
  337. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  338. if (obj)
  339. seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  340. }
  341. }
  342. spin_unlock_irqrestore(&dev->event_lock, flags);
  343. }
  344. return 0;
  345. }
  346. static int i915_gem_request_info(struct seq_file *m, void *data)
  347. {
  348. struct drm_info_node *node = (struct drm_info_node *) m->private;
  349. struct drm_device *dev = node->minor->dev;
  350. drm_i915_private_t *dev_priv = dev->dev_private;
  351. struct intel_ring_buffer *ring;
  352. struct drm_i915_gem_request *gem_request;
  353. int ret, count, i;
  354. ret = mutex_lock_interruptible(&dev->struct_mutex);
  355. if (ret)
  356. return ret;
  357. count = 0;
  358. for_each_ring(ring, dev_priv, i) {
  359. if (list_empty(&ring->request_list))
  360. continue;
  361. seq_printf(m, "%s requests:\n", ring->name);
  362. list_for_each_entry(gem_request,
  363. &ring->request_list,
  364. list) {
  365. seq_printf(m, " %d @ %d\n",
  366. gem_request->seqno,
  367. (int) (jiffies - gem_request->emitted_jiffies));
  368. }
  369. count++;
  370. }
  371. mutex_unlock(&dev->struct_mutex);
  372. if (count == 0)
  373. seq_printf(m, "No requests\n");
  374. return 0;
  375. }
  376. static void i915_ring_seqno_info(struct seq_file *m,
  377. struct intel_ring_buffer *ring)
  378. {
  379. if (ring->get_seqno) {
  380. seq_printf(m, "Current sequence (%s): %u\n",
  381. ring->name, ring->get_seqno(ring, false));
  382. }
  383. }
  384. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  385. {
  386. struct drm_info_node *node = (struct drm_info_node *) m->private;
  387. struct drm_device *dev = node->minor->dev;
  388. drm_i915_private_t *dev_priv = dev->dev_private;
  389. struct intel_ring_buffer *ring;
  390. int ret, i;
  391. ret = mutex_lock_interruptible(&dev->struct_mutex);
  392. if (ret)
  393. return ret;
  394. for_each_ring(ring, dev_priv, i)
  395. i915_ring_seqno_info(m, ring);
  396. mutex_unlock(&dev->struct_mutex);
  397. return 0;
  398. }
  399. static int i915_interrupt_info(struct seq_file *m, void *data)
  400. {
  401. struct drm_info_node *node = (struct drm_info_node *) m->private;
  402. struct drm_device *dev = node->minor->dev;
  403. drm_i915_private_t *dev_priv = dev->dev_private;
  404. struct intel_ring_buffer *ring;
  405. int ret, i, pipe;
  406. ret = mutex_lock_interruptible(&dev->struct_mutex);
  407. if (ret)
  408. return ret;
  409. if (IS_VALLEYVIEW(dev)) {
  410. seq_printf(m, "Display IER:\t%08x\n",
  411. I915_READ(VLV_IER));
  412. seq_printf(m, "Display IIR:\t%08x\n",
  413. I915_READ(VLV_IIR));
  414. seq_printf(m, "Display IIR_RW:\t%08x\n",
  415. I915_READ(VLV_IIR_RW));
  416. seq_printf(m, "Display IMR:\t%08x\n",
  417. I915_READ(VLV_IMR));
  418. for_each_pipe(pipe)
  419. seq_printf(m, "Pipe %c stat:\t%08x\n",
  420. pipe_name(pipe),
  421. I915_READ(PIPESTAT(pipe)));
  422. seq_printf(m, "Master IER:\t%08x\n",
  423. I915_READ(VLV_MASTER_IER));
  424. seq_printf(m, "Render IER:\t%08x\n",
  425. I915_READ(GTIER));
  426. seq_printf(m, "Render IIR:\t%08x\n",
  427. I915_READ(GTIIR));
  428. seq_printf(m, "Render IMR:\t%08x\n",
  429. I915_READ(GTIMR));
  430. seq_printf(m, "PM IER:\t\t%08x\n",
  431. I915_READ(GEN6_PMIER));
  432. seq_printf(m, "PM IIR:\t\t%08x\n",
  433. I915_READ(GEN6_PMIIR));
  434. seq_printf(m, "PM IMR:\t\t%08x\n",
  435. I915_READ(GEN6_PMIMR));
  436. seq_printf(m, "Port hotplug:\t%08x\n",
  437. I915_READ(PORT_HOTPLUG_EN));
  438. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  439. I915_READ(VLV_DPFLIPSTAT));
  440. seq_printf(m, "DPINVGTT:\t%08x\n",
  441. I915_READ(DPINVGTT));
  442. } else if (!HAS_PCH_SPLIT(dev)) {
  443. seq_printf(m, "Interrupt enable: %08x\n",
  444. I915_READ(IER));
  445. seq_printf(m, "Interrupt identity: %08x\n",
  446. I915_READ(IIR));
  447. seq_printf(m, "Interrupt mask: %08x\n",
  448. I915_READ(IMR));
  449. for_each_pipe(pipe)
  450. seq_printf(m, "Pipe %c stat: %08x\n",
  451. pipe_name(pipe),
  452. I915_READ(PIPESTAT(pipe)));
  453. } else {
  454. seq_printf(m, "North Display Interrupt enable: %08x\n",
  455. I915_READ(DEIER));
  456. seq_printf(m, "North Display Interrupt identity: %08x\n",
  457. I915_READ(DEIIR));
  458. seq_printf(m, "North Display Interrupt mask: %08x\n",
  459. I915_READ(DEIMR));
  460. seq_printf(m, "South Display Interrupt enable: %08x\n",
  461. I915_READ(SDEIER));
  462. seq_printf(m, "South Display Interrupt identity: %08x\n",
  463. I915_READ(SDEIIR));
  464. seq_printf(m, "South Display Interrupt mask: %08x\n",
  465. I915_READ(SDEIMR));
  466. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  467. I915_READ(GTIER));
  468. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  469. I915_READ(GTIIR));
  470. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  471. I915_READ(GTIMR));
  472. }
  473. seq_printf(m, "Interrupts received: %d\n",
  474. atomic_read(&dev_priv->irq_received));
  475. for_each_ring(ring, dev_priv, i) {
  476. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  477. seq_printf(m,
  478. "Graphics Interrupt mask (%s): %08x\n",
  479. ring->name, I915_READ_IMR(ring));
  480. }
  481. i915_ring_seqno_info(m, ring);
  482. }
  483. mutex_unlock(&dev->struct_mutex);
  484. return 0;
  485. }
  486. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  487. {
  488. struct drm_info_node *node = (struct drm_info_node *) m->private;
  489. struct drm_device *dev = node->minor->dev;
  490. drm_i915_private_t *dev_priv = dev->dev_private;
  491. int i, ret;
  492. ret = mutex_lock_interruptible(&dev->struct_mutex);
  493. if (ret)
  494. return ret;
  495. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  496. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  497. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  498. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  499. seq_printf(m, "Fence %d, pin count = %d, object = ",
  500. i, dev_priv->fence_regs[i].pin_count);
  501. if (obj == NULL)
  502. seq_printf(m, "unused");
  503. else
  504. describe_obj(m, obj);
  505. seq_printf(m, "\n");
  506. }
  507. mutex_unlock(&dev->struct_mutex);
  508. return 0;
  509. }
  510. static int i915_hws_info(struct seq_file *m, void *data)
  511. {
  512. struct drm_info_node *node = (struct drm_info_node *) m->private;
  513. struct drm_device *dev = node->minor->dev;
  514. drm_i915_private_t *dev_priv = dev->dev_private;
  515. struct intel_ring_buffer *ring;
  516. const u32 *hws;
  517. int i;
  518. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  519. hws = ring->status_page.page_addr;
  520. if (hws == NULL)
  521. return 0;
  522. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  523. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  524. i * 4,
  525. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  526. }
  527. return 0;
  528. }
  529. static const char *ring_str(int ring)
  530. {
  531. switch (ring) {
  532. case RCS: return "render";
  533. case VCS: return "bsd";
  534. case BCS: return "blt";
  535. case VECS: return "vebox";
  536. default: return "";
  537. }
  538. }
  539. static const char *pin_flag(int pinned)
  540. {
  541. if (pinned > 0)
  542. return " P";
  543. else if (pinned < 0)
  544. return " p";
  545. else
  546. return "";
  547. }
  548. static const char *tiling_flag(int tiling)
  549. {
  550. switch (tiling) {
  551. default:
  552. case I915_TILING_NONE: return "";
  553. case I915_TILING_X: return " X";
  554. case I915_TILING_Y: return " Y";
  555. }
  556. }
  557. static const char *dirty_flag(int dirty)
  558. {
  559. return dirty ? " dirty" : "";
  560. }
  561. static const char *purgeable_flag(int purgeable)
  562. {
  563. return purgeable ? " purgeable" : "";
  564. }
  565. static bool __i915_error_ok(struct drm_i915_error_state_buf *e)
  566. {
  567. if (!e->err && WARN(e->bytes > (e->size - 1), "overflow")) {
  568. e->err = -ENOSPC;
  569. return false;
  570. }
  571. if (e->bytes == e->size - 1 || e->err)
  572. return false;
  573. return true;
  574. }
  575. static bool __i915_error_seek(struct drm_i915_error_state_buf *e,
  576. unsigned len)
  577. {
  578. if (e->pos + len <= e->start) {
  579. e->pos += len;
  580. return false;
  581. }
  582. /* First vsnprintf needs to fit in its entirety for memmove */
  583. if (len >= e->size) {
  584. e->err = -EIO;
  585. return false;
  586. }
  587. return true;
  588. }
  589. static void __i915_error_advance(struct drm_i915_error_state_buf *e,
  590. unsigned len)
  591. {
  592. /* If this is first printf in this window, adjust it so that
  593. * start position matches start of the buffer
  594. */
  595. if (e->pos < e->start) {
  596. const size_t off = e->start - e->pos;
  597. /* Should not happen but be paranoid */
  598. if (off > len || e->bytes) {
  599. e->err = -EIO;
  600. return;
  601. }
  602. memmove(e->buf, e->buf + off, len - off);
  603. e->bytes = len - off;
  604. e->pos = e->start;
  605. return;
  606. }
  607. e->bytes += len;
  608. e->pos += len;
  609. }
  610. static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
  611. const char *f, va_list args)
  612. {
  613. unsigned len;
  614. if (!__i915_error_ok(e))
  615. return;
  616. /* Seek the first printf which is hits start position */
  617. if (e->pos < e->start) {
  618. len = vsnprintf(NULL, 0, f, args);
  619. if (!__i915_error_seek(e, len))
  620. return;
  621. }
  622. len = vsnprintf(e->buf + e->bytes, e->size - e->bytes, f, args);
  623. if (len >= e->size - e->bytes)
  624. len = e->size - e->bytes - 1;
  625. __i915_error_advance(e, len);
  626. }
  627. static void i915_error_puts(struct drm_i915_error_state_buf *e,
  628. const char *str)
  629. {
  630. unsigned len;
  631. if (!__i915_error_ok(e))
  632. return;
  633. len = strlen(str);
  634. /* Seek the first printf which is hits start position */
  635. if (e->pos < e->start) {
  636. if (!__i915_error_seek(e, len))
  637. return;
  638. }
  639. if (len >= e->size - e->bytes)
  640. len = e->size - e->bytes - 1;
  641. memcpy(e->buf + e->bytes, str, len);
  642. __i915_error_advance(e, len);
  643. }
  644. void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
  645. {
  646. va_list args;
  647. va_start(args, f);
  648. i915_error_vprintf(e, f, args);
  649. va_end(args);
  650. }
  651. #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
  652. #define err_puts(e, s) i915_error_puts(e, s)
  653. static void print_error_buffers(struct drm_i915_error_state_buf *m,
  654. const char *name,
  655. struct drm_i915_error_buffer *err,
  656. int count)
  657. {
  658. err_printf(m, "%s [%d]:\n", name, count);
  659. while (count--) {
  660. err_printf(m, " %08x %8u %02x %02x %x %x",
  661. err->gtt_offset,
  662. err->size,
  663. err->read_domains,
  664. err->write_domain,
  665. err->rseqno, err->wseqno);
  666. err_puts(m, pin_flag(err->pinned));
  667. err_puts(m, tiling_flag(err->tiling));
  668. err_puts(m, dirty_flag(err->dirty));
  669. err_puts(m, purgeable_flag(err->purgeable));
  670. err_puts(m, err->ring != -1 ? " " : "");
  671. err_puts(m, ring_str(err->ring));
  672. err_puts(m, cache_level_str(err->cache_level));
  673. if (err->name)
  674. err_printf(m, " (name: %d)", err->name);
  675. if (err->fence_reg != I915_FENCE_REG_NONE)
  676. err_printf(m, " (fence: %d)", err->fence_reg);
  677. err_puts(m, "\n");
  678. err++;
  679. }
  680. }
  681. static void i915_ring_error_state(struct drm_i915_error_state_buf *m,
  682. struct drm_device *dev,
  683. struct drm_i915_error_state *error,
  684. unsigned ring)
  685. {
  686. BUG_ON(ring >= I915_NUM_RINGS); /* shut up confused gcc */
  687. err_printf(m, "%s command stream:\n", ring_str(ring));
  688. err_printf(m, " HEAD: 0x%08x\n", error->head[ring]);
  689. err_printf(m, " TAIL: 0x%08x\n", error->tail[ring]);
  690. err_printf(m, " CTL: 0x%08x\n", error->ctl[ring]);
  691. err_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
  692. err_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
  693. err_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
  694. err_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
  695. if (ring == RCS && INTEL_INFO(dev)->gen >= 4)
  696. err_printf(m, " BBADDR: 0x%08llx\n", error->bbaddr);
  697. if (INTEL_INFO(dev)->gen >= 4)
  698. err_printf(m, " INSTPS: 0x%08x\n", error->instps[ring]);
  699. err_printf(m, " INSTPM: 0x%08x\n", error->instpm[ring]);
  700. err_printf(m, " FADDR: 0x%08x\n", error->faddr[ring]);
  701. if (INTEL_INFO(dev)->gen >= 6) {
  702. err_printf(m, " RC PSMI: 0x%08x\n", error->rc_psmi[ring]);
  703. err_printf(m, " FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
  704. err_printf(m, " SYNC_0: 0x%08x [last synced 0x%08x]\n",
  705. error->semaphore_mboxes[ring][0],
  706. error->semaphore_seqno[ring][0]);
  707. err_printf(m, " SYNC_1: 0x%08x [last synced 0x%08x]\n",
  708. error->semaphore_mboxes[ring][1],
  709. error->semaphore_seqno[ring][1]);
  710. }
  711. err_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
  712. err_printf(m, " waiting: %s\n", yesno(error->waiting[ring]));
  713. err_printf(m, " ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
  714. err_printf(m, " ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
  715. }
  716. struct i915_error_state_file_priv {
  717. struct drm_device *dev;
  718. struct drm_i915_error_state *error;
  719. };
  720. static int i915_error_state(struct i915_error_state_file_priv *error_priv,
  721. struct drm_i915_error_state_buf *m)
  722. {
  723. struct drm_device *dev = error_priv->dev;
  724. drm_i915_private_t *dev_priv = dev->dev_private;
  725. struct drm_i915_error_state *error = error_priv->error;
  726. struct intel_ring_buffer *ring;
  727. int i, j, page, offset, elt;
  728. if (!error) {
  729. err_printf(m, "no error state collected\n");
  730. return 0;
  731. }
  732. err_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  733. error->time.tv_usec);
  734. err_printf(m, "Kernel: " UTS_RELEASE "\n");
  735. err_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
  736. err_printf(m, "EIR: 0x%08x\n", error->eir);
  737. err_printf(m, "IER: 0x%08x\n", error->ier);
  738. err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  739. err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
  740. err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
  741. err_printf(m, "CCID: 0x%08x\n", error->ccid);
  742. for (i = 0; i < dev_priv->num_fence_regs; i++)
  743. err_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
  744. for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
  745. err_printf(m, " INSTDONE_%d: 0x%08x\n", i,
  746. error->extra_instdone[i]);
  747. if (INTEL_INFO(dev)->gen >= 6) {
  748. err_printf(m, "ERROR: 0x%08x\n", error->error);
  749. err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
  750. }
  751. if (INTEL_INFO(dev)->gen == 7)
  752. err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);
  753. for_each_ring(ring, dev_priv, i)
  754. i915_ring_error_state(m, dev, error, i);
  755. if (error->active_bo)
  756. print_error_buffers(m, "Active",
  757. error->active_bo,
  758. error->active_bo_count);
  759. if (error->pinned_bo)
  760. print_error_buffers(m, "Pinned",
  761. error->pinned_bo,
  762. error->pinned_bo_count);
  763. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  764. struct drm_i915_error_object *obj;
  765. if ((obj = error->ring[i].batchbuffer)) {
  766. err_printf(m, "%s --- gtt_offset = 0x%08x\n",
  767. dev_priv->ring[i].name,
  768. obj->gtt_offset);
  769. offset = 0;
  770. for (page = 0; page < obj->page_count; page++) {
  771. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  772. err_printf(m, "%08x : %08x\n", offset,
  773. obj->pages[page][elt]);
  774. offset += 4;
  775. }
  776. }
  777. }
  778. if (error->ring[i].num_requests) {
  779. err_printf(m, "%s --- %d requests\n",
  780. dev_priv->ring[i].name,
  781. error->ring[i].num_requests);
  782. for (j = 0; j < error->ring[i].num_requests; j++) {
  783. err_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
  784. error->ring[i].requests[j].seqno,
  785. error->ring[i].requests[j].jiffies,
  786. error->ring[i].requests[j].tail);
  787. }
  788. }
  789. if ((obj = error->ring[i].ringbuffer)) {
  790. err_printf(m, "%s --- ringbuffer = 0x%08x\n",
  791. dev_priv->ring[i].name,
  792. obj->gtt_offset);
  793. offset = 0;
  794. for (page = 0; page < obj->page_count; page++) {
  795. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  796. err_printf(m, "%08x : %08x\n",
  797. offset,
  798. obj->pages[page][elt]);
  799. offset += 4;
  800. }
  801. }
  802. }
  803. obj = error->ring[i].ctx;
  804. if (obj) {
  805. err_printf(m, "%s --- HW Context = 0x%08x\n",
  806. dev_priv->ring[i].name,
  807. obj->gtt_offset);
  808. offset = 0;
  809. for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
  810. err_printf(m, "[%04x] %08x %08x %08x %08x\n",
  811. offset,
  812. obj->pages[0][elt],
  813. obj->pages[0][elt+1],
  814. obj->pages[0][elt+2],
  815. obj->pages[0][elt+3]);
  816. offset += 16;
  817. }
  818. }
  819. }
  820. if (error->overlay)
  821. intel_overlay_print_error_state(m, error->overlay);
  822. if (error->display)
  823. intel_display_print_error_state(m, dev, error->display);
  824. return 0;
  825. }
  826. static ssize_t
  827. i915_error_state_write(struct file *filp,
  828. const char __user *ubuf,
  829. size_t cnt,
  830. loff_t *ppos)
  831. {
  832. struct i915_error_state_file_priv *error_priv = filp->private_data;
  833. struct drm_device *dev = error_priv->dev;
  834. int ret;
  835. DRM_DEBUG_DRIVER("Resetting error state\n");
  836. ret = mutex_lock_interruptible(&dev->struct_mutex);
  837. if (ret)
  838. return ret;
  839. i915_destroy_error_state(dev);
  840. mutex_unlock(&dev->struct_mutex);
  841. return cnt;
  842. }
  843. static int i915_error_state_open(struct inode *inode, struct file *file)
  844. {
  845. struct drm_device *dev = inode->i_private;
  846. drm_i915_private_t *dev_priv = dev->dev_private;
  847. struct i915_error_state_file_priv *error_priv;
  848. unsigned long flags;
  849. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  850. if (!error_priv)
  851. return -ENOMEM;
  852. error_priv->dev = dev;
  853. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  854. error_priv->error = dev_priv->gpu_error.first_error;
  855. if (error_priv->error)
  856. kref_get(&error_priv->error->ref);
  857. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  858. file->private_data = error_priv;
  859. return 0;
  860. }
  861. static int i915_error_state_release(struct inode *inode, struct file *file)
  862. {
  863. struct i915_error_state_file_priv *error_priv = file->private_data;
  864. if (error_priv->error)
  865. kref_put(&error_priv->error->ref, i915_error_state_free);
  866. kfree(error_priv);
  867. return 0;
  868. }
  869. static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
  870. size_t count, loff_t *pos)
  871. {
  872. struct i915_error_state_file_priv *error_priv = file->private_data;
  873. struct drm_i915_error_state_buf error_str;
  874. loff_t tmp_pos = 0;
  875. ssize_t ret_count = 0;
  876. int ret = 0;
  877. memset(&error_str, 0, sizeof(error_str));
  878. /* We need to have enough room to store any i915_error_state printf
  879. * so that we can move it to start position.
  880. */
  881. error_str.size = count + 1 > PAGE_SIZE ? count + 1 : PAGE_SIZE;
  882. error_str.buf = kmalloc(error_str.size,
  883. GFP_TEMPORARY | __GFP_NORETRY | __GFP_NOWARN);
  884. if (error_str.buf == NULL) {
  885. error_str.size = PAGE_SIZE;
  886. error_str.buf = kmalloc(error_str.size, GFP_TEMPORARY);
  887. }
  888. if (error_str.buf == NULL) {
  889. error_str.size = 128;
  890. error_str.buf = kmalloc(error_str.size, GFP_TEMPORARY);
  891. }
  892. if (error_str.buf == NULL)
  893. return -ENOMEM;
  894. error_str.start = *pos;
  895. ret = i915_error_state(error_priv, &error_str);
  896. if (ret)
  897. goto out;
  898. if (error_str.bytes == 0 && error_str.err) {
  899. ret = error_str.err;
  900. goto out;
  901. }
  902. ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
  903. error_str.buf,
  904. error_str.bytes);
  905. if (ret_count < 0)
  906. ret = ret_count;
  907. else
  908. *pos = error_str.start + ret_count;
  909. out:
  910. kfree(error_str.buf);
  911. return ret ?: ret_count;
  912. }
  913. static const struct file_operations i915_error_state_fops = {
  914. .owner = THIS_MODULE,
  915. .open = i915_error_state_open,
  916. .read = i915_error_state_read,
  917. .write = i915_error_state_write,
  918. .llseek = default_llseek,
  919. .release = i915_error_state_release,
  920. };
  921. static int
  922. i915_next_seqno_get(void *data, u64 *val)
  923. {
  924. struct drm_device *dev = data;
  925. drm_i915_private_t *dev_priv = dev->dev_private;
  926. int ret;
  927. ret = mutex_lock_interruptible(&dev->struct_mutex);
  928. if (ret)
  929. return ret;
  930. *val = dev_priv->next_seqno;
  931. mutex_unlock(&dev->struct_mutex);
  932. return 0;
  933. }
  934. static int
  935. i915_next_seqno_set(void *data, u64 val)
  936. {
  937. struct drm_device *dev = data;
  938. int ret;
  939. ret = mutex_lock_interruptible(&dev->struct_mutex);
  940. if (ret)
  941. return ret;
  942. ret = i915_gem_set_seqno(dev, val);
  943. mutex_unlock(&dev->struct_mutex);
  944. return ret;
  945. }
  946. DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
  947. i915_next_seqno_get, i915_next_seqno_set,
  948. "0x%llx\n");
  949. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  950. {
  951. struct drm_info_node *node = (struct drm_info_node *) m->private;
  952. struct drm_device *dev = node->minor->dev;
  953. drm_i915_private_t *dev_priv = dev->dev_private;
  954. u16 crstanddelay;
  955. int ret;
  956. ret = mutex_lock_interruptible(&dev->struct_mutex);
  957. if (ret)
  958. return ret;
  959. crstanddelay = I915_READ16(CRSTANDVID);
  960. mutex_unlock(&dev->struct_mutex);
  961. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  962. return 0;
  963. }
  964. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  965. {
  966. struct drm_info_node *node = (struct drm_info_node *) m->private;
  967. struct drm_device *dev = node->minor->dev;
  968. drm_i915_private_t *dev_priv = dev->dev_private;
  969. int ret;
  970. if (IS_GEN5(dev)) {
  971. u16 rgvswctl = I915_READ16(MEMSWCTL);
  972. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  973. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  974. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  975. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  976. MEMSTAT_VID_SHIFT);
  977. seq_printf(m, "Current P-state: %d\n",
  978. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  979. } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
  980. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  981. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  982. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  983. u32 rpstat, cagf;
  984. u32 rpupei, rpcurup, rpprevup;
  985. u32 rpdownei, rpcurdown, rpprevdown;
  986. int max_freq;
  987. /* RPSTAT1 is in the GT power well */
  988. ret = mutex_lock_interruptible(&dev->struct_mutex);
  989. if (ret)
  990. return ret;
  991. gen6_gt_force_wake_get(dev_priv);
  992. rpstat = I915_READ(GEN6_RPSTAT1);
  993. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  994. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  995. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  996. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  997. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  998. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  999. if (IS_HASWELL(dev))
  1000. cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  1001. else
  1002. cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  1003. cagf *= GT_FREQUENCY_MULTIPLIER;
  1004. gen6_gt_force_wake_put(dev_priv);
  1005. mutex_unlock(&dev->struct_mutex);
  1006. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  1007. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  1008. seq_printf(m, "Render p-state ratio: %d\n",
  1009. (gt_perf_status & 0xff00) >> 8);
  1010. seq_printf(m, "Render p-state VID: %d\n",
  1011. gt_perf_status & 0xff);
  1012. seq_printf(m, "Render p-state limit: %d\n",
  1013. rp_state_limits & 0xff);
  1014. seq_printf(m, "CAGF: %dMHz\n", cagf);
  1015. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  1016. GEN6_CURICONT_MASK);
  1017. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  1018. GEN6_CURBSYTAVG_MASK);
  1019. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  1020. GEN6_CURBSYTAVG_MASK);
  1021. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  1022. GEN6_CURIAVG_MASK);
  1023. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  1024. GEN6_CURBSYTAVG_MASK);
  1025. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  1026. GEN6_CURBSYTAVG_MASK);
  1027. max_freq = (rp_state_cap & 0xff0000) >> 16;
  1028. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  1029. max_freq * GT_FREQUENCY_MULTIPLIER);
  1030. max_freq = (rp_state_cap & 0xff00) >> 8;
  1031. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  1032. max_freq * GT_FREQUENCY_MULTIPLIER);
  1033. max_freq = rp_state_cap & 0xff;
  1034. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  1035. max_freq * GT_FREQUENCY_MULTIPLIER);
  1036. seq_printf(m, "Max overclocked frequency: %dMHz\n",
  1037. dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
  1038. } else if (IS_VALLEYVIEW(dev)) {
  1039. u32 freq_sts, val;
  1040. mutex_lock(&dev_priv->rps.hw_lock);
  1041. freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  1042. seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
  1043. seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
  1044. val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
  1045. seq_printf(m, "max GPU freq: %d MHz\n",
  1046. vlv_gpu_freq(dev_priv->mem_freq, val));
  1047. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
  1048. seq_printf(m, "min GPU freq: %d MHz\n",
  1049. vlv_gpu_freq(dev_priv->mem_freq, val));
  1050. seq_printf(m, "current GPU freq: %d MHz\n",
  1051. vlv_gpu_freq(dev_priv->mem_freq,
  1052. (freq_sts >> 8) & 0xff));
  1053. mutex_unlock(&dev_priv->rps.hw_lock);
  1054. } else {
  1055. seq_printf(m, "no P-state info available\n");
  1056. }
  1057. return 0;
  1058. }
  1059. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  1060. {
  1061. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1062. struct drm_device *dev = node->minor->dev;
  1063. drm_i915_private_t *dev_priv = dev->dev_private;
  1064. u32 delayfreq;
  1065. int ret, i;
  1066. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1067. if (ret)
  1068. return ret;
  1069. for (i = 0; i < 16; i++) {
  1070. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  1071. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  1072. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  1073. }
  1074. mutex_unlock(&dev->struct_mutex);
  1075. return 0;
  1076. }
  1077. static inline int MAP_TO_MV(int map)
  1078. {
  1079. return 1250 - (map * 25);
  1080. }
  1081. static int i915_inttoext_table(struct seq_file *m, void *unused)
  1082. {
  1083. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1084. struct drm_device *dev = node->minor->dev;
  1085. drm_i915_private_t *dev_priv = dev->dev_private;
  1086. u32 inttoext;
  1087. int ret, i;
  1088. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1089. if (ret)
  1090. return ret;
  1091. for (i = 1; i <= 32; i++) {
  1092. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  1093. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  1094. }
  1095. mutex_unlock(&dev->struct_mutex);
  1096. return 0;
  1097. }
  1098. static int ironlake_drpc_info(struct seq_file *m)
  1099. {
  1100. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1101. struct drm_device *dev = node->minor->dev;
  1102. drm_i915_private_t *dev_priv = dev->dev_private;
  1103. u32 rgvmodectl, rstdbyctl;
  1104. u16 crstandvid;
  1105. int ret;
  1106. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1107. if (ret)
  1108. return ret;
  1109. rgvmodectl = I915_READ(MEMMODECTL);
  1110. rstdbyctl = I915_READ(RSTDBYCTL);
  1111. crstandvid = I915_READ16(CRSTANDVID);
  1112. mutex_unlock(&dev->struct_mutex);
  1113. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  1114. "yes" : "no");
  1115. seq_printf(m, "Boost freq: %d\n",
  1116. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  1117. MEMMODE_BOOST_FREQ_SHIFT);
  1118. seq_printf(m, "HW control enabled: %s\n",
  1119. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  1120. seq_printf(m, "SW control enabled: %s\n",
  1121. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  1122. seq_printf(m, "Gated voltage change: %s\n",
  1123. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  1124. seq_printf(m, "Starting frequency: P%d\n",
  1125. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  1126. seq_printf(m, "Max P-state: P%d\n",
  1127. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  1128. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  1129. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  1130. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  1131. seq_printf(m, "Render standby enabled: %s\n",
  1132. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  1133. seq_printf(m, "Current RS state: ");
  1134. switch (rstdbyctl & RSX_STATUS_MASK) {
  1135. case RSX_STATUS_ON:
  1136. seq_printf(m, "on\n");
  1137. break;
  1138. case RSX_STATUS_RC1:
  1139. seq_printf(m, "RC1\n");
  1140. break;
  1141. case RSX_STATUS_RC1E:
  1142. seq_printf(m, "RC1E\n");
  1143. break;
  1144. case RSX_STATUS_RS1:
  1145. seq_printf(m, "RS1\n");
  1146. break;
  1147. case RSX_STATUS_RS2:
  1148. seq_printf(m, "RS2 (RC6)\n");
  1149. break;
  1150. case RSX_STATUS_RS3:
  1151. seq_printf(m, "RC3 (RC6+)\n");
  1152. break;
  1153. default:
  1154. seq_printf(m, "unknown\n");
  1155. break;
  1156. }
  1157. return 0;
  1158. }
  1159. static int gen6_drpc_info(struct seq_file *m)
  1160. {
  1161. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1162. struct drm_device *dev = node->minor->dev;
  1163. struct drm_i915_private *dev_priv = dev->dev_private;
  1164. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  1165. unsigned forcewake_count;
  1166. int count=0, ret;
  1167. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1168. if (ret)
  1169. return ret;
  1170. spin_lock_irq(&dev_priv->gt_lock);
  1171. forcewake_count = dev_priv->forcewake_count;
  1172. spin_unlock_irq(&dev_priv->gt_lock);
  1173. if (forcewake_count) {
  1174. seq_printf(m, "RC information inaccurate because somebody "
  1175. "holds a forcewake reference \n");
  1176. } else {
  1177. /* NB: we cannot use forcewake, else we read the wrong values */
  1178. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  1179. udelay(10);
  1180. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  1181. }
  1182. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  1183. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
  1184. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  1185. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  1186. mutex_unlock(&dev->struct_mutex);
  1187. mutex_lock(&dev_priv->rps.hw_lock);
  1188. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  1189. mutex_unlock(&dev_priv->rps.hw_lock);
  1190. seq_printf(m, "Video Turbo Mode: %s\n",
  1191. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  1192. seq_printf(m, "HW control enabled: %s\n",
  1193. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  1194. seq_printf(m, "SW control enabled: %s\n",
  1195. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  1196. GEN6_RP_MEDIA_SW_MODE));
  1197. seq_printf(m, "RC1e Enabled: %s\n",
  1198. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  1199. seq_printf(m, "RC6 Enabled: %s\n",
  1200. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  1201. seq_printf(m, "Deep RC6 Enabled: %s\n",
  1202. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  1203. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  1204. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  1205. seq_printf(m, "Current RC state: ");
  1206. switch (gt_core_status & GEN6_RCn_MASK) {
  1207. case GEN6_RC0:
  1208. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  1209. seq_printf(m, "Core Power Down\n");
  1210. else
  1211. seq_printf(m, "on\n");
  1212. break;
  1213. case GEN6_RC3:
  1214. seq_printf(m, "RC3\n");
  1215. break;
  1216. case GEN6_RC6:
  1217. seq_printf(m, "RC6\n");
  1218. break;
  1219. case GEN6_RC7:
  1220. seq_printf(m, "RC7\n");
  1221. break;
  1222. default:
  1223. seq_printf(m, "Unknown\n");
  1224. break;
  1225. }
  1226. seq_printf(m, "Core Power Down: %s\n",
  1227. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  1228. /* Not exactly sure what this is */
  1229. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  1230. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  1231. seq_printf(m, "RC6 residency since boot: %u\n",
  1232. I915_READ(GEN6_GT_GFX_RC6));
  1233. seq_printf(m, "RC6+ residency since boot: %u\n",
  1234. I915_READ(GEN6_GT_GFX_RC6p));
  1235. seq_printf(m, "RC6++ residency since boot: %u\n",
  1236. I915_READ(GEN6_GT_GFX_RC6pp));
  1237. seq_printf(m, "RC6 voltage: %dmV\n",
  1238. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  1239. seq_printf(m, "RC6+ voltage: %dmV\n",
  1240. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  1241. seq_printf(m, "RC6++ voltage: %dmV\n",
  1242. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  1243. return 0;
  1244. }
  1245. static int i915_drpc_info(struct seq_file *m, void *unused)
  1246. {
  1247. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1248. struct drm_device *dev = node->minor->dev;
  1249. if (IS_GEN6(dev) || IS_GEN7(dev))
  1250. return gen6_drpc_info(m);
  1251. else
  1252. return ironlake_drpc_info(m);
  1253. }
  1254. static int i915_fbc_status(struct seq_file *m, void *unused)
  1255. {
  1256. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1257. struct drm_device *dev = node->minor->dev;
  1258. drm_i915_private_t *dev_priv = dev->dev_private;
  1259. if (!I915_HAS_FBC(dev)) {
  1260. seq_printf(m, "FBC unsupported on this chipset\n");
  1261. return 0;
  1262. }
  1263. if (intel_fbc_enabled(dev)) {
  1264. seq_printf(m, "FBC enabled\n");
  1265. } else {
  1266. seq_printf(m, "FBC disabled: ");
  1267. switch (dev_priv->no_fbc_reason) {
  1268. case FBC_NO_OUTPUT:
  1269. seq_printf(m, "no outputs");
  1270. break;
  1271. case FBC_STOLEN_TOO_SMALL:
  1272. seq_printf(m, "not enough stolen memory");
  1273. break;
  1274. case FBC_UNSUPPORTED_MODE:
  1275. seq_printf(m, "mode not supported");
  1276. break;
  1277. case FBC_MODE_TOO_LARGE:
  1278. seq_printf(m, "mode too large");
  1279. break;
  1280. case FBC_BAD_PLANE:
  1281. seq_printf(m, "FBC unsupported on plane");
  1282. break;
  1283. case FBC_NOT_TILED:
  1284. seq_printf(m, "scanout buffer not tiled");
  1285. break;
  1286. case FBC_MULTIPLE_PIPES:
  1287. seq_printf(m, "multiple pipes are enabled");
  1288. break;
  1289. case FBC_MODULE_PARAM:
  1290. seq_printf(m, "disabled per module param (default off)");
  1291. break;
  1292. case FBC_CHIP_DEFAULT:
  1293. seq_printf(m, "disabled per chip default");
  1294. break;
  1295. default:
  1296. seq_printf(m, "unknown reason");
  1297. }
  1298. seq_printf(m, "\n");
  1299. }
  1300. return 0;
  1301. }
  1302. static int i915_ips_status(struct seq_file *m, void *unused)
  1303. {
  1304. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1305. struct drm_device *dev = node->minor->dev;
  1306. struct drm_i915_private *dev_priv = dev->dev_private;
  1307. if (!HAS_IPS(dev)) {
  1308. seq_puts(m, "not supported\n");
  1309. return 0;
  1310. }
  1311. if (I915_READ(IPS_CTL) & IPS_ENABLE)
  1312. seq_puts(m, "enabled\n");
  1313. else
  1314. seq_puts(m, "disabled\n");
  1315. return 0;
  1316. }
  1317. static int i915_sr_status(struct seq_file *m, void *unused)
  1318. {
  1319. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1320. struct drm_device *dev = node->minor->dev;
  1321. drm_i915_private_t *dev_priv = dev->dev_private;
  1322. bool sr_enabled = false;
  1323. if (HAS_PCH_SPLIT(dev))
  1324. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1325. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1326. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1327. else if (IS_I915GM(dev))
  1328. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1329. else if (IS_PINEVIEW(dev))
  1330. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1331. seq_printf(m, "self-refresh: %s\n",
  1332. sr_enabled ? "enabled" : "disabled");
  1333. return 0;
  1334. }
  1335. static int i915_emon_status(struct seq_file *m, void *unused)
  1336. {
  1337. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1338. struct drm_device *dev = node->minor->dev;
  1339. drm_i915_private_t *dev_priv = dev->dev_private;
  1340. unsigned long temp, chipset, gfx;
  1341. int ret;
  1342. if (!IS_GEN5(dev))
  1343. return -ENODEV;
  1344. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1345. if (ret)
  1346. return ret;
  1347. temp = i915_mch_val(dev_priv);
  1348. chipset = i915_chipset_val(dev_priv);
  1349. gfx = i915_gfx_val(dev_priv);
  1350. mutex_unlock(&dev->struct_mutex);
  1351. seq_printf(m, "GMCH temp: %ld\n", temp);
  1352. seq_printf(m, "Chipset power: %ld\n", chipset);
  1353. seq_printf(m, "GFX power: %ld\n", gfx);
  1354. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1355. return 0;
  1356. }
  1357. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1358. {
  1359. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1360. struct drm_device *dev = node->minor->dev;
  1361. drm_i915_private_t *dev_priv = dev->dev_private;
  1362. int ret;
  1363. int gpu_freq, ia_freq;
  1364. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1365. seq_printf(m, "unsupported on this chipset\n");
  1366. return 0;
  1367. }
  1368. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1369. if (ret)
  1370. return ret;
  1371. seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
  1372. for (gpu_freq = dev_priv->rps.min_delay;
  1373. gpu_freq <= dev_priv->rps.max_delay;
  1374. gpu_freq++) {
  1375. ia_freq = gpu_freq;
  1376. sandybridge_pcode_read(dev_priv,
  1377. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1378. &ia_freq);
  1379. seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
  1380. gpu_freq * GT_FREQUENCY_MULTIPLIER,
  1381. ((ia_freq >> 0) & 0xff) * 100,
  1382. ((ia_freq >> 8) & 0xff) * 100);
  1383. }
  1384. mutex_unlock(&dev_priv->rps.hw_lock);
  1385. return 0;
  1386. }
  1387. static int i915_gfxec(struct seq_file *m, void *unused)
  1388. {
  1389. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1390. struct drm_device *dev = node->minor->dev;
  1391. drm_i915_private_t *dev_priv = dev->dev_private;
  1392. int ret;
  1393. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1394. if (ret)
  1395. return ret;
  1396. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1397. mutex_unlock(&dev->struct_mutex);
  1398. return 0;
  1399. }
  1400. static int i915_opregion(struct seq_file *m, void *unused)
  1401. {
  1402. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1403. struct drm_device *dev = node->minor->dev;
  1404. drm_i915_private_t *dev_priv = dev->dev_private;
  1405. struct intel_opregion *opregion = &dev_priv->opregion;
  1406. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1407. int ret;
  1408. if (data == NULL)
  1409. return -ENOMEM;
  1410. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1411. if (ret)
  1412. goto out;
  1413. if (opregion->header) {
  1414. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1415. seq_write(m, data, OPREGION_SIZE);
  1416. }
  1417. mutex_unlock(&dev->struct_mutex);
  1418. out:
  1419. kfree(data);
  1420. return 0;
  1421. }
  1422. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1423. {
  1424. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1425. struct drm_device *dev = node->minor->dev;
  1426. drm_i915_private_t *dev_priv = dev->dev_private;
  1427. struct intel_fbdev *ifbdev;
  1428. struct intel_framebuffer *fb;
  1429. int ret;
  1430. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1431. if (ret)
  1432. return ret;
  1433. ifbdev = dev_priv->fbdev;
  1434. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1435. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1436. fb->base.width,
  1437. fb->base.height,
  1438. fb->base.depth,
  1439. fb->base.bits_per_pixel,
  1440. atomic_read(&fb->base.refcount.refcount));
  1441. describe_obj(m, fb->obj);
  1442. seq_printf(m, "\n");
  1443. mutex_unlock(&dev->mode_config.mutex);
  1444. mutex_lock(&dev->mode_config.fb_lock);
  1445. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1446. if (&fb->base == ifbdev->helper.fb)
  1447. continue;
  1448. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1449. fb->base.width,
  1450. fb->base.height,
  1451. fb->base.depth,
  1452. fb->base.bits_per_pixel,
  1453. atomic_read(&fb->base.refcount.refcount));
  1454. describe_obj(m, fb->obj);
  1455. seq_printf(m, "\n");
  1456. }
  1457. mutex_unlock(&dev->mode_config.fb_lock);
  1458. return 0;
  1459. }
  1460. static int i915_context_status(struct seq_file *m, void *unused)
  1461. {
  1462. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1463. struct drm_device *dev = node->minor->dev;
  1464. drm_i915_private_t *dev_priv = dev->dev_private;
  1465. struct intel_ring_buffer *ring;
  1466. int ret, i;
  1467. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1468. if (ret)
  1469. return ret;
  1470. if (dev_priv->ips.pwrctx) {
  1471. seq_printf(m, "power context ");
  1472. describe_obj(m, dev_priv->ips.pwrctx);
  1473. seq_printf(m, "\n");
  1474. }
  1475. if (dev_priv->ips.renderctx) {
  1476. seq_printf(m, "render context ");
  1477. describe_obj(m, dev_priv->ips.renderctx);
  1478. seq_printf(m, "\n");
  1479. }
  1480. for_each_ring(ring, dev_priv, i) {
  1481. if (ring->default_context) {
  1482. seq_printf(m, "HW default context %s ring ", ring->name);
  1483. describe_obj(m, ring->default_context->obj);
  1484. seq_printf(m, "\n");
  1485. }
  1486. }
  1487. mutex_unlock(&dev->mode_config.mutex);
  1488. return 0;
  1489. }
  1490. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1491. {
  1492. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1493. struct drm_device *dev = node->minor->dev;
  1494. struct drm_i915_private *dev_priv = dev->dev_private;
  1495. unsigned forcewake_count;
  1496. spin_lock_irq(&dev_priv->gt_lock);
  1497. forcewake_count = dev_priv->forcewake_count;
  1498. spin_unlock_irq(&dev_priv->gt_lock);
  1499. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1500. return 0;
  1501. }
  1502. static const char *swizzle_string(unsigned swizzle)
  1503. {
  1504. switch(swizzle) {
  1505. case I915_BIT_6_SWIZZLE_NONE:
  1506. return "none";
  1507. case I915_BIT_6_SWIZZLE_9:
  1508. return "bit9";
  1509. case I915_BIT_6_SWIZZLE_9_10:
  1510. return "bit9/bit10";
  1511. case I915_BIT_6_SWIZZLE_9_11:
  1512. return "bit9/bit11";
  1513. case I915_BIT_6_SWIZZLE_9_10_11:
  1514. return "bit9/bit10/bit11";
  1515. case I915_BIT_6_SWIZZLE_9_17:
  1516. return "bit9/bit17";
  1517. case I915_BIT_6_SWIZZLE_9_10_17:
  1518. return "bit9/bit10/bit17";
  1519. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1520. return "unknown";
  1521. }
  1522. return "bug";
  1523. }
  1524. static int i915_swizzle_info(struct seq_file *m, void *data)
  1525. {
  1526. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1527. struct drm_device *dev = node->minor->dev;
  1528. struct drm_i915_private *dev_priv = dev->dev_private;
  1529. int ret;
  1530. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1531. if (ret)
  1532. return ret;
  1533. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1534. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1535. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1536. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1537. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1538. seq_printf(m, "DDC = 0x%08x\n",
  1539. I915_READ(DCC));
  1540. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1541. I915_READ16(C0DRB3));
  1542. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1543. I915_READ16(C1DRB3));
  1544. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1545. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1546. I915_READ(MAD_DIMM_C0));
  1547. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1548. I915_READ(MAD_DIMM_C1));
  1549. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1550. I915_READ(MAD_DIMM_C2));
  1551. seq_printf(m, "TILECTL = 0x%08x\n",
  1552. I915_READ(TILECTL));
  1553. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1554. I915_READ(ARB_MODE));
  1555. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1556. I915_READ(DISP_ARB_CTL));
  1557. }
  1558. mutex_unlock(&dev->struct_mutex);
  1559. return 0;
  1560. }
  1561. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1562. {
  1563. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1564. struct drm_device *dev = node->minor->dev;
  1565. struct drm_i915_private *dev_priv = dev->dev_private;
  1566. struct intel_ring_buffer *ring;
  1567. int i, ret;
  1568. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1569. if (ret)
  1570. return ret;
  1571. if (INTEL_INFO(dev)->gen == 6)
  1572. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1573. for_each_ring(ring, dev_priv, i) {
  1574. seq_printf(m, "%s\n", ring->name);
  1575. if (INTEL_INFO(dev)->gen == 7)
  1576. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1577. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1578. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1579. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1580. }
  1581. if (dev_priv->mm.aliasing_ppgtt) {
  1582. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1583. seq_printf(m, "aliasing PPGTT:\n");
  1584. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1585. }
  1586. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1587. mutex_unlock(&dev->struct_mutex);
  1588. return 0;
  1589. }
  1590. static int i915_dpio_info(struct seq_file *m, void *data)
  1591. {
  1592. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1593. struct drm_device *dev = node->minor->dev;
  1594. struct drm_i915_private *dev_priv = dev->dev_private;
  1595. int ret;
  1596. if (!IS_VALLEYVIEW(dev)) {
  1597. seq_printf(m, "unsupported\n");
  1598. return 0;
  1599. }
  1600. ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
  1601. if (ret)
  1602. return ret;
  1603. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1604. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1605. vlv_dpio_read(dev_priv, _DPIO_DIV_A));
  1606. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1607. vlv_dpio_read(dev_priv, _DPIO_DIV_B));
  1608. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1609. vlv_dpio_read(dev_priv, _DPIO_REFSFR_A));
  1610. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1611. vlv_dpio_read(dev_priv, _DPIO_REFSFR_B));
  1612. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1613. vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
  1614. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1615. vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
  1616. seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
  1617. vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_A));
  1618. seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
  1619. vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_B));
  1620. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1621. vlv_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
  1622. mutex_unlock(&dev_priv->dpio_lock);
  1623. return 0;
  1624. }
  1625. static int
  1626. i915_wedged_get(void *data, u64 *val)
  1627. {
  1628. struct drm_device *dev = data;
  1629. drm_i915_private_t *dev_priv = dev->dev_private;
  1630. *val = atomic_read(&dev_priv->gpu_error.reset_counter);
  1631. return 0;
  1632. }
  1633. static int
  1634. i915_wedged_set(void *data, u64 val)
  1635. {
  1636. struct drm_device *dev = data;
  1637. DRM_INFO("Manually setting wedged to %llu\n", val);
  1638. i915_handle_error(dev, val);
  1639. return 0;
  1640. }
  1641. DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
  1642. i915_wedged_get, i915_wedged_set,
  1643. "%llu\n");
  1644. static int
  1645. i915_ring_stop_get(void *data, u64 *val)
  1646. {
  1647. struct drm_device *dev = data;
  1648. drm_i915_private_t *dev_priv = dev->dev_private;
  1649. *val = dev_priv->gpu_error.stop_rings;
  1650. return 0;
  1651. }
  1652. static int
  1653. i915_ring_stop_set(void *data, u64 val)
  1654. {
  1655. struct drm_device *dev = data;
  1656. struct drm_i915_private *dev_priv = dev->dev_private;
  1657. int ret;
  1658. DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
  1659. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1660. if (ret)
  1661. return ret;
  1662. dev_priv->gpu_error.stop_rings = val;
  1663. mutex_unlock(&dev->struct_mutex);
  1664. return 0;
  1665. }
  1666. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
  1667. i915_ring_stop_get, i915_ring_stop_set,
  1668. "0x%08llx\n");
  1669. #define DROP_UNBOUND 0x1
  1670. #define DROP_BOUND 0x2
  1671. #define DROP_RETIRE 0x4
  1672. #define DROP_ACTIVE 0x8
  1673. #define DROP_ALL (DROP_UNBOUND | \
  1674. DROP_BOUND | \
  1675. DROP_RETIRE | \
  1676. DROP_ACTIVE)
  1677. static int
  1678. i915_drop_caches_get(void *data, u64 *val)
  1679. {
  1680. *val = DROP_ALL;
  1681. return 0;
  1682. }
  1683. static int
  1684. i915_drop_caches_set(void *data, u64 val)
  1685. {
  1686. struct drm_device *dev = data;
  1687. struct drm_i915_private *dev_priv = dev->dev_private;
  1688. struct drm_i915_gem_object *obj, *next;
  1689. int ret;
  1690. DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
  1691. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  1692. * on ioctls on -EAGAIN. */
  1693. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1694. if (ret)
  1695. return ret;
  1696. if (val & DROP_ACTIVE) {
  1697. ret = i915_gpu_idle(dev);
  1698. if (ret)
  1699. goto unlock;
  1700. }
  1701. if (val & (DROP_RETIRE | DROP_ACTIVE))
  1702. i915_gem_retire_requests(dev);
  1703. if (val & DROP_BOUND) {
  1704. list_for_each_entry_safe(obj, next, &dev_priv->mm.inactive_list, mm_list)
  1705. if (obj->pin_count == 0) {
  1706. ret = i915_gem_object_unbind(obj);
  1707. if (ret)
  1708. goto unlock;
  1709. }
  1710. }
  1711. if (val & DROP_UNBOUND) {
  1712. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
  1713. global_list)
  1714. if (obj->pages_pin_count == 0) {
  1715. ret = i915_gem_object_put_pages(obj);
  1716. if (ret)
  1717. goto unlock;
  1718. }
  1719. }
  1720. unlock:
  1721. mutex_unlock(&dev->struct_mutex);
  1722. return ret;
  1723. }
  1724. DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
  1725. i915_drop_caches_get, i915_drop_caches_set,
  1726. "0x%08llx\n");
  1727. static int
  1728. i915_max_freq_get(void *data, u64 *val)
  1729. {
  1730. struct drm_device *dev = data;
  1731. drm_i915_private_t *dev_priv = dev->dev_private;
  1732. int ret;
  1733. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1734. return -ENODEV;
  1735. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1736. if (ret)
  1737. return ret;
  1738. if (IS_VALLEYVIEW(dev))
  1739. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1740. dev_priv->rps.max_delay);
  1741. else
  1742. *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
  1743. mutex_unlock(&dev_priv->rps.hw_lock);
  1744. return 0;
  1745. }
  1746. static int
  1747. i915_max_freq_set(void *data, u64 val)
  1748. {
  1749. struct drm_device *dev = data;
  1750. struct drm_i915_private *dev_priv = dev->dev_private;
  1751. int ret;
  1752. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1753. return -ENODEV;
  1754. DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
  1755. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1756. if (ret)
  1757. return ret;
  1758. /*
  1759. * Turbo will still be enabled, but won't go above the set value.
  1760. */
  1761. if (IS_VALLEYVIEW(dev)) {
  1762. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1763. dev_priv->rps.max_delay = val;
  1764. gen6_set_rps(dev, val);
  1765. } else {
  1766. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1767. dev_priv->rps.max_delay = val;
  1768. gen6_set_rps(dev, val);
  1769. }
  1770. mutex_unlock(&dev_priv->rps.hw_lock);
  1771. return 0;
  1772. }
  1773. DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
  1774. i915_max_freq_get, i915_max_freq_set,
  1775. "%llu\n");
  1776. static int
  1777. i915_min_freq_get(void *data, u64 *val)
  1778. {
  1779. struct drm_device *dev = data;
  1780. drm_i915_private_t *dev_priv = dev->dev_private;
  1781. int ret;
  1782. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1783. return -ENODEV;
  1784. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1785. if (ret)
  1786. return ret;
  1787. if (IS_VALLEYVIEW(dev))
  1788. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1789. dev_priv->rps.min_delay);
  1790. else
  1791. *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
  1792. mutex_unlock(&dev_priv->rps.hw_lock);
  1793. return 0;
  1794. }
  1795. static int
  1796. i915_min_freq_set(void *data, u64 val)
  1797. {
  1798. struct drm_device *dev = data;
  1799. struct drm_i915_private *dev_priv = dev->dev_private;
  1800. int ret;
  1801. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1802. return -ENODEV;
  1803. DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
  1804. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1805. if (ret)
  1806. return ret;
  1807. /*
  1808. * Turbo will still be enabled, but won't go below the set value.
  1809. */
  1810. if (IS_VALLEYVIEW(dev)) {
  1811. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1812. dev_priv->rps.min_delay = val;
  1813. valleyview_set_rps(dev, val);
  1814. } else {
  1815. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1816. dev_priv->rps.min_delay = val;
  1817. gen6_set_rps(dev, val);
  1818. }
  1819. mutex_unlock(&dev_priv->rps.hw_lock);
  1820. return 0;
  1821. }
  1822. DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
  1823. i915_min_freq_get, i915_min_freq_set,
  1824. "%llu\n");
  1825. static int
  1826. i915_cache_sharing_get(void *data, u64 *val)
  1827. {
  1828. struct drm_device *dev = data;
  1829. drm_i915_private_t *dev_priv = dev->dev_private;
  1830. u32 snpcr;
  1831. int ret;
  1832. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1833. return -ENODEV;
  1834. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1835. if (ret)
  1836. return ret;
  1837. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1838. mutex_unlock(&dev_priv->dev->struct_mutex);
  1839. *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
  1840. return 0;
  1841. }
  1842. static int
  1843. i915_cache_sharing_set(void *data, u64 val)
  1844. {
  1845. struct drm_device *dev = data;
  1846. struct drm_i915_private *dev_priv = dev->dev_private;
  1847. u32 snpcr;
  1848. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1849. return -ENODEV;
  1850. if (val > 3)
  1851. return -EINVAL;
  1852. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
  1853. /* Update the cache sharing policy here as well */
  1854. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1855. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1856. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1857. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1858. return 0;
  1859. }
  1860. DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
  1861. i915_cache_sharing_get, i915_cache_sharing_set,
  1862. "%llu\n");
  1863. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1864. * allocated we need to hook into the minor for release. */
  1865. static int
  1866. drm_add_fake_info_node(struct drm_minor *minor,
  1867. struct dentry *ent,
  1868. const void *key)
  1869. {
  1870. struct drm_info_node *node;
  1871. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  1872. if (node == NULL) {
  1873. debugfs_remove(ent);
  1874. return -ENOMEM;
  1875. }
  1876. node->minor = minor;
  1877. node->dent = ent;
  1878. node->info_ent = (void *) key;
  1879. mutex_lock(&minor->debugfs_lock);
  1880. list_add(&node->list, &minor->debugfs_list);
  1881. mutex_unlock(&minor->debugfs_lock);
  1882. return 0;
  1883. }
  1884. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1885. {
  1886. struct drm_device *dev = inode->i_private;
  1887. struct drm_i915_private *dev_priv = dev->dev_private;
  1888. if (INTEL_INFO(dev)->gen < 6)
  1889. return 0;
  1890. gen6_gt_force_wake_get(dev_priv);
  1891. return 0;
  1892. }
  1893. static int i915_forcewake_release(struct inode *inode, struct file *file)
  1894. {
  1895. struct drm_device *dev = inode->i_private;
  1896. struct drm_i915_private *dev_priv = dev->dev_private;
  1897. if (INTEL_INFO(dev)->gen < 6)
  1898. return 0;
  1899. gen6_gt_force_wake_put(dev_priv);
  1900. return 0;
  1901. }
  1902. static const struct file_operations i915_forcewake_fops = {
  1903. .owner = THIS_MODULE,
  1904. .open = i915_forcewake_open,
  1905. .release = i915_forcewake_release,
  1906. };
  1907. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  1908. {
  1909. struct drm_device *dev = minor->dev;
  1910. struct dentry *ent;
  1911. ent = debugfs_create_file("i915_forcewake_user",
  1912. S_IRUSR,
  1913. root, dev,
  1914. &i915_forcewake_fops);
  1915. if (IS_ERR(ent))
  1916. return PTR_ERR(ent);
  1917. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  1918. }
  1919. static int i915_debugfs_create(struct dentry *root,
  1920. struct drm_minor *minor,
  1921. const char *name,
  1922. const struct file_operations *fops)
  1923. {
  1924. struct drm_device *dev = minor->dev;
  1925. struct dentry *ent;
  1926. ent = debugfs_create_file(name,
  1927. S_IRUGO | S_IWUSR,
  1928. root, dev,
  1929. fops);
  1930. if (IS_ERR(ent))
  1931. return PTR_ERR(ent);
  1932. return drm_add_fake_info_node(minor, ent, fops);
  1933. }
  1934. static struct drm_info_list i915_debugfs_list[] = {
  1935. {"i915_capabilities", i915_capabilities, 0},
  1936. {"i915_gem_objects", i915_gem_object_info, 0},
  1937. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1938. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  1939. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1940. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1941. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1942. {"i915_gem_request", i915_gem_request_info, 0},
  1943. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1944. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1945. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1946. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1947. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1948. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1949. {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
  1950. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1951. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1952. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1953. {"i915_inttoext_table", i915_inttoext_table, 0},
  1954. {"i915_drpc_info", i915_drpc_info, 0},
  1955. {"i915_emon_status", i915_emon_status, 0},
  1956. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  1957. {"i915_gfxec", i915_gfxec, 0},
  1958. {"i915_fbc_status", i915_fbc_status, 0},
  1959. {"i915_ips_status", i915_ips_status, 0},
  1960. {"i915_sr_status", i915_sr_status, 0},
  1961. {"i915_opregion", i915_opregion, 0},
  1962. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1963. {"i915_context_status", i915_context_status, 0},
  1964. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  1965. {"i915_swizzle_info", i915_swizzle_info, 0},
  1966. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  1967. {"i915_dpio", i915_dpio_info, 0},
  1968. };
  1969. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1970. int i915_debugfs_init(struct drm_minor *minor)
  1971. {
  1972. int ret;
  1973. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1974. "i915_wedged",
  1975. &i915_wedged_fops);
  1976. if (ret)
  1977. return ret;
  1978. ret = i915_forcewake_create(minor->debugfs_root, minor);
  1979. if (ret)
  1980. return ret;
  1981. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1982. "i915_max_freq",
  1983. &i915_max_freq_fops);
  1984. if (ret)
  1985. return ret;
  1986. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1987. "i915_min_freq",
  1988. &i915_min_freq_fops);
  1989. if (ret)
  1990. return ret;
  1991. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1992. "i915_cache_sharing",
  1993. &i915_cache_sharing_fops);
  1994. if (ret)
  1995. return ret;
  1996. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1997. "i915_ring_stop",
  1998. &i915_ring_stop_fops);
  1999. if (ret)
  2000. return ret;
  2001. ret = i915_debugfs_create(minor->debugfs_root, minor,
  2002. "i915_gem_drop_caches",
  2003. &i915_drop_caches_fops);
  2004. if (ret)
  2005. return ret;
  2006. ret = i915_debugfs_create(minor->debugfs_root, minor,
  2007. "i915_error_state",
  2008. &i915_error_state_fops);
  2009. if (ret)
  2010. return ret;
  2011. ret = i915_debugfs_create(minor->debugfs_root, minor,
  2012. "i915_next_seqno",
  2013. &i915_next_seqno_fops);
  2014. if (ret)
  2015. return ret;
  2016. return drm_debugfs_create_files(i915_debugfs_list,
  2017. I915_DEBUGFS_ENTRIES,
  2018. minor->debugfs_root, minor);
  2019. }
  2020. void i915_debugfs_cleanup(struct drm_minor *minor)
  2021. {
  2022. drm_debugfs_remove_files(i915_debugfs_list,
  2023. I915_DEBUGFS_ENTRIES, minor);
  2024. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  2025. 1, minor);
  2026. drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
  2027. 1, minor);
  2028. drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
  2029. 1, minor);
  2030. drm_debugfs_remove_files((struct drm_info_list *) &i915_min_freq_fops,
  2031. 1, minor);
  2032. drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
  2033. 1, minor);
  2034. drm_debugfs_remove_files((struct drm_info_list *) &i915_drop_caches_fops,
  2035. 1, minor);
  2036. drm_debugfs_remove_files((struct drm_info_list *) &i915_ring_stop_fops,
  2037. 1, minor);
  2038. drm_debugfs_remove_files((struct drm_info_list *) &i915_error_state_fops,
  2039. 1, minor);
  2040. drm_debugfs_remove_files((struct drm_info_list *) &i915_next_seqno_fops,
  2041. 1, minor);
  2042. }
  2043. #endif /* CONFIG_DEBUG_FS */