r600.c 144 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/module.h>
  32. #include <drm/drmP.h>
  33. #include <drm/radeon_drm.h>
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #include "radeon_ucode.h"
  41. /* Firmware Names */
  42. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  43. MODULE_FIRMWARE("radeon/R600_me.bin");
  44. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  45. MODULE_FIRMWARE("radeon/RV610_me.bin");
  46. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  47. MODULE_FIRMWARE("radeon/RV630_me.bin");
  48. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  49. MODULE_FIRMWARE("radeon/RV620_me.bin");
  50. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  51. MODULE_FIRMWARE("radeon/RV635_me.bin");
  52. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV670_me.bin");
  54. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RS780_me.bin");
  56. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV770_me.bin");
  58. MODULE_FIRMWARE("radeon/RV770_smc.bin");
  59. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV730_me.bin");
  61. MODULE_FIRMWARE("radeon/RV730_smc.bin");
  62. MODULE_FIRMWARE("radeon/RV740_smc.bin");
  63. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV710_me.bin");
  65. MODULE_FIRMWARE("radeon/RV710_smc.bin");
  66. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  67. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  68. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  69. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  70. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  71. MODULE_FIRMWARE("radeon/CEDAR_smc.bin");
  72. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  73. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  74. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_smc.bin");
  76. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  77. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_smc.bin");
  80. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_smc.bin");
  84. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  85. MODULE_FIRMWARE("radeon/PALM_me.bin");
  86. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  87. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  88. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  89. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  90. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  91. static const u32 crtc_offsets[2] =
  92. {
  93. 0,
  94. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  95. };
  96. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  97. /* r600,rv610,rv630,rv620,rv635,rv670 */
  98. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  99. static void r600_gpu_init(struct radeon_device *rdev);
  100. void r600_fini(struct radeon_device *rdev);
  101. void r600_irq_disable(struct radeon_device *rdev);
  102. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  103. extern int evergreen_rlc_resume(struct radeon_device *rdev);
  104. /**
  105. * r600_get_xclk - get the xclk
  106. *
  107. * @rdev: radeon_device pointer
  108. *
  109. * Returns the reference clock used by the gfx engine
  110. * (r6xx, IGPs, APUs).
  111. */
  112. u32 r600_get_xclk(struct radeon_device *rdev)
  113. {
  114. return rdev->clock.spll.reference_freq;
  115. }
  116. /* get temperature in millidegrees */
  117. int rv6xx_get_temp(struct radeon_device *rdev)
  118. {
  119. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  120. ASIC_T_SHIFT;
  121. int actual_temp = temp & 0xff;
  122. if (temp & 0x100)
  123. actual_temp -= 256;
  124. return actual_temp * 1000;
  125. }
  126. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  127. {
  128. int i;
  129. rdev->pm.dynpm_can_upclock = true;
  130. rdev->pm.dynpm_can_downclock = true;
  131. /* power state array is low to high, default is first */
  132. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  133. int min_power_state_index = 0;
  134. if (rdev->pm.num_power_states > 2)
  135. min_power_state_index = 1;
  136. switch (rdev->pm.dynpm_planned_action) {
  137. case DYNPM_ACTION_MINIMUM:
  138. rdev->pm.requested_power_state_index = min_power_state_index;
  139. rdev->pm.requested_clock_mode_index = 0;
  140. rdev->pm.dynpm_can_downclock = false;
  141. break;
  142. case DYNPM_ACTION_DOWNCLOCK:
  143. if (rdev->pm.current_power_state_index == min_power_state_index) {
  144. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  145. rdev->pm.dynpm_can_downclock = false;
  146. } else {
  147. if (rdev->pm.active_crtc_count > 1) {
  148. for (i = 0; i < rdev->pm.num_power_states; i++) {
  149. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  150. continue;
  151. else if (i >= rdev->pm.current_power_state_index) {
  152. rdev->pm.requested_power_state_index =
  153. rdev->pm.current_power_state_index;
  154. break;
  155. } else {
  156. rdev->pm.requested_power_state_index = i;
  157. break;
  158. }
  159. }
  160. } else {
  161. if (rdev->pm.current_power_state_index == 0)
  162. rdev->pm.requested_power_state_index =
  163. rdev->pm.num_power_states - 1;
  164. else
  165. rdev->pm.requested_power_state_index =
  166. rdev->pm.current_power_state_index - 1;
  167. }
  168. }
  169. rdev->pm.requested_clock_mode_index = 0;
  170. /* don't use the power state if crtcs are active and no display flag is set */
  171. if ((rdev->pm.active_crtc_count > 0) &&
  172. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  173. clock_info[rdev->pm.requested_clock_mode_index].flags &
  174. RADEON_PM_MODE_NO_DISPLAY)) {
  175. rdev->pm.requested_power_state_index++;
  176. }
  177. break;
  178. case DYNPM_ACTION_UPCLOCK:
  179. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  180. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  181. rdev->pm.dynpm_can_upclock = false;
  182. } else {
  183. if (rdev->pm.active_crtc_count > 1) {
  184. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  185. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  186. continue;
  187. else if (i <= rdev->pm.current_power_state_index) {
  188. rdev->pm.requested_power_state_index =
  189. rdev->pm.current_power_state_index;
  190. break;
  191. } else {
  192. rdev->pm.requested_power_state_index = i;
  193. break;
  194. }
  195. }
  196. } else
  197. rdev->pm.requested_power_state_index =
  198. rdev->pm.current_power_state_index + 1;
  199. }
  200. rdev->pm.requested_clock_mode_index = 0;
  201. break;
  202. case DYNPM_ACTION_DEFAULT:
  203. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  204. rdev->pm.requested_clock_mode_index = 0;
  205. rdev->pm.dynpm_can_upclock = false;
  206. break;
  207. case DYNPM_ACTION_NONE:
  208. default:
  209. DRM_ERROR("Requested mode for not defined action\n");
  210. return;
  211. }
  212. } else {
  213. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  214. /* for now just select the first power state and switch between clock modes */
  215. /* power state array is low to high, default is first (0) */
  216. if (rdev->pm.active_crtc_count > 1) {
  217. rdev->pm.requested_power_state_index = -1;
  218. /* start at 1 as we don't want the default mode */
  219. for (i = 1; i < rdev->pm.num_power_states; i++) {
  220. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  221. continue;
  222. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  223. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  224. rdev->pm.requested_power_state_index = i;
  225. break;
  226. }
  227. }
  228. /* if nothing selected, grab the default state. */
  229. if (rdev->pm.requested_power_state_index == -1)
  230. rdev->pm.requested_power_state_index = 0;
  231. } else
  232. rdev->pm.requested_power_state_index = 1;
  233. switch (rdev->pm.dynpm_planned_action) {
  234. case DYNPM_ACTION_MINIMUM:
  235. rdev->pm.requested_clock_mode_index = 0;
  236. rdev->pm.dynpm_can_downclock = false;
  237. break;
  238. case DYNPM_ACTION_DOWNCLOCK:
  239. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  240. if (rdev->pm.current_clock_mode_index == 0) {
  241. rdev->pm.requested_clock_mode_index = 0;
  242. rdev->pm.dynpm_can_downclock = false;
  243. } else
  244. rdev->pm.requested_clock_mode_index =
  245. rdev->pm.current_clock_mode_index - 1;
  246. } else {
  247. rdev->pm.requested_clock_mode_index = 0;
  248. rdev->pm.dynpm_can_downclock = false;
  249. }
  250. /* don't use the power state if crtcs are active and no display flag is set */
  251. if ((rdev->pm.active_crtc_count > 0) &&
  252. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  253. clock_info[rdev->pm.requested_clock_mode_index].flags &
  254. RADEON_PM_MODE_NO_DISPLAY)) {
  255. rdev->pm.requested_clock_mode_index++;
  256. }
  257. break;
  258. case DYNPM_ACTION_UPCLOCK:
  259. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  260. if (rdev->pm.current_clock_mode_index ==
  261. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  262. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  263. rdev->pm.dynpm_can_upclock = false;
  264. } else
  265. rdev->pm.requested_clock_mode_index =
  266. rdev->pm.current_clock_mode_index + 1;
  267. } else {
  268. rdev->pm.requested_clock_mode_index =
  269. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  270. rdev->pm.dynpm_can_upclock = false;
  271. }
  272. break;
  273. case DYNPM_ACTION_DEFAULT:
  274. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  275. rdev->pm.requested_clock_mode_index = 0;
  276. rdev->pm.dynpm_can_upclock = false;
  277. break;
  278. case DYNPM_ACTION_NONE:
  279. default:
  280. DRM_ERROR("Requested mode for not defined action\n");
  281. return;
  282. }
  283. }
  284. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  285. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  286. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  287. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  288. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  289. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  290. pcie_lanes);
  291. }
  292. void rs780_pm_init_profile(struct radeon_device *rdev)
  293. {
  294. if (rdev->pm.num_power_states == 2) {
  295. /* default */
  296. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  297. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  298. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  300. /* low sh */
  301. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  305. /* mid sh */
  306. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  308. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  310. /* high sh */
  311. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  312. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  313. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  315. /* low mh */
  316. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  317. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  318. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  319. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  320. /* mid mh */
  321. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  322. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  323. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  324. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  325. /* high mh */
  326. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  327. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  328. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  329. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  330. } else if (rdev->pm.num_power_states == 3) {
  331. /* default */
  332. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  333. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  334. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  335. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  336. /* low sh */
  337. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  339. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  340. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  341. /* mid sh */
  342. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  343. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  344. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  345. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  346. /* high sh */
  347. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  348. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  349. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  350. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  351. /* low mh */
  352. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  353. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  354. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  355. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  356. /* mid mh */
  357. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  358. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  359. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  360. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  361. /* high mh */
  362. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  363. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  364. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  365. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  366. } else {
  367. /* default */
  368. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  369. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  370. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  371. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  372. /* low sh */
  373. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  374. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  375. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  376. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  377. /* mid sh */
  378. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  379. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  380. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  381. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  382. /* high sh */
  383. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  384. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  385. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  386. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  387. /* low mh */
  388. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  389. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  390. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  391. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  392. /* mid mh */
  393. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  394. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  395. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  396. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  397. /* high mh */
  398. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  399. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  400. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  401. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  402. }
  403. }
  404. void r600_pm_init_profile(struct radeon_device *rdev)
  405. {
  406. int idx;
  407. if (rdev->family == CHIP_R600) {
  408. /* XXX */
  409. /* default */
  410. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  411. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  412. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  413. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  414. /* low sh */
  415. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  417. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  418. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  419. /* mid sh */
  420. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  421. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  422. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  423. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  424. /* high sh */
  425. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  426. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  427. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  428. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  429. /* low mh */
  430. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  431. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  432. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  433. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  434. /* mid mh */
  435. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  436. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  437. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  438. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  439. /* high mh */
  440. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  441. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  442. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  443. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  444. } else {
  445. if (rdev->pm.num_power_states < 4) {
  446. /* default */
  447. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  448. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  449. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  450. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  451. /* low sh */
  452. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  453. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  454. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  455. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  456. /* mid sh */
  457. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  458. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  459. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  460. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  461. /* high sh */
  462. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  463. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  464. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  465. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  466. /* low mh */
  467. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  468. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  469. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  470. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  471. /* low mh */
  472. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  473. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  474. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  475. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  476. /* high mh */
  477. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  478. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  479. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  480. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  481. } else {
  482. /* default */
  483. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  484. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  485. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  486. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  487. /* low sh */
  488. if (rdev->flags & RADEON_IS_MOBILITY)
  489. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  490. else
  491. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  492. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  493. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  494. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  495. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  496. /* mid sh */
  497. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  498. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  499. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  500. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  501. /* high sh */
  502. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  503. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  504. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  505. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  506. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  507. /* low mh */
  508. if (rdev->flags & RADEON_IS_MOBILITY)
  509. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  510. else
  511. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  512. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  513. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  514. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  515. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  516. /* mid mh */
  517. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  518. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  519. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  520. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  521. /* high mh */
  522. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  523. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  524. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  525. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  526. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  527. }
  528. }
  529. }
  530. void r600_pm_misc(struct radeon_device *rdev)
  531. {
  532. int req_ps_idx = rdev->pm.requested_power_state_index;
  533. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  534. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  535. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  536. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  537. /* 0xff01 is a flag rather then an actual voltage */
  538. if (voltage->voltage == 0xff01)
  539. return;
  540. if (voltage->voltage != rdev->pm.current_vddc) {
  541. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  542. rdev->pm.current_vddc = voltage->voltage;
  543. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  544. }
  545. }
  546. }
  547. bool r600_gui_idle(struct radeon_device *rdev)
  548. {
  549. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  550. return false;
  551. else
  552. return true;
  553. }
  554. /* hpd for digital panel detect/disconnect */
  555. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  556. {
  557. bool connected = false;
  558. if (ASIC_IS_DCE3(rdev)) {
  559. switch (hpd) {
  560. case RADEON_HPD_1:
  561. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  562. connected = true;
  563. break;
  564. case RADEON_HPD_2:
  565. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  566. connected = true;
  567. break;
  568. case RADEON_HPD_3:
  569. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  570. connected = true;
  571. break;
  572. case RADEON_HPD_4:
  573. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  574. connected = true;
  575. break;
  576. /* DCE 3.2 */
  577. case RADEON_HPD_5:
  578. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  579. connected = true;
  580. break;
  581. case RADEON_HPD_6:
  582. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  583. connected = true;
  584. break;
  585. default:
  586. break;
  587. }
  588. } else {
  589. switch (hpd) {
  590. case RADEON_HPD_1:
  591. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  592. connected = true;
  593. break;
  594. case RADEON_HPD_2:
  595. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  596. connected = true;
  597. break;
  598. case RADEON_HPD_3:
  599. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  600. connected = true;
  601. break;
  602. default:
  603. break;
  604. }
  605. }
  606. return connected;
  607. }
  608. void r600_hpd_set_polarity(struct radeon_device *rdev,
  609. enum radeon_hpd_id hpd)
  610. {
  611. u32 tmp;
  612. bool connected = r600_hpd_sense(rdev, hpd);
  613. if (ASIC_IS_DCE3(rdev)) {
  614. switch (hpd) {
  615. case RADEON_HPD_1:
  616. tmp = RREG32(DC_HPD1_INT_CONTROL);
  617. if (connected)
  618. tmp &= ~DC_HPDx_INT_POLARITY;
  619. else
  620. tmp |= DC_HPDx_INT_POLARITY;
  621. WREG32(DC_HPD1_INT_CONTROL, tmp);
  622. break;
  623. case RADEON_HPD_2:
  624. tmp = RREG32(DC_HPD2_INT_CONTROL);
  625. if (connected)
  626. tmp &= ~DC_HPDx_INT_POLARITY;
  627. else
  628. tmp |= DC_HPDx_INT_POLARITY;
  629. WREG32(DC_HPD2_INT_CONTROL, tmp);
  630. break;
  631. case RADEON_HPD_3:
  632. tmp = RREG32(DC_HPD3_INT_CONTROL);
  633. if (connected)
  634. tmp &= ~DC_HPDx_INT_POLARITY;
  635. else
  636. tmp |= DC_HPDx_INT_POLARITY;
  637. WREG32(DC_HPD3_INT_CONTROL, tmp);
  638. break;
  639. case RADEON_HPD_4:
  640. tmp = RREG32(DC_HPD4_INT_CONTROL);
  641. if (connected)
  642. tmp &= ~DC_HPDx_INT_POLARITY;
  643. else
  644. tmp |= DC_HPDx_INT_POLARITY;
  645. WREG32(DC_HPD4_INT_CONTROL, tmp);
  646. break;
  647. case RADEON_HPD_5:
  648. tmp = RREG32(DC_HPD5_INT_CONTROL);
  649. if (connected)
  650. tmp &= ~DC_HPDx_INT_POLARITY;
  651. else
  652. tmp |= DC_HPDx_INT_POLARITY;
  653. WREG32(DC_HPD5_INT_CONTROL, tmp);
  654. break;
  655. /* DCE 3.2 */
  656. case RADEON_HPD_6:
  657. tmp = RREG32(DC_HPD6_INT_CONTROL);
  658. if (connected)
  659. tmp &= ~DC_HPDx_INT_POLARITY;
  660. else
  661. tmp |= DC_HPDx_INT_POLARITY;
  662. WREG32(DC_HPD6_INT_CONTROL, tmp);
  663. break;
  664. default:
  665. break;
  666. }
  667. } else {
  668. switch (hpd) {
  669. case RADEON_HPD_1:
  670. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  671. if (connected)
  672. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  673. else
  674. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  675. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  676. break;
  677. case RADEON_HPD_2:
  678. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  679. if (connected)
  680. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  681. else
  682. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  683. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  684. break;
  685. case RADEON_HPD_3:
  686. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  687. if (connected)
  688. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  689. else
  690. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  691. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  692. break;
  693. default:
  694. break;
  695. }
  696. }
  697. }
  698. void r600_hpd_init(struct radeon_device *rdev)
  699. {
  700. struct drm_device *dev = rdev->ddev;
  701. struct drm_connector *connector;
  702. unsigned enable = 0;
  703. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  704. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  705. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  706. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  707. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  708. * aux dp channel on imac and help (but not completely fix)
  709. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  710. */
  711. continue;
  712. }
  713. if (ASIC_IS_DCE3(rdev)) {
  714. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  715. if (ASIC_IS_DCE32(rdev))
  716. tmp |= DC_HPDx_EN;
  717. switch (radeon_connector->hpd.hpd) {
  718. case RADEON_HPD_1:
  719. WREG32(DC_HPD1_CONTROL, tmp);
  720. break;
  721. case RADEON_HPD_2:
  722. WREG32(DC_HPD2_CONTROL, tmp);
  723. break;
  724. case RADEON_HPD_3:
  725. WREG32(DC_HPD3_CONTROL, tmp);
  726. break;
  727. case RADEON_HPD_4:
  728. WREG32(DC_HPD4_CONTROL, tmp);
  729. break;
  730. /* DCE 3.2 */
  731. case RADEON_HPD_5:
  732. WREG32(DC_HPD5_CONTROL, tmp);
  733. break;
  734. case RADEON_HPD_6:
  735. WREG32(DC_HPD6_CONTROL, tmp);
  736. break;
  737. default:
  738. break;
  739. }
  740. } else {
  741. switch (radeon_connector->hpd.hpd) {
  742. case RADEON_HPD_1:
  743. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  744. break;
  745. case RADEON_HPD_2:
  746. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  747. break;
  748. case RADEON_HPD_3:
  749. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  750. break;
  751. default:
  752. break;
  753. }
  754. }
  755. enable |= 1 << radeon_connector->hpd.hpd;
  756. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  757. }
  758. radeon_irq_kms_enable_hpd(rdev, enable);
  759. }
  760. void r600_hpd_fini(struct radeon_device *rdev)
  761. {
  762. struct drm_device *dev = rdev->ddev;
  763. struct drm_connector *connector;
  764. unsigned disable = 0;
  765. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  766. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  767. if (ASIC_IS_DCE3(rdev)) {
  768. switch (radeon_connector->hpd.hpd) {
  769. case RADEON_HPD_1:
  770. WREG32(DC_HPD1_CONTROL, 0);
  771. break;
  772. case RADEON_HPD_2:
  773. WREG32(DC_HPD2_CONTROL, 0);
  774. break;
  775. case RADEON_HPD_3:
  776. WREG32(DC_HPD3_CONTROL, 0);
  777. break;
  778. case RADEON_HPD_4:
  779. WREG32(DC_HPD4_CONTROL, 0);
  780. break;
  781. /* DCE 3.2 */
  782. case RADEON_HPD_5:
  783. WREG32(DC_HPD5_CONTROL, 0);
  784. break;
  785. case RADEON_HPD_6:
  786. WREG32(DC_HPD6_CONTROL, 0);
  787. break;
  788. default:
  789. break;
  790. }
  791. } else {
  792. switch (radeon_connector->hpd.hpd) {
  793. case RADEON_HPD_1:
  794. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  795. break;
  796. case RADEON_HPD_2:
  797. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  798. break;
  799. case RADEON_HPD_3:
  800. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  801. break;
  802. default:
  803. break;
  804. }
  805. }
  806. disable |= 1 << radeon_connector->hpd.hpd;
  807. }
  808. radeon_irq_kms_disable_hpd(rdev, disable);
  809. }
  810. /*
  811. * R600 PCIE GART
  812. */
  813. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  814. {
  815. unsigned i;
  816. u32 tmp;
  817. /* flush hdp cache so updates hit vram */
  818. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  819. !(rdev->flags & RADEON_IS_AGP)) {
  820. void __iomem *ptr = (void *)rdev->gart.ptr;
  821. u32 tmp;
  822. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  823. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  824. * This seems to cause problems on some AGP cards. Just use the old
  825. * method for them.
  826. */
  827. WREG32(HDP_DEBUG1, 0);
  828. tmp = readl((void __iomem *)ptr);
  829. } else
  830. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  831. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  832. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  833. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  834. for (i = 0; i < rdev->usec_timeout; i++) {
  835. /* read MC_STATUS */
  836. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  837. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  838. if (tmp == 2) {
  839. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  840. return;
  841. }
  842. if (tmp) {
  843. return;
  844. }
  845. udelay(1);
  846. }
  847. }
  848. int r600_pcie_gart_init(struct radeon_device *rdev)
  849. {
  850. int r;
  851. if (rdev->gart.robj) {
  852. WARN(1, "R600 PCIE GART already initialized\n");
  853. return 0;
  854. }
  855. /* Initialize common gart structure */
  856. r = radeon_gart_init(rdev);
  857. if (r)
  858. return r;
  859. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  860. return radeon_gart_table_vram_alloc(rdev);
  861. }
  862. static int r600_pcie_gart_enable(struct radeon_device *rdev)
  863. {
  864. u32 tmp;
  865. int r, i;
  866. if (rdev->gart.robj == NULL) {
  867. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  868. return -EINVAL;
  869. }
  870. r = radeon_gart_table_vram_pin(rdev);
  871. if (r)
  872. return r;
  873. radeon_gart_restore(rdev);
  874. /* Setup L2 cache */
  875. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  876. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  877. EFFECTIVE_L2_QUEUE_SIZE(7));
  878. WREG32(VM_L2_CNTL2, 0);
  879. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  880. /* Setup TLB control */
  881. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  882. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  883. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  884. ENABLE_WAIT_L2_QUERY;
  885. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  886. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  887. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  888. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  889. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  890. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  891. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  892. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  893. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  894. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  895. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  896. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  897. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  898. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  899. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  900. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  901. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  902. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  903. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  904. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  905. (u32)(rdev->dummy_page.addr >> 12));
  906. for (i = 1; i < 7; i++)
  907. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  908. r600_pcie_gart_tlb_flush(rdev);
  909. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  910. (unsigned)(rdev->mc.gtt_size >> 20),
  911. (unsigned long long)rdev->gart.table_addr);
  912. rdev->gart.ready = true;
  913. return 0;
  914. }
  915. static void r600_pcie_gart_disable(struct radeon_device *rdev)
  916. {
  917. u32 tmp;
  918. int i;
  919. /* Disable all tables */
  920. for (i = 0; i < 7; i++)
  921. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  922. /* Disable L2 cache */
  923. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  924. EFFECTIVE_L2_QUEUE_SIZE(7));
  925. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  926. /* Setup L1 TLB control */
  927. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  928. ENABLE_WAIT_L2_QUERY;
  929. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  930. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  931. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  932. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  933. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  934. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  935. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  936. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  937. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  938. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  939. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  940. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  941. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  942. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  943. radeon_gart_table_vram_unpin(rdev);
  944. }
  945. static void r600_pcie_gart_fini(struct radeon_device *rdev)
  946. {
  947. radeon_gart_fini(rdev);
  948. r600_pcie_gart_disable(rdev);
  949. radeon_gart_table_vram_free(rdev);
  950. }
  951. static void r600_agp_enable(struct radeon_device *rdev)
  952. {
  953. u32 tmp;
  954. int i;
  955. /* Setup L2 cache */
  956. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  957. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  958. EFFECTIVE_L2_QUEUE_SIZE(7));
  959. WREG32(VM_L2_CNTL2, 0);
  960. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  961. /* Setup TLB control */
  962. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  963. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  964. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  965. ENABLE_WAIT_L2_QUERY;
  966. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  967. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  968. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  969. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  970. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  971. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  972. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  973. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  974. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  975. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  976. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  977. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  978. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  979. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  980. for (i = 0; i < 7; i++)
  981. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  982. }
  983. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  984. {
  985. unsigned i;
  986. u32 tmp;
  987. for (i = 0; i < rdev->usec_timeout; i++) {
  988. /* read MC_STATUS */
  989. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  990. if (!tmp)
  991. return 0;
  992. udelay(1);
  993. }
  994. return -1;
  995. }
  996. uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  997. {
  998. uint32_t r;
  999. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
  1000. r = RREG32(R_0028FC_MC_DATA);
  1001. WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
  1002. return r;
  1003. }
  1004. void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1005. {
  1006. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
  1007. S_0028F8_MC_IND_WR_EN(1));
  1008. WREG32(R_0028FC_MC_DATA, v);
  1009. WREG32(R_0028F8_MC_INDEX, 0x7F);
  1010. }
  1011. static void r600_mc_program(struct radeon_device *rdev)
  1012. {
  1013. struct rv515_mc_save save;
  1014. u32 tmp;
  1015. int i, j;
  1016. /* Initialize HDP */
  1017. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1018. WREG32((0x2c14 + j), 0x00000000);
  1019. WREG32((0x2c18 + j), 0x00000000);
  1020. WREG32((0x2c1c + j), 0x00000000);
  1021. WREG32((0x2c20 + j), 0x00000000);
  1022. WREG32((0x2c24 + j), 0x00000000);
  1023. }
  1024. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1025. rv515_mc_stop(rdev, &save);
  1026. if (r600_mc_wait_for_idle(rdev)) {
  1027. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1028. }
  1029. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1030. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1031. /* Update configuration */
  1032. if (rdev->flags & RADEON_IS_AGP) {
  1033. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1034. /* VRAM before AGP */
  1035. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1036. rdev->mc.vram_start >> 12);
  1037. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1038. rdev->mc.gtt_end >> 12);
  1039. } else {
  1040. /* VRAM after AGP */
  1041. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1042. rdev->mc.gtt_start >> 12);
  1043. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1044. rdev->mc.vram_end >> 12);
  1045. }
  1046. } else {
  1047. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1048. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1049. }
  1050. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1051. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1052. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1053. WREG32(MC_VM_FB_LOCATION, tmp);
  1054. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1055. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1056. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1057. if (rdev->flags & RADEON_IS_AGP) {
  1058. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1059. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1060. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1061. } else {
  1062. WREG32(MC_VM_AGP_BASE, 0);
  1063. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1064. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1065. }
  1066. if (r600_mc_wait_for_idle(rdev)) {
  1067. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1068. }
  1069. rv515_mc_resume(rdev, &save);
  1070. /* we need to own VRAM, so turn off the VGA renderer here
  1071. * to stop it overwriting our objects */
  1072. rv515_vga_render_disable(rdev);
  1073. }
  1074. /**
  1075. * r600_vram_gtt_location - try to find VRAM & GTT location
  1076. * @rdev: radeon device structure holding all necessary informations
  1077. * @mc: memory controller structure holding memory informations
  1078. *
  1079. * Function will place try to place VRAM at same place as in CPU (PCI)
  1080. * address space as some GPU seems to have issue when we reprogram at
  1081. * different address space.
  1082. *
  1083. * If there is not enough space to fit the unvisible VRAM after the
  1084. * aperture then we limit the VRAM size to the aperture.
  1085. *
  1086. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1087. * them to be in one from GPU point of view so that we can program GPU to
  1088. * catch access outside them (weird GPU policy see ??).
  1089. *
  1090. * This function will never fails, worst case are limiting VRAM or GTT.
  1091. *
  1092. * Note: GTT start, end, size should be initialized before calling this
  1093. * function on AGP platform.
  1094. */
  1095. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1096. {
  1097. u64 size_bf, size_af;
  1098. if (mc->mc_vram_size > 0xE0000000) {
  1099. /* leave room for at least 512M GTT */
  1100. dev_warn(rdev->dev, "limiting VRAM\n");
  1101. mc->real_vram_size = 0xE0000000;
  1102. mc->mc_vram_size = 0xE0000000;
  1103. }
  1104. if (rdev->flags & RADEON_IS_AGP) {
  1105. size_bf = mc->gtt_start;
  1106. size_af = mc->mc_mask - mc->gtt_end;
  1107. if (size_bf > size_af) {
  1108. if (mc->mc_vram_size > size_bf) {
  1109. dev_warn(rdev->dev, "limiting VRAM\n");
  1110. mc->real_vram_size = size_bf;
  1111. mc->mc_vram_size = size_bf;
  1112. }
  1113. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1114. } else {
  1115. if (mc->mc_vram_size > size_af) {
  1116. dev_warn(rdev->dev, "limiting VRAM\n");
  1117. mc->real_vram_size = size_af;
  1118. mc->mc_vram_size = size_af;
  1119. }
  1120. mc->vram_start = mc->gtt_end + 1;
  1121. }
  1122. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1123. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1124. mc->mc_vram_size >> 20, mc->vram_start,
  1125. mc->vram_end, mc->real_vram_size >> 20);
  1126. } else {
  1127. u64 base = 0;
  1128. if (rdev->flags & RADEON_IS_IGP) {
  1129. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1130. base <<= 24;
  1131. }
  1132. radeon_vram_location(rdev, &rdev->mc, base);
  1133. rdev->mc.gtt_base_align = 0;
  1134. radeon_gtt_location(rdev, mc);
  1135. }
  1136. }
  1137. static int r600_mc_init(struct radeon_device *rdev)
  1138. {
  1139. u32 tmp;
  1140. int chansize, numchan;
  1141. uint32_t h_addr, l_addr;
  1142. unsigned long long k8_addr;
  1143. /* Get VRAM informations */
  1144. rdev->mc.vram_is_ddr = true;
  1145. tmp = RREG32(RAMCFG);
  1146. if (tmp & CHANSIZE_OVERRIDE) {
  1147. chansize = 16;
  1148. } else if (tmp & CHANSIZE_MASK) {
  1149. chansize = 64;
  1150. } else {
  1151. chansize = 32;
  1152. }
  1153. tmp = RREG32(CHMAP);
  1154. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1155. case 0:
  1156. default:
  1157. numchan = 1;
  1158. break;
  1159. case 1:
  1160. numchan = 2;
  1161. break;
  1162. case 2:
  1163. numchan = 4;
  1164. break;
  1165. case 3:
  1166. numchan = 8;
  1167. break;
  1168. }
  1169. rdev->mc.vram_width = numchan * chansize;
  1170. /* Could aper size report 0 ? */
  1171. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1172. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1173. /* Setup GPU memory space */
  1174. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1175. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1176. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1177. r600_vram_gtt_location(rdev, &rdev->mc);
  1178. if (rdev->flags & RADEON_IS_IGP) {
  1179. rs690_pm_info(rdev);
  1180. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1181. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  1182. /* Use K8 direct mapping for fast fb access. */
  1183. rdev->fastfb_working = false;
  1184. h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
  1185. l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
  1186. k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
  1187. #if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
  1188. if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
  1189. #endif
  1190. {
  1191. /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
  1192. * memory is present.
  1193. */
  1194. if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
  1195. DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
  1196. (unsigned long long)rdev->mc.aper_base, k8_addr);
  1197. rdev->mc.aper_base = (resource_size_t)k8_addr;
  1198. rdev->fastfb_working = true;
  1199. }
  1200. }
  1201. }
  1202. }
  1203. radeon_update_bandwidth_info(rdev);
  1204. return 0;
  1205. }
  1206. int r600_vram_scratch_init(struct radeon_device *rdev)
  1207. {
  1208. int r;
  1209. if (rdev->vram_scratch.robj == NULL) {
  1210. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1211. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1212. NULL, &rdev->vram_scratch.robj);
  1213. if (r) {
  1214. return r;
  1215. }
  1216. }
  1217. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1218. if (unlikely(r != 0))
  1219. return r;
  1220. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1221. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1222. if (r) {
  1223. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1224. return r;
  1225. }
  1226. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1227. (void **)&rdev->vram_scratch.ptr);
  1228. if (r)
  1229. radeon_bo_unpin(rdev->vram_scratch.robj);
  1230. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1231. return r;
  1232. }
  1233. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1234. {
  1235. int r;
  1236. if (rdev->vram_scratch.robj == NULL) {
  1237. return;
  1238. }
  1239. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1240. if (likely(r == 0)) {
  1241. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1242. radeon_bo_unpin(rdev->vram_scratch.robj);
  1243. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1244. }
  1245. radeon_bo_unref(&rdev->vram_scratch.robj);
  1246. }
  1247. void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
  1248. {
  1249. u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
  1250. if (hung)
  1251. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1252. else
  1253. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1254. WREG32(R600_BIOS_3_SCRATCH, tmp);
  1255. }
  1256. static void r600_print_gpu_status_regs(struct radeon_device *rdev)
  1257. {
  1258. dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
  1259. RREG32(R_008010_GRBM_STATUS));
  1260. dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
  1261. RREG32(R_008014_GRBM_STATUS2));
  1262. dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
  1263. RREG32(R_000E50_SRBM_STATUS));
  1264. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1265. RREG32(CP_STALLED_STAT1));
  1266. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1267. RREG32(CP_STALLED_STAT2));
  1268. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1269. RREG32(CP_BUSY_STAT));
  1270. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1271. RREG32(CP_STAT));
  1272. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1273. RREG32(DMA_STATUS_REG));
  1274. }
  1275. static bool r600_is_display_hung(struct radeon_device *rdev)
  1276. {
  1277. u32 crtc_hung = 0;
  1278. u32 crtc_status[2];
  1279. u32 i, j, tmp;
  1280. for (i = 0; i < rdev->num_crtc; i++) {
  1281. if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
  1282. crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1283. crtc_hung |= (1 << i);
  1284. }
  1285. }
  1286. for (j = 0; j < 10; j++) {
  1287. for (i = 0; i < rdev->num_crtc; i++) {
  1288. if (crtc_hung & (1 << i)) {
  1289. tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1290. if (tmp != crtc_status[i])
  1291. crtc_hung &= ~(1 << i);
  1292. }
  1293. }
  1294. if (crtc_hung == 0)
  1295. return false;
  1296. udelay(100);
  1297. }
  1298. return true;
  1299. }
  1300. static u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
  1301. {
  1302. u32 reset_mask = 0;
  1303. u32 tmp;
  1304. /* GRBM_STATUS */
  1305. tmp = RREG32(R_008010_GRBM_STATUS);
  1306. if (rdev->family >= CHIP_RV770) {
  1307. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1308. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1309. G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1310. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1311. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1312. reset_mask |= RADEON_RESET_GFX;
  1313. } else {
  1314. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1315. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1316. G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1317. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1318. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1319. reset_mask |= RADEON_RESET_GFX;
  1320. }
  1321. if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
  1322. G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
  1323. reset_mask |= RADEON_RESET_CP;
  1324. if (G_008010_GRBM_EE_BUSY(tmp))
  1325. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1326. /* DMA_STATUS_REG */
  1327. tmp = RREG32(DMA_STATUS_REG);
  1328. if (!(tmp & DMA_IDLE))
  1329. reset_mask |= RADEON_RESET_DMA;
  1330. /* SRBM_STATUS */
  1331. tmp = RREG32(R_000E50_SRBM_STATUS);
  1332. if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
  1333. reset_mask |= RADEON_RESET_RLC;
  1334. if (G_000E50_IH_BUSY(tmp))
  1335. reset_mask |= RADEON_RESET_IH;
  1336. if (G_000E50_SEM_BUSY(tmp))
  1337. reset_mask |= RADEON_RESET_SEM;
  1338. if (G_000E50_GRBM_RQ_PENDING(tmp))
  1339. reset_mask |= RADEON_RESET_GRBM;
  1340. if (G_000E50_VMC_BUSY(tmp))
  1341. reset_mask |= RADEON_RESET_VMC;
  1342. if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
  1343. G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
  1344. G_000E50_MCDW_BUSY(tmp))
  1345. reset_mask |= RADEON_RESET_MC;
  1346. if (r600_is_display_hung(rdev))
  1347. reset_mask |= RADEON_RESET_DISPLAY;
  1348. /* Skip MC reset as it's mostly likely not hung, just busy */
  1349. if (reset_mask & RADEON_RESET_MC) {
  1350. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  1351. reset_mask &= ~RADEON_RESET_MC;
  1352. }
  1353. return reset_mask;
  1354. }
  1355. static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1356. {
  1357. struct rv515_mc_save save;
  1358. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1359. u32 tmp;
  1360. if (reset_mask == 0)
  1361. return;
  1362. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1363. r600_print_gpu_status_regs(rdev);
  1364. /* Disable CP parsing/prefetching */
  1365. if (rdev->family >= CHIP_RV770)
  1366. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
  1367. else
  1368. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1369. /* disable the RLC */
  1370. WREG32(RLC_CNTL, 0);
  1371. if (reset_mask & RADEON_RESET_DMA) {
  1372. /* Disable DMA */
  1373. tmp = RREG32(DMA_RB_CNTL);
  1374. tmp &= ~DMA_RB_ENABLE;
  1375. WREG32(DMA_RB_CNTL, tmp);
  1376. }
  1377. mdelay(50);
  1378. rv515_mc_stop(rdev, &save);
  1379. if (r600_mc_wait_for_idle(rdev)) {
  1380. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1381. }
  1382. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1383. if (rdev->family >= CHIP_RV770)
  1384. grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
  1385. S_008020_SOFT_RESET_CB(1) |
  1386. S_008020_SOFT_RESET_PA(1) |
  1387. S_008020_SOFT_RESET_SC(1) |
  1388. S_008020_SOFT_RESET_SPI(1) |
  1389. S_008020_SOFT_RESET_SX(1) |
  1390. S_008020_SOFT_RESET_SH(1) |
  1391. S_008020_SOFT_RESET_TC(1) |
  1392. S_008020_SOFT_RESET_TA(1) |
  1393. S_008020_SOFT_RESET_VC(1) |
  1394. S_008020_SOFT_RESET_VGT(1);
  1395. else
  1396. grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
  1397. S_008020_SOFT_RESET_DB(1) |
  1398. S_008020_SOFT_RESET_CB(1) |
  1399. S_008020_SOFT_RESET_PA(1) |
  1400. S_008020_SOFT_RESET_SC(1) |
  1401. S_008020_SOFT_RESET_SMX(1) |
  1402. S_008020_SOFT_RESET_SPI(1) |
  1403. S_008020_SOFT_RESET_SX(1) |
  1404. S_008020_SOFT_RESET_SH(1) |
  1405. S_008020_SOFT_RESET_TC(1) |
  1406. S_008020_SOFT_RESET_TA(1) |
  1407. S_008020_SOFT_RESET_VC(1) |
  1408. S_008020_SOFT_RESET_VGT(1);
  1409. }
  1410. if (reset_mask & RADEON_RESET_CP) {
  1411. grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
  1412. S_008020_SOFT_RESET_VGT(1);
  1413. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1414. }
  1415. if (reset_mask & RADEON_RESET_DMA) {
  1416. if (rdev->family >= CHIP_RV770)
  1417. srbm_soft_reset |= RV770_SOFT_RESET_DMA;
  1418. else
  1419. srbm_soft_reset |= SOFT_RESET_DMA;
  1420. }
  1421. if (reset_mask & RADEON_RESET_RLC)
  1422. srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
  1423. if (reset_mask & RADEON_RESET_SEM)
  1424. srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
  1425. if (reset_mask & RADEON_RESET_IH)
  1426. srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
  1427. if (reset_mask & RADEON_RESET_GRBM)
  1428. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1429. if (!(rdev->flags & RADEON_IS_IGP)) {
  1430. if (reset_mask & RADEON_RESET_MC)
  1431. srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
  1432. }
  1433. if (reset_mask & RADEON_RESET_VMC)
  1434. srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
  1435. if (grbm_soft_reset) {
  1436. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1437. tmp |= grbm_soft_reset;
  1438. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1439. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1440. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1441. udelay(50);
  1442. tmp &= ~grbm_soft_reset;
  1443. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1444. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1445. }
  1446. if (srbm_soft_reset) {
  1447. tmp = RREG32(SRBM_SOFT_RESET);
  1448. tmp |= srbm_soft_reset;
  1449. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1450. WREG32(SRBM_SOFT_RESET, tmp);
  1451. tmp = RREG32(SRBM_SOFT_RESET);
  1452. udelay(50);
  1453. tmp &= ~srbm_soft_reset;
  1454. WREG32(SRBM_SOFT_RESET, tmp);
  1455. tmp = RREG32(SRBM_SOFT_RESET);
  1456. }
  1457. /* Wait a little for things to settle down */
  1458. mdelay(1);
  1459. rv515_mc_resume(rdev, &save);
  1460. udelay(50);
  1461. r600_print_gpu_status_regs(rdev);
  1462. }
  1463. int r600_asic_reset(struct radeon_device *rdev)
  1464. {
  1465. u32 reset_mask;
  1466. reset_mask = r600_gpu_check_soft_reset(rdev);
  1467. if (reset_mask)
  1468. r600_set_bios_scratch_engine_hung(rdev, true);
  1469. r600_gpu_soft_reset(rdev, reset_mask);
  1470. reset_mask = r600_gpu_check_soft_reset(rdev);
  1471. if (!reset_mask)
  1472. r600_set_bios_scratch_engine_hung(rdev, false);
  1473. return 0;
  1474. }
  1475. /**
  1476. * r600_gfx_is_lockup - Check if the GFX engine is locked up
  1477. *
  1478. * @rdev: radeon_device pointer
  1479. * @ring: radeon_ring structure holding ring information
  1480. *
  1481. * Check if the GFX engine is locked up.
  1482. * Returns true if the engine appears to be locked up, false if not.
  1483. */
  1484. bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1485. {
  1486. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1487. if (!(reset_mask & (RADEON_RESET_GFX |
  1488. RADEON_RESET_COMPUTE |
  1489. RADEON_RESET_CP))) {
  1490. radeon_ring_lockup_update(ring);
  1491. return false;
  1492. }
  1493. /* force CP activities */
  1494. radeon_ring_force_activity(rdev, ring);
  1495. return radeon_ring_test_lockup(rdev, ring);
  1496. }
  1497. /**
  1498. * r600_dma_is_lockup - Check if the DMA engine is locked up
  1499. *
  1500. * @rdev: radeon_device pointer
  1501. * @ring: radeon_ring structure holding ring information
  1502. *
  1503. * Check if the async DMA engine is locked up.
  1504. * Returns true if the engine appears to be locked up, false if not.
  1505. */
  1506. bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1507. {
  1508. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1509. if (!(reset_mask & RADEON_RESET_DMA)) {
  1510. radeon_ring_lockup_update(ring);
  1511. return false;
  1512. }
  1513. /* force ring activities */
  1514. radeon_ring_force_activity(rdev, ring);
  1515. return radeon_ring_test_lockup(rdev, ring);
  1516. }
  1517. u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1518. u32 tiling_pipe_num,
  1519. u32 max_rb_num,
  1520. u32 total_max_rb_num,
  1521. u32 disabled_rb_mask)
  1522. {
  1523. u32 rendering_pipe_num, rb_num_width, req_rb_num;
  1524. u32 pipe_rb_ratio, pipe_rb_remain, tmp;
  1525. u32 data = 0, mask = 1 << (max_rb_num - 1);
  1526. unsigned i, j;
  1527. /* mask out the RBs that don't exist on that asic */
  1528. tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
  1529. /* make sure at least one RB is available */
  1530. if ((tmp & 0xff) != 0xff)
  1531. disabled_rb_mask = tmp;
  1532. rendering_pipe_num = 1 << tiling_pipe_num;
  1533. req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
  1534. BUG_ON(rendering_pipe_num < req_rb_num);
  1535. pipe_rb_ratio = rendering_pipe_num / req_rb_num;
  1536. pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
  1537. if (rdev->family <= CHIP_RV740) {
  1538. /* r6xx/r7xx */
  1539. rb_num_width = 2;
  1540. } else {
  1541. /* eg+ */
  1542. rb_num_width = 4;
  1543. }
  1544. for (i = 0; i < max_rb_num; i++) {
  1545. if (!(mask & disabled_rb_mask)) {
  1546. for (j = 0; j < pipe_rb_ratio; j++) {
  1547. data <<= rb_num_width;
  1548. data |= max_rb_num - i - 1;
  1549. }
  1550. if (pipe_rb_remain) {
  1551. data <<= rb_num_width;
  1552. data |= max_rb_num - i - 1;
  1553. pipe_rb_remain--;
  1554. }
  1555. }
  1556. mask >>= 1;
  1557. }
  1558. return data;
  1559. }
  1560. int r600_count_pipe_bits(uint32_t val)
  1561. {
  1562. return hweight32(val);
  1563. }
  1564. static void r600_gpu_init(struct radeon_device *rdev)
  1565. {
  1566. u32 tiling_config;
  1567. u32 ramcfg;
  1568. u32 cc_rb_backend_disable;
  1569. u32 cc_gc_shader_pipe_config;
  1570. u32 tmp;
  1571. int i, j;
  1572. u32 sq_config;
  1573. u32 sq_gpr_resource_mgmt_1 = 0;
  1574. u32 sq_gpr_resource_mgmt_2 = 0;
  1575. u32 sq_thread_resource_mgmt = 0;
  1576. u32 sq_stack_resource_mgmt_1 = 0;
  1577. u32 sq_stack_resource_mgmt_2 = 0;
  1578. u32 disabled_rb_mask;
  1579. rdev->config.r600.tiling_group_size = 256;
  1580. switch (rdev->family) {
  1581. case CHIP_R600:
  1582. rdev->config.r600.max_pipes = 4;
  1583. rdev->config.r600.max_tile_pipes = 8;
  1584. rdev->config.r600.max_simds = 4;
  1585. rdev->config.r600.max_backends = 4;
  1586. rdev->config.r600.max_gprs = 256;
  1587. rdev->config.r600.max_threads = 192;
  1588. rdev->config.r600.max_stack_entries = 256;
  1589. rdev->config.r600.max_hw_contexts = 8;
  1590. rdev->config.r600.max_gs_threads = 16;
  1591. rdev->config.r600.sx_max_export_size = 128;
  1592. rdev->config.r600.sx_max_export_pos_size = 16;
  1593. rdev->config.r600.sx_max_export_smx_size = 128;
  1594. rdev->config.r600.sq_num_cf_insts = 2;
  1595. break;
  1596. case CHIP_RV630:
  1597. case CHIP_RV635:
  1598. rdev->config.r600.max_pipes = 2;
  1599. rdev->config.r600.max_tile_pipes = 2;
  1600. rdev->config.r600.max_simds = 3;
  1601. rdev->config.r600.max_backends = 1;
  1602. rdev->config.r600.max_gprs = 128;
  1603. rdev->config.r600.max_threads = 192;
  1604. rdev->config.r600.max_stack_entries = 128;
  1605. rdev->config.r600.max_hw_contexts = 8;
  1606. rdev->config.r600.max_gs_threads = 4;
  1607. rdev->config.r600.sx_max_export_size = 128;
  1608. rdev->config.r600.sx_max_export_pos_size = 16;
  1609. rdev->config.r600.sx_max_export_smx_size = 128;
  1610. rdev->config.r600.sq_num_cf_insts = 2;
  1611. break;
  1612. case CHIP_RV610:
  1613. case CHIP_RV620:
  1614. case CHIP_RS780:
  1615. case CHIP_RS880:
  1616. rdev->config.r600.max_pipes = 1;
  1617. rdev->config.r600.max_tile_pipes = 1;
  1618. rdev->config.r600.max_simds = 2;
  1619. rdev->config.r600.max_backends = 1;
  1620. rdev->config.r600.max_gprs = 128;
  1621. rdev->config.r600.max_threads = 192;
  1622. rdev->config.r600.max_stack_entries = 128;
  1623. rdev->config.r600.max_hw_contexts = 4;
  1624. rdev->config.r600.max_gs_threads = 4;
  1625. rdev->config.r600.sx_max_export_size = 128;
  1626. rdev->config.r600.sx_max_export_pos_size = 16;
  1627. rdev->config.r600.sx_max_export_smx_size = 128;
  1628. rdev->config.r600.sq_num_cf_insts = 1;
  1629. break;
  1630. case CHIP_RV670:
  1631. rdev->config.r600.max_pipes = 4;
  1632. rdev->config.r600.max_tile_pipes = 4;
  1633. rdev->config.r600.max_simds = 4;
  1634. rdev->config.r600.max_backends = 4;
  1635. rdev->config.r600.max_gprs = 192;
  1636. rdev->config.r600.max_threads = 192;
  1637. rdev->config.r600.max_stack_entries = 256;
  1638. rdev->config.r600.max_hw_contexts = 8;
  1639. rdev->config.r600.max_gs_threads = 16;
  1640. rdev->config.r600.sx_max_export_size = 128;
  1641. rdev->config.r600.sx_max_export_pos_size = 16;
  1642. rdev->config.r600.sx_max_export_smx_size = 128;
  1643. rdev->config.r600.sq_num_cf_insts = 2;
  1644. break;
  1645. default:
  1646. break;
  1647. }
  1648. /* Initialize HDP */
  1649. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1650. WREG32((0x2c14 + j), 0x00000000);
  1651. WREG32((0x2c18 + j), 0x00000000);
  1652. WREG32((0x2c1c + j), 0x00000000);
  1653. WREG32((0x2c20 + j), 0x00000000);
  1654. WREG32((0x2c24 + j), 0x00000000);
  1655. }
  1656. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1657. /* Setup tiling */
  1658. tiling_config = 0;
  1659. ramcfg = RREG32(RAMCFG);
  1660. switch (rdev->config.r600.max_tile_pipes) {
  1661. case 1:
  1662. tiling_config |= PIPE_TILING(0);
  1663. break;
  1664. case 2:
  1665. tiling_config |= PIPE_TILING(1);
  1666. break;
  1667. case 4:
  1668. tiling_config |= PIPE_TILING(2);
  1669. break;
  1670. case 8:
  1671. tiling_config |= PIPE_TILING(3);
  1672. break;
  1673. default:
  1674. break;
  1675. }
  1676. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1677. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1678. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1679. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1680. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1681. if (tmp > 3) {
  1682. tiling_config |= ROW_TILING(3);
  1683. tiling_config |= SAMPLE_SPLIT(3);
  1684. } else {
  1685. tiling_config |= ROW_TILING(tmp);
  1686. tiling_config |= SAMPLE_SPLIT(tmp);
  1687. }
  1688. tiling_config |= BANK_SWAPS(1);
  1689. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1690. tmp = R6XX_MAX_BACKENDS -
  1691. r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
  1692. if (tmp < rdev->config.r600.max_backends) {
  1693. rdev->config.r600.max_backends = tmp;
  1694. }
  1695. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
  1696. tmp = R6XX_MAX_PIPES -
  1697. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
  1698. if (tmp < rdev->config.r600.max_pipes) {
  1699. rdev->config.r600.max_pipes = tmp;
  1700. }
  1701. tmp = R6XX_MAX_SIMDS -
  1702. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
  1703. if (tmp < rdev->config.r600.max_simds) {
  1704. rdev->config.r600.max_simds = tmp;
  1705. }
  1706. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
  1707. tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  1708. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
  1709. R6XX_MAX_BACKENDS, disabled_rb_mask);
  1710. tiling_config |= tmp << 16;
  1711. rdev->config.r600.backend_map = tmp;
  1712. rdev->config.r600.tile_config = tiling_config;
  1713. WREG32(GB_TILING_CONFIG, tiling_config);
  1714. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1715. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1716. WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
  1717. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1718. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1719. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1720. /* Setup some CP states */
  1721. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1722. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1723. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1724. SYNC_WALKER | SYNC_ALIGNER));
  1725. /* Setup various GPU states */
  1726. if (rdev->family == CHIP_RV670)
  1727. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1728. tmp = RREG32(SX_DEBUG_1);
  1729. tmp |= SMX_EVENT_RELEASE;
  1730. if ((rdev->family > CHIP_R600))
  1731. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1732. WREG32(SX_DEBUG_1, tmp);
  1733. if (((rdev->family) == CHIP_R600) ||
  1734. ((rdev->family) == CHIP_RV630) ||
  1735. ((rdev->family) == CHIP_RV610) ||
  1736. ((rdev->family) == CHIP_RV620) ||
  1737. ((rdev->family) == CHIP_RS780) ||
  1738. ((rdev->family) == CHIP_RS880)) {
  1739. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1740. } else {
  1741. WREG32(DB_DEBUG, 0);
  1742. }
  1743. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1744. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1745. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1746. WREG32(VGT_NUM_INSTANCES, 0);
  1747. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1748. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1749. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1750. if (((rdev->family) == CHIP_RV610) ||
  1751. ((rdev->family) == CHIP_RV620) ||
  1752. ((rdev->family) == CHIP_RS780) ||
  1753. ((rdev->family) == CHIP_RS880)) {
  1754. tmp = (CACHE_FIFO_SIZE(0xa) |
  1755. FETCH_FIFO_HIWATER(0xa) |
  1756. DONE_FIFO_HIWATER(0xe0) |
  1757. ALU_UPDATE_FIFO_HIWATER(0x8));
  1758. } else if (((rdev->family) == CHIP_R600) ||
  1759. ((rdev->family) == CHIP_RV630)) {
  1760. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1761. tmp |= DONE_FIFO_HIWATER(0x4);
  1762. }
  1763. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1764. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1765. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1766. */
  1767. sq_config = RREG32(SQ_CONFIG);
  1768. sq_config &= ~(PS_PRIO(3) |
  1769. VS_PRIO(3) |
  1770. GS_PRIO(3) |
  1771. ES_PRIO(3));
  1772. sq_config |= (DX9_CONSTS |
  1773. VC_ENABLE |
  1774. PS_PRIO(0) |
  1775. VS_PRIO(1) |
  1776. GS_PRIO(2) |
  1777. ES_PRIO(3));
  1778. if ((rdev->family) == CHIP_R600) {
  1779. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1780. NUM_VS_GPRS(124) |
  1781. NUM_CLAUSE_TEMP_GPRS(4));
  1782. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1783. NUM_ES_GPRS(0));
  1784. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1785. NUM_VS_THREADS(48) |
  1786. NUM_GS_THREADS(4) |
  1787. NUM_ES_THREADS(4));
  1788. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1789. NUM_VS_STACK_ENTRIES(128));
  1790. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1791. NUM_ES_STACK_ENTRIES(0));
  1792. } else if (((rdev->family) == CHIP_RV610) ||
  1793. ((rdev->family) == CHIP_RV620) ||
  1794. ((rdev->family) == CHIP_RS780) ||
  1795. ((rdev->family) == CHIP_RS880)) {
  1796. /* no vertex cache */
  1797. sq_config &= ~VC_ENABLE;
  1798. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1799. NUM_VS_GPRS(44) |
  1800. NUM_CLAUSE_TEMP_GPRS(2));
  1801. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1802. NUM_ES_GPRS(17));
  1803. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1804. NUM_VS_THREADS(78) |
  1805. NUM_GS_THREADS(4) |
  1806. NUM_ES_THREADS(31));
  1807. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1808. NUM_VS_STACK_ENTRIES(40));
  1809. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1810. NUM_ES_STACK_ENTRIES(16));
  1811. } else if (((rdev->family) == CHIP_RV630) ||
  1812. ((rdev->family) == CHIP_RV635)) {
  1813. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1814. NUM_VS_GPRS(44) |
  1815. NUM_CLAUSE_TEMP_GPRS(2));
  1816. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1817. NUM_ES_GPRS(18));
  1818. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1819. NUM_VS_THREADS(78) |
  1820. NUM_GS_THREADS(4) |
  1821. NUM_ES_THREADS(31));
  1822. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1823. NUM_VS_STACK_ENTRIES(40));
  1824. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1825. NUM_ES_STACK_ENTRIES(16));
  1826. } else if ((rdev->family) == CHIP_RV670) {
  1827. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1828. NUM_VS_GPRS(44) |
  1829. NUM_CLAUSE_TEMP_GPRS(2));
  1830. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1831. NUM_ES_GPRS(17));
  1832. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1833. NUM_VS_THREADS(78) |
  1834. NUM_GS_THREADS(4) |
  1835. NUM_ES_THREADS(31));
  1836. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1837. NUM_VS_STACK_ENTRIES(64));
  1838. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1839. NUM_ES_STACK_ENTRIES(64));
  1840. }
  1841. WREG32(SQ_CONFIG, sq_config);
  1842. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1843. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1844. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1845. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1846. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1847. if (((rdev->family) == CHIP_RV610) ||
  1848. ((rdev->family) == CHIP_RV620) ||
  1849. ((rdev->family) == CHIP_RS780) ||
  1850. ((rdev->family) == CHIP_RS880)) {
  1851. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1852. } else {
  1853. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1854. }
  1855. /* More default values. 2D/3D driver should adjust as needed */
  1856. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1857. S1_X(0x4) | S1_Y(0xc)));
  1858. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1859. S1_X(0x2) | S1_Y(0x2) |
  1860. S2_X(0xa) | S2_Y(0x6) |
  1861. S3_X(0x6) | S3_Y(0xa)));
  1862. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1863. S1_X(0x4) | S1_Y(0xc) |
  1864. S2_X(0x1) | S2_Y(0x6) |
  1865. S3_X(0xa) | S3_Y(0xe)));
  1866. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1867. S5_X(0x0) | S5_Y(0x0) |
  1868. S6_X(0xb) | S6_Y(0x4) |
  1869. S7_X(0x7) | S7_Y(0x8)));
  1870. WREG32(VGT_STRMOUT_EN, 0);
  1871. tmp = rdev->config.r600.max_pipes * 16;
  1872. switch (rdev->family) {
  1873. case CHIP_RV610:
  1874. case CHIP_RV620:
  1875. case CHIP_RS780:
  1876. case CHIP_RS880:
  1877. tmp += 32;
  1878. break;
  1879. case CHIP_RV670:
  1880. tmp += 128;
  1881. break;
  1882. default:
  1883. break;
  1884. }
  1885. if (tmp > 256) {
  1886. tmp = 256;
  1887. }
  1888. WREG32(VGT_ES_PER_GS, 128);
  1889. WREG32(VGT_GS_PER_ES, tmp);
  1890. WREG32(VGT_GS_PER_VS, 2);
  1891. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1892. /* more default values. 2D/3D driver should adjust as needed */
  1893. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1894. WREG32(VGT_STRMOUT_EN, 0);
  1895. WREG32(SX_MISC, 0);
  1896. WREG32(PA_SC_MODE_CNTL, 0);
  1897. WREG32(PA_SC_AA_CONFIG, 0);
  1898. WREG32(PA_SC_LINE_STIPPLE, 0);
  1899. WREG32(SPI_INPUT_Z, 0);
  1900. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1901. WREG32(CB_COLOR7_FRAG, 0);
  1902. /* Clear render buffer base addresses */
  1903. WREG32(CB_COLOR0_BASE, 0);
  1904. WREG32(CB_COLOR1_BASE, 0);
  1905. WREG32(CB_COLOR2_BASE, 0);
  1906. WREG32(CB_COLOR3_BASE, 0);
  1907. WREG32(CB_COLOR4_BASE, 0);
  1908. WREG32(CB_COLOR5_BASE, 0);
  1909. WREG32(CB_COLOR6_BASE, 0);
  1910. WREG32(CB_COLOR7_BASE, 0);
  1911. WREG32(CB_COLOR7_FRAG, 0);
  1912. switch (rdev->family) {
  1913. case CHIP_RV610:
  1914. case CHIP_RV620:
  1915. case CHIP_RS780:
  1916. case CHIP_RS880:
  1917. tmp = TC_L2_SIZE(8);
  1918. break;
  1919. case CHIP_RV630:
  1920. case CHIP_RV635:
  1921. tmp = TC_L2_SIZE(4);
  1922. break;
  1923. case CHIP_R600:
  1924. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1925. break;
  1926. default:
  1927. tmp = TC_L2_SIZE(0);
  1928. break;
  1929. }
  1930. WREG32(TC_CNTL, tmp);
  1931. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1932. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1933. tmp = RREG32(ARB_POP);
  1934. tmp |= ENABLE_TC128;
  1935. WREG32(ARB_POP, tmp);
  1936. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1937. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1938. NUM_CLIP_SEQ(3)));
  1939. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1940. WREG32(VC_ENHANCE, 0);
  1941. }
  1942. /*
  1943. * Indirect registers accessor
  1944. */
  1945. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1946. {
  1947. u32 r;
  1948. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1949. (void)RREG32(PCIE_PORT_INDEX);
  1950. r = RREG32(PCIE_PORT_DATA);
  1951. return r;
  1952. }
  1953. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1954. {
  1955. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1956. (void)RREG32(PCIE_PORT_INDEX);
  1957. WREG32(PCIE_PORT_DATA, (v));
  1958. (void)RREG32(PCIE_PORT_DATA);
  1959. }
  1960. /*
  1961. * CP & Ring
  1962. */
  1963. void r600_cp_stop(struct radeon_device *rdev)
  1964. {
  1965. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1966. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1967. WREG32(SCRATCH_UMSK, 0);
  1968. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1969. }
  1970. int r600_init_microcode(struct radeon_device *rdev)
  1971. {
  1972. const char *chip_name;
  1973. const char *rlc_chip_name;
  1974. const char *smc_chip_name = "RV770";
  1975. size_t pfp_req_size, me_req_size, rlc_req_size, smc_req_size = 0;
  1976. char fw_name[30];
  1977. int err;
  1978. DRM_DEBUG("\n");
  1979. switch (rdev->family) {
  1980. case CHIP_R600:
  1981. chip_name = "R600";
  1982. rlc_chip_name = "R600";
  1983. break;
  1984. case CHIP_RV610:
  1985. chip_name = "RV610";
  1986. rlc_chip_name = "R600";
  1987. break;
  1988. case CHIP_RV630:
  1989. chip_name = "RV630";
  1990. rlc_chip_name = "R600";
  1991. break;
  1992. case CHIP_RV620:
  1993. chip_name = "RV620";
  1994. rlc_chip_name = "R600";
  1995. break;
  1996. case CHIP_RV635:
  1997. chip_name = "RV635";
  1998. rlc_chip_name = "R600";
  1999. break;
  2000. case CHIP_RV670:
  2001. chip_name = "RV670";
  2002. rlc_chip_name = "R600";
  2003. break;
  2004. case CHIP_RS780:
  2005. case CHIP_RS880:
  2006. chip_name = "RS780";
  2007. rlc_chip_name = "R600";
  2008. break;
  2009. case CHIP_RV770:
  2010. chip_name = "RV770";
  2011. rlc_chip_name = "R700";
  2012. smc_chip_name = "RV770";
  2013. smc_req_size = ALIGN(RV770_SMC_UCODE_SIZE, 4);
  2014. break;
  2015. case CHIP_RV730:
  2016. chip_name = "RV730";
  2017. rlc_chip_name = "R700";
  2018. smc_chip_name = "RV730";
  2019. smc_req_size = ALIGN(RV730_SMC_UCODE_SIZE, 4);
  2020. break;
  2021. case CHIP_RV710:
  2022. chip_name = "RV710";
  2023. rlc_chip_name = "R700";
  2024. smc_chip_name = "RV710";
  2025. smc_req_size = ALIGN(RV710_SMC_UCODE_SIZE, 4);
  2026. break;
  2027. case CHIP_RV740:
  2028. chip_name = "RV730";
  2029. rlc_chip_name = "R700";
  2030. smc_chip_name = "RV740";
  2031. smc_req_size = ALIGN(RV740_SMC_UCODE_SIZE, 4);
  2032. break;
  2033. case CHIP_CEDAR:
  2034. chip_name = "CEDAR";
  2035. rlc_chip_name = "CEDAR";
  2036. smc_chip_name = "CEDAR";
  2037. smc_req_size = ALIGN(CEDAR_SMC_UCODE_SIZE, 4);
  2038. break;
  2039. case CHIP_REDWOOD:
  2040. chip_name = "REDWOOD";
  2041. rlc_chip_name = "REDWOOD";
  2042. smc_chip_name = "REDWOOD";
  2043. smc_req_size = ALIGN(REDWOOD_SMC_UCODE_SIZE, 4);
  2044. break;
  2045. case CHIP_JUNIPER:
  2046. chip_name = "JUNIPER";
  2047. rlc_chip_name = "JUNIPER";
  2048. smc_chip_name = "JUNIPER";
  2049. smc_req_size = ALIGN(JUNIPER_SMC_UCODE_SIZE, 4);
  2050. break;
  2051. case CHIP_CYPRESS:
  2052. case CHIP_HEMLOCK:
  2053. chip_name = "CYPRESS";
  2054. rlc_chip_name = "CYPRESS";
  2055. smc_chip_name = "CYPRESS";
  2056. smc_req_size = ALIGN(CYPRESS_SMC_UCODE_SIZE, 4);
  2057. break;
  2058. case CHIP_PALM:
  2059. chip_name = "PALM";
  2060. rlc_chip_name = "SUMO";
  2061. break;
  2062. case CHIP_SUMO:
  2063. chip_name = "SUMO";
  2064. rlc_chip_name = "SUMO";
  2065. break;
  2066. case CHIP_SUMO2:
  2067. chip_name = "SUMO2";
  2068. rlc_chip_name = "SUMO";
  2069. break;
  2070. default: BUG();
  2071. }
  2072. if (rdev->family >= CHIP_CEDAR) {
  2073. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  2074. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  2075. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  2076. } else if (rdev->family >= CHIP_RV770) {
  2077. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  2078. me_req_size = R700_PM4_UCODE_SIZE * 4;
  2079. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  2080. } else {
  2081. pfp_req_size = R600_PFP_UCODE_SIZE * 4;
  2082. me_req_size = R600_PM4_UCODE_SIZE * 12;
  2083. rlc_req_size = R600_RLC_UCODE_SIZE * 4;
  2084. }
  2085. DRM_INFO("Loading %s Microcode\n", chip_name);
  2086. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  2087. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  2088. if (err)
  2089. goto out;
  2090. if (rdev->pfp_fw->size != pfp_req_size) {
  2091. printk(KERN_ERR
  2092. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2093. rdev->pfp_fw->size, fw_name);
  2094. err = -EINVAL;
  2095. goto out;
  2096. }
  2097. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  2098. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  2099. if (err)
  2100. goto out;
  2101. if (rdev->me_fw->size != me_req_size) {
  2102. printk(KERN_ERR
  2103. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2104. rdev->me_fw->size, fw_name);
  2105. err = -EINVAL;
  2106. }
  2107. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  2108. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  2109. if (err)
  2110. goto out;
  2111. if (rdev->rlc_fw->size != rlc_req_size) {
  2112. printk(KERN_ERR
  2113. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  2114. rdev->rlc_fw->size, fw_name);
  2115. err = -EINVAL;
  2116. }
  2117. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_HEMLOCK)) {
  2118. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", smc_chip_name);
  2119. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  2120. if (err) {
  2121. printk(KERN_ERR
  2122. "smc: error loading firmware \"%s\"\n",
  2123. fw_name);
  2124. release_firmware(rdev->smc_fw);
  2125. rdev->smc_fw = NULL;
  2126. } else if (rdev->smc_fw->size != smc_req_size) {
  2127. printk(KERN_ERR
  2128. "smc: Bogus length %zu in firmware \"%s\"\n",
  2129. rdev->smc_fw->size, fw_name);
  2130. err = -EINVAL;
  2131. }
  2132. }
  2133. out:
  2134. if (err) {
  2135. if (err != -EINVAL)
  2136. printk(KERN_ERR
  2137. "r600_cp: Failed to load firmware \"%s\"\n",
  2138. fw_name);
  2139. release_firmware(rdev->pfp_fw);
  2140. rdev->pfp_fw = NULL;
  2141. release_firmware(rdev->me_fw);
  2142. rdev->me_fw = NULL;
  2143. release_firmware(rdev->rlc_fw);
  2144. rdev->rlc_fw = NULL;
  2145. release_firmware(rdev->smc_fw);
  2146. rdev->smc_fw = NULL;
  2147. }
  2148. return err;
  2149. }
  2150. static int r600_cp_load_microcode(struct radeon_device *rdev)
  2151. {
  2152. const __be32 *fw_data;
  2153. int i;
  2154. if (!rdev->me_fw || !rdev->pfp_fw)
  2155. return -EINVAL;
  2156. r600_cp_stop(rdev);
  2157. WREG32(CP_RB_CNTL,
  2158. #ifdef __BIG_ENDIAN
  2159. BUF_SWAP_32BIT |
  2160. #endif
  2161. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  2162. /* Reset cp */
  2163. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2164. RREG32(GRBM_SOFT_RESET);
  2165. mdelay(15);
  2166. WREG32(GRBM_SOFT_RESET, 0);
  2167. WREG32(CP_ME_RAM_WADDR, 0);
  2168. fw_data = (const __be32 *)rdev->me_fw->data;
  2169. WREG32(CP_ME_RAM_WADDR, 0);
  2170. for (i = 0; i < R600_PM4_UCODE_SIZE * 3; i++)
  2171. WREG32(CP_ME_RAM_DATA,
  2172. be32_to_cpup(fw_data++));
  2173. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2174. WREG32(CP_PFP_UCODE_ADDR, 0);
  2175. for (i = 0; i < R600_PFP_UCODE_SIZE; i++)
  2176. WREG32(CP_PFP_UCODE_DATA,
  2177. be32_to_cpup(fw_data++));
  2178. WREG32(CP_PFP_UCODE_ADDR, 0);
  2179. WREG32(CP_ME_RAM_WADDR, 0);
  2180. WREG32(CP_ME_RAM_RADDR, 0);
  2181. return 0;
  2182. }
  2183. int r600_cp_start(struct radeon_device *rdev)
  2184. {
  2185. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2186. int r;
  2187. uint32_t cp_me;
  2188. r = radeon_ring_lock(rdev, ring, 7);
  2189. if (r) {
  2190. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2191. return r;
  2192. }
  2193. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2194. radeon_ring_write(ring, 0x1);
  2195. if (rdev->family >= CHIP_RV770) {
  2196. radeon_ring_write(ring, 0x0);
  2197. radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
  2198. } else {
  2199. radeon_ring_write(ring, 0x3);
  2200. radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
  2201. }
  2202. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2203. radeon_ring_write(ring, 0);
  2204. radeon_ring_write(ring, 0);
  2205. radeon_ring_unlock_commit(rdev, ring);
  2206. cp_me = 0xff;
  2207. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2208. return 0;
  2209. }
  2210. int r600_cp_resume(struct radeon_device *rdev)
  2211. {
  2212. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2213. u32 tmp;
  2214. u32 rb_bufsz;
  2215. int r;
  2216. /* Reset cp */
  2217. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2218. RREG32(GRBM_SOFT_RESET);
  2219. mdelay(15);
  2220. WREG32(GRBM_SOFT_RESET, 0);
  2221. /* Set ring buffer size */
  2222. rb_bufsz = drm_order(ring->ring_size / 8);
  2223. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2224. #ifdef __BIG_ENDIAN
  2225. tmp |= BUF_SWAP_32BIT;
  2226. #endif
  2227. WREG32(CP_RB_CNTL, tmp);
  2228. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  2229. /* Set the write pointer delay */
  2230. WREG32(CP_RB_WPTR_DELAY, 0);
  2231. /* Initialize the ring buffer's read and write pointers */
  2232. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2233. WREG32(CP_RB_RPTR_WR, 0);
  2234. ring->wptr = 0;
  2235. WREG32(CP_RB_WPTR, ring->wptr);
  2236. /* set the wb address whether it's enabled or not */
  2237. WREG32(CP_RB_RPTR_ADDR,
  2238. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2239. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2240. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2241. if (rdev->wb.enabled)
  2242. WREG32(SCRATCH_UMSK, 0xff);
  2243. else {
  2244. tmp |= RB_NO_UPDATE;
  2245. WREG32(SCRATCH_UMSK, 0);
  2246. }
  2247. mdelay(1);
  2248. WREG32(CP_RB_CNTL, tmp);
  2249. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  2250. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2251. ring->rptr = RREG32(CP_RB_RPTR);
  2252. r600_cp_start(rdev);
  2253. ring->ready = true;
  2254. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  2255. if (r) {
  2256. ring->ready = false;
  2257. return r;
  2258. }
  2259. return 0;
  2260. }
  2261. void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
  2262. {
  2263. u32 rb_bufsz;
  2264. int r;
  2265. /* Align ring size */
  2266. rb_bufsz = drm_order(ring_size / 8);
  2267. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2268. ring->ring_size = ring_size;
  2269. ring->align_mask = 16 - 1;
  2270. if (radeon_ring_supports_scratch_reg(rdev, ring)) {
  2271. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  2272. if (r) {
  2273. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  2274. ring->rptr_save_reg = 0;
  2275. }
  2276. }
  2277. }
  2278. void r600_cp_fini(struct radeon_device *rdev)
  2279. {
  2280. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2281. r600_cp_stop(rdev);
  2282. radeon_ring_fini(rdev, ring);
  2283. radeon_scratch_free(rdev, ring->rptr_save_reg);
  2284. }
  2285. /*
  2286. * DMA
  2287. * Starting with R600, the GPU has an asynchronous
  2288. * DMA engine. The programming model is very similar
  2289. * to the 3D engine (ring buffer, IBs, etc.), but the
  2290. * DMA controller has it's own packet format that is
  2291. * different form the PM4 format used by the 3D engine.
  2292. * It supports copying data, writing embedded data,
  2293. * solid fills, and a number of other things. It also
  2294. * has support for tiling/detiling of buffers.
  2295. */
  2296. /**
  2297. * r600_dma_stop - stop the async dma engine
  2298. *
  2299. * @rdev: radeon_device pointer
  2300. *
  2301. * Stop the async dma engine (r6xx-evergreen).
  2302. */
  2303. void r600_dma_stop(struct radeon_device *rdev)
  2304. {
  2305. u32 rb_cntl = RREG32(DMA_RB_CNTL);
  2306. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  2307. rb_cntl &= ~DMA_RB_ENABLE;
  2308. WREG32(DMA_RB_CNTL, rb_cntl);
  2309. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  2310. }
  2311. /**
  2312. * r600_dma_resume - setup and start the async dma engine
  2313. *
  2314. * @rdev: radeon_device pointer
  2315. *
  2316. * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
  2317. * Returns 0 for success, error for failure.
  2318. */
  2319. int r600_dma_resume(struct radeon_device *rdev)
  2320. {
  2321. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2322. u32 rb_cntl, dma_cntl, ib_cntl;
  2323. u32 rb_bufsz;
  2324. int r;
  2325. /* Reset dma */
  2326. if (rdev->family >= CHIP_RV770)
  2327. WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
  2328. else
  2329. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
  2330. RREG32(SRBM_SOFT_RESET);
  2331. udelay(50);
  2332. WREG32(SRBM_SOFT_RESET, 0);
  2333. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
  2334. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
  2335. /* Set ring buffer size in dwords */
  2336. rb_bufsz = drm_order(ring->ring_size / 4);
  2337. rb_cntl = rb_bufsz << 1;
  2338. #ifdef __BIG_ENDIAN
  2339. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  2340. #endif
  2341. WREG32(DMA_RB_CNTL, rb_cntl);
  2342. /* Initialize the ring buffer's read and write pointers */
  2343. WREG32(DMA_RB_RPTR, 0);
  2344. WREG32(DMA_RB_WPTR, 0);
  2345. /* set the wb address whether it's enabled or not */
  2346. WREG32(DMA_RB_RPTR_ADDR_HI,
  2347. upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
  2348. WREG32(DMA_RB_RPTR_ADDR_LO,
  2349. ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
  2350. if (rdev->wb.enabled)
  2351. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  2352. WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
  2353. /* enable DMA IBs */
  2354. ib_cntl = DMA_IB_ENABLE;
  2355. #ifdef __BIG_ENDIAN
  2356. ib_cntl |= DMA_IB_SWAP_ENABLE;
  2357. #endif
  2358. WREG32(DMA_IB_CNTL, ib_cntl);
  2359. dma_cntl = RREG32(DMA_CNTL);
  2360. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  2361. WREG32(DMA_CNTL, dma_cntl);
  2362. if (rdev->family >= CHIP_RV770)
  2363. WREG32(DMA_MODE, 1);
  2364. ring->wptr = 0;
  2365. WREG32(DMA_RB_WPTR, ring->wptr << 2);
  2366. ring->rptr = RREG32(DMA_RB_RPTR) >> 2;
  2367. WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
  2368. ring->ready = true;
  2369. r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
  2370. if (r) {
  2371. ring->ready = false;
  2372. return r;
  2373. }
  2374. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  2375. return 0;
  2376. }
  2377. /**
  2378. * r600_dma_fini - tear down the async dma engine
  2379. *
  2380. * @rdev: radeon_device pointer
  2381. *
  2382. * Stop the async dma engine and free the ring (r6xx-evergreen).
  2383. */
  2384. void r600_dma_fini(struct radeon_device *rdev)
  2385. {
  2386. r600_dma_stop(rdev);
  2387. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  2388. }
  2389. /*
  2390. * UVD
  2391. */
  2392. int r600_uvd_rbc_start(struct radeon_device *rdev)
  2393. {
  2394. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  2395. uint64_t rptr_addr;
  2396. uint32_t rb_bufsz, tmp;
  2397. int r;
  2398. rptr_addr = rdev->wb.gpu_addr + R600_WB_UVD_RPTR_OFFSET;
  2399. if (upper_32_bits(rptr_addr) != upper_32_bits(ring->gpu_addr)) {
  2400. DRM_ERROR("UVD ring and rptr not in the same 4GB segment!\n");
  2401. return -EINVAL;
  2402. }
  2403. /* force RBC into idle state */
  2404. WREG32(UVD_RBC_RB_CNTL, 0x11010101);
  2405. /* Set the write pointer delay */
  2406. WREG32(UVD_RBC_RB_WPTR_CNTL, 0);
  2407. /* set the wb address */
  2408. WREG32(UVD_RBC_RB_RPTR_ADDR, rptr_addr >> 2);
  2409. /* programm the 4GB memory segment for rptr and ring buffer */
  2410. WREG32(UVD_LMI_EXT40_ADDR, upper_32_bits(rptr_addr) |
  2411. (0x7 << 16) | (0x1 << 31));
  2412. /* Initialize the ring buffer's read and write pointers */
  2413. WREG32(UVD_RBC_RB_RPTR, 0x0);
  2414. ring->wptr = ring->rptr = RREG32(UVD_RBC_RB_RPTR);
  2415. WREG32(UVD_RBC_RB_WPTR, ring->wptr);
  2416. /* set the ring address */
  2417. WREG32(UVD_RBC_RB_BASE, ring->gpu_addr);
  2418. /* Set ring buffer size */
  2419. rb_bufsz = drm_order(ring->ring_size);
  2420. rb_bufsz = (0x1 << 8) | rb_bufsz;
  2421. WREG32(UVD_RBC_RB_CNTL, rb_bufsz);
  2422. ring->ready = true;
  2423. r = radeon_ring_test(rdev, R600_RING_TYPE_UVD_INDEX, ring);
  2424. if (r) {
  2425. ring->ready = false;
  2426. return r;
  2427. }
  2428. r = radeon_ring_lock(rdev, ring, 10);
  2429. if (r) {
  2430. DRM_ERROR("radeon: ring failed to lock UVD ring (%d).\n", r);
  2431. return r;
  2432. }
  2433. tmp = PACKET0(UVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  2434. radeon_ring_write(ring, tmp);
  2435. radeon_ring_write(ring, 0xFFFFF);
  2436. tmp = PACKET0(UVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  2437. radeon_ring_write(ring, tmp);
  2438. radeon_ring_write(ring, 0xFFFFF);
  2439. tmp = PACKET0(UVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  2440. radeon_ring_write(ring, tmp);
  2441. radeon_ring_write(ring, 0xFFFFF);
  2442. /* Clear timeout status bits */
  2443. radeon_ring_write(ring, PACKET0(UVD_SEMA_TIMEOUT_STATUS, 0));
  2444. radeon_ring_write(ring, 0x8);
  2445. radeon_ring_write(ring, PACKET0(UVD_SEMA_CNTL, 0));
  2446. radeon_ring_write(ring, 3);
  2447. radeon_ring_unlock_commit(rdev, ring);
  2448. return 0;
  2449. }
  2450. void r600_uvd_stop(struct radeon_device *rdev)
  2451. {
  2452. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  2453. /* force RBC into idle state */
  2454. WREG32(UVD_RBC_RB_CNTL, 0x11010101);
  2455. /* Stall UMC and register bus before resetting VCPU */
  2456. WREG32_P(UVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  2457. WREG32_P(UVD_RB_ARB_CTRL, 1 << 3, ~(1 << 3));
  2458. mdelay(1);
  2459. /* put VCPU into reset */
  2460. WREG32(UVD_SOFT_RESET, VCPU_SOFT_RESET);
  2461. mdelay(5);
  2462. /* disable VCPU clock */
  2463. WREG32(UVD_VCPU_CNTL, 0x0);
  2464. /* Unstall UMC and register bus */
  2465. WREG32_P(UVD_LMI_CTRL2, 0, ~(1 << 8));
  2466. WREG32_P(UVD_RB_ARB_CTRL, 0, ~(1 << 3));
  2467. ring->ready = false;
  2468. }
  2469. int r600_uvd_init(struct radeon_device *rdev)
  2470. {
  2471. int i, j, r;
  2472. /* disable byte swapping */
  2473. u32 lmi_swap_cntl = 0;
  2474. u32 mp_swap_cntl = 0;
  2475. /* raise clocks while booting up the VCPU */
  2476. radeon_set_uvd_clocks(rdev, 53300, 40000);
  2477. /* disable clock gating */
  2478. WREG32(UVD_CGC_GATE, 0);
  2479. /* disable interupt */
  2480. WREG32_P(UVD_MASTINT_EN, 0, ~(1 << 1));
  2481. /* Stall UMC and register bus before resetting VCPU */
  2482. WREG32_P(UVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  2483. WREG32_P(UVD_RB_ARB_CTRL, 1 << 3, ~(1 << 3));
  2484. mdelay(1);
  2485. /* put LMI, VCPU, RBC etc... into reset */
  2486. WREG32(UVD_SOFT_RESET, LMI_SOFT_RESET | VCPU_SOFT_RESET |
  2487. LBSI_SOFT_RESET | RBC_SOFT_RESET | CSM_SOFT_RESET |
  2488. CXW_SOFT_RESET | TAP_SOFT_RESET | LMI_UMC_SOFT_RESET);
  2489. mdelay(5);
  2490. /* take UVD block out of reset */
  2491. WREG32_P(SRBM_SOFT_RESET, 0, ~SOFT_RESET_UVD);
  2492. mdelay(5);
  2493. /* initialize UVD memory controller */
  2494. WREG32(UVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) |
  2495. (1 << 21) | (1 << 9) | (1 << 20));
  2496. #ifdef __BIG_ENDIAN
  2497. /* swap (8 in 32) RB and IB */
  2498. lmi_swap_cntl = 0xa;
  2499. mp_swap_cntl = 0;
  2500. #endif
  2501. WREG32(UVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  2502. WREG32(UVD_MP_SWAP_CNTL, mp_swap_cntl);
  2503. WREG32(UVD_MPC_SET_MUXA0, 0x40c2040);
  2504. WREG32(UVD_MPC_SET_MUXA1, 0x0);
  2505. WREG32(UVD_MPC_SET_MUXB0, 0x40c2040);
  2506. WREG32(UVD_MPC_SET_MUXB1, 0x0);
  2507. WREG32(UVD_MPC_SET_ALU, 0);
  2508. WREG32(UVD_MPC_SET_MUX, 0x88);
  2509. /* take all subblocks out of reset, except VCPU */
  2510. WREG32(UVD_SOFT_RESET, VCPU_SOFT_RESET);
  2511. mdelay(5);
  2512. /* enable VCPU clock */
  2513. WREG32(UVD_VCPU_CNTL, 1 << 9);
  2514. /* enable UMC */
  2515. WREG32_P(UVD_LMI_CTRL2, 0, ~(1 << 8));
  2516. /* boot up the VCPU */
  2517. WREG32(UVD_SOFT_RESET, 0);
  2518. mdelay(10);
  2519. WREG32_P(UVD_RB_ARB_CTRL, 0, ~(1 << 3));
  2520. for (i = 0; i < 10; ++i) {
  2521. uint32_t status;
  2522. for (j = 0; j < 100; ++j) {
  2523. status = RREG32(UVD_STATUS);
  2524. if (status & 2)
  2525. break;
  2526. mdelay(10);
  2527. }
  2528. r = 0;
  2529. if (status & 2)
  2530. break;
  2531. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  2532. WREG32_P(UVD_SOFT_RESET, VCPU_SOFT_RESET, ~VCPU_SOFT_RESET);
  2533. mdelay(10);
  2534. WREG32_P(UVD_SOFT_RESET, 0, ~VCPU_SOFT_RESET);
  2535. mdelay(10);
  2536. r = -1;
  2537. }
  2538. if (r) {
  2539. DRM_ERROR("UVD not responding, giving up!!!\n");
  2540. radeon_set_uvd_clocks(rdev, 0, 0);
  2541. return r;
  2542. }
  2543. /* enable interupt */
  2544. WREG32_P(UVD_MASTINT_EN, 3<<1, ~(3 << 1));
  2545. r = r600_uvd_rbc_start(rdev);
  2546. if (!r)
  2547. DRM_INFO("UVD initialized successfully.\n");
  2548. /* lower clocks again */
  2549. radeon_set_uvd_clocks(rdev, 0, 0);
  2550. return r;
  2551. }
  2552. /*
  2553. * GPU scratch registers helpers function.
  2554. */
  2555. void r600_scratch_init(struct radeon_device *rdev)
  2556. {
  2557. int i;
  2558. rdev->scratch.num_reg = 7;
  2559. rdev->scratch.reg_base = SCRATCH_REG0;
  2560. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2561. rdev->scratch.free[i] = true;
  2562. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2563. }
  2564. }
  2565. int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2566. {
  2567. uint32_t scratch;
  2568. uint32_t tmp = 0;
  2569. unsigned i;
  2570. int r;
  2571. r = radeon_scratch_get(rdev, &scratch);
  2572. if (r) {
  2573. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2574. return r;
  2575. }
  2576. WREG32(scratch, 0xCAFEDEAD);
  2577. r = radeon_ring_lock(rdev, ring, 3);
  2578. if (r) {
  2579. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2580. radeon_scratch_free(rdev, scratch);
  2581. return r;
  2582. }
  2583. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2584. radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2585. radeon_ring_write(ring, 0xDEADBEEF);
  2586. radeon_ring_unlock_commit(rdev, ring);
  2587. for (i = 0; i < rdev->usec_timeout; i++) {
  2588. tmp = RREG32(scratch);
  2589. if (tmp == 0xDEADBEEF)
  2590. break;
  2591. DRM_UDELAY(1);
  2592. }
  2593. if (i < rdev->usec_timeout) {
  2594. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2595. } else {
  2596. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2597. ring->idx, scratch, tmp);
  2598. r = -EINVAL;
  2599. }
  2600. radeon_scratch_free(rdev, scratch);
  2601. return r;
  2602. }
  2603. /**
  2604. * r600_dma_ring_test - simple async dma engine test
  2605. *
  2606. * @rdev: radeon_device pointer
  2607. * @ring: radeon_ring structure holding ring information
  2608. *
  2609. * Test the DMA engine by writing using it to write an
  2610. * value to memory. (r6xx-SI).
  2611. * Returns 0 for success, error for failure.
  2612. */
  2613. int r600_dma_ring_test(struct radeon_device *rdev,
  2614. struct radeon_ring *ring)
  2615. {
  2616. unsigned i;
  2617. int r;
  2618. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  2619. u32 tmp;
  2620. if (!ptr) {
  2621. DRM_ERROR("invalid vram scratch pointer\n");
  2622. return -EINVAL;
  2623. }
  2624. tmp = 0xCAFEDEAD;
  2625. writel(tmp, ptr);
  2626. r = radeon_ring_lock(rdev, ring, 4);
  2627. if (r) {
  2628. DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
  2629. return r;
  2630. }
  2631. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  2632. radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
  2633. radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff);
  2634. radeon_ring_write(ring, 0xDEADBEEF);
  2635. radeon_ring_unlock_commit(rdev, ring);
  2636. for (i = 0; i < rdev->usec_timeout; i++) {
  2637. tmp = readl(ptr);
  2638. if (tmp == 0xDEADBEEF)
  2639. break;
  2640. DRM_UDELAY(1);
  2641. }
  2642. if (i < rdev->usec_timeout) {
  2643. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2644. } else {
  2645. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  2646. ring->idx, tmp);
  2647. r = -EINVAL;
  2648. }
  2649. return r;
  2650. }
  2651. int r600_uvd_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2652. {
  2653. uint32_t tmp = 0;
  2654. unsigned i;
  2655. int r;
  2656. WREG32(UVD_CONTEXT_ID, 0xCAFEDEAD);
  2657. r = radeon_ring_lock(rdev, ring, 3);
  2658. if (r) {
  2659. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n",
  2660. ring->idx, r);
  2661. return r;
  2662. }
  2663. radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0));
  2664. radeon_ring_write(ring, 0xDEADBEEF);
  2665. radeon_ring_unlock_commit(rdev, ring);
  2666. for (i = 0; i < rdev->usec_timeout; i++) {
  2667. tmp = RREG32(UVD_CONTEXT_ID);
  2668. if (tmp == 0xDEADBEEF)
  2669. break;
  2670. DRM_UDELAY(1);
  2671. }
  2672. if (i < rdev->usec_timeout) {
  2673. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  2674. ring->idx, i);
  2675. } else {
  2676. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  2677. ring->idx, tmp);
  2678. r = -EINVAL;
  2679. }
  2680. return r;
  2681. }
  2682. /*
  2683. * CP fences/semaphores
  2684. */
  2685. void r600_fence_ring_emit(struct radeon_device *rdev,
  2686. struct radeon_fence *fence)
  2687. {
  2688. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2689. if (rdev->wb.use_event) {
  2690. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2691. /* flush read cache over gart */
  2692. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2693. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2694. PACKET3_VC_ACTION_ENA |
  2695. PACKET3_SH_ACTION_ENA);
  2696. radeon_ring_write(ring, 0xFFFFFFFF);
  2697. radeon_ring_write(ring, 0);
  2698. radeon_ring_write(ring, 10); /* poll interval */
  2699. /* EVENT_WRITE_EOP - flush caches, send int */
  2700. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2701. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2702. radeon_ring_write(ring, addr & 0xffffffff);
  2703. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2704. radeon_ring_write(ring, fence->seq);
  2705. radeon_ring_write(ring, 0);
  2706. } else {
  2707. /* flush read cache over gart */
  2708. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2709. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2710. PACKET3_VC_ACTION_ENA |
  2711. PACKET3_SH_ACTION_ENA);
  2712. radeon_ring_write(ring, 0xFFFFFFFF);
  2713. radeon_ring_write(ring, 0);
  2714. radeon_ring_write(ring, 10); /* poll interval */
  2715. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2716. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2717. /* wait for 3D idle clean */
  2718. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2719. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2720. radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2721. /* Emit fence sequence & fire IRQ */
  2722. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2723. radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2724. radeon_ring_write(ring, fence->seq);
  2725. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2726. radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
  2727. radeon_ring_write(ring, RB_INT_STAT);
  2728. }
  2729. }
  2730. void r600_uvd_fence_emit(struct radeon_device *rdev,
  2731. struct radeon_fence *fence)
  2732. {
  2733. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2734. uint64_t addr = rdev->fence_drv[fence->ring].gpu_addr;
  2735. radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0));
  2736. radeon_ring_write(ring, fence->seq);
  2737. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0));
  2738. radeon_ring_write(ring, addr & 0xffffffff);
  2739. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0));
  2740. radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
  2741. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0));
  2742. radeon_ring_write(ring, 0);
  2743. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0));
  2744. radeon_ring_write(ring, 0);
  2745. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0));
  2746. radeon_ring_write(ring, 0);
  2747. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0));
  2748. radeon_ring_write(ring, 2);
  2749. return;
  2750. }
  2751. void r600_semaphore_ring_emit(struct radeon_device *rdev,
  2752. struct radeon_ring *ring,
  2753. struct radeon_semaphore *semaphore,
  2754. bool emit_wait)
  2755. {
  2756. uint64_t addr = semaphore->gpu_addr;
  2757. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2758. if (rdev->family < CHIP_CAYMAN)
  2759. sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
  2760. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2761. radeon_ring_write(ring, addr & 0xffffffff);
  2762. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
  2763. }
  2764. /*
  2765. * DMA fences/semaphores
  2766. */
  2767. /**
  2768. * r600_dma_fence_ring_emit - emit a fence on the DMA ring
  2769. *
  2770. * @rdev: radeon_device pointer
  2771. * @fence: radeon fence object
  2772. *
  2773. * Add a DMA fence packet to the ring to write
  2774. * the fence seq number and DMA trap packet to generate
  2775. * an interrupt if needed (r6xx-r7xx).
  2776. */
  2777. void r600_dma_fence_ring_emit(struct radeon_device *rdev,
  2778. struct radeon_fence *fence)
  2779. {
  2780. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2781. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2782. /* write the fence */
  2783. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
  2784. radeon_ring_write(ring, addr & 0xfffffffc);
  2785. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
  2786. radeon_ring_write(ring, lower_32_bits(fence->seq));
  2787. /* generate an interrupt */
  2788. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
  2789. }
  2790. /**
  2791. * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
  2792. *
  2793. * @rdev: radeon_device pointer
  2794. * @ring: radeon_ring structure holding ring information
  2795. * @semaphore: radeon semaphore object
  2796. * @emit_wait: wait or signal semaphore
  2797. *
  2798. * Add a DMA semaphore packet to the ring wait on or signal
  2799. * other rings (r6xx-SI).
  2800. */
  2801. void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
  2802. struct radeon_ring *ring,
  2803. struct radeon_semaphore *semaphore,
  2804. bool emit_wait)
  2805. {
  2806. u64 addr = semaphore->gpu_addr;
  2807. u32 s = emit_wait ? 0 : 1;
  2808. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
  2809. radeon_ring_write(ring, addr & 0xfffffffc);
  2810. radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
  2811. }
  2812. void r600_uvd_semaphore_emit(struct radeon_device *rdev,
  2813. struct radeon_ring *ring,
  2814. struct radeon_semaphore *semaphore,
  2815. bool emit_wait)
  2816. {
  2817. uint64_t addr = semaphore->gpu_addr;
  2818. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_LOW, 0));
  2819. radeon_ring_write(ring, (addr >> 3) & 0x000FFFFF);
  2820. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_HIGH, 0));
  2821. radeon_ring_write(ring, (addr >> 23) & 0x000FFFFF);
  2822. radeon_ring_write(ring, PACKET0(UVD_SEMA_CMD, 0));
  2823. radeon_ring_write(ring, emit_wait ? 1 : 0);
  2824. }
  2825. int r600_copy_blit(struct radeon_device *rdev,
  2826. uint64_t src_offset,
  2827. uint64_t dst_offset,
  2828. unsigned num_gpu_pages,
  2829. struct radeon_fence **fence)
  2830. {
  2831. struct radeon_semaphore *sem = NULL;
  2832. struct radeon_sa_bo *vb = NULL;
  2833. int r;
  2834. r = r600_blit_prepare_copy(rdev, num_gpu_pages, fence, &vb, &sem);
  2835. if (r) {
  2836. return r;
  2837. }
  2838. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
  2839. r600_blit_done_copy(rdev, fence, vb, sem);
  2840. return 0;
  2841. }
  2842. /**
  2843. * r600_copy_cpdma - copy pages using the CP DMA engine
  2844. *
  2845. * @rdev: radeon_device pointer
  2846. * @src_offset: src GPU address
  2847. * @dst_offset: dst GPU address
  2848. * @num_gpu_pages: number of GPU pages to xfer
  2849. * @fence: radeon fence object
  2850. *
  2851. * Copy GPU paging using the CP DMA engine (r6xx+).
  2852. * Used by the radeon ttm implementation to move pages if
  2853. * registered as the asic copy callback.
  2854. */
  2855. int r600_copy_cpdma(struct radeon_device *rdev,
  2856. uint64_t src_offset, uint64_t dst_offset,
  2857. unsigned num_gpu_pages,
  2858. struct radeon_fence **fence)
  2859. {
  2860. struct radeon_semaphore *sem = NULL;
  2861. int ring_index = rdev->asic->copy.blit_ring_index;
  2862. struct radeon_ring *ring = &rdev->ring[ring_index];
  2863. u32 size_in_bytes, cur_size_in_bytes, tmp;
  2864. int i, num_loops;
  2865. int r = 0;
  2866. r = radeon_semaphore_create(rdev, &sem);
  2867. if (r) {
  2868. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2869. return r;
  2870. }
  2871. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  2872. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  2873. r = radeon_ring_lock(rdev, ring, num_loops * 6 + 24);
  2874. if (r) {
  2875. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2876. radeon_semaphore_free(rdev, &sem, NULL);
  2877. return r;
  2878. }
  2879. if (radeon_fence_need_sync(*fence, ring->idx)) {
  2880. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  2881. ring->idx);
  2882. radeon_fence_note_sync(*fence, ring->idx);
  2883. } else {
  2884. radeon_semaphore_free(rdev, &sem, NULL);
  2885. }
  2886. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2887. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2888. radeon_ring_write(ring, WAIT_3D_IDLE_bit);
  2889. for (i = 0; i < num_loops; i++) {
  2890. cur_size_in_bytes = size_in_bytes;
  2891. if (cur_size_in_bytes > 0x1fffff)
  2892. cur_size_in_bytes = 0x1fffff;
  2893. size_in_bytes -= cur_size_in_bytes;
  2894. tmp = upper_32_bits(src_offset) & 0xff;
  2895. if (size_in_bytes == 0)
  2896. tmp |= PACKET3_CP_DMA_CP_SYNC;
  2897. radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4));
  2898. radeon_ring_write(ring, src_offset & 0xffffffff);
  2899. radeon_ring_write(ring, tmp);
  2900. radeon_ring_write(ring, dst_offset & 0xffffffff);
  2901. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  2902. radeon_ring_write(ring, cur_size_in_bytes);
  2903. src_offset += cur_size_in_bytes;
  2904. dst_offset += cur_size_in_bytes;
  2905. }
  2906. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2907. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2908. radeon_ring_write(ring, WAIT_CP_DMA_IDLE_bit);
  2909. r = radeon_fence_emit(rdev, fence, ring->idx);
  2910. if (r) {
  2911. radeon_ring_unlock_undo(rdev, ring);
  2912. return r;
  2913. }
  2914. radeon_ring_unlock_commit(rdev, ring);
  2915. radeon_semaphore_free(rdev, &sem, *fence);
  2916. return r;
  2917. }
  2918. /**
  2919. * r600_copy_dma - copy pages using the DMA engine
  2920. *
  2921. * @rdev: radeon_device pointer
  2922. * @src_offset: src GPU address
  2923. * @dst_offset: dst GPU address
  2924. * @num_gpu_pages: number of GPU pages to xfer
  2925. * @fence: radeon fence object
  2926. *
  2927. * Copy GPU paging using the DMA engine (r6xx).
  2928. * Used by the radeon ttm implementation to move pages if
  2929. * registered as the asic copy callback.
  2930. */
  2931. int r600_copy_dma(struct radeon_device *rdev,
  2932. uint64_t src_offset, uint64_t dst_offset,
  2933. unsigned num_gpu_pages,
  2934. struct radeon_fence **fence)
  2935. {
  2936. struct radeon_semaphore *sem = NULL;
  2937. int ring_index = rdev->asic->copy.dma_ring_index;
  2938. struct radeon_ring *ring = &rdev->ring[ring_index];
  2939. u32 size_in_dw, cur_size_in_dw;
  2940. int i, num_loops;
  2941. int r = 0;
  2942. r = radeon_semaphore_create(rdev, &sem);
  2943. if (r) {
  2944. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2945. return r;
  2946. }
  2947. size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
  2948. num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFE);
  2949. r = radeon_ring_lock(rdev, ring, num_loops * 4 + 8);
  2950. if (r) {
  2951. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2952. radeon_semaphore_free(rdev, &sem, NULL);
  2953. return r;
  2954. }
  2955. if (radeon_fence_need_sync(*fence, ring->idx)) {
  2956. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  2957. ring->idx);
  2958. radeon_fence_note_sync(*fence, ring->idx);
  2959. } else {
  2960. radeon_semaphore_free(rdev, &sem, NULL);
  2961. }
  2962. for (i = 0; i < num_loops; i++) {
  2963. cur_size_in_dw = size_in_dw;
  2964. if (cur_size_in_dw > 0xFFFE)
  2965. cur_size_in_dw = 0xFFFE;
  2966. size_in_dw -= cur_size_in_dw;
  2967. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
  2968. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  2969. radeon_ring_write(ring, src_offset & 0xfffffffc);
  2970. radeon_ring_write(ring, (((upper_32_bits(dst_offset) & 0xff) << 16) |
  2971. (upper_32_bits(src_offset) & 0xff)));
  2972. src_offset += cur_size_in_dw * 4;
  2973. dst_offset += cur_size_in_dw * 4;
  2974. }
  2975. r = radeon_fence_emit(rdev, fence, ring->idx);
  2976. if (r) {
  2977. radeon_ring_unlock_undo(rdev, ring);
  2978. return r;
  2979. }
  2980. radeon_ring_unlock_commit(rdev, ring);
  2981. radeon_semaphore_free(rdev, &sem, *fence);
  2982. return r;
  2983. }
  2984. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2985. uint32_t tiling_flags, uint32_t pitch,
  2986. uint32_t offset, uint32_t obj_size)
  2987. {
  2988. /* FIXME: implement */
  2989. return 0;
  2990. }
  2991. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2992. {
  2993. /* FIXME: implement */
  2994. }
  2995. static int r600_startup(struct radeon_device *rdev)
  2996. {
  2997. struct radeon_ring *ring;
  2998. int r;
  2999. /* enable pcie gen2 link */
  3000. r600_pcie_gen2_enable(rdev);
  3001. r600_mc_program(rdev);
  3002. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  3003. r = r600_init_microcode(rdev);
  3004. if (r) {
  3005. DRM_ERROR("Failed to load firmware!\n");
  3006. return r;
  3007. }
  3008. }
  3009. r = r600_vram_scratch_init(rdev);
  3010. if (r)
  3011. return r;
  3012. if (rdev->flags & RADEON_IS_AGP) {
  3013. r600_agp_enable(rdev);
  3014. } else {
  3015. r = r600_pcie_gart_enable(rdev);
  3016. if (r)
  3017. return r;
  3018. }
  3019. r600_gpu_init(rdev);
  3020. r = r600_blit_init(rdev);
  3021. if (r) {
  3022. r600_blit_fini(rdev);
  3023. rdev->asic->copy.copy = NULL;
  3024. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  3025. }
  3026. /* allocate wb buffer */
  3027. r = radeon_wb_init(rdev);
  3028. if (r)
  3029. return r;
  3030. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3031. if (r) {
  3032. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3033. return r;
  3034. }
  3035. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  3036. if (r) {
  3037. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  3038. return r;
  3039. }
  3040. /* Enable IRQ */
  3041. if (!rdev->irq.installed) {
  3042. r = radeon_irq_kms_init(rdev);
  3043. if (r)
  3044. return r;
  3045. }
  3046. r = r600_irq_init(rdev);
  3047. if (r) {
  3048. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  3049. radeon_irq_kms_fini(rdev);
  3050. return r;
  3051. }
  3052. r600_irq_set(rdev);
  3053. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3054. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  3055. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  3056. 0, 0xfffff, RADEON_CP_PACKET2);
  3057. if (r)
  3058. return r;
  3059. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  3060. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  3061. DMA_RB_RPTR, DMA_RB_WPTR,
  3062. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  3063. if (r)
  3064. return r;
  3065. r = r600_cp_load_microcode(rdev);
  3066. if (r)
  3067. return r;
  3068. r = r600_cp_resume(rdev);
  3069. if (r)
  3070. return r;
  3071. r = r600_dma_resume(rdev);
  3072. if (r)
  3073. return r;
  3074. r = radeon_ib_pool_init(rdev);
  3075. if (r) {
  3076. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3077. return r;
  3078. }
  3079. r = r600_audio_init(rdev);
  3080. if (r) {
  3081. DRM_ERROR("radeon: audio init failed\n");
  3082. return r;
  3083. }
  3084. return 0;
  3085. }
  3086. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  3087. {
  3088. uint32_t temp;
  3089. temp = RREG32(CONFIG_CNTL);
  3090. if (state == false) {
  3091. temp &= ~(1<<0);
  3092. temp |= (1<<1);
  3093. } else {
  3094. temp &= ~(1<<1);
  3095. }
  3096. WREG32(CONFIG_CNTL, temp);
  3097. }
  3098. int r600_resume(struct radeon_device *rdev)
  3099. {
  3100. int r;
  3101. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  3102. * posting will perform necessary task to bring back GPU into good
  3103. * shape.
  3104. */
  3105. /* post card */
  3106. atom_asic_init(rdev->mode_info.atom_context);
  3107. rdev->accel_working = true;
  3108. r = r600_startup(rdev);
  3109. if (r) {
  3110. DRM_ERROR("r600 startup failed on resume\n");
  3111. rdev->accel_working = false;
  3112. return r;
  3113. }
  3114. return r;
  3115. }
  3116. int r600_suspend(struct radeon_device *rdev)
  3117. {
  3118. r600_audio_fini(rdev);
  3119. r600_cp_stop(rdev);
  3120. r600_dma_stop(rdev);
  3121. r600_irq_suspend(rdev);
  3122. radeon_wb_disable(rdev);
  3123. r600_pcie_gart_disable(rdev);
  3124. return 0;
  3125. }
  3126. /* Plan is to move initialization in that function and use
  3127. * helper function so that radeon_device_init pretty much
  3128. * do nothing more than calling asic specific function. This
  3129. * should also allow to remove a bunch of callback function
  3130. * like vram_info.
  3131. */
  3132. int r600_init(struct radeon_device *rdev)
  3133. {
  3134. int r;
  3135. if (r600_debugfs_mc_info_init(rdev)) {
  3136. DRM_ERROR("Failed to register debugfs file for mc !\n");
  3137. }
  3138. /* Read BIOS */
  3139. if (!radeon_get_bios(rdev)) {
  3140. if (ASIC_IS_AVIVO(rdev))
  3141. return -EINVAL;
  3142. }
  3143. /* Must be an ATOMBIOS */
  3144. if (!rdev->is_atom_bios) {
  3145. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  3146. return -EINVAL;
  3147. }
  3148. r = radeon_atombios_init(rdev);
  3149. if (r)
  3150. return r;
  3151. /* Post card if necessary */
  3152. if (!radeon_card_posted(rdev)) {
  3153. if (!rdev->bios) {
  3154. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  3155. return -EINVAL;
  3156. }
  3157. DRM_INFO("GPU not posted. posting now...\n");
  3158. atom_asic_init(rdev->mode_info.atom_context);
  3159. }
  3160. /* Initialize scratch registers */
  3161. r600_scratch_init(rdev);
  3162. /* Initialize surface registers */
  3163. radeon_surface_init(rdev);
  3164. /* Initialize clocks */
  3165. radeon_get_clock_info(rdev->ddev);
  3166. /* Fence driver */
  3167. r = radeon_fence_driver_init(rdev);
  3168. if (r)
  3169. return r;
  3170. if (rdev->flags & RADEON_IS_AGP) {
  3171. r = radeon_agp_init(rdev);
  3172. if (r)
  3173. radeon_agp_disable(rdev);
  3174. }
  3175. r = r600_mc_init(rdev);
  3176. if (r)
  3177. return r;
  3178. /* Memory manager */
  3179. r = radeon_bo_init(rdev);
  3180. if (r)
  3181. return r;
  3182. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  3183. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  3184. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  3185. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  3186. rdev->ih.ring_obj = NULL;
  3187. r600_ih_ring_init(rdev, 64 * 1024);
  3188. r = r600_pcie_gart_init(rdev);
  3189. if (r)
  3190. return r;
  3191. rdev->accel_working = true;
  3192. r = r600_startup(rdev);
  3193. if (r) {
  3194. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3195. r600_cp_fini(rdev);
  3196. r600_dma_fini(rdev);
  3197. r600_irq_fini(rdev);
  3198. radeon_wb_fini(rdev);
  3199. radeon_ib_pool_fini(rdev);
  3200. radeon_irq_kms_fini(rdev);
  3201. r600_pcie_gart_fini(rdev);
  3202. rdev->accel_working = false;
  3203. }
  3204. return 0;
  3205. }
  3206. void r600_fini(struct radeon_device *rdev)
  3207. {
  3208. r600_audio_fini(rdev);
  3209. r600_blit_fini(rdev);
  3210. r600_cp_fini(rdev);
  3211. r600_dma_fini(rdev);
  3212. r600_irq_fini(rdev);
  3213. radeon_wb_fini(rdev);
  3214. radeon_ib_pool_fini(rdev);
  3215. radeon_irq_kms_fini(rdev);
  3216. r600_pcie_gart_fini(rdev);
  3217. r600_vram_scratch_fini(rdev);
  3218. radeon_agp_fini(rdev);
  3219. radeon_gem_fini(rdev);
  3220. radeon_fence_driver_fini(rdev);
  3221. radeon_bo_fini(rdev);
  3222. radeon_atombios_fini(rdev);
  3223. kfree(rdev->bios);
  3224. rdev->bios = NULL;
  3225. }
  3226. /*
  3227. * CS stuff
  3228. */
  3229. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3230. {
  3231. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3232. u32 next_rptr;
  3233. if (ring->rptr_save_reg) {
  3234. next_rptr = ring->wptr + 3 + 4;
  3235. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  3236. radeon_ring_write(ring, ((ring->rptr_save_reg -
  3237. PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  3238. radeon_ring_write(ring, next_rptr);
  3239. } else if (rdev->wb.enabled) {
  3240. next_rptr = ring->wptr + 5 + 4;
  3241. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  3242. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3243. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  3244. radeon_ring_write(ring, next_rptr);
  3245. radeon_ring_write(ring, 0);
  3246. }
  3247. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3248. radeon_ring_write(ring,
  3249. #ifdef __BIG_ENDIAN
  3250. (2 << 0) |
  3251. #endif
  3252. (ib->gpu_addr & 0xFFFFFFFC));
  3253. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  3254. radeon_ring_write(ring, ib->length_dw);
  3255. }
  3256. void r600_uvd_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3257. {
  3258. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3259. radeon_ring_write(ring, PACKET0(UVD_RBC_IB_BASE, 0));
  3260. radeon_ring_write(ring, ib->gpu_addr);
  3261. radeon_ring_write(ring, PACKET0(UVD_RBC_IB_SIZE, 0));
  3262. radeon_ring_write(ring, ib->length_dw);
  3263. }
  3264. int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3265. {
  3266. struct radeon_ib ib;
  3267. uint32_t scratch;
  3268. uint32_t tmp = 0;
  3269. unsigned i;
  3270. int r;
  3271. r = radeon_scratch_get(rdev, &scratch);
  3272. if (r) {
  3273. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3274. return r;
  3275. }
  3276. WREG32(scratch, 0xCAFEDEAD);
  3277. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3278. if (r) {
  3279. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3280. goto free_scratch;
  3281. }
  3282. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  3283. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  3284. ib.ptr[2] = 0xDEADBEEF;
  3285. ib.length_dw = 3;
  3286. r = radeon_ib_schedule(rdev, &ib, NULL);
  3287. if (r) {
  3288. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3289. goto free_ib;
  3290. }
  3291. r = radeon_fence_wait(ib.fence, false);
  3292. if (r) {
  3293. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3294. goto free_ib;
  3295. }
  3296. for (i = 0; i < rdev->usec_timeout; i++) {
  3297. tmp = RREG32(scratch);
  3298. if (tmp == 0xDEADBEEF)
  3299. break;
  3300. DRM_UDELAY(1);
  3301. }
  3302. if (i < rdev->usec_timeout) {
  3303. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3304. } else {
  3305. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3306. scratch, tmp);
  3307. r = -EINVAL;
  3308. }
  3309. free_ib:
  3310. radeon_ib_free(rdev, &ib);
  3311. free_scratch:
  3312. radeon_scratch_free(rdev, scratch);
  3313. return r;
  3314. }
  3315. /**
  3316. * r600_dma_ib_test - test an IB on the DMA engine
  3317. *
  3318. * @rdev: radeon_device pointer
  3319. * @ring: radeon_ring structure holding ring information
  3320. *
  3321. * Test a simple IB in the DMA ring (r6xx-SI).
  3322. * Returns 0 on success, error on failure.
  3323. */
  3324. int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3325. {
  3326. struct radeon_ib ib;
  3327. unsigned i;
  3328. int r;
  3329. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3330. u32 tmp = 0;
  3331. if (!ptr) {
  3332. DRM_ERROR("invalid vram scratch pointer\n");
  3333. return -EINVAL;
  3334. }
  3335. tmp = 0xCAFEDEAD;
  3336. writel(tmp, ptr);
  3337. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3338. if (r) {
  3339. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3340. return r;
  3341. }
  3342. ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
  3343. ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
  3344. ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff;
  3345. ib.ptr[3] = 0xDEADBEEF;
  3346. ib.length_dw = 4;
  3347. r = radeon_ib_schedule(rdev, &ib, NULL);
  3348. if (r) {
  3349. radeon_ib_free(rdev, &ib);
  3350. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3351. return r;
  3352. }
  3353. r = radeon_fence_wait(ib.fence, false);
  3354. if (r) {
  3355. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3356. return r;
  3357. }
  3358. for (i = 0; i < rdev->usec_timeout; i++) {
  3359. tmp = readl(ptr);
  3360. if (tmp == 0xDEADBEEF)
  3361. break;
  3362. DRM_UDELAY(1);
  3363. }
  3364. if (i < rdev->usec_timeout) {
  3365. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3366. } else {
  3367. DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
  3368. r = -EINVAL;
  3369. }
  3370. radeon_ib_free(rdev, &ib);
  3371. return r;
  3372. }
  3373. int r600_uvd_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3374. {
  3375. struct radeon_fence *fence = NULL;
  3376. int r;
  3377. r = radeon_set_uvd_clocks(rdev, 53300, 40000);
  3378. if (r) {
  3379. DRM_ERROR("radeon: failed to raise UVD clocks (%d).\n", r);
  3380. return r;
  3381. }
  3382. r = radeon_uvd_get_create_msg(rdev, ring->idx, 1, NULL);
  3383. if (r) {
  3384. DRM_ERROR("radeon: failed to get create msg (%d).\n", r);
  3385. goto error;
  3386. }
  3387. r = radeon_uvd_get_destroy_msg(rdev, ring->idx, 1, &fence);
  3388. if (r) {
  3389. DRM_ERROR("radeon: failed to get destroy ib (%d).\n", r);
  3390. goto error;
  3391. }
  3392. r = radeon_fence_wait(fence, false);
  3393. if (r) {
  3394. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3395. goto error;
  3396. }
  3397. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  3398. error:
  3399. radeon_fence_unref(&fence);
  3400. radeon_set_uvd_clocks(rdev, 0, 0);
  3401. return r;
  3402. }
  3403. /**
  3404. * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
  3405. *
  3406. * @rdev: radeon_device pointer
  3407. * @ib: IB object to schedule
  3408. *
  3409. * Schedule an IB in the DMA ring (r6xx-r7xx).
  3410. */
  3411. void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3412. {
  3413. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3414. if (rdev->wb.enabled) {
  3415. u32 next_rptr = ring->wptr + 4;
  3416. while ((next_rptr & 7) != 5)
  3417. next_rptr++;
  3418. next_rptr += 3;
  3419. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  3420. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3421. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  3422. radeon_ring_write(ring, next_rptr);
  3423. }
  3424. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  3425. * Pad as necessary with NOPs.
  3426. */
  3427. while ((ring->wptr & 7) != 5)
  3428. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  3429. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
  3430. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  3431. radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  3432. }
  3433. /*
  3434. * Interrupts
  3435. *
  3436. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  3437. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  3438. * writing to the ring and the GPU consuming, the GPU writes to the ring
  3439. * and host consumes. As the host irq handler processes interrupts, it
  3440. * increments the rptr. When the rptr catches up with the wptr, all the
  3441. * current interrupts have been processed.
  3442. */
  3443. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  3444. {
  3445. u32 rb_bufsz;
  3446. /* Align ring size */
  3447. rb_bufsz = drm_order(ring_size / 4);
  3448. ring_size = (1 << rb_bufsz) * 4;
  3449. rdev->ih.ring_size = ring_size;
  3450. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  3451. rdev->ih.rptr = 0;
  3452. }
  3453. int r600_ih_ring_alloc(struct radeon_device *rdev)
  3454. {
  3455. int r;
  3456. /* Allocate ring buffer */
  3457. if (rdev->ih.ring_obj == NULL) {
  3458. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  3459. PAGE_SIZE, true,
  3460. RADEON_GEM_DOMAIN_GTT,
  3461. NULL, &rdev->ih.ring_obj);
  3462. if (r) {
  3463. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  3464. return r;
  3465. }
  3466. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  3467. if (unlikely(r != 0))
  3468. return r;
  3469. r = radeon_bo_pin(rdev->ih.ring_obj,
  3470. RADEON_GEM_DOMAIN_GTT,
  3471. &rdev->ih.gpu_addr);
  3472. if (r) {
  3473. radeon_bo_unreserve(rdev->ih.ring_obj);
  3474. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  3475. return r;
  3476. }
  3477. r = radeon_bo_kmap(rdev->ih.ring_obj,
  3478. (void **)&rdev->ih.ring);
  3479. radeon_bo_unreserve(rdev->ih.ring_obj);
  3480. if (r) {
  3481. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  3482. return r;
  3483. }
  3484. }
  3485. return 0;
  3486. }
  3487. void r600_ih_ring_fini(struct radeon_device *rdev)
  3488. {
  3489. int r;
  3490. if (rdev->ih.ring_obj) {
  3491. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  3492. if (likely(r == 0)) {
  3493. radeon_bo_kunmap(rdev->ih.ring_obj);
  3494. radeon_bo_unpin(rdev->ih.ring_obj);
  3495. radeon_bo_unreserve(rdev->ih.ring_obj);
  3496. }
  3497. radeon_bo_unref(&rdev->ih.ring_obj);
  3498. rdev->ih.ring = NULL;
  3499. rdev->ih.ring_obj = NULL;
  3500. }
  3501. }
  3502. void r600_rlc_stop(struct radeon_device *rdev)
  3503. {
  3504. if ((rdev->family >= CHIP_RV770) &&
  3505. (rdev->family <= CHIP_RV740)) {
  3506. /* r7xx asics need to soft reset RLC before halting */
  3507. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  3508. RREG32(SRBM_SOFT_RESET);
  3509. mdelay(15);
  3510. WREG32(SRBM_SOFT_RESET, 0);
  3511. RREG32(SRBM_SOFT_RESET);
  3512. }
  3513. WREG32(RLC_CNTL, 0);
  3514. }
  3515. static void r600_rlc_start(struct radeon_device *rdev)
  3516. {
  3517. WREG32(RLC_CNTL, RLC_ENABLE);
  3518. }
  3519. static int r600_rlc_resume(struct radeon_device *rdev)
  3520. {
  3521. u32 i;
  3522. const __be32 *fw_data;
  3523. if (!rdev->rlc_fw)
  3524. return -EINVAL;
  3525. r600_rlc_stop(rdev);
  3526. WREG32(RLC_HB_CNTL, 0);
  3527. WREG32(RLC_HB_BASE, 0);
  3528. WREG32(RLC_HB_RPTR, 0);
  3529. WREG32(RLC_HB_WPTR, 0);
  3530. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  3531. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  3532. WREG32(RLC_MC_CNTL, 0);
  3533. WREG32(RLC_UCODE_CNTL, 0);
  3534. fw_data = (const __be32 *)rdev->rlc_fw->data;
  3535. if (rdev->family >= CHIP_RV770) {
  3536. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  3537. WREG32(RLC_UCODE_ADDR, i);
  3538. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3539. }
  3540. } else {
  3541. for (i = 0; i < R600_RLC_UCODE_SIZE; i++) {
  3542. WREG32(RLC_UCODE_ADDR, i);
  3543. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3544. }
  3545. }
  3546. WREG32(RLC_UCODE_ADDR, 0);
  3547. r600_rlc_start(rdev);
  3548. return 0;
  3549. }
  3550. static void r600_enable_interrupts(struct radeon_device *rdev)
  3551. {
  3552. u32 ih_cntl = RREG32(IH_CNTL);
  3553. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3554. ih_cntl |= ENABLE_INTR;
  3555. ih_rb_cntl |= IH_RB_ENABLE;
  3556. WREG32(IH_CNTL, ih_cntl);
  3557. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3558. rdev->ih.enabled = true;
  3559. }
  3560. void r600_disable_interrupts(struct radeon_device *rdev)
  3561. {
  3562. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3563. u32 ih_cntl = RREG32(IH_CNTL);
  3564. ih_rb_cntl &= ~IH_RB_ENABLE;
  3565. ih_cntl &= ~ENABLE_INTR;
  3566. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3567. WREG32(IH_CNTL, ih_cntl);
  3568. /* set rptr, wptr to 0 */
  3569. WREG32(IH_RB_RPTR, 0);
  3570. WREG32(IH_RB_WPTR, 0);
  3571. rdev->ih.enabled = false;
  3572. rdev->ih.rptr = 0;
  3573. }
  3574. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  3575. {
  3576. u32 tmp;
  3577. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3578. tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3579. WREG32(DMA_CNTL, tmp);
  3580. WREG32(GRBM_INT_CNTL, 0);
  3581. WREG32(DxMODE_INT_MASK, 0);
  3582. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  3583. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  3584. if (ASIC_IS_DCE3(rdev)) {
  3585. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  3586. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  3587. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3588. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3589. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3590. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3591. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3592. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3593. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3594. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3595. if (ASIC_IS_DCE32(rdev)) {
  3596. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3597. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3598. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3599. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3600. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3601. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3602. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3603. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3604. } else {
  3605. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3606. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3607. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3608. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3609. }
  3610. } else {
  3611. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  3612. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  3613. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3614. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3615. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3616. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3617. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3618. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3619. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3620. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3621. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3622. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3623. }
  3624. }
  3625. int r600_irq_init(struct radeon_device *rdev)
  3626. {
  3627. int ret = 0;
  3628. int rb_bufsz;
  3629. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3630. /* allocate ring */
  3631. ret = r600_ih_ring_alloc(rdev);
  3632. if (ret)
  3633. return ret;
  3634. /* disable irqs */
  3635. r600_disable_interrupts(rdev);
  3636. /* init rlc */
  3637. if (rdev->family >= CHIP_CEDAR)
  3638. ret = evergreen_rlc_resume(rdev);
  3639. else
  3640. ret = r600_rlc_resume(rdev);
  3641. if (ret) {
  3642. r600_ih_ring_fini(rdev);
  3643. return ret;
  3644. }
  3645. /* setup interrupt control */
  3646. /* set dummy read address to ring address */
  3647. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3648. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3649. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3650. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3651. */
  3652. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3653. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3654. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3655. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3656. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3657. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  3658. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3659. IH_WPTR_OVERFLOW_CLEAR |
  3660. (rb_bufsz << 1));
  3661. if (rdev->wb.enabled)
  3662. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3663. /* set the writeback address whether it's enabled or not */
  3664. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3665. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3666. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3667. /* set rptr, wptr to 0 */
  3668. WREG32(IH_RB_RPTR, 0);
  3669. WREG32(IH_RB_WPTR, 0);
  3670. /* Default settings for IH_CNTL (disabled at first) */
  3671. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  3672. /* RPTR_REARM only works if msi's are enabled */
  3673. if (rdev->msi_enabled)
  3674. ih_cntl |= RPTR_REARM;
  3675. WREG32(IH_CNTL, ih_cntl);
  3676. /* force the active interrupt state to all disabled */
  3677. if (rdev->family >= CHIP_CEDAR)
  3678. evergreen_disable_interrupt_state(rdev);
  3679. else
  3680. r600_disable_interrupt_state(rdev);
  3681. /* at this point everything should be setup correctly to enable master */
  3682. pci_set_master(rdev->pdev);
  3683. /* enable irqs */
  3684. r600_enable_interrupts(rdev);
  3685. return ret;
  3686. }
  3687. void r600_irq_suspend(struct radeon_device *rdev)
  3688. {
  3689. r600_irq_disable(rdev);
  3690. r600_rlc_stop(rdev);
  3691. }
  3692. void r600_irq_fini(struct radeon_device *rdev)
  3693. {
  3694. r600_irq_suspend(rdev);
  3695. r600_ih_ring_fini(rdev);
  3696. }
  3697. int r600_irq_set(struct radeon_device *rdev)
  3698. {
  3699. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3700. u32 mode_int = 0;
  3701. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  3702. u32 grbm_int_cntl = 0;
  3703. u32 hdmi0, hdmi1;
  3704. u32 d1grph = 0, d2grph = 0;
  3705. u32 dma_cntl;
  3706. u32 thermal_int = 0;
  3707. if (!rdev->irq.installed) {
  3708. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3709. return -EINVAL;
  3710. }
  3711. /* don't enable anything if the ih is disabled */
  3712. if (!rdev->ih.enabled) {
  3713. r600_disable_interrupts(rdev);
  3714. /* force the active interrupt state to all disabled */
  3715. r600_disable_interrupt_state(rdev);
  3716. return 0;
  3717. }
  3718. if (ASIC_IS_DCE3(rdev)) {
  3719. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3720. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3721. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3722. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3723. if (ASIC_IS_DCE32(rdev)) {
  3724. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3725. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3726. hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3727. hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3728. } else {
  3729. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3730. hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3731. }
  3732. } else {
  3733. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3734. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3735. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3736. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3737. hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3738. }
  3739. dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3740. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3741. thermal_int = RREG32(CG_THERMAL_INT) &
  3742. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3743. } else if (rdev->family >= CHIP_RV770) {
  3744. thermal_int = RREG32(RV770_CG_THERMAL_INT) &
  3745. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3746. }
  3747. if (rdev->irq.dpm_thermal) {
  3748. DRM_DEBUG("dpm thermal\n");
  3749. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  3750. }
  3751. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3752. DRM_DEBUG("r600_irq_set: sw int\n");
  3753. cp_int_cntl |= RB_INT_ENABLE;
  3754. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3755. }
  3756. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3757. DRM_DEBUG("r600_irq_set: sw int dma\n");
  3758. dma_cntl |= TRAP_ENABLE;
  3759. }
  3760. if (rdev->irq.crtc_vblank_int[0] ||
  3761. atomic_read(&rdev->irq.pflip[0])) {
  3762. DRM_DEBUG("r600_irq_set: vblank 0\n");
  3763. mode_int |= D1MODE_VBLANK_INT_MASK;
  3764. }
  3765. if (rdev->irq.crtc_vblank_int[1] ||
  3766. atomic_read(&rdev->irq.pflip[1])) {
  3767. DRM_DEBUG("r600_irq_set: vblank 1\n");
  3768. mode_int |= D2MODE_VBLANK_INT_MASK;
  3769. }
  3770. if (rdev->irq.hpd[0]) {
  3771. DRM_DEBUG("r600_irq_set: hpd 1\n");
  3772. hpd1 |= DC_HPDx_INT_EN;
  3773. }
  3774. if (rdev->irq.hpd[1]) {
  3775. DRM_DEBUG("r600_irq_set: hpd 2\n");
  3776. hpd2 |= DC_HPDx_INT_EN;
  3777. }
  3778. if (rdev->irq.hpd[2]) {
  3779. DRM_DEBUG("r600_irq_set: hpd 3\n");
  3780. hpd3 |= DC_HPDx_INT_EN;
  3781. }
  3782. if (rdev->irq.hpd[3]) {
  3783. DRM_DEBUG("r600_irq_set: hpd 4\n");
  3784. hpd4 |= DC_HPDx_INT_EN;
  3785. }
  3786. if (rdev->irq.hpd[4]) {
  3787. DRM_DEBUG("r600_irq_set: hpd 5\n");
  3788. hpd5 |= DC_HPDx_INT_EN;
  3789. }
  3790. if (rdev->irq.hpd[5]) {
  3791. DRM_DEBUG("r600_irq_set: hpd 6\n");
  3792. hpd6 |= DC_HPDx_INT_EN;
  3793. }
  3794. if (rdev->irq.afmt[0]) {
  3795. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3796. hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3797. }
  3798. if (rdev->irq.afmt[1]) {
  3799. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3800. hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3801. }
  3802. WREG32(CP_INT_CNTL, cp_int_cntl);
  3803. WREG32(DMA_CNTL, dma_cntl);
  3804. WREG32(DxMODE_INT_MASK, mode_int);
  3805. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  3806. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  3807. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3808. if (ASIC_IS_DCE3(rdev)) {
  3809. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3810. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3811. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3812. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3813. if (ASIC_IS_DCE32(rdev)) {
  3814. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3815. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3816. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
  3817. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
  3818. } else {
  3819. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3820. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3821. }
  3822. } else {
  3823. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  3824. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  3825. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  3826. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3827. WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3828. }
  3829. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3830. WREG32(CG_THERMAL_INT, thermal_int);
  3831. } else if (rdev->family >= CHIP_RV770) {
  3832. WREG32(RV770_CG_THERMAL_INT, thermal_int);
  3833. }
  3834. return 0;
  3835. }
  3836. static void r600_irq_ack(struct radeon_device *rdev)
  3837. {
  3838. u32 tmp;
  3839. if (ASIC_IS_DCE3(rdev)) {
  3840. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  3841. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  3842. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  3843. if (ASIC_IS_DCE32(rdev)) {
  3844. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
  3845. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
  3846. } else {
  3847. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3848. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
  3849. }
  3850. } else {
  3851. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3852. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3853. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  3854. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3855. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
  3856. }
  3857. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  3858. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  3859. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3860. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3861. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3862. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3863. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  3864. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3865. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  3866. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3867. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  3868. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3869. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  3870. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3871. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3872. if (ASIC_IS_DCE3(rdev)) {
  3873. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3874. tmp |= DC_HPDx_INT_ACK;
  3875. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3876. } else {
  3877. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  3878. tmp |= DC_HPDx_INT_ACK;
  3879. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3880. }
  3881. }
  3882. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3883. if (ASIC_IS_DCE3(rdev)) {
  3884. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3885. tmp |= DC_HPDx_INT_ACK;
  3886. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3887. } else {
  3888. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  3889. tmp |= DC_HPDx_INT_ACK;
  3890. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3891. }
  3892. }
  3893. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3894. if (ASIC_IS_DCE3(rdev)) {
  3895. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3896. tmp |= DC_HPDx_INT_ACK;
  3897. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3898. } else {
  3899. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  3900. tmp |= DC_HPDx_INT_ACK;
  3901. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3902. }
  3903. }
  3904. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3905. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3906. tmp |= DC_HPDx_INT_ACK;
  3907. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3908. }
  3909. if (ASIC_IS_DCE32(rdev)) {
  3910. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3911. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3912. tmp |= DC_HPDx_INT_ACK;
  3913. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3914. }
  3915. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3916. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3917. tmp |= DC_HPDx_INT_ACK;
  3918. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3919. }
  3920. if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
  3921. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
  3922. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3923. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3924. }
  3925. if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
  3926. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
  3927. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3928. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3929. }
  3930. } else {
  3931. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3932. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
  3933. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3934. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3935. }
  3936. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3937. if (ASIC_IS_DCE3(rdev)) {
  3938. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
  3939. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3940. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3941. } else {
  3942. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
  3943. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3944. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3945. }
  3946. }
  3947. }
  3948. }
  3949. void r600_irq_disable(struct radeon_device *rdev)
  3950. {
  3951. r600_disable_interrupts(rdev);
  3952. /* Wait and acknowledge irq */
  3953. mdelay(1);
  3954. r600_irq_ack(rdev);
  3955. r600_disable_interrupt_state(rdev);
  3956. }
  3957. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3958. {
  3959. u32 wptr, tmp;
  3960. if (rdev->wb.enabled)
  3961. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3962. else
  3963. wptr = RREG32(IH_RB_WPTR);
  3964. if (wptr & RB_OVERFLOW) {
  3965. /* When a ring buffer overflow happen start parsing interrupt
  3966. * from the last not overwritten vector (wptr + 16). Hopefully
  3967. * this should allow us to catchup.
  3968. */
  3969. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3970. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3971. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3972. tmp = RREG32(IH_RB_CNTL);
  3973. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3974. WREG32(IH_RB_CNTL, tmp);
  3975. }
  3976. return (wptr & rdev->ih.ptr_mask);
  3977. }
  3978. /* r600 IV Ring
  3979. * Each IV ring entry is 128 bits:
  3980. * [7:0] - interrupt source id
  3981. * [31:8] - reserved
  3982. * [59:32] - interrupt source data
  3983. * [127:60] - reserved
  3984. *
  3985. * The basic interrupt vector entries
  3986. * are decoded as follows:
  3987. * src_id src_data description
  3988. * 1 0 D1 Vblank
  3989. * 1 1 D1 Vline
  3990. * 5 0 D2 Vblank
  3991. * 5 1 D2 Vline
  3992. * 19 0 FP Hot plug detection A
  3993. * 19 1 FP Hot plug detection B
  3994. * 19 2 DAC A auto-detection
  3995. * 19 3 DAC B auto-detection
  3996. * 21 4 HDMI block A
  3997. * 21 5 HDMI block B
  3998. * 176 - CP_INT RB
  3999. * 177 - CP_INT IB1
  4000. * 178 - CP_INT IB2
  4001. * 181 - EOP Interrupt
  4002. * 233 - GUI Idle
  4003. *
  4004. * Note, these are based on r600 and may need to be
  4005. * adjusted or added to on newer asics
  4006. */
  4007. int r600_irq_process(struct radeon_device *rdev)
  4008. {
  4009. u32 wptr;
  4010. u32 rptr;
  4011. u32 src_id, src_data;
  4012. u32 ring_index;
  4013. bool queue_hotplug = false;
  4014. bool queue_hdmi = false;
  4015. bool queue_thermal = false;
  4016. if (!rdev->ih.enabled || rdev->shutdown)
  4017. return IRQ_NONE;
  4018. /* No MSIs, need a dummy read to flush PCI DMAs */
  4019. if (!rdev->msi_enabled)
  4020. RREG32(IH_RB_WPTR);
  4021. wptr = r600_get_ih_wptr(rdev);
  4022. restart_ih:
  4023. /* is somebody else already processing irqs? */
  4024. if (atomic_xchg(&rdev->ih.lock, 1))
  4025. return IRQ_NONE;
  4026. rptr = rdev->ih.rptr;
  4027. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  4028. /* Order reading of wptr vs. reading of IH ring data */
  4029. rmb();
  4030. /* display interrupts */
  4031. r600_irq_ack(rdev);
  4032. while (rptr != wptr) {
  4033. /* wptr/rptr are in bytes! */
  4034. ring_index = rptr / 4;
  4035. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  4036. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  4037. switch (src_id) {
  4038. case 1: /* D1 vblank/vline */
  4039. switch (src_data) {
  4040. case 0: /* D1 vblank */
  4041. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  4042. if (rdev->irq.crtc_vblank_int[0]) {
  4043. drm_handle_vblank(rdev->ddev, 0);
  4044. rdev->pm.vblank_sync = true;
  4045. wake_up(&rdev->irq.vblank_queue);
  4046. }
  4047. if (atomic_read(&rdev->irq.pflip[0]))
  4048. radeon_crtc_handle_flip(rdev, 0);
  4049. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  4050. DRM_DEBUG("IH: D1 vblank\n");
  4051. }
  4052. break;
  4053. case 1: /* D1 vline */
  4054. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  4055. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  4056. DRM_DEBUG("IH: D1 vline\n");
  4057. }
  4058. break;
  4059. default:
  4060. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4061. break;
  4062. }
  4063. break;
  4064. case 5: /* D2 vblank/vline */
  4065. switch (src_data) {
  4066. case 0: /* D2 vblank */
  4067. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  4068. if (rdev->irq.crtc_vblank_int[1]) {
  4069. drm_handle_vblank(rdev->ddev, 1);
  4070. rdev->pm.vblank_sync = true;
  4071. wake_up(&rdev->irq.vblank_queue);
  4072. }
  4073. if (atomic_read(&rdev->irq.pflip[1]))
  4074. radeon_crtc_handle_flip(rdev, 1);
  4075. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  4076. DRM_DEBUG("IH: D2 vblank\n");
  4077. }
  4078. break;
  4079. case 1: /* D1 vline */
  4080. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  4081. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  4082. DRM_DEBUG("IH: D2 vline\n");
  4083. }
  4084. break;
  4085. default:
  4086. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4087. break;
  4088. }
  4089. break;
  4090. case 19: /* HPD/DAC hotplug */
  4091. switch (src_data) {
  4092. case 0:
  4093. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  4094. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  4095. queue_hotplug = true;
  4096. DRM_DEBUG("IH: HPD1\n");
  4097. }
  4098. break;
  4099. case 1:
  4100. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  4101. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  4102. queue_hotplug = true;
  4103. DRM_DEBUG("IH: HPD2\n");
  4104. }
  4105. break;
  4106. case 4:
  4107. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  4108. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  4109. queue_hotplug = true;
  4110. DRM_DEBUG("IH: HPD3\n");
  4111. }
  4112. break;
  4113. case 5:
  4114. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  4115. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  4116. queue_hotplug = true;
  4117. DRM_DEBUG("IH: HPD4\n");
  4118. }
  4119. break;
  4120. case 10:
  4121. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  4122. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  4123. queue_hotplug = true;
  4124. DRM_DEBUG("IH: HPD5\n");
  4125. }
  4126. break;
  4127. case 12:
  4128. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  4129. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  4130. queue_hotplug = true;
  4131. DRM_DEBUG("IH: HPD6\n");
  4132. }
  4133. break;
  4134. default:
  4135. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4136. break;
  4137. }
  4138. break;
  4139. case 21: /* hdmi */
  4140. switch (src_data) {
  4141. case 4:
  4142. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  4143. rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  4144. queue_hdmi = true;
  4145. DRM_DEBUG("IH: HDMI0\n");
  4146. }
  4147. break;
  4148. case 5:
  4149. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  4150. rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  4151. queue_hdmi = true;
  4152. DRM_DEBUG("IH: HDMI1\n");
  4153. }
  4154. break;
  4155. default:
  4156. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  4157. break;
  4158. }
  4159. break;
  4160. case 176: /* CP_INT in ring buffer */
  4161. case 177: /* CP_INT in IB1 */
  4162. case 178: /* CP_INT in IB2 */
  4163. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  4164. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  4165. break;
  4166. case 181: /* CP EOP event */
  4167. DRM_DEBUG("IH: CP EOP\n");
  4168. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  4169. break;
  4170. case 224: /* DMA trap event */
  4171. DRM_DEBUG("IH: DMA trap\n");
  4172. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  4173. break;
  4174. case 230: /* thermal low to high */
  4175. DRM_DEBUG("IH: thermal low to high\n");
  4176. rdev->pm.dpm.thermal.high_to_low = false;
  4177. queue_thermal = true;
  4178. break;
  4179. case 231: /* thermal high to low */
  4180. DRM_DEBUG("IH: thermal high to low\n");
  4181. rdev->pm.dpm.thermal.high_to_low = true;
  4182. queue_thermal = true;
  4183. break;
  4184. case 233: /* GUI IDLE */
  4185. DRM_DEBUG("IH: GUI idle\n");
  4186. break;
  4187. default:
  4188. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4189. break;
  4190. }
  4191. /* wptr/rptr are in bytes! */
  4192. rptr += 16;
  4193. rptr &= rdev->ih.ptr_mask;
  4194. }
  4195. if (queue_hotplug)
  4196. schedule_work(&rdev->hotplug_work);
  4197. if (queue_hdmi)
  4198. schedule_work(&rdev->audio_work);
  4199. if (queue_thermal && rdev->pm.dpm_enabled)
  4200. schedule_work(&rdev->pm.dpm.thermal.work);
  4201. rdev->ih.rptr = rptr;
  4202. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  4203. atomic_set(&rdev->ih.lock, 0);
  4204. /* make sure wptr hasn't changed while processing */
  4205. wptr = r600_get_ih_wptr(rdev);
  4206. if (wptr != rptr)
  4207. goto restart_ih;
  4208. return IRQ_HANDLED;
  4209. }
  4210. /*
  4211. * Debugfs info
  4212. */
  4213. #if defined(CONFIG_DEBUG_FS)
  4214. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  4215. {
  4216. struct drm_info_node *node = (struct drm_info_node *) m->private;
  4217. struct drm_device *dev = node->minor->dev;
  4218. struct radeon_device *rdev = dev->dev_private;
  4219. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  4220. DREG32_SYS(m, rdev, VM_L2_STATUS);
  4221. return 0;
  4222. }
  4223. static struct drm_info_list r600_mc_info_list[] = {
  4224. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  4225. };
  4226. #endif
  4227. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  4228. {
  4229. #if defined(CONFIG_DEBUG_FS)
  4230. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  4231. #else
  4232. return 0;
  4233. #endif
  4234. }
  4235. /**
  4236. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  4237. * rdev: radeon device structure
  4238. * bo: buffer object struct which userspace is waiting for idle
  4239. *
  4240. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  4241. * through ring buffer, this leads to corruption in rendering, see
  4242. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  4243. * directly perform HDP flush by writing register through MMIO.
  4244. */
  4245. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  4246. {
  4247. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  4248. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  4249. * This seems to cause problems on some AGP cards. Just use the old
  4250. * method for them.
  4251. */
  4252. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  4253. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  4254. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  4255. u32 tmp;
  4256. WREG32(HDP_DEBUG1, 0);
  4257. tmp = readl((void __iomem *)ptr);
  4258. } else
  4259. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  4260. }
  4261. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  4262. {
  4263. u32 link_width_cntl, mask;
  4264. if (rdev->flags & RADEON_IS_IGP)
  4265. return;
  4266. if (!(rdev->flags & RADEON_IS_PCIE))
  4267. return;
  4268. /* x2 cards have a special sequence */
  4269. if (ASIC_IS_X2(rdev))
  4270. return;
  4271. radeon_gui_idle(rdev);
  4272. switch (lanes) {
  4273. case 0:
  4274. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  4275. break;
  4276. case 1:
  4277. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  4278. break;
  4279. case 2:
  4280. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  4281. break;
  4282. case 4:
  4283. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  4284. break;
  4285. case 8:
  4286. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  4287. break;
  4288. case 12:
  4289. /* not actually supported */
  4290. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  4291. break;
  4292. case 16:
  4293. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  4294. break;
  4295. default:
  4296. DRM_ERROR("invalid pcie lane request: %d\n", lanes);
  4297. return;
  4298. }
  4299. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  4300. link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
  4301. link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
  4302. link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
  4303. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  4304. WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4305. }
  4306. int r600_get_pcie_lanes(struct radeon_device *rdev)
  4307. {
  4308. u32 link_width_cntl;
  4309. if (rdev->flags & RADEON_IS_IGP)
  4310. return 0;
  4311. if (!(rdev->flags & RADEON_IS_PCIE))
  4312. return 0;
  4313. /* x2 cards have a special sequence */
  4314. if (ASIC_IS_X2(rdev))
  4315. return 0;
  4316. radeon_gui_idle(rdev);
  4317. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  4318. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  4319. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  4320. return 1;
  4321. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  4322. return 2;
  4323. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  4324. return 4;
  4325. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  4326. return 8;
  4327. case RADEON_PCIE_LC_LINK_WIDTH_X12:
  4328. /* not actually supported */
  4329. return 12;
  4330. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  4331. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  4332. default:
  4333. return 16;
  4334. }
  4335. }
  4336. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  4337. {
  4338. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  4339. u16 link_cntl2;
  4340. if (radeon_pcie_gen2 == 0)
  4341. return;
  4342. if (rdev->flags & RADEON_IS_IGP)
  4343. return;
  4344. if (!(rdev->flags & RADEON_IS_PCIE))
  4345. return;
  4346. /* x2 cards have a special sequence */
  4347. if (ASIC_IS_X2(rdev))
  4348. return;
  4349. /* only RV6xx+ chips are supported */
  4350. if (rdev->family <= CHIP_R600)
  4351. return;
  4352. if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
  4353. (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
  4354. return;
  4355. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4356. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  4357. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  4358. return;
  4359. }
  4360. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  4361. /* 55 nm r6xx asics */
  4362. if ((rdev->family == CHIP_RV670) ||
  4363. (rdev->family == CHIP_RV620) ||
  4364. (rdev->family == CHIP_RV635)) {
  4365. /* advertise upconfig capability */
  4366. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4367. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  4368. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4369. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4370. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  4371. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  4372. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  4373. LC_RECONFIG_ARC_MISSING_ESCAPE);
  4374. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  4375. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4376. } else {
  4377. link_width_cntl |= LC_UPCONFIGURE_DIS;
  4378. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4379. }
  4380. }
  4381. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4382. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  4383. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  4384. /* 55 nm r6xx asics */
  4385. if ((rdev->family == CHIP_RV670) ||
  4386. (rdev->family == CHIP_RV620) ||
  4387. (rdev->family == CHIP_RV635)) {
  4388. WREG32(MM_CFGREGS_CNTL, 0x8);
  4389. link_cntl2 = RREG32(0x4088);
  4390. WREG32(MM_CFGREGS_CNTL, 0);
  4391. /* not supported yet */
  4392. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  4393. return;
  4394. }
  4395. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  4396. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  4397. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  4398. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  4399. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  4400. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4401. tmp = RREG32(0x541c);
  4402. WREG32(0x541c, tmp | 0x8);
  4403. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  4404. link_cntl2 = RREG16(0x4088);
  4405. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  4406. link_cntl2 |= 0x2;
  4407. WREG16(0x4088, link_cntl2);
  4408. WREG32(MM_CFGREGS_CNTL, 0);
  4409. if ((rdev->family == CHIP_RV670) ||
  4410. (rdev->family == CHIP_RV620) ||
  4411. (rdev->family == CHIP_RV635)) {
  4412. training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
  4413. training_cntl &= ~LC_POINT_7_PLUS_EN;
  4414. WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
  4415. } else {
  4416. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4417. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  4418. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4419. }
  4420. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4421. speed_cntl |= LC_GEN2_EN_STRAP;
  4422. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4423. } else {
  4424. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4425. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  4426. if (1)
  4427. link_width_cntl |= LC_UPCONFIGURE_DIS;
  4428. else
  4429. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  4430. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4431. }
  4432. }
  4433. /**
  4434. * r600_get_gpu_clock_counter - return GPU clock counter snapshot
  4435. *
  4436. * @rdev: radeon_device pointer
  4437. *
  4438. * Fetches a GPU clock counter snapshot (R6xx-cayman).
  4439. * Returns the 64 bit clock counter snapshot.
  4440. */
  4441. uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
  4442. {
  4443. uint64_t clock;
  4444. mutex_lock(&rdev->gpu_clock_mutex);
  4445. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4446. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  4447. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4448. mutex_unlock(&rdev->gpu_clock_mutex);
  4449. return clock;
  4450. }