s3c-i2s-v2.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655
  1. /* sound/soc/s3c24xx/s3c-i2c-v2.c
  2. *
  3. * ALSA Soc Audio Layer - I2S core for newer Samsung SoCs.
  4. *
  5. * Copyright (c) 2006 Wolfson Microelectronics PLC.
  6. * Graeme Gregory graeme.gregory@wolfsonmicro.com
  7. * linux@wolfsonmicro.com
  8. *
  9. * Copyright (c) 2008, 2007, 2004-2005 Simtec Electronics
  10. * http://armlinux.simtec.co.uk/
  11. * Ben Dooks <ben@simtec.co.uk>
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/module.h>
  20. #include <linux/device.h>
  21. #include <linux/delay.h>
  22. #include <linux/clk.h>
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <sound/core.h>
  26. #include <sound/pcm.h>
  27. #include <sound/pcm_params.h>
  28. #include <sound/initval.h>
  29. #include <sound/soc.h>
  30. #include <plat/regs-s3c2412-iis.h>
  31. #include <plat/audio.h>
  32. #include <mach/dma.h>
  33. #include "s3c-i2s-v2.h"
  34. #undef S3C_IIS_V2_SUPPORTED
  35. #if defined(CONFIG_CPU_S3C2412) || defined(CONFIG_CPU_S3C2413)
  36. #define S3C_IIS_V2_SUPPORTED
  37. #endif
  38. #ifdef CONFIG_PLAT_S3C64XX
  39. #define S3C_IIS_V2_SUPPORTED
  40. #endif
  41. #ifndef S3C_IIS_V2_SUPPORTED
  42. #error Unsupported CPU model
  43. #endif
  44. #define S3C2412_I2S_DEBUG_CON 0
  45. static inline struct s3c_i2sv2_info *to_info(struct snd_soc_dai *cpu_dai)
  46. {
  47. return cpu_dai->private_data;
  48. }
  49. #define bit_set(v, b) (((v) & (b)) ? 1 : 0)
  50. #if S3C2412_I2S_DEBUG_CON
  51. static void dbg_showcon(const char *fn, u32 con)
  52. {
  53. printk(KERN_DEBUG "%s: LRI=%d, TXFEMPT=%d, RXFEMPT=%d, TXFFULL=%d, RXFFULL=%d\n", fn,
  54. bit_set(con, S3C2412_IISCON_LRINDEX),
  55. bit_set(con, S3C2412_IISCON_TXFIFO_EMPTY),
  56. bit_set(con, S3C2412_IISCON_RXFIFO_EMPTY),
  57. bit_set(con, S3C2412_IISCON_TXFIFO_FULL),
  58. bit_set(con, S3C2412_IISCON_RXFIFO_FULL));
  59. printk(KERN_DEBUG "%s: PAUSE: TXDMA=%d, RXDMA=%d, TXCH=%d, RXCH=%d\n",
  60. fn,
  61. bit_set(con, S3C2412_IISCON_TXDMA_PAUSE),
  62. bit_set(con, S3C2412_IISCON_RXDMA_PAUSE),
  63. bit_set(con, S3C2412_IISCON_TXCH_PAUSE),
  64. bit_set(con, S3C2412_IISCON_RXCH_PAUSE));
  65. printk(KERN_DEBUG "%s: ACTIVE: TXDMA=%d, RXDMA=%d, IIS=%d\n", fn,
  66. bit_set(con, S3C2412_IISCON_TXDMA_ACTIVE),
  67. bit_set(con, S3C2412_IISCON_RXDMA_ACTIVE),
  68. bit_set(con, S3C2412_IISCON_IIS_ACTIVE));
  69. }
  70. #else
  71. static inline void dbg_showcon(const char *fn, u32 con)
  72. {
  73. }
  74. #endif
  75. /* Turn on or off the transmission path. */
  76. void s3c2412_snd_txctrl(struct s3c_i2sv2_info *i2s, int on)
  77. {
  78. void __iomem *regs = i2s->regs;
  79. u32 fic, con, mod;
  80. pr_debug("%s(%d)\n", __func__, on);
  81. fic = readl(regs + S3C2412_IISFIC);
  82. con = readl(regs + S3C2412_IISCON);
  83. mod = readl(regs + S3C2412_IISMOD);
  84. pr_debug("%s: IIS: CON=%x MOD=%x FIC=%x\n", __func__, con, mod, fic);
  85. if (on) {
  86. con |= S3C2412_IISCON_TXDMA_ACTIVE | S3C2412_IISCON_IIS_ACTIVE;
  87. con &= ~S3C2412_IISCON_TXDMA_PAUSE;
  88. con &= ~S3C2412_IISCON_TXCH_PAUSE;
  89. switch (mod & S3C2412_IISMOD_MODE_MASK) {
  90. case S3C2412_IISMOD_MODE_TXONLY:
  91. case S3C2412_IISMOD_MODE_TXRX:
  92. /* do nothing, we are in the right mode */
  93. break;
  94. case S3C2412_IISMOD_MODE_RXONLY:
  95. mod &= ~S3C2412_IISMOD_MODE_MASK;
  96. mod |= S3C2412_IISMOD_MODE_TXRX;
  97. break;
  98. default:
  99. dev_err(i2s->dev, "TXEN: Invalid MODE in IISMOD\n");
  100. }
  101. writel(con, regs + S3C2412_IISCON);
  102. writel(mod, regs + S3C2412_IISMOD);
  103. } else {
  104. /* Note, we do not have any indication that the FIFO problems
  105. * tha the S3C2410/2440 had apply here, so we should be able
  106. * to disable the DMA and TX without resetting the FIFOS.
  107. */
  108. con |= S3C2412_IISCON_TXDMA_PAUSE;
  109. con |= S3C2412_IISCON_TXCH_PAUSE;
  110. con &= ~S3C2412_IISCON_TXDMA_ACTIVE;
  111. switch (mod & S3C2412_IISMOD_MODE_MASK) {
  112. case S3C2412_IISMOD_MODE_TXRX:
  113. mod &= ~S3C2412_IISMOD_MODE_MASK;
  114. mod |= S3C2412_IISMOD_MODE_RXONLY;
  115. break;
  116. case S3C2412_IISMOD_MODE_TXONLY:
  117. mod &= ~S3C2412_IISMOD_MODE_MASK;
  118. con &= ~S3C2412_IISCON_IIS_ACTIVE;
  119. break;
  120. default:
  121. dev_err(i2s->dev, "TXDIS: Invalid MODE in IISMOD\n");
  122. }
  123. writel(mod, regs + S3C2412_IISMOD);
  124. writel(con, regs + S3C2412_IISCON);
  125. }
  126. fic = readl(regs + S3C2412_IISFIC);
  127. dbg_showcon(__func__, con);
  128. pr_debug("%s: IIS: CON=%x MOD=%x FIC=%x\n", __func__, con, mod, fic);
  129. }
  130. EXPORT_SYMBOL_GPL(s3c2412_snd_txctrl);
  131. void s3c2412_snd_rxctrl(struct s3c_i2sv2_info *i2s, int on)
  132. {
  133. void __iomem *regs = i2s->regs;
  134. u32 fic, con, mod;
  135. pr_debug("%s(%d)\n", __func__, on);
  136. fic = readl(regs + S3C2412_IISFIC);
  137. con = readl(regs + S3C2412_IISCON);
  138. mod = readl(regs + S3C2412_IISMOD);
  139. pr_debug("%s: IIS: CON=%x MOD=%x FIC=%x\n", __func__, con, mod, fic);
  140. if (on) {
  141. con |= S3C2412_IISCON_RXDMA_ACTIVE | S3C2412_IISCON_IIS_ACTIVE;
  142. con &= ~S3C2412_IISCON_RXDMA_PAUSE;
  143. con &= ~S3C2412_IISCON_RXCH_PAUSE;
  144. switch (mod & S3C2412_IISMOD_MODE_MASK) {
  145. case S3C2412_IISMOD_MODE_TXRX:
  146. case S3C2412_IISMOD_MODE_RXONLY:
  147. /* do nothing, we are in the right mode */
  148. break;
  149. case S3C2412_IISMOD_MODE_TXONLY:
  150. mod &= ~S3C2412_IISMOD_MODE_MASK;
  151. mod |= S3C2412_IISMOD_MODE_TXRX;
  152. break;
  153. default:
  154. dev_err(i2s->dev, "RXEN: Invalid MODE in IISMOD\n");
  155. }
  156. writel(mod, regs + S3C2412_IISMOD);
  157. writel(con, regs + S3C2412_IISCON);
  158. } else {
  159. /* See txctrl notes on FIFOs. */
  160. con &= ~S3C2412_IISCON_RXDMA_ACTIVE;
  161. con |= S3C2412_IISCON_RXDMA_PAUSE;
  162. con |= S3C2412_IISCON_RXCH_PAUSE;
  163. switch (mod & S3C2412_IISMOD_MODE_MASK) {
  164. case S3C2412_IISMOD_MODE_RXONLY:
  165. con &= ~S3C2412_IISCON_IIS_ACTIVE;
  166. mod &= ~S3C2412_IISMOD_MODE_MASK;
  167. break;
  168. case S3C2412_IISMOD_MODE_TXRX:
  169. mod &= ~S3C2412_IISMOD_MODE_MASK;
  170. mod |= S3C2412_IISMOD_MODE_TXONLY;
  171. break;
  172. default:
  173. dev_err(i2s->dev, "RXEN: Invalid MODE in IISMOD\n");
  174. }
  175. writel(con, regs + S3C2412_IISCON);
  176. writel(mod, regs + S3C2412_IISMOD);
  177. }
  178. fic = readl(regs + S3C2412_IISFIC);
  179. pr_debug("%s: IIS: CON=%x MOD=%x FIC=%x\n", __func__, con, mod, fic);
  180. }
  181. EXPORT_SYMBOL_GPL(s3c2412_snd_rxctrl);
  182. /*
  183. * Wait for the LR signal to allow synchronisation to the L/R clock
  184. * from the codec. May only be needed for slave mode.
  185. */
  186. static int s3c2412_snd_lrsync(struct s3c_i2sv2_info *i2s)
  187. {
  188. u32 iiscon;
  189. unsigned long timeout = jiffies + msecs_to_jiffies(5);
  190. pr_debug("Entered %s\n", __func__);
  191. while (1) {
  192. iiscon = readl(i2s->regs + S3C2412_IISCON);
  193. if (iiscon & S3C2412_IISCON_LRINDEX)
  194. break;
  195. if (timeout < jiffies) {
  196. printk(KERN_ERR "%s: timeout\n", __func__);
  197. return -ETIMEDOUT;
  198. }
  199. }
  200. return 0;
  201. }
  202. /*
  203. * Set S3C2412 I2S DAI format
  204. */
  205. static int s3c2412_i2s_set_fmt(struct snd_soc_dai *cpu_dai,
  206. unsigned int fmt)
  207. {
  208. struct s3c_i2sv2_info *i2s = to_info(cpu_dai);
  209. u32 iismod;
  210. pr_debug("Entered %s\n", __func__);
  211. iismod = readl(i2s->regs + S3C2412_IISMOD);
  212. pr_debug("hw_params r: IISMOD: %x \n", iismod);
  213. #if defined(CONFIG_CPU_S3C2412) || defined(CONFIG_CPU_S3C2413)
  214. #define IISMOD_MASTER_MASK S3C2412_IISMOD_MASTER_MASK
  215. #define IISMOD_SLAVE S3C2412_IISMOD_SLAVE
  216. #define IISMOD_MASTER S3C2412_IISMOD_MASTER_INTERNAL
  217. #endif
  218. #if defined(CONFIG_PLAT_S3C64XX)
  219. /* From Rev1.1 datasheet, we have two master and two slave modes:
  220. * IMS[11:10]:
  221. * 00 = master mode, fed from PCLK
  222. * 01 = master mode, fed from CLKAUDIO
  223. * 10 = slave mode, using PCLK
  224. * 11 = slave mode, using I2SCLK
  225. */
  226. #define IISMOD_MASTER_MASK (1 << 11)
  227. #define IISMOD_SLAVE (1 << 11)
  228. #define IISMOD_MASTER (0x0)
  229. #endif
  230. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  231. case SND_SOC_DAIFMT_CBM_CFM:
  232. i2s->master = 0;
  233. iismod &= ~IISMOD_MASTER_MASK;
  234. iismod |= IISMOD_SLAVE;
  235. break;
  236. case SND_SOC_DAIFMT_CBS_CFS:
  237. i2s->master = 1;
  238. iismod &= ~IISMOD_MASTER_MASK;
  239. iismod |= IISMOD_MASTER;
  240. break;
  241. default:
  242. pr_debug("unknwon master/slave format\n");
  243. return -EINVAL;
  244. }
  245. iismod &= ~S3C2412_IISMOD_SDF_MASK;
  246. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  247. case SND_SOC_DAIFMT_RIGHT_J:
  248. iismod |= S3C2412_IISMOD_SDF_MSB;
  249. break;
  250. case SND_SOC_DAIFMT_LEFT_J:
  251. iismod |= S3C2412_IISMOD_SDF_LSB;
  252. break;
  253. case SND_SOC_DAIFMT_I2S:
  254. iismod |= S3C2412_IISMOD_SDF_IIS;
  255. break;
  256. default:
  257. pr_debug("Unknown data format\n");
  258. return -EINVAL;
  259. }
  260. writel(iismod, i2s->regs + S3C2412_IISMOD);
  261. pr_debug("hw_params w: IISMOD: %x \n", iismod);
  262. return 0;
  263. }
  264. static int s3c2412_i2s_hw_params(struct snd_pcm_substream *substream,
  265. struct snd_pcm_hw_params *params,
  266. struct snd_soc_dai *socdai)
  267. {
  268. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  269. struct snd_soc_dai_link *dai = rtd->dai;
  270. struct s3c_i2sv2_info *i2s = to_info(dai->cpu_dai);
  271. u32 iismod;
  272. pr_debug("Entered %s\n", __func__);
  273. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  274. dai->cpu_dai->dma_data = i2s->dma_playback;
  275. else
  276. dai->cpu_dai->dma_data = i2s->dma_capture;
  277. /* Working copies of register */
  278. iismod = readl(i2s->regs + S3C2412_IISMOD);
  279. pr_debug("%s: r: IISMOD: %x\n", __func__, iismod);
  280. switch (params_format(params)) {
  281. case SNDRV_PCM_FORMAT_S8:
  282. iismod |= S3C2412_IISMOD_8BIT;
  283. break;
  284. case SNDRV_PCM_FORMAT_S16_LE:
  285. iismod &= ~S3C2412_IISMOD_8BIT;
  286. break;
  287. }
  288. writel(iismod, i2s->regs + S3C2412_IISMOD);
  289. pr_debug("%s: w: IISMOD: %x\n", __func__, iismod);
  290. return 0;
  291. }
  292. static int s3c2412_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  293. struct snd_soc_dai *dai)
  294. {
  295. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  296. struct s3c_i2sv2_info *i2s = to_info(rtd->dai->cpu_dai);
  297. int capture = (substream->stream == SNDRV_PCM_STREAM_CAPTURE);
  298. unsigned long irqs;
  299. int ret = 0;
  300. pr_debug("Entered %s\n", __func__);
  301. switch (cmd) {
  302. case SNDRV_PCM_TRIGGER_START:
  303. /* On start, ensure that the FIFOs are cleared and reset. */
  304. writel(capture ? S3C2412_IISFIC_RXFLUSH : S3C2412_IISFIC_TXFLUSH,
  305. i2s->regs + S3C2412_IISFIC);
  306. /* clear again, just in case */
  307. writel(0x0, i2s->regs + S3C2412_IISFIC);
  308. case SNDRV_PCM_TRIGGER_RESUME:
  309. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  310. if (!i2s->master) {
  311. ret = s3c2412_snd_lrsync(i2s);
  312. if (ret)
  313. goto exit_err;
  314. }
  315. local_irq_save(irqs);
  316. if (capture)
  317. s3c2412_snd_rxctrl(i2s, 1);
  318. else
  319. s3c2412_snd_txctrl(i2s, 1);
  320. local_irq_restore(irqs);
  321. break;
  322. case SNDRV_PCM_TRIGGER_STOP:
  323. case SNDRV_PCM_TRIGGER_SUSPEND:
  324. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  325. local_irq_save(irqs);
  326. if (capture)
  327. s3c2412_snd_rxctrl(i2s, 0);
  328. else
  329. s3c2412_snd_txctrl(i2s, 0);
  330. local_irq_restore(irqs);
  331. break;
  332. default:
  333. ret = -EINVAL;
  334. break;
  335. }
  336. exit_err:
  337. return ret;
  338. }
  339. /*
  340. * Set S3C2412 Clock dividers
  341. */
  342. static int s3c2412_i2s_set_clkdiv(struct snd_soc_dai *cpu_dai,
  343. int div_id, int div)
  344. {
  345. struct s3c_i2sv2_info *i2s = to_info(cpu_dai);
  346. u32 reg;
  347. pr_debug("%s(%p, %d, %d)\n", __func__, cpu_dai, div_id, div);
  348. switch (div_id) {
  349. case S3C_I2SV2_DIV_BCLK:
  350. reg = readl(i2s->regs + S3C2412_IISMOD);
  351. reg &= ~S3C2412_IISMOD_BCLK_MASK;
  352. writel(reg | div, i2s->regs + S3C2412_IISMOD);
  353. pr_debug("%s: MOD=%08x\n", __func__, readl(i2s->regs + S3C2412_IISMOD));
  354. break;
  355. case S3C_I2SV2_DIV_RCLK:
  356. if (div > 3) {
  357. /* convert value to bit field */
  358. switch (div) {
  359. case 256:
  360. div = S3C2412_IISMOD_RCLK_256FS;
  361. break;
  362. case 384:
  363. div = S3C2412_IISMOD_RCLK_384FS;
  364. break;
  365. case 512:
  366. div = S3C2412_IISMOD_RCLK_512FS;
  367. break;
  368. case 768:
  369. div = S3C2412_IISMOD_RCLK_768FS;
  370. break;
  371. default:
  372. return -EINVAL;
  373. }
  374. }
  375. reg = readl(i2s->regs + S3C2412_IISMOD);
  376. reg &= ~S3C2412_IISMOD_RCLK_MASK;
  377. writel(reg | div, i2s->regs + S3C2412_IISMOD);
  378. pr_debug("%s: MOD=%08x\n", __func__, readl(i2s->regs + S3C2412_IISMOD));
  379. break;
  380. case S3C_I2SV2_DIV_PRESCALER:
  381. if (div >= 0) {
  382. writel((div << 8) | S3C2412_IISPSR_PSREN,
  383. i2s->regs + S3C2412_IISPSR);
  384. } else {
  385. writel(0x0, i2s->regs + S3C2412_IISPSR);
  386. }
  387. pr_debug("%s: PSR=%08x\n", __func__, readl(i2s->regs + S3C2412_IISPSR));
  388. break;
  389. default:
  390. return -EINVAL;
  391. }
  392. return 0;
  393. }
  394. /* default table of all avaialable root fs divisors */
  395. static unsigned int iis_fs_tab[] = { 256, 512, 384, 768 };
  396. int s3c_i2sv2_iis_calc_rate(struct s3c_i2sv2_rate_calc *info,
  397. unsigned int *fstab,
  398. unsigned int rate, struct clk *clk)
  399. {
  400. unsigned long clkrate = clk_get_rate(clk);
  401. unsigned int div;
  402. unsigned int fsclk;
  403. unsigned int actual;
  404. unsigned int fs;
  405. unsigned int fsdiv;
  406. signed int deviation = 0;
  407. unsigned int best_fs = 0;
  408. unsigned int best_div = 0;
  409. unsigned int best_rate = 0;
  410. unsigned int best_deviation = INT_MAX;
  411. if (fstab == NULL)
  412. fstab = iis_fs_tab;
  413. for (fs = 0; fs < ARRAY_SIZE(iis_fs_tab); fs++) {
  414. fsdiv = iis_fs_tab[fs];
  415. fsclk = clkrate / fsdiv;
  416. div = fsclk / rate;
  417. if ((fsclk % rate) > (rate / 2))
  418. div++;
  419. if (div <= 1)
  420. continue;
  421. actual = clkrate / (fsdiv * div);
  422. deviation = actual - rate;
  423. printk(KERN_DEBUG "%dfs: div %d => result %d, deviation %d\n",
  424. fsdiv, div, actual, deviation);
  425. deviation = abs(deviation);
  426. if (deviation < best_deviation) {
  427. best_fs = fsdiv;
  428. best_div = div;
  429. best_rate = actual;
  430. best_deviation = deviation;
  431. }
  432. if (deviation == 0)
  433. break;
  434. }
  435. printk(KERN_DEBUG "best: fs=%d, div=%d, rate=%d\n",
  436. best_fs, best_div, best_rate);
  437. info->fs_div = best_fs;
  438. info->clk_div = best_div;
  439. return 0;
  440. }
  441. EXPORT_SYMBOL_GPL(s3c_i2sv2_iis_calc_rate);
  442. int s3c_i2sv2_probe(struct platform_device *pdev,
  443. struct snd_soc_dai *dai,
  444. struct s3c_i2sv2_info *i2s,
  445. unsigned long base)
  446. {
  447. struct device *dev = &pdev->dev;
  448. i2s->dev = dev;
  449. /* record our i2s structure for later use in the callbacks */
  450. dai->private_data = i2s;
  451. i2s->regs = ioremap(base, 0x100);
  452. if (i2s->regs == NULL) {
  453. dev_err(dev, "cannot ioremap registers\n");
  454. return -ENXIO;
  455. }
  456. i2s->iis_pclk = clk_get(dev, "iis");
  457. if (i2s->iis_pclk == NULL) {
  458. dev_err(dev, "failed to get iis_clock\n");
  459. iounmap(i2s->regs);
  460. return -ENOENT;
  461. }
  462. clk_enable(i2s->iis_pclk);
  463. s3c2412_snd_txctrl(i2s, 0);
  464. s3c2412_snd_rxctrl(i2s, 0);
  465. return 0;
  466. }
  467. EXPORT_SYMBOL_GPL(s3c_i2sv2_probe);
  468. #ifdef CONFIG_PM
  469. static int s3c2412_i2s_suspend(struct snd_soc_dai *dai)
  470. {
  471. struct s3c_i2sv2_info *i2s = to_info(dai);
  472. u32 iismod;
  473. if (dai->active) {
  474. i2s->suspend_iismod = readl(i2s->regs + S3C2412_IISMOD);
  475. i2s->suspend_iiscon = readl(i2s->regs + S3C2412_IISCON);
  476. i2s->suspend_iispsr = readl(i2s->regs + S3C2412_IISPSR);
  477. /* some basic suspend checks */
  478. iismod = readl(i2s->regs + S3C2412_IISMOD);
  479. if (iismod & S3C2412_IISCON_RXDMA_ACTIVE)
  480. pr_warning("%s: RXDMA active?\n", __func__);
  481. if (iismod & S3C2412_IISCON_TXDMA_ACTIVE)
  482. pr_warning("%s: TXDMA active?\n", __func__);
  483. if (iismod & S3C2412_IISCON_IIS_ACTIVE)
  484. pr_warning("%s: IIS active\n", __func__);
  485. }
  486. return 0;
  487. }
  488. static int s3c2412_i2s_resume(struct snd_soc_dai *dai)
  489. {
  490. struct s3c_i2sv2_info *i2s = to_info(dai);
  491. pr_info("dai_active %d, IISMOD %08x, IISCON %08x\n",
  492. dai->active, i2s->suspend_iismod, i2s->suspend_iiscon);
  493. if (dai->active) {
  494. writel(i2s->suspend_iiscon, i2s->regs + S3C2412_IISCON);
  495. writel(i2s->suspend_iismod, i2s->regs + S3C2412_IISMOD);
  496. writel(i2s->suspend_iispsr, i2s->regs + S3C2412_IISPSR);
  497. writel(S3C2412_IISFIC_RXFLUSH | S3C2412_IISFIC_TXFLUSH,
  498. i2s->regs + S3C2412_IISFIC);
  499. ndelay(250);
  500. writel(0x0, i2s->regs + S3C2412_IISFIC);
  501. }
  502. return 0;
  503. }
  504. #else
  505. #define s3c2412_i2s_suspend NULL
  506. #define s3c2412_i2s_resume NULL
  507. #endif
  508. int s3c_i2sv2_register_dai(struct snd_soc_dai *dai)
  509. {
  510. struct snd_soc_dai_ops *ops = dai->ops;
  511. ops->trigger = s3c2412_i2s_trigger;
  512. ops->hw_params = s3c2412_i2s_hw_params;
  513. ops->set_fmt = s3c2412_i2s_set_fmt;
  514. ops->set_clkdiv = s3c2412_i2s_set_clkdiv;
  515. dai->suspend = s3c2412_i2s_suspend;
  516. dai->resume = s3c2412_i2s_resume;
  517. return snd_soc_register_dai(dai);
  518. }
  519. EXPORT_SYMBOL_GPL(s3c_i2sv2_register_dai);
  520. MODULE_LICENSE("GPL");