ioat_dma.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706
  1. /*
  2. * Intel I/OAT DMA Linux driver
  3. * Copyright(c) 2004 - 2007 Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. */
  22. /*
  23. * This driver supports an Intel I/OAT DMA engine, which does asynchronous
  24. * copy operations.
  25. */
  26. #include <linux/init.h>
  27. #include <linux/module.h>
  28. #include <linux/pci.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/dmaengine.h>
  31. #include <linux/delay.h>
  32. #include <linux/dma-mapping.h>
  33. #include <linux/workqueue.h>
  34. #include "ioatdma.h"
  35. #include "ioatdma_registers.h"
  36. #include "ioatdma_hw.h"
  37. #define to_ioat_chan(chan) container_of(chan, struct ioat_dma_chan, common)
  38. #define to_ioatdma_device(dev) container_of(dev, struct ioatdma_device, common)
  39. #define to_ioat_desc(lh) container_of(lh, struct ioat_desc_sw, node)
  40. #define tx_to_ioat_desc(tx) container_of(tx, struct ioat_desc_sw, async_tx)
  41. #define chan_num(ch) ((int)((ch)->reg_base - (ch)->device->reg_base) / 0x80)
  42. static int ioat_pending_level = 4;
  43. module_param(ioat_pending_level, int, 0644);
  44. MODULE_PARM_DESC(ioat_pending_level,
  45. "high-water mark for pushing ioat descriptors (default: 4)");
  46. #define RESET_DELAY msecs_to_jiffies(100)
  47. #define WATCHDOG_DELAY round_jiffies(msecs_to_jiffies(2000))
  48. static void ioat_dma_chan_reset_part2(struct work_struct *work);
  49. static void ioat_dma_chan_watchdog(struct work_struct *work);
  50. /*
  51. * workaround for IOAT ver.3.0 null descriptor issue
  52. * (channel returns error when size is 0)
  53. */
  54. #define NULL_DESC_BUFFER_SIZE 1
  55. /* internal functions */
  56. static void ioat_dma_start_null_desc(struct ioat_dma_chan *ioat_chan);
  57. static void ioat_dma_memcpy_cleanup(struct ioat_dma_chan *ioat_chan);
  58. static struct ioat_desc_sw *
  59. ioat1_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan);
  60. static struct ioat_desc_sw *
  61. ioat2_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan);
  62. static inline struct ioat_dma_chan *ioat_lookup_chan_by_index(
  63. struct ioatdma_device *device,
  64. int index)
  65. {
  66. return device->idx[index];
  67. }
  68. /**
  69. * ioat_dma_do_interrupt - handler used for single vector interrupt mode
  70. * @irq: interrupt id
  71. * @data: interrupt data
  72. */
  73. static irqreturn_t ioat_dma_do_interrupt(int irq, void *data)
  74. {
  75. struct ioatdma_device *instance = data;
  76. struct ioat_dma_chan *ioat_chan;
  77. unsigned long attnstatus;
  78. int bit;
  79. u8 intrctrl;
  80. intrctrl = readb(instance->reg_base + IOAT_INTRCTRL_OFFSET);
  81. if (!(intrctrl & IOAT_INTRCTRL_MASTER_INT_EN))
  82. return IRQ_NONE;
  83. if (!(intrctrl & IOAT_INTRCTRL_INT_STATUS)) {
  84. writeb(intrctrl, instance->reg_base + IOAT_INTRCTRL_OFFSET);
  85. return IRQ_NONE;
  86. }
  87. attnstatus = readl(instance->reg_base + IOAT_ATTNSTATUS_OFFSET);
  88. for_each_bit(bit, &attnstatus, BITS_PER_LONG) {
  89. ioat_chan = ioat_lookup_chan_by_index(instance, bit);
  90. tasklet_schedule(&ioat_chan->cleanup_task);
  91. }
  92. writeb(intrctrl, instance->reg_base + IOAT_INTRCTRL_OFFSET);
  93. return IRQ_HANDLED;
  94. }
  95. /**
  96. * ioat_dma_do_interrupt_msix - handler used for vector-per-channel interrupt mode
  97. * @irq: interrupt id
  98. * @data: interrupt data
  99. */
  100. static irqreturn_t ioat_dma_do_interrupt_msix(int irq, void *data)
  101. {
  102. struct ioat_dma_chan *ioat_chan = data;
  103. tasklet_schedule(&ioat_chan->cleanup_task);
  104. return IRQ_HANDLED;
  105. }
  106. static void ioat_dma_cleanup_tasklet(unsigned long data);
  107. /**
  108. * ioat_dma_enumerate_channels - find and initialize the device's channels
  109. * @device: the device to be enumerated
  110. */
  111. static int ioat_dma_enumerate_channels(struct ioatdma_device *device)
  112. {
  113. u8 xfercap_scale;
  114. u32 xfercap;
  115. int i;
  116. struct ioat_dma_chan *ioat_chan;
  117. /*
  118. * IOAT ver.3 workarounds
  119. */
  120. if (device->version == IOAT_VER_3_0) {
  121. u32 chan_err_mask;
  122. u16 dev_id;
  123. u32 dmauncerrsts;
  124. /*
  125. * Write CHANERRMSK_INT with 3E07h to mask out the errors
  126. * that can cause stability issues for IOAT ver.3
  127. */
  128. chan_err_mask = 0x3E07;
  129. pci_write_config_dword(device->pdev,
  130. IOAT_PCI_CHANERRMASK_INT_OFFSET,
  131. chan_err_mask);
  132. /*
  133. * Clear DMAUNCERRSTS Cfg-Reg Parity Error status bit
  134. * (workaround for spurious config parity error after restart)
  135. */
  136. pci_read_config_word(device->pdev,
  137. IOAT_PCI_DEVICE_ID_OFFSET,
  138. &dev_id);
  139. if (dev_id == PCI_DEVICE_ID_INTEL_IOAT_TBG0) {
  140. dmauncerrsts = 0x10;
  141. pci_write_config_dword(device->pdev,
  142. IOAT_PCI_DMAUNCERRSTS_OFFSET,
  143. dmauncerrsts);
  144. }
  145. }
  146. device->common.chancnt = readb(device->reg_base + IOAT_CHANCNT_OFFSET);
  147. xfercap_scale = readb(device->reg_base + IOAT_XFERCAP_OFFSET);
  148. xfercap = (xfercap_scale == 0 ? -1 : (1UL << xfercap_scale));
  149. for (i = 0; i < device->common.chancnt; i++) {
  150. ioat_chan = kzalloc(sizeof(*ioat_chan), GFP_KERNEL);
  151. if (!ioat_chan) {
  152. device->common.chancnt = i;
  153. break;
  154. }
  155. ioat_chan->device = device;
  156. ioat_chan->reg_base = device->reg_base + (0x80 * (i + 1));
  157. ioat_chan->xfercap = xfercap;
  158. ioat_chan->desccount = 0;
  159. INIT_DELAYED_WORK(&ioat_chan->work, ioat_dma_chan_reset_part2);
  160. if (ioat_chan->device->version != IOAT_VER_1_2) {
  161. writel(IOAT_DCACTRL_CMPL_WRITE_ENABLE
  162. | IOAT_DMA_DCA_ANY_CPU,
  163. ioat_chan->reg_base + IOAT_DCACTRL_OFFSET);
  164. }
  165. spin_lock_init(&ioat_chan->cleanup_lock);
  166. spin_lock_init(&ioat_chan->desc_lock);
  167. INIT_LIST_HEAD(&ioat_chan->free_desc);
  168. INIT_LIST_HEAD(&ioat_chan->used_desc);
  169. /* This should be made common somewhere in dmaengine.c */
  170. ioat_chan->common.device = &device->common;
  171. list_add_tail(&ioat_chan->common.device_node,
  172. &device->common.channels);
  173. device->idx[i] = ioat_chan;
  174. tasklet_init(&ioat_chan->cleanup_task,
  175. ioat_dma_cleanup_tasklet,
  176. (unsigned long) ioat_chan);
  177. tasklet_disable(&ioat_chan->cleanup_task);
  178. }
  179. return device->common.chancnt;
  180. }
  181. /**
  182. * ioat_dma_memcpy_issue_pending - push potentially unrecognized appended
  183. * descriptors to hw
  184. * @chan: DMA channel handle
  185. */
  186. static inline void __ioat1_dma_memcpy_issue_pending(
  187. struct ioat_dma_chan *ioat_chan)
  188. {
  189. ioat_chan->pending = 0;
  190. writeb(IOAT_CHANCMD_APPEND, ioat_chan->reg_base + IOAT1_CHANCMD_OFFSET);
  191. }
  192. static void ioat1_dma_memcpy_issue_pending(struct dma_chan *chan)
  193. {
  194. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  195. if (ioat_chan->pending > 0) {
  196. spin_lock_bh(&ioat_chan->desc_lock);
  197. __ioat1_dma_memcpy_issue_pending(ioat_chan);
  198. spin_unlock_bh(&ioat_chan->desc_lock);
  199. }
  200. }
  201. static inline void __ioat2_dma_memcpy_issue_pending(
  202. struct ioat_dma_chan *ioat_chan)
  203. {
  204. ioat_chan->pending = 0;
  205. writew(ioat_chan->dmacount,
  206. ioat_chan->reg_base + IOAT_CHAN_DMACOUNT_OFFSET);
  207. }
  208. static void ioat2_dma_memcpy_issue_pending(struct dma_chan *chan)
  209. {
  210. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  211. if (ioat_chan->pending > 0) {
  212. spin_lock_bh(&ioat_chan->desc_lock);
  213. __ioat2_dma_memcpy_issue_pending(ioat_chan);
  214. spin_unlock_bh(&ioat_chan->desc_lock);
  215. }
  216. }
  217. /**
  218. * ioat_dma_chan_reset_part2 - reinit the channel after a reset
  219. */
  220. static void ioat_dma_chan_reset_part2(struct work_struct *work)
  221. {
  222. struct ioat_dma_chan *ioat_chan =
  223. container_of(work, struct ioat_dma_chan, work.work);
  224. struct ioat_desc_sw *desc;
  225. spin_lock_bh(&ioat_chan->cleanup_lock);
  226. spin_lock_bh(&ioat_chan->desc_lock);
  227. ioat_chan->completion_virt->low = 0;
  228. ioat_chan->completion_virt->high = 0;
  229. ioat_chan->pending = 0;
  230. /*
  231. * count the descriptors waiting, and be sure to do it
  232. * right for both the CB1 line and the CB2 ring
  233. */
  234. ioat_chan->dmacount = 0;
  235. if (ioat_chan->used_desc.prev) {
  236. desc = to_ioat_desc(ioat_chan->used_desc.prev);
  237. do {
  238. ioat_chan->dmacount++;
  239. desc = to_ioat_desc(desc->node.next);
  240. } while (&desc->node != ioat_chan->used_desc.next);
  241. }
  242. /*
  243. * write the new starting descriptor address
  244. * this puts channel engine into ARMED state
  245. */
  246. desc = to_ioat_desc(ioat_chan->used_desc.prev);
  247. switch (ioat_chan->device->version) {
  248. case IOAT_VER_1_2:
  249. writel(((u64) desc->async_tx.phys) & 0x00000000FFFFFFFF,
  250. ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_LOW);
  251. writel(((u64) desc->async_tx.phys) >> 32,
  252. ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_HIGH);
  253. writeb(IOAT_CHANCMD_START, ioat_chan->reg_base
  254. + IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
  255. break;
  256. case IOAT_VER_2_0:
  257. writel(((u64) desc->async_tx.phys) & 0x00000000FFFFFFFF,
  258. ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_LOW);
  259. writel(((u64) desc->async_tx.phys) >> 32,
  260. ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_HIGH);
  261. /* tell the engine to go with what's left to be done */
  262. writew(ioat_chan->dmacount,
  263. ioat_chan->reg_base + IOAT_CHAN_DMACOUNT_OFFSET);
  264. break;
  265. }
  266. dev_err(&ioat_chan->device->pdev->dev,
  267. "chan%d reset - %d descs waiting, %d total desc\n",
  268. chan_num(ioat_chan), ioat_chan->dmacount, ioat_chan->desccount);
  269. spin_unlock_bh(&ioat_chan->desc_lock);
  270. spin_unlock_bh(&ioat_chan->cleanup_lock);
  271. }
  272. /**
  273. * ioat_dma_reset_channel - restart a channel
  274. * @ioat_chan: IOAT DMA channel handle
  275. */
  276. static void ioat_dma_reset_channel(struct ioat_dma_chan *ioat_chan)
  277. {
  278. u32 chansts, chanerr;
  279. if (!ioat_chan->used_desc.prev)
  280. return;
  281. chanerr = readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
  282. chansts = (ioat_chan->completion_virt->low
  283. & IOAT_CHANSTS_DMA_TRANSFER_STATUS);
  284. if (chanerr) {
  285. dev_err(&ioat_chan->device->pdev->dev,
  286. "chan%d, CHANSTS = 0x%08x CHANERR = 0x%04x, clearing\n",
  287. chan_num(ioat_chan), chansts, chanerr);
  288. writel(chanerr, ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
  289. }
  290. /*
  291. * whack it upside the head with a reset
  292. * and wait for things to settle out.
  293. * force the pending count to a really big negative
  294. * to make sure no one forces an issue_pending
  295. * while we're waiting.
  296. */
  297. spin_lock_bh(&ioat_chan->desc_lock);
  298. ioat_chan->pending = INT_MIN;
  299. writeb(IOAT_CHANCMD_RESET,
  300. ioat_chan->reg_base
  301. + IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
  302. spin_unlock_bh(&ioat_chan->desc_lock);
  303. /* schedule the 2nd half instead of sleeping a long time */
  304. schedule_delayed_work(&ioat_chan->work, RESET_DELAY);
  305. }
  306. /**
  307. * ioat_dma_chan_watchdog - watch for stuck channels
  308. */
  309. static void ioat_dma_chan_watchdog(struct work_struct *work)
  310. {
  311. struct ioatdma_device *device =
  312. container_of(work, struct ioatdma_device, work.work);
  313. struct ioat_dma_chan *ioat_chan;
  314. int i;
  315. union {
  316. u64 full;
  317. struct {
  318. u32 low;
  319. u32 high;
  320. };
  321. } completion_hw;
  322. unsigned long compl_desc_addr_hw;
  323. for (i = 0; i < device->common.chancnt; i++) {
  324. ioat_chan = ioat_lookup_chan_by_index(device, i);
  325. if (ioat_chan->device->version == IOAT_VER_1_2
  326. /* have we started processing anything yet */
  327. && ioat_chan->last_completion
  328. /* have we completed any since last watchdog cycle? */
  329. && (ioat_chan->last_completion ==
  330. ioat_chan->watchdog_completion)
  331. /* has TCP stuck on one cookie since last watchdog? */
  332. && (ioat_chan->watchdog_tcp_cookie ==
  333. ioat_chan->watchdog_last_tcp_cookie)
  334. && (ioat_chan->watchdog_tcp_cookie !=
  335. ioat_chan->completed_cookie)
  336. /* is there something in the chain to be processed? */
  337. /* CB1 chain always has at least the last one processed */
  338. && (ioat_chan->used_desc.prev != ioat_chan->used_desc.next)
  339. && ioat_chan->pending == 0) {
  340. /*
  341. * check CHANSTS register for completed
  342. * descriptor address.
  343. * if it is different than completion writeback,
  344. * it is not zero
  345. * and it has changed since the last watchdog
  346. * we can assume that channel
  347. * is still working correctly
  348. * and the problem is in completion writeback.
  349. * update completion writeback
  350. * with actual CHANSTS value
  351. * else
  352. * try resetting the channel
  353. */
  354. completion_hw.low = readl(ioat_chan->reg_base +
  355. IOAT_CHANSTS_OFFSET_LOW(ioat_chan->device->version));
  356. completion_hw.high = readl(ioat_chan->reg_base +
  357. IOAT_CHANSTS_OFFSET_HIGH(ioat_chan->device->version));
  358. #if (BITS_PER_LONG == 64)
  359. compl_desc_addr_hw =
  360. completion_hw.full
  361. & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
  362. #else
  363. compl_desc_addr_hw =
  364. completion_hw.low & IOAT_LOW_COMPLETION_MASK;
  365. #endif
  366. if ((compl_desc_addr_hw != 0)
  367. && (compl_desc_addr_hw != ioat_chan->watchdog_completion)
  368. && (compl_desc_addr_hw != ioat_chan->last_compl_desc_addr_hw)) {
  369. ioat_chan->last_compl_desc_addr_hw = compl_desc_addr_hw;
  370. ioat_chan->completion_virt->low = completion_hw.low;
  371. ioat_chan->completion_virt->high = completion_hw.high;
  372. } else {
  373. ioat_dma_reset_channel(ioat_chan);
  374. ioat_chan->watchdog_completion = 0;
  375. ioat_chan->last_compl_desc_addr_hw = 0;
  376. }
  377. /*
  378. * for version 2.0 if there are descriptors yet to be processed
  379. * and the last completed hasn't changed since the last watchdog
  380. * if they haven't hit the pending level
  381. * issue the pending to push them through
  382. * else
  383. * try resetting the channel
  384. */
  385. } else if (ioat_chan->device->version == IOAT_VER_2_0
  386. && ioat_chan->used_desc.prev
  387. && ioat_chan->last_completion
  388. && ioat_chan->last_completion == ioat_chan->watchdog_completion) {
  389. if (ioat_chan->pending < ioat_pending_level)
  390. ioat2_dma_memcpy_issue_pending(&ioat_chan->common);
  391. else {
  392. ioat_dma_reset_channel(ioat_chan);
  393. ioat_chan->watchdog_completion = 0;
  394. }
  395. } else {
  396. ioat_chan->last_compl_desc_addr_hw = 0;
  397. ioat_chan->watchdog_completion
  398. = ioat_chan->last_completion;
  399. }
  400. ioat_chan->watchdog_last_tcp_cookie =
  401. ioat_chan->watchdog_tcp_cookie;
  402. }
  403. schedule_delayed_work(&device->work, WATCHDOG_DELAY);
  404. }
  405. static dma_cookie_t ioat1_tx_submit(struct dma_async_tx_descriptor *tx)
  406. {
  407. struct ioat_dma_chan *ioat_chan = to_ioat_chan(tx->chan);
  408. struct ioat_desc_sw *first = tx_to_ioat_desc(tx);
  409. struct ioat_desc_sw *prev, *new;
  410. struct ioat_dma_descriptor *hw;
  411. dma_cookie_t cookie;
  412. LIST_HEAD(new_chain);
  413. u32 copy;
  414. size_t len;
  415. dma_addr_t src, dst;
  416. unsigned long orig_flags;
  417. unsigned int desc_count = 0;
  418. /* src and dest and len are stored in the initial descriptor */
  419. len = first->len;
  420. src = first->src;
  421. dst = first->dst;
  422. orig_flags = first->async_tx.flags;
  423. new = first;
  424. spin_lock_bh(&ioat_chan->desc_lock);
  425. prev = to_ioat_desc(ioat_chan->used_desc.prev);
  426. prefetch(prev->hw);
  427. do {
  428. copy = min_t(size_t, len, ioat_chan->xfercap);
  429. async_tx_ack(&new->async_tx);
  430. hw = new->hw;
  431. hw->size = copy;
  432. hw->ctl = 0;
  433. hw->src_addr = src;
  434. hw->dst_addr = dst;
  435. hw->next = 0;
  436. /* chain together the physical address list for the HW */
  437. wmb();
  438. prev->hw->next = (u64) new->async_tx.phys;
  439. len -= copy;
  440. dst += copy;
  441. src += copy;
  442. list_add_tail(&new->node, &new_chain);
  443. desc_count++;
  444. prev = new;
  445. } while (len && (new = ioat1_dma_get_next_descriptor(ioat_chan)));
  446. if (!new) {
  447. dev_err(&ioat_chan->device->pdev->dev,
  448. "tx submit failed\n");
  449. spin_unlock_bh(&ioat_chan->desc_lock);
  450. return -ENOMEM;
  451. }
  452. hw->ctl = IOAT_DMA_DESCRIPTOR_CTL_CP_STS;
  453. if (new->async_tx.callback) {
  454. hw->ctl |= IOAT_DMA_DESCRIPTOR_CTL_INT_GN;
  455. if (first != new) {
  456. /* move callback into to last desc */
  457. new->async_tx.callback = first->async_tx.callback;
  458. new->async_tx.callback_param
  459. = first->async_tx.callback_param;
  460. first->async_tx.callback = NULL;
  461. first->async_tx.callback_param = NULL;
  462. }
  463. }
  464. new->tx_cnt = desc_count;
  465. new->async_tx.flags = orig_flags; /* client is in control of this ack */
  466. /* store the original values for use in later cleanup */
  467. if (new != first) {
  468. new->src = first->src;
  469. new->dst = first->dst;
  470. new->len = first->len;
  471. }
  472. /* cookie incr and addition to used_list must be atomic */
  473. cookie = ioat_chan->common.cookie;
  474. cookie++;
  475. if (cookie < 0)
  476. cookie = 1;
  477. ioat_chan->common.cookie = new->async_tx.cookie = cookie;
  478. /* write address into NextDescriptor field of last desc in chain */
  479. to_ioat_desc(ioat_chan->used_desc.prev)->hw->next =
  480. first->async_tx.phys;
  481. list_splice_tail(&new_chain, &ioat_chan->used_desc);
  482. ioat_chan->dmacount += desc_count;
  483. ioat_chan->pending += desc_count;
  484. if (ioat_chan->pending >= ioat_pending_level)
  485. __ioat1_dma_memcpy_issue_pending(ioat_chan);
  486. spin_unlock_bh(&ioat_chan->desc_lock);
  487. return cookie;
  488. }
  489. static dma_cookie_t ioat2_tx_submit(struct dma_async_tx_descriptor *tx)
  490. {
  491. struct ioat_dma_chan *ioat_chan = to_ioat_chan(tx->chan);
  492. struct ioat_desc_sw *first = tx_to_ioat_desc(tx);
  493. struct ioat_desc_sw *new;
  494. struct ioat_dma_descriptor *hw;
  495. dma_cookie_t cookie;
  496. u32 copy;
  497. size_t len;
  498. dma_addr_t src, dst;
  499. unsigned long orig_flags;
  500. unsigned int desc_count = 0;
  501. /* src and dest and len are stored in the initial descriptor */
  502. len = first->len;
  503. src = first->src;
  504. dst = first->dst;
  505. orig_flags = first->async_tx.flags;
  506. new = first;
  507. /*
  508. * ioat_chan->desc_lock is still in force in version 2 path
  509. * it gets unlocked at end of this function
  510. */
  511. do {
  512. copy = min_t(size_t, len, ioat_chan->xfercap);
  513. async_tx_ack(&new->async_tx);
  514. hw = new->hw;
  515. hw->size = copy;
  516. hw->ctl = 0;
  517. hw->src_addr = src;
  518. hw->dst_addr = dst;
  519. len -= copy;
  520. dst += copy;
  521. src += copy;
  522. desc_count++;
  523. } while (len && (new = ioat2_dma_get_next_descriptor(ioat_chan)));
  524. if (!new) {
  525. dev_err(&ioat_chan->device->pdev->dev,
  526. "tx submit failed\n");
  527. spin_unlock_bh(&ioat_chan->desc_lock);
  528. return -ENOMEM;
  529. }
  530. hw->ctl |= IOAT_DMA_DESCRIPTOR_CTL_CP_STS;
  531. if (new->async_tx.callback) {
  532. hw->ctl |= IOAT_DMA_DESCRIPTOR_CTL_INT_GN;
  533. if (first != new) {
  534. /* move callback into to last desc */
  535. new->async_tx.callback = first->async_tx.callback;
  536. new->async_tx.callback_param
  537. = first->async_tx.callback_param;
  538. first->async_tx.callback = NULL;
  539. first->async_tx.callback_param = NULL;
  540. }
  541. }
  542. new->tx_cnt = desc_count;
  543. new->async_tx.flags = orig_flags; /* client is in control of this ack */
  544. /* store the original values for use in later cleanup */
  545. if (new != first) {
  546. new->src = first->src;
  547. new->dst = first->dst;
  548. new->len = first->len;
  549. }
  550. /* cookie incr and addition to used_list must be atomic */
  551. cookie = ioat_chan->common.cookie;
  552. cookie++;
  553. if (cookie < 0)
  554. cookie = 1;
  555. ioat_chan->common.cookie = new->async_tx.cookie = cookie;
  556. ioat_chan->dmacount += desc_count;
  557. ioat_chan->pending += desc_count;
  558. if (ioat_chan->pending >= ioat_pending_level)
  559. __ioat2_dma_memcpy_issue_pending(ioat_chan);
  560. spin_unlock_bh(&ioat_chan->desc_lock);
  561. return cookie;
  562. }
  563. /**
  564. * ioat_dma_alloc_descriptor - allocate and return a sw and hw descriptor pair
  565. * @ioat_chan: the channel supplying the memory pool for the descriptors
  566. * @flags: allocation flags
  567. */
  568. static struct ioat_desc_sw *ioat_dma_alloc_descriptor(
  569. struct ioat_dma_chan *ioat_chan,
  570. gfp_t flags)
  571. {
  572. struct ioat_dma_descriptor *desc;
  573. struct ioat_desc_sw *desc_sw;
  574. struct ioatdma_device *ioatdma_device;
  575. dma_addr_t phys;
  576. ioatdma_device = to_ioatdma_device(ioat_chan->common.device);
  577. desc = pci_pool_alloc(ioatdma_device->dma_pool, flags, &phys);
  578. if (unlikely(!desc))
  579. return NULL;
  580. desc_sw = kzalloc(sizeof(*desc_sw), flags);
  581. if (unlikely(!desc_sw)) {
  582. pci_pool_free(ioatdma_device->dma_pool, desc, phys);
  583. return NULL;
  584. }
  585. memset(desc, 0, sizeof(*desc));
  586. dma_async_tx_descriptor_init(&desc_sw->async_tx, &ioat_chan->common);
  587. switch (ioat_chan->device->version) {
  588. case IOAT_VER_1_2:
  589. desc_sw->async_tx.tx_submit = ioat1_tx_submit;
  590. break;
  591. case IOAT_VER_2_0:
  592. case IOAT_VER_3_0:
  593. desc_sw->async_tx.tx_submit = ioat2_tx_submit;
  594. break;
  595. }
  596. INIT_LIST_HEAD(&desc_sw->async_tx.tx_list);
  597. desc_sw->hw = desc;
  598. desc_sw->async_tx.phys = phys;
  599. return desc_sw;
  600. }
  601. static int ioat_initial_desc_count = 256;
  602. module_param(ioat_initial_desc_count, int, 0644);
  603. MODULE_PARM_DESC(ioat_initial_desc_count,
  604. "initial descriptors per channel (default: 256)");
  605. /**
  606. * ioat2_dma_massage_chan_desc - link the descriptors into a circle
  607. * @ioat_chan: the channel to be massaged
  608. */
  609. static void ioat2_dma_massage_chan_desc(struct ioat_dma_chan *ioat_chan)
  610. {
  611. struct ioat_desc_sw *desc, *_desc;
  612. /* setup used_desc */
  613. ioat_chan->used_desc.next = ioat_chan->free_desc.next;
  614. ioat_chan->used_desc.prev = NULL;
  615. /* pull free_desc out of the circle so that every node is a hw
  616. * descriptor, but leave it pointing to the list
  617. */
  618. ioat_chan->free_desc.prev->next = ioat_chan->free_desc.next;
  619. ioat_chan->free_desc.next->prev = ioat_chan->free_desc.prev;
  620. /* circle link the hw descriptors */
  621. desc = to_ioat_desc(ioat_chan->free_desc.next);
  622. desc->hw->next = to_ioat_desc(desc->node.next)->async_tx.phys;
  623. list_for_each_entry_safe(desc, _desc, ioat_chan->free_desc.next, node) {
  624. desc->hw->next = to_ioat_desc(desc->node.next)->async_tx.phys;
  625. }
  626. }
  627. /**
  628. * ioat_dma_alloc_chan_resources - returns the number of allocated descriptors
  629. * @chan: the channel to be filled out
  630. */
  631. static int ioat_dma_alloc_chan_resources(struct dma_chan *chan,
  632. struct dma_client *client)
  633. {
  634. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  635. struct ioat_desc_sw *desc;
  636. u16 chanctrl;
  637. u32 chanerr;
  638. int i;
  639. LIST_HEAD(tmp_list);
  640. /* have we already been set up? */
  641. if (!list_empty(&ioat_chan->free_desc))
  642. return ioat_chan->desccount;
  643. /* Setup register to interrupt and write completion status on error */
  644. chanctrl = IOAT_CHANCTRL_ERR_INT_EN |
  645. IOAT_CHANCTRL_ANY_ERR_ABORT_EN |
  646. IOAT_CHANCTRL_ERR_COMPLETION_EN;
  647. writew(chanctrl, ioat_chan->reg_base + IOAT_CHANCTRL_OFFSET);
  648. chanerr = readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
  649. if (chanerr) {
  650. dev_err(&ioat_chan->device->pdev->dev,
  651. "CHANERR = %x, clearing\n", chanerr);
  652. writel(chanerr, ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
  653. }
  654. /* Allocate descriptors */
  655. for (i = 0; i < ioat_initial_desc_count; i++) {
  656. desc = ioat_dma_alloc_descriptor(ioat_chan, GFP_KERNEL);
  657. if (!desc) {
  658. dev_err(&ioat_chan->device->pdev->dev,
  659. "Only %d initial descriptors\n", i);
  660. break;
  661. }
  662. list_add_tail(&desc->node, &tmp_list);
  663. }
  664. spin_lock_bh(&ioat_chan->desc_lock);
  665. ioat_chan->desccount = i;
  666. list_splice(&tmp_list, &ioat_chan->free_desc);
  667. if (ioat_chan->device->version != IOAT_VER_1_2)
  668. ioat2_dma_massage_chan_desc(ioat_chan);
  669. spin_unlock_bh(&ioat_chan->desc_lock);
  670. /* allocate a completion writeback area */
  671. /* doing 2 32bit writes to mmio since 1 64b write doesn't work */
  672. ioat_chan->completion_virt =
  673. pci_pool_alloc(ioat_chan->device->completion_pool,
  674. GFP_KERNEL,
  675. &ioat_chan->completion_addr);
  676. memset(ioat_chan->completion_virt, 0,
  677. sizeof(*ioat_chan->completion_virt));
  678. writel(((u64) ioat_chan->completion_addr) & 0x00000000FFFFFFFF,
  679. ioat_chan->reg_base + IOAT_CHANCMP_OFFSET_LOW);
  680. writel(((u64) ioat_chan->completion_addr) >> 32,
  681. ioat_chan->reg_base + IOAT_CHANCMP_OFFSET_HIGH);
  682. tasklet_enable(&ioat_chan->cleanup_task);
  683. ioat_dma_start_null_desc(ioat_chan); /* give chain to dma device */
  684. return ioat_chan->desccount;
  685. }
  686. /**
  687. * ioat_dma_free_chan_resources - release all the descriptors
  688. * @chan: the channel to be cleaned
  689. */
  690. static void ioat_dma_free_chan_resources(struct dma_chan *chan)
  691. {
  692. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  693. struct ioatdma_device *ioatdma_device = to_ioatdma_device(chan->device);
  694. struct ioat_desc_sw *desc, *_desc;
  695. int in_use_descs = 0;
  696. tasklet_disable(&ioat_chan->cleanup_task);
  697. ioat_dma_memcpy_cleanup(ioat_chan);
  698. /* Delay 100ms after reset to allow internal DMA logic to quiesce
  699. * before removing DMA descriptor resources.
  700. */
  701. writeb(IOAT_CHANCMD_RESET,
  702. ioat_chan->reg_base
  703. + IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
  704. mdelay(100);
  705. spin_lock_bh(&ioat_chan->desc_lock);
  706. switch (ioat_chan->device->version) {
  707. case IOAT_VER_1_2:
  708. list_for_each_entry_safe(desc, _desc,
  709. &ioat_chan->used_desc, node) {
  710. in_use_descs++;
  711. list_del(&desc->node);
  712. pci_pool_free(ioatdma_device->dma_pool, desc->hw,
  713. desc->async_tx.phys);
  714. kfree(desc);
  715. }
  716. list_for_each_entry_safe(desc, _desc,
  717. &ioat_chan->free_desc, node) {
  718. list_del(&desc->node);
  719. pci_pool_free(ioatdma_device->dma_pool, desc->hw,
  720. desc->async_tx.phys);
  721. kfree(desc);
  722. }
  723. break;
  724. case IOAT_VER_2_0:
  725. case IOAT_VER_3_0:
  726. list_for_each_entry_safe(desc, _desc,
  727. ioat_chan->free_desc.next, node) {
  728. list_del(&desc->node);
  729. pci_pool_free(ioatdma_device->dma_pool, desc->hw,
  730. desc->async_tx.phys);
  731. kfree(desc);
  732. }
  733. desc = to_ioat_desc(ioat_chan->free_desc.next);
  734. pci_pool_free(ioatdma_device->dma_pool, desc->hw,
  735. desc->async_tx.phys);
  736. kfree(desc);
  737. INIT_LIST_HEAD(&ioat_chan->free_desc);
  738. INIT_LIST_HEAD(&ioat_chan->used_desc);
  739. break;
  740. }
  741. spin_unlock_bh(&ioat_chan->desc_lock);
  742. pci_pool_free(ioatdma_device->completion_pool,
  743. ioat_chan->completion_virt,
  744. ioat_chan->completion_addr);
  745. /* one is ok since we left it on there on purpose */
  746. if (in_use_descs > 1)
  747. dev_err(&ioat_chan->device->pdev->dev,
  748. "Freeing %d in use descriptors!\n",
  749. in_use_descs - 1);
  750. ioat_chan->last_completion = ioat_chan->completion_addr = 0;
  751. ioat_chan->pending = 0;
  752. ioat_chan->dmacount = 0;
  753. ioat_chan->watchdog_completion = 0;
  754. ioat_chan->last_compl_desc_addr_hw = 0;
  755. ioat_chan->watchdog_tcp_cookie =
  756. ioat_chan->watchdog_last_tcp_cookie = 0;
  757. }
  758. /**
  759. * ioat_dma_get_next_descriptor - return the next available descriptor
  760. * @ioat_chan: IOAT DMA channel handle
  761. *
  762. * Gets the next descriptor from the chain, and must be called with the
  763. * channel's desc_lock held. Allocates more descriptors if the channel
  764. * has run out.
  765. */
  766. static struct ioat_desc_sw *
  767. ioat1_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan)
  768. {
  769. struct ioat_desc_sw *new;
  770. if (!list_empty(&ioat_chan->free_desc)) {
  771. new = to_ioat_desc(ioat_chan->free_desc.next);
  772. list_del(&new->node);
  773. } else {
  774. /* try to get another desc */
  775. new = ioat_dma_alloc_descriptor(ioat_chan, GFP_ATOMIC);
  776. if (!new) {
  777. dev_err(&ioat_chan->device->pdev->dev,
  778. "alloc failed\n");
  779. return NULL;
  780. }
  781. }
  782. prefetch(new->hw);
  783. return new;
  784. }
  785. static struct ioat_desc_sw *
  786. ioat2_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan)
  787. {
  788. struct ioat_desc_sw *new;
  789. /*
  790. * used.prev points to where to start processing
  791. * used.next points to next free descriptor
  792. * if used.prev == NULL, there are none waiting to be processed
  793. * if used.next == used.prev.prev, there is only one free descriptor,
  794. * and we need to use it to as a noop descriptor before
  795. * linking in a new set of descriptors, since the device
  796. * has probably already read the pointer to it
  797. */
  798. if (ioat_chan->used_desc.prev &&
  799. ioat_chan->used_desc.next == ioat_chan->used_desc.prev->prev) {
  800. struct ioat_desc_sw *desc;
  801. struct ioat_desc_sw *noop_desc;
  802. int i;
  803. /* set up the noop descriptor */
  804. noop_desc = to_ioat_desc(ioat_chan->used_desc.next);
  805. /* set size to non-zero value (channel returns error when size is 0) */
  806. noop_desc->hw->size = NULL_DESC_BUFFER_SIZE;
  807. noop_desc->hw->ctl = IOAT_DMA_DESCRIPTOR_NUL;
  808. noop_desc->hw->src_addr = 0;
  809. noop_desc->hw->dst_addr = 0;
  810. ioat_chan->used_desc.next = ioat_chan->used_desc.next->next;
  811. ioat_chan->pending++;
  812. ioat_chan->dmacount++;
  813. /* try to get a few more descriptors */
  814. for (i = 16; i; i--) {
  815. desc = ioat_dma_alloc_descriptor(ioat_chan, GFP_ATOMIC);
  816. if (!desc) {
  817. dev_err(&ioat_chan->device->pdev->dev,
  818. "alloc failed\n");
  819. break;
  820. }
  821. list_add_tail(&desc->node, ioat_chan->used_desc.next);
  822. desc->hw->next
  823. = to_ioat_desc(desc->node.next)->async_tx.phys;
  824. to_ioat_desc(desc->node.prev)->hw->next
  825. = desc->async_tx.phys;
  826. ioat_chan->desccount++;
  827. }
  828. ioat_chan->used_desc.next = noop_desc->node.next;
  829. }
  830. new = to_ioat_desc(ioat_chan->used_desc.next);
  831. prefetch(new);
  832. ioat_chan->used_desc.next = new->node.next;
  833. if (ioat_chan->used_desc.prev == NULL)
  834. ioat_chan->used_desc.prev = &new->node;
  835. prefetch(new->hw);
  836. return new;
  837. }
  838. static struct ioat_desc_sw *ioat_dma_get_next_descriptor(
  839. struct ioat_dma_chan *ioat_chan)
  840. {
  841. if (!ioat_chan)
  842. return NULL;
  843. switch (ioat_chan->device->version) {
  844. case IOAT_VER_1_2:
  845. return ioat1_dma_get_next_descriptor(ioat_chan);
  846. case IOAT_VER_2_0:
  847. case IOAT_VER_3_0:
  848. return ioat2_dma_get_next_descriptor(ioat_chan);
  849. }
  850. return NULL;
  851. }
  852. static struct dma_async_tx_descriptor *ioat1_dma_prep_memcpy(
  853. struct dma_chan *chan,
  854. dma_addr_t dma_dest,
  855. dma_addr_t dma_src,
  856. size_t len,
  857. unsigned long flags)
  858. {
  859. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  860. struct ioat_desc_sw *new;
  861. spin_lock_bh(&ioat_chan->desc_lock);
  862. new = ioat_dma_get_next_descriptor(ioat_chan);
  863. spin_unlock_bh(&ioat_chan->desc_lock);
  864. if (new) {
  865. new->len = len;
  866. new->dst = dma_dest;
  867. new->src = dma_src;
  868. new->async_tx.flags = flags;
  869. return &new->async_tx;
  870. } else {
  871. dev_err(&ioat_chan->device->pdev->dev,
  872. "chan%d - get_next_desc failed: %d descs waiting, %d total desc\n",
  873. chan_num(ioat_chan), ioat_chan->dmacount, ioat_chan->desccount);
  874. return NULL;
  875. }
  876. }
  877. static struct dma_async_tx_descriptor *ioat2_dma_prep_memcpy(
  878. struct dma_chan *chan,
  879. dma_addr_t dma_dest,
  880. dma_addr_t dma_src,
  881. size_t len,
  882. unsigned long flags)
  883. {
  884. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  885. struct ioat_desc_sw *new;
  886. spin_lock_bh(&ioat_chan->desc_lock);
  887. new = ioat2_dma_get_next_descriptor(ioat_chan);
  888. /*
  889. * leave ioat_chan->desc_lock set in ioat 2 path
  890. * it will get unlocked at end of tx_submit
  891. */
  892. if (new) {
  893. new->len = len;
  894. new->dst = dma_dest;
  895. new->src = dma_src;
  896. new->async_tx.flags = flags;
  897. return &new->async_tx;
  898. } else {
  899. spin_unlock_bh(&ioat_chan->desc_lock);
  900. dev_err(&ioat_chan->device->pdev->dev,
  901. "chan%d - get_next_desc failed: %d descs waiting, %d total desc\n",
  902. chan_num(ioat_chan), ioat_chan->dmacount, ioat_chan->desccount);
  903. return NULL;
  904. }
  905. }
  906. static void ioat_dma_cleanup_tasklet(unsigned long data)
  907. {
  908. struct ioat_dma_chan *chan = (void *)data;
  909. ioat_dma_memcpy_cleanup(chan);
  910. writew(IOAT_CHANCTRL_INT_DISABLE,
  911. chan->reg_base + IOAT_CHANCTRL_OFFSET);
  912. }
  913. static void
  914. ioat_dma_unmap(struct ioat_dma_chan *ioat_chan, struct ioat_desc_sw *desc)
  915. {
  916. /*
  917. * yes we are unmapping both _page and _single
  918. * alloc'd regions with unmap_page. Is this
  919. * *really* that bad?
  920. */
  921. if (!(desc->async_tx.flags & DMA_COMPL_SKIP_DEST_UNMAP))
  922. pci_unmap_page(ioat_chan->device->pdev,
  923. pci_unmap_addr(desc, dst),
  924. pci_unmap_len(desc, len),
  925. PCI_DMA_FROMDEVICE);
  926. if (!(desc->async_tx.flags & DMA_COMPL_SKIP_SRC_UNMAP))
  927. pci_unmap_page(ioat_chan->device->pdev,
  928. pci_unmap_addr(desc, src),
  929. pci_unmap_len(desc, len),
  930. PCI_DMA_TODEVICE);
  931. }
  932. /**
  933. * ioat_dma_memcpy_cleanup - cleanup up finished descriptors
  934. * @chan: ioat channel to be cleaned up
  935. */
  936. static void ioat_dma_memcpy_cleanup(struct ioat_dma_chan *ioat_chan)
  937. {
  938. unsigned long phys_complete;
  939. struct ioat_desc_sw *desc, *_desc;
  940. dma_cookie_t cookie = 0;
  941. unsigned long desc_phys;
  942. struct ioat_desc_sw *latest_desc;
  943. prefetch(ioat_chan->completion_virt);
  944. if (!spin_trylock_bh(&ioat_chan->cleanup_lock))
  945. return;
  946. /* The completion writeback can happen at any time,
  947. so reads by the driver need to be atomic operations
  948. The descriptor physical addresses are limited to 32-bits
  949. when the CPU can only do a 32-bit mov */
  950. #if (BITS_PER_LONG == 64)
  951. phys_complete =
  952. ioat_chan->completion_virt->full
  953. & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
  954. #else
  955. phys_complete =
  956. ioat_chan->completion_virt->low & IOAT_LOW_COMPLETION_MASK;
  957. #endif
  958. if ((ioat_chan->completion_virt->full
  959. & IOAT_CHANSTS_DMA_TRANSFER_STATUS) ==
  960. IOAT_CHANSTS_DMA_TRANSFER_STATUS_HALTED) {
  961. dev_err(&ioat_chan->device->pdev->dev,
  962. "Channel halted, chanerr = %x\n",
  963. readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET));
  964. /* TODO do something to salvage the situation */
  965. }
  966. if (phys_complete == ioat_chan->last_completion) {
  967. spin_unlock_bh(&ioat_chan->cleanup_lock);
  968. /*
  969. * perhaps we're stuck so hard that the watchdog can't go off?
  970. * try to catch it after 2 seconds
  971. */
  972. if (ioat_chan->device->version != IOAT_VER_3_0) {
  973. if (time_after(jiffies,
  974. ioat_chan->last_completion_time + HZ*WATCHDOG_DELAY)) {
  975. ioat_dma_chan_watchdog(&(ioat_chan->device->work.work));
  976. ioat_chan->last_completion_time = jiffies;
  977. }
  978. }
  979. return;
  980. }
  981. ioat_chan->last_completion_time = jiffies;
  982. cookie = 0;
  983. if (!spin_trylock_bh(&ioat_chan->desc_lock)) {
  984. spin_unlock_bh(&ioat_chan->cleanup_lock);
  985. return;
  986. }
  987. switch (ioat_chan->device->version) {
  988. case IOAT_VER_1_2:
  989. list_for_each_entry_safe(desc, _desc,
  990. &ioat_chan->used_desc, node) {
  991. /*
  992. * Incoming DMA requests may use multiple descriptors,
  993. * due to exceeding xfercap, perhaps. If so, only the
  994. * last one will have a cookie, and require unmapping.
  995. */
  996. if (desc->async_tx.cookie) {
  997. cookie = desc->async_tx.cookie;
  998. ioat_dma_unmap(ioat_chan, desc);
  999. if (desc->async_tx.callback) {
  1000. desc->async_tx.callback(desc->async_tx.callback_param);
  1001. desc->async_tx.callback = NULL;
  1002. }
  1003. }
  1004. if (desc->async_tx.phys != phys_complete) {
  1005. /*
  1006. * a completed entry, but not the last, so clean
  1007. * up if the client is done with the descriptor
  1008. */
  1009. if (async_tx_test_ack(&desc->async_tx)) {
  1010. list_del(&desc->node);
  1011. list_add_tail(&desc->node,
  1012. &ioat_chan->free_desc);
  1013. } else
  1014. desc->async_tx.cookie = 0;
  1015. } else {
  1016. /*
  1017. * last used desc. Do not remove, so we can
  1018. * append from it, but don't look at it next
  1019. * time, either
  1020. */
  1021. desc->async_tx.cookie = 0;
  1022. /* TODO check status bits? */
  1023. break;
  1024. }
  1025. }
  1026. break;
  1027. case IOAT_VER_2_0:
  1028. case IOAT_VER_3_0:
  1029. /* has some other thread has already cleaned up? */
  1030. if (ioat_chan->used_desc.prev == NULL)
  1031. break;
  1032. /* work backwards to find latest finished desc */
  1033. desc = to_ioat_desc(ioat_chan->used_desc.next);
  1034. latest_desc = NULL;
  1035. do {
  1036. desc = to_ioat_desc(desc->node.prev);
  1037. desc_phys = (unsigned long)desc->async_tx.phys
  1038. & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
  1039. if (desc_phys == phys_complete) {
  1040. latest_desc = desc;
  1041. break;
  1042. }
  1043. } while (&desc->node != ioat_chan->used_desc.prev);
  1044. if (latest_desc != NULL) {
  1045. /* work forwards to clear finished descriptors */
  1046. for (desc = to_ioat_desc(ioat_chan->used_desc.prev);
  1047. &desc->node != latest_desc->node.next &&
  1048. &desc->node != ioat_chan->used_desc.next;
  1049. desc = to_ioat_desc(desc->node.next)) {
  1050. if (desc->async_tx.cookie) {
  1051. cookie = desc->async_tx.cookie;
  1052. desc->async_tx.cookie = 0;
  1053. ioat_dma_unmap(ioat_chan, desc);
  1054. if (desc->async_tx.callback) {
  1055. desc->async_tx.callback(desc->async_tx.callback_param);
  1056. desc->async_tx.callback = NULL;
  1057. }
  1058. }
  1059. }
  1060. /* move used.prev up beyond those that are finished */
  1061. if (&desc->node == ioat_chan->used_desc.next)
  1062. ioat_chan->used_desc.prev = NULL;
  1063. else
  1064. ioat_chan->used_desc.prev = &desc->node;
  1065. }
  1066. break;
  1067. }
  1068. spin_unlock_bh(&ioat_chan->desc_lock);
  1069. ioat_chan->last_completion = phys_complete;
  1070. if (cookie != 0)
  1071. ioat_chan->completed_cookie = cookie;
  1072. spin_unlock_bh(&ioat_chan->cleanup_lock);
  1073. }
  1074. /**
  1075. * ioat_dma_is_complete - poll the status of a IOAT DMA transaction
  1076. * @chan: IOAT DMA channel handle
  1077. * @cookie: DMA transaction identifier
  1078. * @done: if not %NULL, updated with last completed transaction
  1079. * @used: if not %NULL, updated with last used transaction
  1080. */
  1081. static enum dma_status ioat_dma_is_complete(struct dma_chan *chan,
  1082. dma_cookie_t cookie,
  1083. dma_cookie_t *done,
  1084. dma_cookie_t *used)
  1085. {
  1086. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  1087. dma_cookie_t last_used;
  1088. dma_cookie_t last_complete;
  1089. enum dma_status ret;
  1090. last_used = chan->cookie;
  1091. last_complete = ioat_chan->completed_cookie;
  1092. ioat_chan->watchdog_tcp_cookie = cookie;
  1093. if (done)
  1094. *done = last_complete;
  1095. if (used)
  1096. *used = last_used;
  1097. ret = dma_async_is_complete(cookie, last_complete, last_used);
  1098. if (ret == DMA_SUCCESS)
  1099. return ret;
  1100. ioat_dma_memcpy_cleanup(ioat_chan);
  1101. last_used = chan->cookie;
  1102. last_complete = ioat_chan->completed_cookie;
  1103. if (done)
  1104. *done = last_complete;
  1105. if (used)
  1106. *used = last_used;
  1107. return dma_async_is_complete(cookie, last_complete, last_used);
  1108. }
  1109. static void ioat_dma_start_null_desc(struct ioat_dma_chan *ioat_chan)
  1110. {
  1111. struct ioat_desc_sw *desc;
  1112. spin_lock_bh(&ioat_chan->desc_lock);
  1113. desc = ioat_dma_get_next_descriptor(ioat_chan);
  1114. if (!desc) {
  1115. dev_err(&ioat_chan->device->pdev->dev,
  1116. "Unable to start null desc - get next desc failed\n");
  1117. spin_unlock_bh(&ioat_chan->desc_lock);
  1118. return;
  1119. }
  1120. desc->hw->ctl = IOAT_DMA_DESCRIPTOR_NUL
  1121. | IOAT_DMA_DESCRIPTOR_CTL_INT_GN
  1122. | IOAT_DMA_DESCRIPTOR_CTL_CP_STS;
  1123. /* set size to non-zero value (channel returns error when size is 0) */
  1124. desc->hw->size = NULL_DESC_BUFFER_SIZE;
  1125. desc->hw->src_addr = 0;
  1126. desc->hw->dst_addr = 0;
  1127. async_tx_ack(&desc->async_tx);
  1128. switch (ioat_chan->device->version) {
  1129. case IOAT_VER_1_2:
  1130. desc->hw->next = 0;
  1131. list_add_tail(&desc->node, &ioat_chan->used_desc);
  1132. writel(((u64) desc->async_tx.phys) & 0x00000000FFFFFFFF,
  1133. ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_LOW);
  1134. writel(((u64) desc->async_tx.phys) >> 32,
  1135. ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_HIGH);
  1136. writeb(IOAT_CHANCMD_START, ioat_chan->reg_base
  1137. + IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
  1138. break;
  1139. case IOAT_VER_2_0:
  1140. case IOAT_VER_3_0:
  1141. writel(((u64) desc->async_tx.phys) & 0x00000000FFFFFFFF,
  1142. ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_LOW);
  1143. writel(((u64) desc->async_tx.phys) >> 32,
  1144. ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_HIGH);
  1145. ioat_chan->dmacount++;
  1146. __ioat2_dma_memcpy_issue_pending(ioat_chan);
  1147. break;
  1148. }
  1149. spin_unlock_bh(&ioat_chan->desc_lock);
  1150. }
  1151. /*
  1152. * Perform a IOAT transaction to verify the HW works.
  1153. */
  1154. #define IOAT_TEST_SIZE 2000
  1155. static void ioat_dma_test_callback(void *dma_async_param)
  1156. {
  1157. printk(KERN_ERR "ioatdma: ioat_dma_test_callback(%p)\n",
  1158. dma_async_param);
  1159. }
  1160. /**
  1161. * ioat_dma_self_test - Perform a IOAT transaction to verify the HW works.
  1162. * @device: device to be tested
  1163. */
  1164. static int ioat_dma_self_test(struct ioatdma_device *device)
  1165. {
  1166. int i;
  1167. u8 *src;
  1168. u8 *dest;
  1169. struct dma_chan *dma_chan;
  1170. struct dma_async_tx_descriptor *tx;
  1171. dma_addr_t dma_dest, dma_src;
  1172. dma_cookie_t cookie;
  1173. int err = 0;
  1174. src = kzalloc(sizeof(u8) * IOAT_TEST_SIZE, GFP_KERNEL);
  1175. if (!src)
  1176. return -ENOMEM;
  1177. dest = kzalloc(sizeof(u8) * IOAT_TEST_SIZE, GFP_KERNEL);
  1178. if (!dest) {
  1179. kfree(src);
  1180. return -ENOMEM;
  1181. }
  1182. /* Fill in src buffer */
  1183. for (i = 0; i < IOAT_TEST_SIZE; i++)
  1184. src[i] = (u8)i;
  1185. /* Start copy, using first DMA channel */
  1186. dma_chan = container_of(device->common.channels.next,
  1187. struct dma_chan,
  1188. device_node);
  1189. if (device->common.device_alloc_chan_resources(dma_chan, NULL) < 1) {
  1190. dev_err(&device->pdev->dev,
  1191. "selftest cannot allocate chan resource\n");
  1192. err = -ENODEV;
  1193. goto out;
  1194. }
  1195. dma_src = dma_map_single(dma_chan->device->dev, src, IOAT_TEST_SIZE,
  1196. DMA_TO_DEVICE);
  1197. dma_dest = dma_map_single(dma_chan->device->dev, dest, IOAT_TEST_SIZE,
  1198. DMA_FROM_DEVICE);
  1199. tx = device->common.device_prep_dma_memcpy(dma_chan, dma_dest, dma_src,
  1200. IOAT_TEST_SIZE, 0);
  1201. if (!tx) {
  1202. dev_err(&device->pdev->dev,
  1203. "Self-test prep failed, disabling\n");
  1204. err = -ENODEV;
  1205. goto free_resources;
  1206. }
  1207. async_tx_ack(tx);
  1208. tx->callback = ioat_dma_test_callback;
  1209. tx->callback_param = (void *)0x8086;
  1210. cookie = tx->tx_submit(tx);
  1211. if (cookie < 0) {
  1212. dev_err(&device->pdev->dev,
  1213. "Self-test setup failed, disabling\n");
  1214. err = -ENODEV;
  1215. goto free_resources;
  1216. }
  1217. device->common.device_issue_pending(dma_chan);
  1218. msleep(1);
  1219. if (device->common.device_is_tx_complete(dma_chan, cookie, NULL, NULL)
  1220. != DMA_SUCCESS) {
  1221. dev_err(&device->pdev->dev,
  1222. "Self-test copy timed out, disabling\n");
  1223. err = -ENODEV;
  1224. goto free_resources;
  1225. }
  1226. if (memcmp(src, dest, IOAT_TEST_SIZE)) {
  1227. dev_err(&device->pdev->dev,
  1228. "Self-test copy failed compare, disabling\n");
  1229. err = -ENODEV;
  1230. goto free_resources;
  1231. }
  1232. free_resources:
  1233. device->common.device_free_chan_resources(dma_chan);
  1234. out:
  1235. kfree(src);
  1236. kfree(dest);
  1237. return err;
  1238. }
  1239. static char ioat_interrupt_style[32] = "msix";
  1240. module_param_string(ioat_interrupt_style, ioat_interrupt_style,
  1241. sizeof(ioat_interrupt_style), 0644);
  1242. MODULE_PARM_DESC(ioat_interrupt_style,
  1243. "set ioat interrupt style: msix (default), "
  1244. "msix-single-vector, msi, intx)");
  1245. /**
  1246. * ioat_dma_setup_interrupts - setup interrupt handler
  1247. * @device: ioat device
  1248. */
  1249. static int ioat_dma_setup_interrupts(struct ioatdma_device *device)
  1250. {
  1251. struct ioat_dma_chan *ioat_chan;
  1252. int err, i, j, msixcnt;
  1253. u8 intrctrl = 0;
  1254. if (!strcmp(ioat_interrupt_style, "msix"))
  1255. goto msix;
  1256. if (!strcmp(ioat_interrupt_style, "msix-single-vector"))
  1257. goto msix_single_vector;
  1258. if (!strcmp(ioat_interrupt_style, "msi"))
  1259. goto msi;
  1260. if (!strcmp(ioat_interrupt_style, "intx"))
  1261. goto intx;
  1262. dev_err(&device->pdev->dev, "invalid ioat_interrupt_style %s\n",
  1263. ioat_interrupt_style);
  1264. goto err_no_irq;
  1265. msix:
  1266. /* The number of MSI-X vectors should equal the number of channels */
  1267. msixcnt = device->common.chancnt;
  1268. for (i = 0; i < msixcnt; i++)
  1269. device->msix_entries[i].entry = i;
  1270. err = pci_enable_msix(device->pdev, device->msix_entries, msixcnt);
  1271. if (err < 0)
  1272. goto msi;
  1273. if (err > 0)
  1274. goto msix_single_vector;
  1275. for (i = 0; i < msixcnt; i++) {
  1276. ioat_chan = ioat_lookup_chan_by_index(device, i);
  1277. err = request_irq(device->msix_entries[i].vector,
  1278. ioat_dma_do_interrupt_msix,
  1279. 0, "ioat-msix", ioat_chan);
  1280. if (err) {
  1281. for (j = 0; j < i; j++) {
  1282. ioat_chan =
  1283. ioat_lookup_chan_by_index(device, j);
  1284. free_irq(device->msix_entries[j].vector,
  1285. ioat_chan);
  1286. }
  1287. goto msix_single_vector;
  1288. }
  1289. }
  1290. intrctrl |= IOAT_INTRCTRL_MSIX_VECTOR_CONTROL;
  1291. device->irq_mode = msix_multi_vector;
  1292. goto done;
  1293. msix_single_vector:
  1294. device->msix_entries[0].entry = 0;
  1295. err = pci_enable_msix(device->pdev, device->msix_entries, 1);
  1296. if (err)
  1297. goto msi;
  1298. err = request_irq(device->msix_entries[0].vector, ioat_dma_do_interrupt,
  1299. 0, "ioat-msix", device);
  1300. if (err) {
  1301. pci_disable_msix(device->pdev);
  1302. goto msi;
  1303. }
  1304. device->irq_mode = msix_single_vector;
  1305. goto done;
  1306. msi:
  1307. err = pci_enable_msi(device->pdev);
  1308. if (err)
  1309. goto intx;
  1310. err = request_irq(device->pdev->irq, ioat_dma_do_interrupt,
  1311. 0, "ioat-msi", device);
  1312. if (err) {
  1313. pci_disable_msi(device->pdev);
  1314. goto intx;
  1315. }
  1316. /*
  1317. * CB 1.2 devices need a bit set in configuration space to enable MSI
  1318. */
  1319. if (device->version == IOAT_VER_1_2) {
  1320. u32 dmactrl;
  1321. pci_read_config_dword(device->pdev,
  1322. IOAT_PCI_DMACTRL_OFFSET, &dmactrl);
  1323. dmactrl |= IOAT_PCI_DMACTRL_MSI_EN;
  1324. pci_write_config_dword(device->pdev,
  1325. IOAT_PCI_DMACTRL_OFFSET, dmactrl);
  1326. }
  1327. device->irq_mode = msi;
  1328. goto done;
  1329. intx:
  1330. err = request_irq(device->pdev->irq, ioat_dma_do_interrupt,
  1331. IRQF_SHARED, "ioat-intx", device);
  1332. if (err)
  1333. goto err_no_irq;
  1334. device->irq_mode = intx;
  1335. done:
  1336. intrctrl |= IOAT_INTRCTRL_MASTER_INT_EN;
  1337. writeb(intrctrl, device->reg_base + IOAT_INTRCTRL_OFFSET);
  1338. return 0;
  1339. err_no_irq:
  1340. /* Disable all interrupt generation */
  1341. writeb(0, device->reg_base + IOAT_INTRCTRL_OFFSET);
  1342. dev_err(&device->pdev->dev, "no usable interrupts\n");
  1343. device->irq_mode = none;
  1344. return -1;
  1345. }
  1346. /**
  1347. * ioat_dma_remove_interrupts - remove whatever interrupts were set
  1348. * @device: ioat device
  1349. */
  1350. static void ioat_dma_remove_interrupts(struct ioatdma_device *device)
  1351. {
  1352. struct ioat_dma_chan *ioat_chan;
  1353. int i;
  1354. /* Disable all interrupt generation */
  1355. writeb(0, device->reg_base + IOAT_INTRCTRL_OFFSET);
  1356. switch (device->irq_mode) {
  1357. case msix_multi_vector:
  1358. for (i = 0; i < device->common.chancnt; i++) {
  1359. ioat_chan = ioat_lookup_chan_by_index(device, i);
  1360. free_irq(device->msix_entries[i].vector, ioat_chan);
  1361. }
  1362. pci_disable_msix(device->pdev);
  1363. break;
  1364. case msix_single_vector:
  1365. free_irq(device->msix_entries[0].vector, device);
  1366. pci_disable_msix(device->pdev);
  1367. break;
  1368. case msi:
  1369. free_irq(device->pdev->irq, device);
  1370. pci_disable_msi(device->pdev);
  1371. break;
  1372. case intx:
  1373. free_irq(device->pdev->irq, device);
  1374. break;
  1375. case none:
  1376. dev_warn(&device->pdev->dev,
  1377. "call to %s without interrupts setup\n", __func__);
  1378. }
  1379. device->irq_mode = none;
  1380. }
  1381. struct ioatdma_device *ioat_dma_probe(struct pci_dev *pdev,
  1382. void __iomem *iobase)
  1383. {
  1384. int err;
  1385. struct ioatdma_device *device;
  1386. device = kzalloc(sizeof(*device), GFP_KERNEL);
  1387. if (!device) {
  1388. err = -ENOMEM;
  1389. goto err_kzalloc;
  1390. }
  1391. device->pdev = pdev;
  1392. device->reg_base = iobase;
  1393. device->version = readb(device->reg_base + IOAT_VER_OFFSET);
  1394. /* DMA coherent memory pool for DMA descriptor allocations */
  1395. device->dma_pool = pci_pool_create("dma_desc_pool", pdev,
  1396. sizeof(struct ioat_dma_descriptor),
  1397. 64, 0);
  1398. if (!device->dma_pool) {
  1399. err = -ENOMEM;
  1400. goto err_dma_pool;
  1401. }
  1402. device->completion_pool = pci_pool_create("completion_pool", pdev,
  1403. sizeof(u64), SMP_CACHE_BYTES,
  1404. SMP_CACHE_BYTES);
  1405. if (!device->completion_pool) {
  1406. err = -ENOMEM;
  1407. goto err_completion_pool;
  1408. }
  1409. INIT_LIST_HEAD(&device->common.channels);
  1410. ioat_dma_enumerate_channels(device);
  1411. device->common.device_alloc_chan_resources =
  1412. ioat_dma_alloc_chan_resources;
  1413. device->common.device_free_chan_resources =
  1414. ioat_dma_free_chan_resources;
  1415. device->common.dev = &pdev->dev;
  1416. dma_cap_set(DMA_MEMCPY, device->common.cap_mask);
  1417. device->common.device_is_tx_complete = ioat_dma_is_complete;
  1418. switch (device->version) {
  1419. case IOAT_VER_1_2:
  1420. device->common.device_prep_dma_memcpy = ioat1_dma_prep_memcpy;
  1421. device->common.device_issue_pending =
  1422. ioat1_dma_memcpy_issue_pending;
  1423. break;
  1424. case IOAT_VER_2_0:
  1425. case IOAT_VER_3_0:
  1426. device->common.device_prep_dma_memcpy = ioat2_dma_prep_memcpy;
  1427. device->common.device_issue_pending =
  1428. ioat2_dma_memcpy_issue_pending;
  1429. break;
  1430. }
  1431. dev_err(&device->pdev->dev,
  1432. "Intel(R) I/OAT DMA Engine found,"
  1433. " %d channels, device version 0x%02x, driver version %s\n",
  1434. device->common.chancnt, device->version, IOAT_DMA_VERSION);
  1435. err = ioat_dma_setup_interrupts(device);
  1436. if (err)
  1437. goto err_setup_interrupts;
  1438. err = ioat_dma_self_test(device);
  1439. if (err)
  1440. goto err_self_test;
  1441. ioat_set_tcp_copy_break(device);
  1442. dma_async_device_register(&device->common);
  1443. if (device->version != IOAT_VER_3_0) {
  1444. INIT_DELAYED_WORK(&device->work, ioat_dma_chan_watchdog);
  1445. schedule_delayed_work(&device->work,
  1446. WATCHDOG_DELAY);
  1447. }
  1448. return device;
  1449. err_self_test:
  1450. ioat_dma_remove_interrupts(device);
  1451. err_setup_interrupts:
  1452. pci_pool_destroy(device->completion_pool);
  1453. err_completion_pool:
  1454. pci_pool_destroy(device->dma_pool);
  1455. err_dma_pool:
  1456. kfree(device);
  1457. err_kzalloc:
  1458. dev_err(&pdev->dev,
  1459. "Intel(R) I/OAT DMA Engine initialization failed\n");
  1460. return NULL;
  1461. }
  1462. void ioat_dma_remove(struct ioatdma_device *device)
  1463. {
  1464. struct dma_chan *chan, *_chan;
  1465. struct ioat_dma_chan *ioat_chan;
  1466. ioat_dma_remove_interrupts(device);
  1467. dma_async_device_unregister(&device->common);
  1468. pci_pool_destroy(device->dma_pool);
  1469. pci_pool_destroy(device->completion_pool);
  1470. iounmap(device->reg_base);
  1471. pci_release_regions(device->pdev);
  1472. pci_disable_device(device->pdev);
  1473. if (device->version != IOAT_VER_3_0) {
  1474. cancel_delayed_work(&device->work);
  1475. }
  1476. list_for_each_entry_safe(chan, _chan,
  1477. &device->common.channels, device_node) {
  1478. ioat_chan = to_ioat_chan(chan);
  1479. list_del(&chan->device_node);
  1480. kfree(ioat_chan);
  1481. }
  1482. kfree(device);
  1483. }