mt312.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723
  1. /*
  2. Driver for Zarlink VP310/MT312 Satellite Channel Decoder
  3. Copyright (C) 2003 Andreas Oberritter <obi@linuxtv.org>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. References:
  16. http://products.zarlink.com/product_profiles/MT312.htm
  17. http://products.zarlink.com/product_profiles/SL1935.htm
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/errno.h>
  21. #include <linux/init.h>
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/string.h>
  25. #include <linux/slab.h>
  26. #include "dvb_frontend.h"
  27. #include "mt312_priv.h"
  28. #include "mt312.h"
  29. struct mt312_state {
  30. struct i2c_adapter *i2c;
  31. /* configuration settings */
  32. const struct mt312_config *config;
  33. struct dvb_frontend frontend;
  34. u8 id;
  35. u8 frequency;
  36. };
  37. static int debug;
  38. #define dprintk(args...) \
  39. do { \
  40. if (debug) \
  41. printk(KERN_DEBUG "mt312: " args); \
  42. } while (0)
  43. #define MT312_SYS_CLK 90000000UL /* 90 MHz */
  44. #define MT312_LPOWER_SYS_CLK 60000000UL /* 60 MHz */
  45. #define MT312_PLL_CLK 10000000UL /* 10 MHz */
  46. static int mt312_read(struct mt312_state *state, const enum mt312_reg_addr reg,
  47. void *buf, const size_t count)
  48. {
  49. int ret;
  50. struct i2c_msg msg[2];
  51. u8 regbuf[1] = { reg };
  52. msg[0].addr = state->config->demod_address;
  53. msg[0].flags = 0;
  54. msg[0].buf = regbuf;
  55. msg[0].len = 1;
  56. msg[1].addr = state->config->demod_address;
  57. msg[1].flags = I2C_M_RD;
  58. msg[1].buf = buf;
  59. msg[1].len = count;
  60. ret = i2c_transfer(state->i2c, msg, 2);
  61. if (ret != 2) {
  62. printk(KERN_ERR "%s: ret == %d\n", __FUNCTION__, ret);
  63. return -EREMOTEIO;
  64. }
  65. if (debug) {
  66. int i;
  67. dprintk("R(%d):", reg & 0x7f);
  68. for (i = 0; i < count; i++)
  69. printk(" %02x", ((const u8 *) buf)[i]);
  70. printk("\n");
  71. }
  72. return 0;
  73. }
  74. static int mt312_write(struct mt312_state *state, const enum mt312_reg_addr reg,
  75. const void *src, const size_t count)
  76. {
  77. int ret;
  78. u8 buf[count + 1];
  79. struct i2c_msg msg;
  80. if (debug) {
  81. int i;
  82. dprintk("W(%d):", reg & 0x7f);
  83. for (i = 0; i < count; i++)
  84. printk(" %02x", ((const u8 *) src)[i]);
  85. printk("\n");
  86. }
  87. buf[0] = reg;
  88. memcpy(&buf[1], src, count);
  89. msg.addr = state->config->demod_address;
  90. msg.flags = 0;
  91. msg.buf = buf;
  92. msg.len = count + 1;
  93. ret = i2c_transfer(state->i2c, &msg, 1);
  94. if (ret != 1) {
  95. dprintk("%s: ret == %d\n", __FUNCTION__, ret);
  96. return -EREMOTEIO;
  97. }
  98. return 0;
  99. }
  100. static inline int mt312_readreg(struct mt312_state *state,
  101. const enum mt312_reg_addr reg, u8 *val)
  102. {
  103. return mt312_read(state, reg, val, 1);
  104. }
  105. static inline int mt312_writereg(struct mt312_state *state,
  106. const enum mt312_reg_addr reg, const u8 val)
  107. {
  108. return mt312_write(state, reg, &val, 1);
  109. }
  110. static inline u32 mt312_div(u32 a, u32 b)
  111. {
  112. return (a + (b / 2)) / b;
  113. }
  114. static int mt312_reset(struct mt312_state *state, const u8 full)
  115. {
  116. return mt312_writereg(state, RESET, full ? 0x80 : 0x40);
  117. }
  118. static int mt312_get_inversion(struct mt312_state *state,
  119. fe_spectral_inversion_t *i)
  120. {
  121. int ret;
  122. u8 vit_mode;
  123. if ((ret = mt312_readreg(state, VIT_MODE, &vit_mode)) < 0)
  124. return ret;
  125. if (vit_mode & 0x80) /* auto inversion was used */
  126. *i = (vit_mode & 0x40) ? INVERSION_ON : INVERSION_OFF;
  127. return 0;
  128. }
  129. static int mt312_get_symbol_rate(struct mt312_state *state, u32 *sr)
  130. {
  131. int ret;
  132. u8 sym_rate_h;
  133. u8 dec_ratio;
  134. u16 sym_rat_op;
  135. u16 monitor;
  136. u8 buf[2];
  137. if ((ret = mt312_readreg(state, SYM_RATE_H, &sym_rate_h)) < 0)
  138. return ret;
  139. if (sym_rate_h & 0x80) {
  140. /* symbol rate search was used */
  141. if ((ret = mt312_writereg(state, MON_CTRL, 0x03)) < 0)
  142. return ret;
  143. if ((ret = mt312_read(state, MONITOR_H, buf, sizeof(buf))) < 0)
  144. return ret;
  145. monitor = (buf[0] << 8) | buf[1];
  146. dprintk(KERN_DEBUG "sr(auto) = %u\n",
  147. mt312_div(monitor * 15625, 4));
  148. } else {
  149. if ((ret = mt312_writereg(state, MON_CTRL, 0x05)) < 0)
  150. return ret;
  151. if ((ret = mt312_read(state, MONITOR_H, buf, sizeof(buf))) < 0)
  152. return ret;
  153. dec_ratio = ((buf[0] >> 5) & 0x07) * 32;
  154. if ((ret = mt312_read(state, SYM_RAT_OP_H, buf,
  155. sizeof(buf))) < 0)
  156. return ret;
  157. sym_rat_op = (buf[0] << 8) | buf[1];
  158. dprintk(KERN_DEBUG "sym_rat_op=%d dec_ratio=%d\n",
  159. sym_rat_op, dec_ratio);
  160. dprintk(KERN_DEBUG "*sr(manual) = %lu\n",
  161. (((MT312_PLL_CLK * 8192) / (sym_rat_op + 8192)) *
  162. 2) - dec_ratio);
  163. }
  164. return 0;
  165. }
  166. static int mt312_get_code_rate(struct mt312_state *state, fe_code_rate_t *cr)
  167. {
  168. const fe_code_rate_t fec_tab[8] =
  169. { FEC_1_2, FEC_2_3, FEC_3_4, FEC_5_6, FEC_6_7, FEC_7_8,
  170. FEC_AUTO, FEC_AUTO };
  171. int ret;
  172. u8 fec_status;
  173. if ((ret = mt312_readreg(state, FEC_STATUS, &fec_status)) < 0)
  174. return ret;
  175. *cr = fec_tab[(fec_status >> 4) & 0x07];
  176. return 0;
  177. }
  178. static int mt312_initfe(struct dvb_frontend *fe)
  179. {
  180. struct mt312_state *state = fe->demodulator_priv;
  181. int ret;
  182. u8 buf[2];
  183. /* wake up */
  184. if ((ret = mt312_writereg(state, CONFIG,
  185. (state->frequency == 60 ? 0x88 : 0x8c))) < 0)
  186. return ret;
  187. /* wait at least 150 usec */
  188. udelay(150);
  189. /* full reset */
  190. if ((ret = mt312_reset(state, 1)) < 0)
  191. return ret;
  192. /* Per datasheet, write correct values. 09/28/03 ACCJr.
  193. * If we don't do this, we won't get FE_HAS_VITERBI in the VP310. */
  194. {
  195. u8 buf_def[8] = { 0x14, 0x12, 0x03, 0x02,
  196. 0x01, 0x00, 0x00, 0x00 };
  197. if ((ret = mt312_write(state, VIT_SETUP, buf_def,
  198. sizeof(buf_def))) < 0)
  199. return ret;
  200. }
  201. /* SYS_CLK */
  202. buf[0] = mt312_div((state->frequency == 60 ? MT312_LPOWER_SYS_CLK :
  203. MT312_SYS_CLK) * 2, 1000000);
  204. /* DISEQC_RATIO */
  205. buf[1] = mt312_div(MT312_PLL_CLK, 15000 * 4);
  206. if ((ret = mt312_write(state, SYS_CLK, buf, sizeof(buf))) < 0)
  207. return ret;
  208. if ((ret = mt312_writereg(state, SNR_THS_HIGH, 0x32)) < 0)
  209. return ret;
  210. if ((ret = mt312_writereg(state, OP_CTRL, 0x53)) < 0)
  211. return ret;
  212. /* TS_SW_LIM */
  213. buf[0] = 0x8c;
  214. buf[1] = 0x98;
  215. if ((ret = mt312_write(state, TS_SW_LIM_L, buf, sizeof(buf))) < 0)
  216. return ret;
  217. if ((ret = mt312_writereg(state, CS_SW_LIM, 0x69)) < 0)
  218. return ret;
  219. return 0;
  220. }
  221. static int mt312_send_master_cmd(struct dvb_frontend *fe,
  222. struct dvb_diseqc_master_cmd *c)
  223. {
  224. struct mt312_state *state = fe->demodulator_priv;
  225. int ret;
  226. u8 diseqc_mode;
  227. if ((c->msg_len == 0) || (c->msg_len > sizeof(c->msg)))
  228. return -EINVAL;
  229. if ((ret = mt312_readreg(state, DISEQC_MODE, &diseqc_mode)) < 0)
  230. return ret;
  231. if ((ret =
  232. mt312_write(state, (0x80 | DISEQC_INSTR), c->msg, c->msg_len)) < 0)
  233. return ret;
  234. if ((ret =
  235. mt312_writereg(state, DISEQC_MODE,
  236. (diseqc_mode & 0x40) | ((c->msg_len - 1) << 3)
  237. | 0x04)) < 0)
  238. return ret;
  239. /* set DISEQC_MODE[2:0] to zero if a return message is expected */
  240. if (c->msg[0] & 0x02)
  241. if ((ret = mt312_writereg(state, DISEQC_MODE,
  242. (diseqc_mode & 0x40))) < 0)
  243. return ret;
  244. return 0;
  245. }
  246. static int mt312_send_burst(struct dvb_frontend *fe, const fe_sec_mini_cmd_t c)
  247. {
  248. struct mt312_state *state = fe->demodulator_priv;
  249. const u8 mini_tab[2] = { 0x02, 0x03 };
  250. int ret;
  251. u8 diseqc_mode;
  252. if (c > SEC_MINI_B)
  253. return -EINVAL;
  254. if ((ret = mt312_readreg(state, DISEQC_MODE, &diseqc_mode)) < 0)
  255. return ret;
  256. if ((ret =
  257. mt312_writereg(state, DISEQC_MODE,
  258. (diseqc_mode & 0x40) | mini_tab[c])) < 0)
  259. return ret;
  260. return 0;
  261. }
  262. static int mt312_set_tone(struct dvb_frontend *fe, const fe_sec_tone_mode_t t)
  263. {
  264. struct mt312_state *state = fe->demodulator_priv;
  265. const u8 tone_tab[2] = { 0x01, 0x00 };
  266. int ret;
  267. u8 diseqc_mode;
  268. if (t > SEC_TONE_OFF)
  269. return -EINVAL;
  270. if ((ret = mt312_readreg(state, DISEQC_MODE, &diseqc_mode)) < 0)
  271. return ret;
  272. if ((ret =
  273. mt312_writereg(state, DISEQC_MODE,
  274. (diseqc_mode & 0x40) | tone_tab[t])) < 0)
  275. return ret;
  276. return 0;
  277. }
  278. static int mt312_set_voltage(struct dvb_frontend *fe, const fe_sec_voltage_t v)
  279. {
  280. struct mt312_state *state = fe->demodulator_priv;
  281. const u8 volt_tab[3] = { 0x00, 0x40, 0x00 };
  282. if (v > SEC_VOLTAGE_OFF)
  283. return -EINVAL;
  284. return mt312_writereg(state, DISEQC_MODE, volt_tab[v]);
  285. }
  286. static int mt312_read_status(struct dvb_frontend *fe, fe_status_t *s)
  287. {
  288. struct mt312_state *state = fe->demodulator_priv;
  289. int ret;
  290. u8 status[3];
  291. *s = 0;
  292. if ((ret = mt312_read(state, QPSK_STAT_H, status, sizeof(status))) < 0)
  293. return ret;
  294. dprintk(KERN_DEBUG "QPSK_STAT_H: 0x%02x, QPSK_STAT_L: 0x%02x,"
  295. " FEC_STATUS: 0x%02x\n", status[0], status[1], status[2]);
  296. if (status[0] & 0xc0)
  297. *s |= FE_HAS_SIGNAL; /* signal noise ratio */
  298. if (status[0] & 0x04)
  299. *s |= FE_HAS_CARRIER; /* qpsk carrier lock */
  300. if (status[2] & 0x02)
  301. *s |= FE_HAS_VITERBI; /* viterbi lock */
  302. if (status[2] & 0x04)
  303. *s |= FE_HAS_SYNC; /* byte align lock */
  304. if (status[0] & 0x01)
  305. *s |= FE_HAS_LOCK; /* qpsk lock */
  306. return 0;
  307. }
  308. static int mt312_read_ber(struct dvb_frontend *fe, u32 *ber)
  309. {
  310. struct mt312_state *state = fe->demodulator_priv;
  311. int ret;
  312. u8 buf[3];
  313. if ((ret = mt312_read(state, RS_BERCNT_H, buf, 3)) < 0)
  314. return ret;
  315. *ber = ((buf[0] << 16) | (buf[1] << 8) | buf[2]) * 64;
  316. return 0;
  317. }
  318. static int mt312_read_signal_strength(struct dvb_frontend *fe,
  319. u16 *signal_strength)
  320. {
  321. struct mt312_state *state = fe->demodulator_priv;
  322. int ret;
  323. u8 buf[3];
  324. u16 agc;
  325. s16 err_db;
  326. if ((ret = mt312_read(state, AGC_H, buf, sizeof(buf))) < 0)
  327. return ret;
  328. agc = (buf[0] << 6) | (buf[1] >> 2);
  329. err_db = (s16) (((buf[1] & 0x03) << 14) | buf[2] << 6) >> 6;
  330. *signal_strength = agc;
  331. dprintk(KERN_DEBUG "agc=%08x err_db=%hd\n", agc, err_db);
  332. return 0;
  333. }
  334. static int mt312_read_snr(struct dvb_frontend *fe, u16 *snr)
  335. {
  336. struct mt312_state *state = fe->demodulator_priv;
  337. int ret;
  338. u8 buf[2];
  339. if ((ret = mt312_read(state, M_SNR_H, &buf, sizeof(buf))) < 0)
  340. return ret;
  341. *snr = 0xFFFF - ((((buf[0] & 0x7f) << 8) | buf[1]) << 1);
  342. return 0;
  343. }
  344. static int mt312_read_ucblocks(struct dvb_frontend *fe, u32 *ubc)
  345. {
  346. struct mt312_state *state = fe->demodulator_priv;
  347. int ret;
  348. u8 buf[2];
  349. if ((ret = mt312_read(state, RS_UBC_H, &buf, sizeof(buf))) < 0)
  350. return ret;
  351. *ubc = (buf[0] << 8) | buf[1];
  352. return 0;
  353. }
  354. static int mt312_set_frontend(struct dvb_frontend *fe,
  355. struct dvb_frontend_parameters *p)
  356. {
  357. struct mt312_state *state = fe->demodulator_priv;
  358. int ret;
  359. u8 buf[5], config_val;
  360. u16 sr;
  361. const u8 fec_tab[10] =
  362. { 0x00, 0x01, 0x02, 0x04, 0x3f, 0x08, 0x10, 0x20, 0x3f, 0x3f };
  363. const u8 inv_tab[3] = { 0x00, 0x40, 0x80 };
  364. dprintk("%s: Freq %d\n", __FUNCTION__, p->frequency);
  365. if ((p->frequency < fe->ops.info.frequency_min)
  366. || (p->frequency > fe->ops.info.frequency_max))
  367. return -EINVAL;
  368. if ((p->inversion < INVERSION_OFF)
  369. || (p->inversion > INVERSION_ON))
  370. return -EINVAL;
  371. if ((p->u.qpsk.symbol_rate < fe->ops.info.symbol_rate_min)
  372. || (p->u.qpsk.symbol_rate > fe->ops.info.symbol_rate_max))
  373. return -EINVAL;
  374. if ((p->u.qpsk.fec_inner < FEC_NONE)
  375. || (p->u.qpsk.fec_inner > FEC_AUTO))
  376. return -EINVAL;
  377. if ((p->u.qpsk.fec_inner == FEC_4_5)
  378. || (p->u.qpsk.fec_inner == FEC_8_9))
  379. return -EINVAL;
  380. switch (state->id) {
  381. case ID_VP310:
  382. /* For now we will do this only for the VP310.
  383. * It should be better for the mt312 as well,
  384. * but tuning will be slower. ACCJr 09/29/03
  385. */
  386. ret = mt312_readreg(state, CONFIG, &config_val);
  387. if (ret < 0)
  388. return ret;
  389. if (p->u.qpsk.symbol_rate >= 30000000) {
  390. /* Note that 30MS/s should use 90MHz */
  391. if ((config_val & 0x0c) == 0x08) {
  392. /* We are running 60MHz */
  393. state->frequency = 90;
  394. if ((ret = mt312_initfe(fe)) < 0)
  395. return ret;
  396. }
  397. } else {
  398. if ((config_val & 0x0c) == 0x0C) {
  399. /* We are running 90MHz */
  400. state->frequency = 60;
  401. if ((ret = mt312_initfe(fe)) < 0)
  402. return ret;
  403. }
  404. }
  405. break;
  406. case ID_MT312:
  407. break;
  408. default:
  409. return -EINVAL;
  410. }
  411. if (fe->ops.tuner_ops.set_params) {
  412. fe->ops.tuner_ops.set_params(fe, p);
  413. if (fe->ops.i2c_gate_ctrl)
  414. fe->ops.i2c_gate_ctrl(fe, 0);
  415. }
  416. /* sr = (u16)(sr * 256.0 / 1000000.0) */
  417. sr = mt312_div(p->u.qpsk.symbol_rate * 4, 15625);
  418. /* SYM_RATE */
  419. buf[0] = (sr >> 8) & 0x3f;
  420. buf[1] = (sr >> 0) & 0xff;
  421. /* VIT_MODE */
  422. buf[2] = inv_tab[p->inversion] | fec_tab[p->u.qpsk.fec_inner];
  423. /* QPSK_CTRL */
  424. buf[3] = 0x40; /* swap I and Q before QPSK demodulation */
  425. if (p->u.qpsk.symbol_rate < 10000000)
  426. buf[3] |= 0x04; /* use afc mode */
  427. /* GO */
  428. buf[4] = 0x01;
  429. if ((ret = mt312_write(state, SYM_RATE_H, buf, sizeof(buf))) < 0)
  430. return ret;
  431. mt312_reset(state, 0);
  432. return 0;
  433. }
  434. static int mt312_get_frontend(struct dvb_frontend *fe,
  435. struct dvb_frontend_parameters *p)
  436. {
  437. struct mt312_state *state = fe->demodulator_priv;
  438. int ret;
  439. if ((ret = mt312_get_inversion(state, &p->inversion)) < 0)
  440. return ret;
  441. if ((ret = mt312_get_symbol_rate(state, &p->u.qpsk.symbol_rate)) < 0)
  442. return ret;
  443. if ((ret = mt312_get_code_rate(state, &p->u.qpsk.fec_inner)) < 0)
  444. return ret;
  445. return 0;
  446. }
  447. static int mt312_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  448. {
  449. struct mt312_state *state = fe->demodulator_priv;
  450. if (enable) {
  451. return mt312_writereg(state, GPP_CTRL, 0x40);
  452. } else {
  453. return mt312_writereg(state, GPP_CTRL, 0x00);
  454. }
  455. }
  456. static int mt312_sleep(struct dvb_frontend *fe)
  457. {
  458. struct mt312_state *state = fe->demodulator_priv;
  459. int ret;
  460. u8 config;
  461. /* reset all registers to defaults */
  462. if ((ret = mt312_reset(state, 1)) < 0)
  463. return ret;
  464. if ((ret = mt312_readreg(state, CONFIG, &config)) < 0)
  465. return ret;
  466. /* enter standby */
  467. if ((ret = mt312_writereg(state, CONFIG, config & 0x7f)) < 0)
  468. return ret;
  469. return 0;
  470. }
  471. static int mt312_get_tune_settings(struct dvb_frontend *fe,
  472. struct dvb_frontend_tune_settings *fesettings)
  473. {
  474. fesettings->min_delay_ms = 50;
  475. fesettings->step_size = 0;
  476. fesettings->max_drift = 0;
  477. return 0;
  478. }
  479. static void mt312_release(struct dvb_frontend *fe)
  480. {
  481. struct mt312_state *state = fe->demodulator_priv;
  482. kfree(state);
  483. }
  484. static struct dvb_frontend_ops vp310_mt312_ops = {
  485. .info = {
  486. .name = "Zarlink ???? DVB-S",
  487. .type = FE_QPSK,
  488. .frequency_min = 950000,
  489. .frequency_max = 2150000,
  490. .frequency_stepsize = (MT312_PLL_CLK / 1000) / 128,
  491. .symbol_rate_min = MT312_SYS_CLK / 128,
  492. .symbol_rate_max = MT312_SYS_CLK / 2,
  493. .caps =
  494. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 |
  495. FE_CAN_FEC_3_4 | FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 |
  496. FE_CAN_FEC_AUTO | FE_CAN_QPSK | FE_CAN_MUTE_TS |
  497. FE_CAN_RECOVER
  498. },
  499. .release = mt312_release,
  500. .init = mt312_initfe,
  501. .sleep = mt312_sleep,
  502. .i2c_gate_ctrl = mt312_i2c_gate_ctrl,
  503. .set_frontend = mt312_set_frontend,
  504. .get_frontend = mt312_get_frontend,
  505. .get_tune_settings = mt312_get_tune_settings,
  506. .read_status = mt312_read_status,
  507. .read_ber = mt312_read_ber,
  508. .read_signal_strength = mt312_read_signal_strength,
  509. .read_snr = mt312_read_snr,
  510. .read_ucblocks = mt312_read_ucblocks,
  511. .diseqc_send_master_cmd = mt312_send_master_cmd,
  512. .diseqc_send_burst = mt312_send_burst,
  513. .set_tone = mt312_set_tone,
  514. .set_voltage = mt312_set_voltage,
  515. };
  516. struct dvb_frontend *vp310_mt312_attach(const struct mt312_config *config,
  517. struct i2c_adapter *i2c)
  518. {
  519. struct mt312_state *state = NULL;
  520. /* allocate memory for the internal state */
  521. state = kmalloc(sizeof(struct mt312_state), GFP_KERNEL);
  522. if (state == NULL)
  523. goto error;
  524. /* setup the state */
  525. state->config = config;
  526. state->i2c = i2c;
  527. /* check if the demod is there */
  528. if (mt312_readreg(state, ID, &state->id) < 0)
  529. goto error;
  530. /* create dvb_frontend */
  531. memcpy(&state->frontend.ops, &vp310_mt312_ops,
  532. sizeof(struct dvb_frontend_ops));
  533. state->frontend.demodulator_priv = state;
  534. switch (state->id) {
  535. case ID_VP310:
  536. strcpy(state->frontend.ops.info.name, "Zarlink VP310 DVB-S");
  537. state->frequency = 90;
  538. break;
  539. case ID_MT312:
  540. strcpy(state->frontend.ops.info.name, "Zarlink MT312 DVB-S");
  541. state->frequency = 60;
  542. break;
  543. default:
  544. printk(KERN_WARNING "Only Zarlink VP310/MT312"
  545. " are supported chips.\n");
  546. goto error;
  547. }
  548. return &state->frontend;
  549. error:
  550. kfree(state);
  551. return NULL;
  552. }
  553. EXPORT_SYMBOL(vp310_mt312_attach);
  554. module_param(debug, int, 0644);
  555. MODULE_PARM_DESC(debug, "Turn on/off frontend debugging (default:off).");
  556. MODULE_DESCRIPTION("Zarlink VP310/MT312 DVB-S Demodulator driver");
  557. MODULE_AUTHOR("Andreas Oberritter <obi@linuxtv.org>");
  558. MODULE_LICENSE("GPL");