smpboot.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <linux/gfp.h>
  52. #include <asm/acpi.h>
  53. #include <asm/desc.h>
  54. #include <asm/nmi.h>
  55. #include <asm/irq.h>
  56. #include <asm/idle.h>
  57. #include <asm/trampoline.h>
  58. #include <asm/cpu.h>
  59. #include <asm/numa.h>
  60. #include <asm/pgtable.h>
  61. #include <asm/tlbflush.h>
  62. #include <asm/mtrr.h>
  63. #include <asm/mwait.h>
  64. #include <asm/apic.h>
  65. #include <asm/setup.h>
  66. #include <asm/uv/uv.h>
  67. #include <linux/mc146818rtc.h>
  68. #include <asm/smpboot_hooks.h>
  69. #include <asm/i8259.h>
  70. #ifdef CONFIG_X86_32
  71. u8 apicid_2_node[MAX_LOCAL_APIC];
  72. #endif
  73. /* State of each CPU */
  74. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  75. /* Store all idle threads, this can be reused instead of creating
  76. * a new thread. Also avoids complicated thread destroy functionality
  77. * for idle threads.
  78. */
  79. #ifdef CONFIG_HOTPLUG_CPU
  80. /*
  81. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  82. * removed after init for !CONFIG_HOTPLUG_CPU.
  83. */
  84. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  85. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  86. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  87. /*
  88. * We need this for trampoline_base protection from concurrent accesses when
  89. * off- and onlining cores wildly.
  90. */
  91. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  92. void cpu_hotplug_driver_lock(void)
  93. {
  94. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  95. }
  96. void cpu_hotplug_driver_unlock(void)
  97. {
  98. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  99. }
  100. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  101. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  102. #else
  103. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  104. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  105. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  106. #endif
  107. /* Number of siblings per CPU package */
  108. int smp_num_siblings = 1;
  109. EXPORT_SYMBOL(smp_num_siblings);
  110. /* Last level cache ID of each logical CPU */
  111. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  112. /* representing HT siblings of each logical CPU */
  113. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  114. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  115. /* representing HT and core siblings of each logical CPU */
  116. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  117. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  118. /* Per CPU bogomips and other parameters */
  119. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  120. EXPORT_PER_CPU_SYMBOL(cpu_info);
  121. atomic_t init_deasserted;
  122. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  123. /* which node each logical CPU is on */
  124. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  125. EXPORT_SYMBOL(cpu_to_node_map);
  126. /* set up a mapping between cpu and node. */
  127. static void map_cpu_to_node(int cpu, int node)
  128. {
  129. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  130. cpumask_set_cpu(cpu, node_to_cpumask_map[node]);
  131. cpu_to_node_map[cpu] = node;
  132. }
  133. /* undo a mapping between cpu and node. */
  134. static void unmap_cpu_to_node(int cpu)
  135. {
  136. int node;
  137. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  138. for (node = 0; node < MAX_NUMNODES; node++)
  139. cpumask_clear_cpu(cpu, node_to_cpumask_map[node]);
  140. cpu_to_node_map[cpu] = 0;
  141. }
  142. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  143. #define map_cpu_to_node(cpu, node) ({})
  144. #define unmap_cpu_to_node(cpu) ({})
  145. #endif
  146. #ifdef CONFIG_X86_32
  147. static void map_cpu_to_logical_apicid(void)
  148. {
  149. int cpu = smp_processor_id();
  150. int node;
  151. node = apic->x86_32_numa_cpu_node(cpu);
  152. if (!node_online(node))
  153. node = first_online_node;
  154. map_cpu_to_node(cpu, node);
  155. }
  156. void numa_remove_cpu(int cpu)
  157. {
  158. unmap_cpu_to_node(cpu);
  159. }
  160. #else
  161. #define map_cpu_to_logical_apicid() do {} while (0)
  162. #endif
  163. /*
  164. * Report back to the Boot Processor.
  165. * Running on AP.
  166. */
  167. static void __cpuinit smp_callin(void)
  168. {
  169. int cpuid, phys_id;
  170. unsigned long timeout;
  171. /*
  172. * If waken up by an INIT in an 82489DX configuration
  173. * we may get here before an INIT-deassert IPI reaches
  174. * our local APIC. We have to wait for the IPI or we'll
  175. * lock up on an APIC access.
  176. */
  177. if (apic->wait_for_init_deassert)
  178. apic->wait_for_init_deassert(&init_deasserted);
  179. /*
  180. * (This works even if the APIC is not enabled.)
  181. */
  182. phys_id = read_apic_id();
  183. cpuid = smp_processor_id();
  184. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  185. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  186. phys_id, cpuid);
  187. }
  188. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  189. /*
  190. * STARTUP IPIs are fragile beasts as they might sometimes
  191. * trigger some glue motherboard logic. Complete APIC bus
  192. * silence for 1 second, this overestimates the time the
  193. * boot CPU is spending to send the up to 2 STARTUP IPIs
  194. * by a factor of two. This should be enough.
  195. */
  196. /*
  197. * Waiting 2s total for startup (udelay is not yet working)
  198. */
  199. timeout = jiffies + 2*HZ;
  200. while (time_before(jiffies, timeout)) {
  201. /*
  202. * Has the boot CPU finished it's STARTUP sequence?
  203. */
  204. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  205. break;
  206. cpu_relax();
  207. }
  208. if (!time_before(jiffies, timeout)) {
  209. panic("%s: CPU%d started up but did not get a callout!\n",
  210. __func__, cpuid);
  211. }
  212. /*
  213. * the boot CPU has finished the init stage and is spinning
  214. * on callin_map until we finish. We are free to set up this
  215. * CPU, first the APIC. (this is probably redundant on most
  216. * boards)
  217. */
  218. pr_debug("CALLIN, before setup_local_APIC().\n");
  219. if (apic->smp_callin_clear_local_apic)
  220. apic->smp_callin_clear_local_apic();
  221. setup_local_APIC();
  222. end_local_APIC_setup();
  223. map_cpu_to_logical_apicid();
  224. /*
  225. * Need to setup vector mappings before we enable interrupts.
  226. */
  227. setup_vector_irq(smp_processor_id());
  228. /*
  229. * Get our bogomips.
  230. *
  231. * Need to enable IRQs because it can take longer and then
  232. * the NMI watchdog might kill us.
  233. */
  234. local_irq_enable();
  235. calibrate_delay();
  236. local_irq_disable();
  237. pr_debug("Stack at about %p\n", &cpuid);
  238. /*
  239. * Save our processor parameters
  240. */
  241. smp_store_cpu_info(cpuid);
  242. /*
  243. * This must be done before setting cpu_online_mask
  244. * or calling notify_cpu_starting.
  245. */
  246. set_cpu_sibling_map(raw_smp_processor_id());
  247. wmb();
  248. notify_cpu_starting(cpuid);
  249. /*
  250. * Allow the master to continue.
  251. */
  252. cpumask_set_cpu(cpuid, cpu_callin_mask);
  253. }
  254. /*
  255. * Activate a secondary processor.
  256. */
  257. notrace static void __cpuinit start_secondary(void *unused)
  258. {
  259. /*
  260. * Don't put *anything* before cpu_init(), SMP booting is too
  261. * fragile that we want to limit the things done here to the
  262. * most necessary things.
  263. */
  264. cpu_init();
  265. preempt_disable();
  266. smp_callin();
  267. #ifdef CONFIG_X86_32
  268. /* switch away from the initial page table */
  269. load_cr3(swapper_pg_dir);
  270. __flush_tlb_all();
  271. #endif
  272. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  273. barrier();
  274. /*
  275. * Check TSC synchronization with the BP:
  276. */
  277. check_tsc_sync_target();
  278. /*
  279. * We need to hold call_lock, so there is no inconsistency
  280. * between the time smp_call_function() determines number of
  281. * IPI recipients, and the time when the determination is made
  282. * for which cpus receive the IPI. Holding this
  283. * lock helps us to not include this cpu in a currently in progress
  284. * smp_call_function().
  285. *
  286. * We need to hold vector_lock so there the set of online cpus
  287. * does not change while we are assigning vectors to cpus. Holding
  288. * this lock ensures we don't half assign or remove an irq from a cpu.
  289. */
  290. ipi_call_lock();
  291. lock_vector_lock();
  292. set_cpu_online(smp_processor_id(), true);
  293. unlock_vector_lock();
  294. ipi_call_unlock();
  295. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  296. x86_platform.nmi_init();
  297. /* enable local interrupts */
  298. local_irq_enable();
  299. /* to prevent fake stack check failure in clock setup */
  300. boot_init_stack_canary();
  301. x86_cpuinit.setup_percpu_clockev();
  302. wmb();
  303. cpu_idle();
  304. }
  305. #ifdef CONFIG_CPUMASK_OFFSTACK
  306. /* In this case, llc_shared_map is a pointer to a cpumask. */
  307. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  308. const struct cpuinfo_x86 *src)
  309. {
  310. struct cpumask *llc = dst->llc_shared_map;
  311. *dst = *src;
  312. dst->llc_shared_map = llc;
  313. }
  314. #else
  315. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  316. const struct cpuinfo_x86 *src)
  317. {
  318. *dst = *src;
  319. }
  320. #endif /* CONFIG_CPUMASK_OFFSTACK */
  321. /*
  322. * The bootstrap kernel entry code has set these up. Save them for
  323. * a given CPU
  324. */
  325. void __cpuinit smp_store_cpu_info(int id)
  326. {
  327. struct cpuinfo_x86 *c = &cpu_data(id);
  328. copy_cpuinfo_x86(c, &boot_cpu_data);
  329. c->cpu_index = id;
  330. if (id != 0)
  331. identify_secondary_cpu(c);
  332. }
  333. static void __cpuinit link_thread_siblings(int cpu1, int cpu2)
  334. {
  335. struct cpuinfo_x86 *c1 = &cpu_data(cpu1);
  336. struct cpuinfo_x86 *c2 = &cpu_data(cpu2);
  337. cpumask_set_cpu(cpu1, cpu_sibling_mask(cpu2));
  338. cpumask_set_cpu(cpu2, cpu_sibling_mask(cpu1));
  339. cpumask_set_cpu(cpu1, cpu_core_mask(cpu2));
  340. cpumask_set_cpu(cpu2, cpu_core_mask(cpu1));
  341. cpumask_set_cpu(cpu1, c2->llc_shared_map);
  342. cpumask_set_cpu(cpu2, c1->llc_shared_map);
  343. }
  344. void __cpuinit set_cpu_sibling_map(int cpu)
  345. {
  346. int i;
  347. struct cpuinfo_x86 *c = &cpu_data(cpu);
  348. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  349. if (smp_num_siblings > 1) {
  350. for_each_cpu(i, cpu_sibling_setup_mask) {
  351. struct cpuinfo_x86 *o = &cpu_data(i);
  352. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  353. if (c->phys_proc_id == o->phys_proc_id &&
  354. c->compute_unit_id == o->compute_unit_id)
  355. link_thread_siblings(cpu, i);
  356. } else if (c->phys_proc_id == o->phys_proc_id &&
  357. c->cpu_core_id == o->cpu_core_id) {
  358. link_thread_siblings(cpu, i);
  359. }
  360. }
  361. } else {
  362. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  363. }
  364. cpumask_set_cpu(cpu, c->llc_shared_map);
  365. if (__this_cpu_read(cpu_info.x86_max_cores) == 1) {
  366. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  367. c->booted_cores = 1;
  368. return;
  369. }
  370. for_each_cpu(i, cpu_sibling_setup_mask) {
  371. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  372. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  373. cpumask_set_cpu(i, c->llc_shared_map);
  374. cpumask_set_cpu(cpu, cpu_data(i).llc_shared_map);
  375. }
  376. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  377. cpumask_set_cpu(i, cpu_core_mask(cpu));
  378. cpumask_set_cpu(cpu, cpu_core_mask(i));
  379. /*
  380. * Does this new cpu bringup a new core?
  381. */
  382. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  383. /*
  384. * for each core in package, increment
  385. * the booted_cores for this new cpu
  386. */
  387. if (cpumask_first(cpu_sibling_mask(i)) == i)
  388. c->booted_cores++;
  389. /*
  390. * increment the core count for all
  391. * the other cpus in this package
  392. */
  393. if (i != cpu)
  394. cpu_data(i).booted_cores++;
  395. } else if (i != cpu && !c->booted_cores)
  396. c->booted_cores = cpu_data(i).booted_cores;
  397. }
  398. }
  399. }
  400. /* maps the cpu to the sched domain representing multi-core */
  401. const struct cpumask *cpu_coregroup_mask(int cpu)
  402. {
  403. struct cpuinfo_x86 *c = &cpu_data(cpu);
  404. /*
  405. * For perf, we return last level cache shared map.
  406. * And for power savings, we return cpu_core_map
  407. */
  408. if ((sched_mc_power_savings || sched_smt_power_savings) &&
  409. !(cpu_has(c, X86_FEATURE_AMD_DCM)))
  410. return cpu_core_mask(cpu);
  411. else
  412. return c->llc_shared_map;
  413. }
  414. static void impress_friends(void)
  415. {
  416. int cpu;
  417. unsigned long bogosum = 0;
  418. /*
  419. * Allow the user to impress friends.
  420. */
  421. pr_debug("Before bogomips.\n");
  422. for_each_possible_cpu(cpu)
  423. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  424. bogosum += cpu_data(cpu).loops_per_jiffy;
  425. printk(KERN_INFO
  426. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  427. num_online_cpus(),
  428. bogosum/(500000/HZ),
  429. (bogosum/(5000/HZ))%100);
  430. pr_debug("Before bogocount - setting activated=1.\n");
  431. }
  432. void __inquire_remote_apic(int apicid)
  433. {
  434. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  435. char *names[] = { "ID", "VERSION", "SPIV" };
  436. int timeout;
  437. u32 status;
  438. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  439. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  440. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  441. /*
  442. * Wait for idle.
  443. */
  444. status = safe_apic_wait_icr_idle();
  445. if (status)
  446. printk(KERN_CONT
  447. "a previous APIC delivery may have failed\n");
  448. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  449. timeout = 0;
  450. do {
  451. udelay(100);
  452. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  453. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  454. switch (status) {
  455. case APIC_ICR_RR_VALID:
  456. status = apic_read(APIC_RRR);
  457. printk(KERN_CONT "%08x\n", status);
  458. break;
  459. default:
  460. printk(KERN_CONT "failed\n");
  461. }
  462. }
  463. }
  464. /*
  465. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  466. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  467. * won't ... remember to clear down the APIC, etc later.
  468. */
  469. int __cpuinit
  470. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  471. {
  472. unsigned long send_status, accept_status = 0;
  473. int maxlvt;
  474. /* Target chip */
  475. /* Boot on the stack */
  476. /* Kick the second */
  477. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  478. pr_debug("Waiting for send to finish...\n");
  479. send_status = safe_apic_wait_icr_idle();
  480. /*
  481. * Give the other CPU some time to accept the IPI.
  482. */
  483. udelay(200);
  484. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  485. maxlvt = lapic_get_maxlvt();
  486. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  487. apic_write(APIC_ESR, 0);
  488. accept_status = (apic_read(APIC_ESR) & 0xEF);
  489. }
  490. pr_debug("NMI sent.\n");
  491. if (send_status)
  492. printk(KERN_ERR "APIC never delivered???\n");
  493. if (accept_status)
  494. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  495. return (send_status | accept_status);
  496. }
  497. static int __cpuinit
  498. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  499. {
  500. unsigned long send_status, accept_status = 0;
  501. int maxlvt, num_starts, j;
  502. maxlvt = lapic_get_maxlvt();
  503. /*
  504. * Be paranoid about clearing APIC errors.
  505. */
  506. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  507. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  508. apic_write(APIC_ESR, 0);
  509. apic_read(APIC_ESR);
  510. }
  511. pr_debug("Asserting INIT.\n");
  512. /*
  513. * Turn INIT on target chip
  514. */
  515. /*
  516. * Send IPI
  517. */
  518. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  519. phys_apicid);
  520. pr_debug("Waiting for send to finish...\n");
  521. send_status = safe_apic_wait_icr_idle();
  522. mdelay(10);
  523. pr_debug("Deasserting INIT.\n");
  524. /* Target chip */
  525. /* Send IPI */
  526. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  527. pr_debug("Waiting for send to finish...\n");
  528. send_status = safe_apic_wait_icr_idle();
  529. mb();
  530. atomic_set(&init_deasserted, 1);
  531. /*
  532. * Should we send STARTUP IPIs ?
  533. *
  534. * Determine this based on the APIC version.
  535. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  536. */
  537. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  538. num_starts = 2;
  539. else
  540. num_starts = 0;
  541. /*
  542. * Paravirt / VMI wants a startup IPI hook here to set up the
  543. * target processor state.
  544. */
  545. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  546. (unsigned long)stack_start.sp);
  547. /*
  548. * Run STARTUP IPI loop.
  549. */
  550. pr_debug("#startup loops: %d.\n", num_starts);
  551. for (j = 1; j <= num_starts; j++) {
  552. pr_debug("Sending STARTUP #%d.\n", j);
  553. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  554. apic_write(APIC_ESR, 0);
  555. apic_read(APIC_ESR);
  556. pr_debug("After apic_write.\n");
  557. /*
  558. * STARTUP IPI
  559. */
  560. /* Target chip */
  561. /* Boot on the stack */
  562. /* Kick the second */
  563. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  564. phys_apicid);
  565. /*
  566. * Give the other CPU some time to accept the IPI.
  567. */
  568. udelay(300);
  569. pr_debug("Startup point 1.\n");
  570. pr_debug("Waiting for send to finish...\n");
  571. send_status = safe_apic_wait_icr_idle();
  572. /*
  573. * Give the other CPU some time to accept the IPI.
  574. */
  575. udelay(200);
  576. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  577. apic_write(APIC_ESR, 0);
  578. accept_status = (apic_read(APIC_ESR) & 0xEF);
  579. if (send_status || accept_status)
  580. break;
  581. }
  582. pr_debug("After Startup.\n");
  583. if (send_status)
  584. printk(KERN_ERR "APIC never delivered???\n");
  585. if (accept_status)
  586. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  587. return (send_status | accept_status);
  588. }
  589. struct create_idle {
  590. struct work_struct work;
  591. struct task_struct *idle;
  592. struct completion done;
  593. int cpu;
  594. };
  595. static void __cpuinit do_fork_idle(struct work_struct *work)
  596. {
  597. struct create_idle *c_idle =
  598. container_of(work, struct create_idle, work);
  599. c_idle->idle = fork_idle(c_idle->cpu);
  600. complete(&c_idle->done);
  601. }
  602. /* reduce the number of lines printed when booting a large cpu count system */
  603. static void __cpuinit announce_cpu(int cpu, int apicid)
  604. {
  605. static int current_node = -1;
  606. int node = early_cpu_to_node(cpu);
  607. if (system_state == SYSTEM_BOOTING) {
  608. if (node != current_node) {
  609. if (current_node > (-1))
  610. pr_cont(" Ok.\n");
  611. current_node = node;
  612. pr_info("Booting Node %3d, Processors ", node);
  613. }
  614. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  615. return;
  616. } else
  617. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  618. node, cpu, apicid);
  619. }
  620. /*
  621. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  622. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  623. * Returns zero if CPU booted OK, else error code from
  624. * ->wakeup_secondary_cpu.
  625. */
  626. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  627. {
  628. unsigned long boot_error = 0;
  629. unsigned long start_ip;
  630. int timeout;
  631. struct create_idle c_idle = {
  632. .cpu = cpu,
  633. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  634. };
  635. INIT_WORK_ONSTACK(&c_idle.work, do_fork_idle);
  636. alternatives_smp_switch(1);
  637. c_idle.idle = get_idle_for_cpu(cpu);
  638. /*
  639. * We can't use kernel_thread since we must avoid to
  640. * reschedule the child.
  641. */
  642. if (c_idle.idle) {
  643. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  644. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  645. init_idle(c_idle.idle, cpu);
  646. goto do_rest;
  647. }
  648. schedule_work(&c_idle.work);
  649. wait_for_completion(&c_idle.done);
  650. if (IS_ERR(c_idle.idle)) {
  651. printk("failed fork for CPU %d\n", cpu);
  652. destroy_work_on_stack(&c_idle.work);
  653. return PTR_ERR(c_idle.idle);
  654. }
  655. set_idle_for_cpu(cpu, c_idle.idle);
  656. do_rest:
  657. per_cpu(current_task, cpu) = c_idle.idle;
  658. #ifdef CONFIG_X86_32
  659. /* Stack for startup_32 can be just as for start_secondary onwards */
  660. irq_ctx_init(cpu);
  661. #else
  662. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  663. initial_gs = per_cpu_offset(cpu);
  664. per_cpu(kernel_stack, cpu) =
  665. (unsigned long)task_stack_page(c_idle.idle) -
  666. KERNEL_STACK_OFFSET + THREAD_SIZE;
  667. #endif
  668. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  669. initial_code = (unsigned long)start_secondary;
  670. stack_start.sp = (void *) c_idle.idle->thread.sp;
  671. /* start_ip had better be page-aligned! */
  672. start_ip = setup_trampoline();
  673. /* So we see what's up */
  674. announce_cpu(cpu, apicid);
  675. /*
  676. * This grunge runs the startup process for
  677. * the targeted processor.
  678. */
  679. atomic_set(&init_deasserted, 0);
  680. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  681. pr_debug("Setting warm reset code and vector.\n");
  682. smpboot_setup_warm_reset_vector(start_ip);
  683. /*
  684. * Be paranoid about clearing APIC errors.
  685. */
  686. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  687. apic_write(APIC_ESR, 0);
  688. apic_read(APIC_ESR);
  689. }
  690. }
  691. /*
  692. * Kick the secondary CPU. Use the method in the APIC driver
  693. * if it's defined - or use an INIT boot APIC message otherwise:
  694. */
  695. if (apic->wakeup_secondary_cpu)
  696. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  697. else
  698. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  699. if (!boot_error) {
  700. /*
  701. * allow APs to start initializing.
  702. */
  703. pr_debug("Before Callout %d.\n", cpu);
  704. cpumask_set_cpu(cpu, cpu_callout_mask);
  705. pr_debug("After Callout %d.\n", cpu);
  706. /*
  707. * Wait 5s total for a response
  708. */
  709. for (timeout = 0; timeout < 50000; timeout++) {
  710. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  711. break; /* It has booted */
  712. udelay(100);
  713. /*
  714. * Allow other tasks to run while we wait for the
  715. * AP to come online. This also gives a chance
  716. * for the MTRR work(triggered by the AP coming online)
  717. * to be completed in the stop machine context.
  718. */
  719. schedule();
  720. }
  721. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  722. pr_debug("CPU%d: has booted.\n", cpu);
  723. else {
  724. boot_error = 1;
  725. if (*((volatile unsigned char *)trampoline_base)
  726. == 0xA5)
  727. /* trampoline started but...? */
  728. pr_err("CPU%d: Stuck ??\n", cpu);
  729. else
  730. /* trampoline code not run */
  731. pr_err("CPU%d: Not responding.\n", cpu);
  732. if (apic->inquire_remote_apic)
  733. apic->inquire_remote_apic(apicid);
  734. }
  735. }
  736. if (boot_error) {
  737. /* Try to put things back the way they were before ... */
  738. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  739. /* was set by do_boot_cpu() */
  740. cpumask_clear_cpu(cpu, cpu_callout_mask);
  741. /* was set by cpu_init() */
  742. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  743. set_cpu_present(cpu, false);
  744. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  745. }
  746. /* mark "stuck" area as not stuck */
  747. *((volatile unsigned long *)trampoline_base) = 0;
  748. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  749. /*
  750. * Cleanup possible dangling ends...
  751. */
  752. smpboot_restore_warm_reset_vector();
  753. }
  754. destroy_work_on_stack(&c_idle.work);
  755. return boot_error;
  756. }
  757. int __cpuinit native_cpu_up(unsigned int cpu)
  758. {
  759. int apicid = apic->cpu_present_to_apicid(cpu);
  760. unsigned long flags;
  761. int err;
  762. WARN_ON(irqs_disabled());
  763. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  764. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  765. !physid_isset(apicid, phys_cpu_present_map)) {
  766. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  767. return -EINVAL;
  768. }
  769. /*
  770. * Already booted CPU?
  771. */
  772. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  773. pr_debug("do_boot_cpu %d Already started\n", cpu);
  774. return -ENOSYS;
  775. }
  776. /*
  777. * Save current MTRR state in case it was changed since early boot
  778. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  779. */
  780. mtrr_save_state();
  781. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  782. err = do_boot_cpu(apicid, cpu);
  783. if (err) {
  784. pr_debug("do_boot_cpu failed %d\n", err);
  785. return -EIO;
  786. }
  787. /*
  788. * Check TSC synchronization with the AP (keep irqs disabled
  789. * while doing so):
  790. */
  791. local_irq_save(flags);
  792. check_tsc_sync_source(cpu);
  793. local_irq_restore(flags);
  794. while (!cpu_online(cpu)) {
  795. cpu_relax();
  796. touch_nmi_watchdog();
  797. }
  798. return 0;
  799. }
  800. /*
  801. * Fall back to non SMP mode after errors.
  802. *
  803. * RED-PEN audit/test this more. I bet there is more state messed up here.
  804. */
  805. static __init void disable_smp(void)
  806. {
  807. init_cpu_present(cpumask_of(0));
  808. init_cpu_possible(cpumask_of(0));
  809. smpboot_clear_io_apic_irqs();
  810. if (smp_found_config)
  811. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  812. else
  813. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  814. map_cpu_to_logical_apicid();
  815. cpumask_set_cpu(0, cpu_sibling_mask(0));
  816. cpumask_set_cpu(0, cpu_core_mask(0));
  817. }
  818. /*
  819. * Various sanity checks.
  820. */
  821. static int __init smp_sanity_check(unsigned max_cpus)
  822. {
  823. preempt_disable();
  824. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  825. if (def_to_bigsmp && nr_cpu_ids > 8) {
  826. unsigned int cpu;
  827. unsigned nr;
  828. printk(KERN_WARNING
  829. "More than 8 CPUs detected - skipping them.\n"
  830. "Use CONFIG_X86_BIGSMP.\n");
  831. nr = 0;
  832. for_each_present_cpu(cpu) {
  833. if (nr >= 8)
  834. set_cpu_present(cpu, false);
  835. nr++;
  836. }
  837. nr = 0;
  838. for_each_possible_cpu(cpu) {
  839. if (nr >= 8)
  840. set_cpu_possible(cpu, false);
  841. nr++;
  842. }
  843. nr_cpu_ids = 8;
  844. }
  845. #endif
  846. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  847. printk(KERN_WARNING
  848. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  849. hard_smp_processor_id());
  850. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  851. }
  852. /*
  853. * If we couldn't find an SMP configuration at boot time,
  854. * get out of here now!
  855. */
  856. if (!smp_found_config && !acpi_lapic) {
  857. preempt_enable();
  858. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  859. disable_smp();
  860. if (APIC_init_uniprocessor())
  861. printk(KERN_NOTICE "Local APIC not detected."
  862. " Using dummy APIC emulation.\n");
  863. return -1;
  864. }
  865. /*
  866. * Should not be necessary because the MP table should list the boot
  867. * CPU too, but we do it for the sake of robustness anyway.
  868. */
  869. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  870. printk(KERN_NOTICE
  871. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  872. boot_cpu_physical_apicid);
  873. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  874. }
  875. preempt_enable();
  876. /*
  877. * If we couldn't find a local APIC, then get out of here now!
  878. */
  879. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  880. !cpu_has_apic) {
  881. if (!disable_apic) {
  882. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  883. boot_cpu_physical_apicid);
  884. pr_err("... forcing use of dummy APIC emulation."
  885. "(tell your hw vendor)\n");
  886. }
  887. smpboot_clear_io_apic();
  888. arch_disable_smp_support();
  889. return -1;
  890. }
  891. verify_local_APIC();
  892. /*
  893. * If SMP should be disabled, then really disable it!
  894. */
  895. if (!max_cpus) {
  896. printk(KERN_INFO "SMP mode deactivated.\n");
  897. smpboot_clear_io_apic();
  898. connect_bsp_APIC();
  899. setup_local_APIC();
  900. end_local_APIC_setup();
  901. return -1;
  902. }
  903. return 0;
  904. }
  905. static void __init smp_cpu_index_default(void)
  906. {
  907. int i;
  908. struct cpuinfo_x86 *c;
  909. for_each_possible_cpu(i) {
  910. c = &cpu_data(i);
  911. /* mark all to hotplug */
  912. c->cpu_index = nr_cpu_ids;
  913. }
  914. }
  915. /*
  916. * Prepare for SMP bootup. The MP table or ACPI has been read
  917. * earlier. Just do some sanity checking here and enable APIC mode.
  918. */
  919. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  920. {
  921. unsigned int i;
  922. preempt_disable();
  923. smp_cpu_index_default();
  924. memcpy(__this_cpu_ptr(&cpu_info), &boot_cpu_data, sizeof(cpu_info));
  925. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  926. mb();
  927. /*
  928. * Setup boot CPU information
  929. */
  930. smp_store_cpu_info(0); /* Final full version of the data */
  931. current_thread_info()->cpu = 0; /* needed? */
  932. for_each_possible_cpu(i) {
  933. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  934. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  935. zalloc_cpumask_var(&cpu_data(i).llc_shared_map, GFP_KERNEL);
  936. }
  937. set_cpu_sibling_map(0);
  938. if (smp_sanity_check(max_cpus) < 0) {
  939. printk(KERN_INFO "SMP disabled\n");
  940. disable_smp();
  941. goto out;
  942. }
  943. default_setup_apic_routing();
  944. preempt_disable();
  945. if (read_apic_id() != boot_cpu_physical_apicid) {
  946. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  947. read_apic_id(), boot_cpu_physical_apicid);
  948. /* Or can we switch back to PIC here? */
  949. }
  950. preempt_enable();
  951. connect_bsp_APIC();
  952. /*
  953. * Switch from PIC to APIC mode.
  954. */
  955. setup_local_APIC();
  956. /*
  957. * Enable IO APIC before setting up error vector
  958. */
  959. if (!skip_ioapic_setup && nr_ioapics)
  960. enable_IO_APIC();
  961. end_local_APIC_setup();
  962. map_cpu_to_logical_apicid();
  963. if (apic->setup_portio_remap)
  964. apic->setup_portio_remap();
  965. smpboot_setup_io_apic();
  966. /*
  967. * Set up local APIC timer on boot CPU.
  968. */
  969. printk(KERN_INFO "CPU%d: ", 0);
  970. print_cpu_info(&cpu_data(0));
  971. x86_init.timers.setup_percpu_clockev();
  972. if (is_uv_system())
  973. uv_system_init();
  974. set_mtrr_aps_delayed_init();
  975. out:
  976. preempt_enable();
  977. }
  978. void arch_disable_nonboot_cpus_begin(void)
  979. {
  980. /*
  981. * Avoid the smp alternatives switch during the disable_nonboot_cpus().
  982. * In the suspend path, we will be back in the SMP mode shortly anyways.
  983. */
  984. skip_smp_alternatives = true;
  985. }
  986. void arch_disable_nonboot_cpus_end(void)
  987. {
  988. skip_smp_alternatives = false;
  989. }
  990. void arch_enable_nonboot_cpus_begin(void)
  991. {
  992. set_mtrr_aps_delayed_init();
  993. }
  994. void arch_enable_nonboot_cpus_end(void)
  995. {
  996. mtrr_aps_init();
  997. }
  998. /*
  999. * Early setup to make printk work.
  1000. */
  1001. void __init native_smp_prepare_boot_cpu(void)
  1002. {
  1003. int me = smp_processor_id();
  1004. switch_to_new_gdt(me);
  1005. /* already set me in cpu_online_mask in boot_cpu_init() */
  1006. cpumask_set_cpu(me, cpu_callout_mask);
  1007. per_cpu(cpu_state, me) = CPU_ONLINE;
  1008. }
  1009. void __init native_smp_cpus_done(unsigned int max_cpus)
  1010. {
  1011. pr_debug("Boot done.\n");
  1012. impress_friends();
  1013. #ifdef CONFIG_X86_IO_APIC
  1014. setup_ioapic_dest();
  1015. #endif
  1016. mtrr_aps_init();
  1017. }
  1018. static int __initdata setup_possible_cpus = -1;
  1019. static int __init _setup_possible_cpus(char *str)
  1020. {
  1021. get_option(&str, &setup_possible_cpus);
  1022. return 0;
  1023. }
  1024. early_param("possible_cpus", _setup_possible_cpus);
  1025. /*
  1026. * cpu_possible_mask should be static, it cannot change as cpu's
  1027. * are onlined, or offlined. The reason is per-cpu data-structures
  1028. * are allocated by some modules at init time, and dont expect to
  1029. * do this dynamically on cpu arrival/departure.
  1030. * cpu_present_mask on the other hand can change dynamically.
  1031. * In case when cpu_hotplug is not compiled, then we resort to current
  1032. * behaviour, which is cpu_possible == cpu_present.
  1033. * - Ashok Raj
  1034. *
  1035. * Three ways to find out the number of additional hotplug CPUs:
  1036. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1037. * - The user can overwrite it with possible_cpus=NUM
  1038. * - Otherwise don't reserve additional CPUs.
  1039. * We do this because additional CPUs waste a lot of memory.
  1040. * -AK
  1041. */
  1042. __init void prefill_possible_map(void)
  1043. {
  1044. int i, possible;
  1045. /* no processor from mptable or madt */
  1046. if (!num_processors)
  1047. num_processors = 1;
  1048. i = setup_max_cpus ?: 1;
  1049. if (setup_possible_cpus == -1) {
  1050. possible = num_processors;
  1051. #ifdef CONFIG_HOTPLUG_CPU
  1052. if (setup_max_cpus)
  1053. possible += disabled_cpus;
  1054. #else
  1055. if (possible > i)
  1056. possible = i;
  1057. #endif
  1058. } else
  1059. possible = setup_possible_cpus;
  1060. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1061. /* nr_cpu_ids could be reduced via nr_cpus= */
  1062. if (possible > nr_cpu_ids) {
  1063. printk(KERN_WARNING
  1064. "%d Processors exceeds NR_CPUS limit of %d\n",
  1065. possible, nr_cpu_ids);
  1066. possible = nr_cpu_ids;
  1067. }
  1068. #ifdef CONFIG_HOTPLUG_CPU
  1069. if (!setup_max_cpus)
  1070. #endif
  1071. if (possible > i) {
  1072. printk(KERN_WARNING
  1073. "%d Processors exceeds max_cpus limit of %u\n",
  1074. possible, setup_max_cpus);
  1075. possible = i;
  1076. }
  1077. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1078. possible, max_t(int, possible - num_processors, 0));
  1079. for (i = 0; i < possible; i++)
  1080. set_cpu_possible(i, true);
  1081. for (; i < NR_CPUS; i++)
  1082. set_cpu_possible(i, false);
  1083. nr_cpu_ids = possible;
  1084. }
  1085. #ifdef CONFIG_HOTPLUG_CPU
  1086. static void remove_siblinginfo(int cpu)
  1087. {
  1088. int sibling;
  1089. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1090. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1091. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1092. /*/
  1093. * last thread sibling in this cpu core going down
  1094. */
  1095. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1096. cpu_data(sibling).booted_cores--;
  1097. }
  1098. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1099. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1100. cpumask_clear(cpu_sibling_mask(cpu));
  1101. cpumask_clear(cpu_core_mask(cpu));
  1102. c->phys_proc_id = 0;
  1103. c->cpu_core_id = 0;
  1104. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1105. }
  1106. static void __ref remove_cpu_from_maps(int cpu)
  1107. {
  1108. set_cpu_online(cpu, false);
  1109. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1110. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1111. /* was set by cpu_init() */
  1112. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1113. numa_remove_cpu(cpu);
  1114. }
  1115. void cpu_disable_common(void)
  1116. {
  1117. int cpu = smp_processor_id();
  1118. remove_siblinginfo(cpu);
  1119. /* It's now safe to remove this processor from the online map */
  1120. lock_vector_lock();
  1121. remove_cpu_from_maps(cpu);
  1122. unlock_vector_lock();
  1123. fixup_irqs();
  1124. }
  1125. int native_cpu_disable(void)
  1126. {
  1127. int cpu = smp_processor_id();
  1128. /*
  1129. * Perhaps use cpufreq to drop frequency, but that could go
  1130. * into generic code.
  1131. *
  1132. * We won't take down the boot processor on i386 due to some
  1133. * interrupts only being able to be serviced by the BSP.
  1134. * Especially so if we're not using an IOAPIC -zwane
  1135. */
  1136. if (cpu == 0)
  1137. return -EBUSY;
  1138. clear_local_APIC();
  1139. cpu_disable_common();
  1140. return 0;
  1141. }
  1142. void native_cpu_die(unsigned int cpu)
  1143. {
  1144. /* We don't do anything here: idle task is faking death itself. */
  1145. unsigned int i;
  1146. for (i = 0; i < 10; i++) {
  1147. /* They ack this in play_dead by setting CPU_DEAD */
  1148. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1149. if (system_state == SYSTEM_RUNNING)
  1150. pr_info("CPU %u is now offline\n", cpu);
  1151. if (1 == num_online_cpus())
  1152. alternatives_smp_switch(0);
  1153. return;
  1154. }
  1155. msleep(100);
  1156. }
  1157. pr_err("CPU %u didn't die...\n", cpu);
  1158. }
  1159. void play_dead_common(void)
  1160. {
  1161. idle_task_exit();
  1162. reset_lazy_tlbstate();
  1163. c1e_remove_cpu(raw_smp_processor_id());
  1164. mb();
  1165. /* Ack it */
  1166. __this_cpu_write(cpu_state, CPU_DEAD);
  1167. /*
  1168. * With physical CPU hotplug, we should halt the cpu
  1169. */
  1170. local_irq_disable();
  1171. }
  1172. /*
  1173. * We need to flush the caches before going to sleep, lest we have
  1174. * dirty data in our caches when we come back up.
  1175. */
  1176. static inline void mwait_play_dead(void)
  1177. {
  1178. unsigned int eax, ebx, ecx, edx;
  1179. unsigned int highest_cstate = 0;
  1180. unsigned int highest_subcstate = 0;
  1181. int i;
  1182. void *mwait_ptr;
  1183. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1184. if (!(cpu_has(c, X86_FEATURE_MWAIT) && mwait_usable(c)))
  1185. return;
  1186. if (!cpu_has(__this_cpu_ptr(&cpu_info), X86_FEATURE_CLFLSH))
  1187. return;
  1188. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1189. return;
  1190. eax = CPUID_MWAIT_LEAF;
  1191. ecx = 0;
  1192. native_cpuid(&eax, &ebx, &ecx, &edx);
  1193. /*
  1194. * eax will be 0 if EDX enumeration is not valid.
  1195. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1196. */
  1197. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1198. eax = 0;
  1199. } else {
  1200. edx >>= MWAIT_SUBSTATE_SIZE;
  1201. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1202. if (edx & MWAIT_SUBSTATE_MASK) {
  1203. highest_cstate = i;
  1204. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1205. }
  1206. }
  1207. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1208. (highest_subcstate - 1);
  1209. }
  1210. /*
  1211. * This should be a memory location in a cache line which is
  1212. * unlikely to be touched by other processors. The actual
  1213. * content is immaterial as it is not actually modified in any way.
  1214. */
  1215. mwait_ptr = &current_thread_info()->flags;
  1216. wbinvd();
  1217. while (1) {
  1218. /*
  1219. * The CLFLUSH is a workaround for erratum AAI65 for
  1220. * the Xeon 7400 series. It's not clear it is actually
  1221. * needed, but it should be harmless in either case.
  1222. * The WBINVD is insufficient due to the spurious-wakeup
  1223. * case where we return around the loop.
  1224. */
  1225. clflush(mwait_ptr);
  1226. __monitor(mwait_ptr, 0, 0);
  1227. mb();
  1228. __mwait(eax, 0);
  1229. }
  1230. }
  1231. static inline void hlt_play_dead(void)
  1232. {
  1233. if (__this_cpu_read(cpu_info.x86) >= 4)
  1234. wbinvd();
  1235. while (1) {
  1236. native_halt();
  1237. }
  1238. }
  1239. void native_play_dead(void)
  1240. {
  1241. play_dead_common();
  1242. tboot_shutdown(TB_SHUTDOWN_WFS);
  1243. mwait_play_dead(); /* Only returns on failure */
  1244. hlt_play_dead();
  1245. }
  1246. #else /* ... !CONFIG_HOTPLUG_CPU */
  1247. int native_cpu_disable(void)
  1248. {
  1249. return -ENOSYS;
  1250. }
  1251. void native_cpu_die(unsigned int cpu)
  1252. {
  1253. /* We said "no" in __cpu_disable */
  1254. BUG();
  1255. }
  1256. void native_play_dead(void)
  1257. {
  1258. BUG();
  1259. }
  1260. #endif